amdgpu.h 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drm_gem.h>
  43. #include <drm/amdgpu_drm.h>
  44. #include "amd_shared.h"
  45. #include "amdgpu_family.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. /*
  52. * Modules parameters.
  53. */
  54. extern int amdgpu_modeset;
  55. extern int amdgpu_vram_limit;
  56. extern int amdgpu_gart_size;
  57. extern int amdgpu_benchmarking;
  58. extern int amdgpu_testing;
  59. extern int amdgpu_audio;
  60. extern int amdgpu_disp_priority;
  61. extern int amdgpu_hw_i2c;
  62. extern int amdgpu_pcie_gen2;
  63. extern int amdgpu_msi;
  64. extern int amdgpu_lockup_timeout;
  65. extern int amdgpu_dpm;
  66. extern int amdgpu_smc_load_fw;
  67. extern int amdgpu_aspm;
  68. extern int amdgpu_runtime_pm;
  69. extern int amdgpu_hard_reset;
  70. extern unsigned amdgpu_ip_block_mask;
  71. extern int amdgpu_bapm;
  72. extern int amdgpu_deep_color;
  73. extern int amdgpu_vm_size;
  74. extern int amdgpu_vm_block_size;
  75. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  76. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  77. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  78. #define AMDGPU_IB_POOL_SIZE 16
  79. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  80. #define AMDGPUFB_CONN_LIMIT 4
  81. #define AMDGPU_BIOS_NUM_SCRATCH 8
  82. /* max number of rings */
  83. #define AMDGPU_MAX_RINGS 16
  84. #define AMDGPU_MAX_GFX_RINGS 1
  85. #define AMDGPU_MAX_COMPUTE_RINGS 8
  86. #define AMDGPU_MAX_VCE_RINGS 2
  87. /* number of hw syncs before falling back on blocking */
  88. #define AMDGPU_NUM_SYNCS 4
  89. /* hardcode that limit for now */
  90. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  91. /* hard reset data */
  92. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  93. /* reset flags */
  94. #define AMDGPU_RESET_GFX (1 << 0)
  95. #define AMDGPU_RESET_COMPUTE (1 << 1)
  96. #define AMDGPU_RESET_DMA (1 << 2)
  97. #define AMDGPU_RESET_CP (1 << 3)
  98. #define AMDGPU_RESET_GRBM (1 << 4)
  99. #define AMDGPU_RESET_DMA1 (1 << 5)
  100. #define AMDGPU_RESET_RLC (1 << 6)
  101. #define AMDGPU_RESET_SEM (1 << 7)
  102. #define AMDGPU_RESET_IH (1 << 8)
  103. #define AMDGPU_RESET_VMC (1 << 9)
  104. #define AMDGPU_RESET_MC (1 << 10)
  105. #define AMDGPU_RESET_DISPLAY (1 << 11)
  106. #define AMDGPU_RESET_UVD (1 << 12)
  107. #define AMDGPU_RESET_VCE (1 << 13)
  108. #define AMDGPU_RESET_VCE1 (1 << 14)
  109. /* CG block flags */
  110. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  111. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  112. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  113. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  114. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  115. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  116. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  117. /* CG flags */
  118. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  119. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  120. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  121. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  122. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  123. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  124. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  125. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  126. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  127. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  128. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  129. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  130. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  131. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  132. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  133. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  134. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  135. /* PG flags */
  136. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  137. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  138. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  139. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  140. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  141. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  142. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  143. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  144. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  145. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  146. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  147. /* GFX current status */
  148. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  149. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  150. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  151. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  152. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  153. /* max cursor sizes (in pixels) */
  154. #define CIK_CURSOR_WIDTH 128
  155. #define CIK_CURSOR_HEIGHT 128
  156. struct amdgpu_device;
  157. struct amdgpu_fence;
  158. struct amdgpu_ib;
  159. struct amdgpu_vm;
  160. struct amdgpu_ring;
  161. struct amdgpu_semaphore;
  162. struct amdgpu_cs_parser;
  163. struct amdgpu_irq_src;
  164. enum amdgpu_cp_irq {
  165. AMDGPU_CP_IRQ_GFX_EOP = 0,
  166. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  167. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  174. AMDGPU_CP_IRQ_LAST
  175. };
  176. enum amdgpu_sdma_irq {
  177. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  178. AMDGPU_SDMA_IRQ_TRAP1,
  179. AMDGPU_SDMA_IRQ_LAST
  180. };
  181. enum amdgpu_thermal_irq {
  182. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  183. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  184. AMDGPU_THERMAL_IRQ_LAST
  185. };
  186. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  187. enum amd_ip_block_type block_type,
  188. enum amd_clockgating_state state);
  189. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  190. enum amd_ip_block_type block_type,
  191. enum amd_powergating_state state);
  192. struct amdgpu_ip_block_version {
  193. enum amd_ip_block_type type;
  194. u32 major;
  195. u32 minor;
  196. u32 rev;
  197. const struct amd_ip_funcs *funcs;
  198. };
  199. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  200. enum amd_ip_block_type type,
  201. u32 major, u32 minor);
  202. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  203. struct amdgpu_device *adev,
  204. enum amd_ip_block_type type);
  205. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  206. struct amdgpu_buffer_funcs {
  207. /* maximum bytes in a single operation */
  208. uint32_t copy_max_bytes;
  209. /* number of dw to reserve per operation */
  210. unsigned copy_num_dw;
  211. /* used for buffer migration */
  212. void (*emit_copy_buffer)(struct amdgpu_ring *ring,
  213. /* src addr in bytes */
  214. uint64_t src_offset,
  215. /* dst addr in bytes */
  216. uint64_t dst_offset,
  217. /* number of byte to transfer */
  218. uint32_t byte_count);
  219. /* maximum bytes in a single operation */
  220. uint32_t fill_max_bytes;
  221. /* number of dw to reserve per operation */
  222. unsigned fill_num_dw;
  223. /* used for buffer clearing */
  224. void (*emit_fill_buffer)(struct amdgpu_ring *ring,
  225. /* value to write to memory */
  226. uint32_t src_data,
  227. /* dst addr in bytes */
  228. uint64_t dst_offset,
  229. /* number of byte to fill */
  230. uint32_t byte_count);
  231. };
  232. /* provided by hw blocks that can write ptes, e.g., sdma */
  233. struct amdgpu_vm_pte_funcs {
  234. /* copy pte entries from GART */
  235. void (*copy_pte)(struct amdgpu_ib *ib,
  236. uint64_t pe, uint64_t src,
  237. unsigned count);
  238. /* write pte one entry at a time with addr mapping */
  239. void (*write_pte)(struct amdgpu_ib *ib,
  240. uint64_t pe,
  241. uint64_t addr, unsigned count,
  242. uint32_t incr, uint32_t flags);
  243. /* for linear pte/pde updates without addr mapping */
  244. void (*set_pte_pde)(struct amdgpu_ib *ib,
  245. uint64_t pe,
  246. uint64_t addr, unsigned count,
  247. uint32_t incr, uint32_t flags);
  248. /* pad the indirect buffer to the necessary number of dw */
  249. void (*pad_ib)(struct amdgpu_ib *ib);
  250. };
  251. /* provided by the gmc block */
  252. struct amdgpu_gart_funcs {
  253. /* flush the vm tlb via mmio */
  254. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  255. uint32_t vmid);
  256. /* write pte/pde updates using the cpu */
  257. int (*set_pte_pde)(struct amdgpu_device *adev,
  258. void *cpu_pt_addr, /* cpu addr of page table */
  259. uint32_t gpu_page_idx, /* pte/pde to update */
  260. uint64_t addr, /* addr to write into pte/pde */
  261. uint32_t flags); /* access flags */
  262. };
  263. /* provided by the ih block */
  264. struct amdgpu_ih_funcs {
  265. /* ring read/write ptr handling, called from interrupt context */
  266. u32 (*get_wptr)(struct amdgpu_device *adev);
  267. void (*decode_iv)(struct amdgpu_device *adev,
  268. struct amdgpu_iv_entry *entry);
  269. void (*set_rptr)(struct amdgpu_device *adev);
  270. };
  271. /* provided by hw blocks that expose a ring buffer for commands */
  272. struct amdgpu_ring_funcs {
  273. /* ring read/write ptr handling */
  274. u32 (*get_rptr)(struct amdgpu_ring *ring);
  275. u32 (*get_wptr)(struct amdgpu_ring *ring);
  276. void (*set_wptr)(struct amdgpu_ring *ring);
  277. /* validating and patching of IBs */
  278. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  279. /* command emit functions */
  280. void (*emit_ib)(struct amdgpu_ring *ring,
  281. struct amdgpu_ib *ib);
  282. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  283. uint64_t seq, unsigned flags);
  284. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  285. struct amdgpu_semaphore *semaphore,
  286. bool emit_wait);
  287. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  288. uint64_t pd_addr);
  289. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  290. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  291. uint32_t gds_base, uint32_t gds_size,
  292. uint32_t gws_base, uint32_t gws_size,
  293. uint32_t oa_base, uint32_t oa_size);
  294. /* testing functions */
  295. int (*test_ring)(struct amdgpu_ring *ring);
  296. int (*test_ib)(struct amdgpu_ring *ring);
  297. bool (*is_lockup)(struct amdgpu_ring *ring);
  298. };
  299. /*
  300. * BIOS.
  301. */
  302. bool amdgpu_get_bios(struct amdgpu_device *adev);
  303. bool amdgpu_read_bios(struct amdgpu_device *adev);
  304. /*
  305. * Dummy page
  306. */
  307. struct amdgpu_dummy_page {
  308. struct page *page;
  309. dma_addr_t addr;
  310. };
  311. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  312. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  313. /*
  314. * Clocks
  315. */
  316. #define AMDGPU_MAX_PPLL 3
  317. struct amdgpu_clock {
  318. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  319. struct amdgpu_pll spll;
  320. struct amdgpu_pll mpll;
  321. /* 10 Khz units */
  322. uint32_t default_mclk;
  323. uint32_t default_sclk;
  324. uint32_t default_dispclk;
  325. uint32_t current_dispclk;
  326. uint32_t dp_extclk;
  327. uint32_t max_pixel_clock;
  328. };
  329. /*
  330. * Fences.
  331. */
  332. struct amdgpu_fence_driver {
  333. struct amdgpu_ring *ring;
  334. uint64_t gpu_addr;
  335. volatile uint32_t *cpu_addr;
  336. /* sync_seq is protected by ring emission lock */
  337. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  338. atomic64_t last_seq;
  339. bool initialized;
  340. bool delayed_irq;
  341. struct amdgpu_irq_src *irq_src;
  342. unsigned irq_type;
  343. struct delayed_work lockup_work;
  344. };
  345. /* some special values for the owner field */
  346. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  347. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  348. #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
  349. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  350. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  351. struct amdgpu_fence {
  352. struct fence base;
  353. /* RB, DMA, etc. */
  354. struct amdgpu_ring *ring;
  355. uint64_t seq;
  356. /* filp or special value for fence creator */
  357. void *owner;
  358. wait_queue_t fence_wake;
  359. };
  360. struct amdgpu_user_fence {
  361. /* write-back bo */
  362. struct amdgpu_bo *bo;
  363. /* write-back address offset to bo start */
  364. uint32_t offset;
  365. };
  366. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  367. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  368. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  369. void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  370. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  371. struct amdgpu_irq_src *irq_src,
  372. unsigned irq_type);
  373. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  374. struct amdgpu_fence **fence);
  375. void amdgpu_fence_process(struct amdgpu_ring *ring);
  376. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  377. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  378. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  379. bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
  380. int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
  381. int amdgpu_fence_wait_any(struct amdgpu_device *adev,
  382. struct amdgpu_fence **fences,
  383. bool intr);
  384. long amdgpu_fence_wait_seq_timeout(struct amdgpu_device *adev,
  385. u64 *target_seq, bool intr,
  386. long timeout);
  387. struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
  388. void amdgpu_fence_unref(struct amdgpu_fence **fence);
  389. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  390. struct amdgpu_ring *ring);
  391. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  392. struct amdgpu_ring *ring);
  393. static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
  394. struct amdgpu_fence *b)
  395. {
  396. if (!a) {
  397. return b;
  398. }
  399. if (!b) {
  400. return a;
  401. }
  402. BUG_ON(a->ring != b->ring);
  403. if (a->seq > b->seq) {
  404. return a;
  405. } else {
  406. return b;
  407. }
  408. }
  409. static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
  410. struct amdgpu_fence *b)
  411. {
  412. if (!a) {
  413. return false;
  414. }
  415. if (!b) {
  416. return true;
  417. }
  418. BUG_ON(a->ring != b->ring);
  419. return a->seq < b->seq;
  420. }
  421. int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
  422. void *owner, struct amdgpu_fence **fence);
  423. /*
  424. * TTM.
  425. */
  426. struct amdgpu_mman {
  427. struct ttm_bo_global_ref bo_global_ref;
  428. struct drm_global_reference mem_global_ref;
  429. struct ttm_bo_device bdev;
  430. bool mem_global_referenced;
  431. bool initialized;
  432. #if defined(CONFIG_DEBUG_FS)
  433. struct dentry *vram;
  434. struct dentry *gtt;
  435. #endif
  436. /* buffer handling */
  437. const struct amdgpu_buffer_funcs *buffer_funcs;
  438. struct amdgpu_ring *buffer_funcs_ring;
  439. };
  440. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  441. uint64_t src_offset,
  442. uint64_t dst_offset,
  443. uint32_t byte_count,
  444. struct reservation_object *resv,
  445. struct amdgpu_fence **fence);
  446. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  447. struct amdgpu_bo_list_entry {
  448. struct amdgpu_bo *robj;
  449. struct ttm_validate_buffer tv;
  450. struct amdgpu_bo_va *bo_va;
  451. unsigned prefered_domains;
  452. unsigned allowed_domains;
  453. uint32_t priority;
  454. };
  455. struct amdgpu_bo_va_mapping {
  456. struct list_head list;
  457. struct interval_tree_node it;
  458. uint64_t offset;
  459. uint32_t flags;
  460. };
  461. /* bo virtual addresses in a specific vm */
  462. struct amdgpu_bo_va {
  463. /* protected by bo being reserved */
  464. struct list_head bo_list;
  465. uint64_t addr;
  466. struct amdgpu_fence *last_pt_update;
  467. unsigned ref_count;
  468. /* protected by vm mutex */
  469. struct list_head mappings;
  470. struct list_head vm_status;
  471. /* constant after initialization */
  472. struct amdgpu_vm *vm;
  473. struct amdgpu_bo *bo;
  474. };
  475. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  476. struct amdgpu_bo {
  477. /* Protected by gem.mutex */
  478. struct list_head list;
  479. /* Protected by tbo.reserved */
  480. u32 initial_domain;
  481. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  482. struct ttm_placement placement;
  483. struct ttm_buffer_object tbo;
  484. struct ttm_bo_kmap_obj kmap;
  485. u64 flags;
  486. unsigned pin_count;
  487. void *kptr;
  488. u64 tiling_flags;
  489. u64 metadata_flags;
  490. void *metadata;
  491. u32 metadata_size;
  492. /* list of all virtual address to which this bo
  493. * is associated to
  494. */
  495. struct list_head va;
  496. /* Constant after initialization */
  497. struct amdgpu_device *adev;
  498. struct drm_gem_object gem_base;
  499. struct ttm_bo_kmap_obj dma_buf_vmap;
  500. pid_t pid;
  501. struct amdgpu_mn *mn;
  502. struct list_head mn_list;
  503. };
  504. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  505. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  506. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  507. struct drm_file *file_priv);
  508. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  509. struct drm_file *file_priv);
  510. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  511. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  512. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  513. struct dma_buf_attachment *attach,
  514. struct sg_table *sg);
  515. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  516. struct drm_gem_object *gobj,
  517. int flags);
  518. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  519. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  520. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  521. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  522. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  523. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  524. /* sub-allocation manager, it has to be protected by another lock.
  525. * By conception this is an helper for other part of the driver
  526. * like the indirect buffer or semaphore, which both have their
  527. * locking.
  528. *
  529. * Principe is simple, we keep a list of sub allocation in offset
  530. * order (first entry has offset == 0, last entry has the highest
  531. * offset).
  532. *
  533. * When allocating new object we first check if there is room at
  534. * the end total_size - (last_object_offset + last_object_size) >=
  535. * alloc_size. If so we allocate new object there.
  536. *
  537. * When there is not enough room at the end, we start waiting for
  538. * each sub object until we reach object_offset+object_size >=
  539. * alloc_size, this object then become the sub object we return.
  540. *
  541. * Alignment can't be bigger than page size.
  542. *
  543. * Hole are not considered for allocation to keep things simple.
  544. * Assumption is that there won't be hole (all object on same
  545. * alignment).
  546. */
  547. struct amdgpu_sa_manager {
  548. wait_queue_head_t wq;
  549. struct amdgpu_bo *bo;
  550. struct list_head *hole;
  551. struct list_head flist[AMDGPU_MAX_RINGS];
  552. struct list_head olist;
  553. unsigned size;
  554. uint64_t gpu_addr;
  555. void *cpu_ptr;
  556. uint32_t domain;
  557. uint32_t align;
  558. };
  559. struct amdgpu_sa_bo;
  560. /* sub-allocation buffer */
  561. struct amdgpu_sa_bo {
  562. struct list_head olist;
  563. struct list_head flist;
  564. struct amdgpu_sa_manager *manager;
  565. unsigned soffset;
  566. unsigned eoffset;
  567. struct amdgpu_fence *fence;
  568. };
  569. /*
  570. * GEM objects.
  571. */
  572. struct amdgpu_gem {
  573. struct mutex mutex;
  574. struct list_head objects;
  575. };
  576. int amdgpu_gem_init(struct amdgpu_device *adev);
  577. void amdgpu_gem_fini(struct amdgpu_device *adev);
  578. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  579. int alignment, u32 initial_domain,
  580. u64 flags, bool kernel,
  581. struct drm_gem_object **obj);
  582. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  583. struct drm_device *dev,
  584. struct drm_mode_create_dumb *args);
  585. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  586. struct drm_device *dev,
  587. uint32_t handle, uint64_t *offset_p);
  588. /*
  589. * Semaphores.
  590. */
  591. struct amdgpu_semaphore {
  592. struct amdgpu_sa_bo *sa_bo;
  593. signed waiters;
  594. uint64_t gpu_addr;
  595. };
  596. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  597. struct amdgpu_semaphore **semaphore);
  598. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  599. struct amdgpu_semaphore *semaphore);
  600. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  601. struct amdgpu_semaphore *semaphore);
  602. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  603. struct amdgpu_semaphore **semaphore,
  604. struct amdgpu_fence *fence);
  605. /*
  606. * Synchronization
  607. */
  608. struct amdgpu_sync {
  609. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  610. struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
  611. struct amdgpu_fence *last_vm_update;
  612. };
  613. void amdgpu_sync_create(struct amdgpu_sync *sync);
  614. void amdgpu_sync_fence(struct amdgpu_sync *sync,
  615. struct amdgpu_fence *fence);
  616. int amdgpu_sync_resv(struct amdgpu_device *adev,
  617. struct amdgpu_sync *sync,
  618. struct reservation_object *resv,
  619. void *owner);
  620. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  621. struct amdgpu_ring *ring);
  622. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  623. struct amdgpu_fence *fence);
  624. /*
  625. * GART structures, functions & helpers
  626. */
  627. struct amdgpu_mc;
  628. #define AMDGPU_GPU_PAGE_SIZE 4096
  629. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  630. #define AMDGPU_GPU_PAGE_SHIFT 12
  631. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  632. struct amdgpu_gart {
  633. dma_addr_t table_addr;
  634. struct amdgpu_bo *robj;
  635. void *ptr;
  636. unsigned num_gpu_pages;
  637. unsigned num_cpu_pages;
  638. unsigned table_size;
  639. struct page **pages;
  640. dma_addr_t *pages_addr;
  641. bool ready;
  642. const struct amdgpu_gart_funcs *gart_funcs;
  643. };
  644. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  645. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  646. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  647. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  648. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  649. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  650. int amdgpu_gart_init(struct amdgpu_device *adev);
  651. void amdgpu_gart_fini(struct amdgpu_device *adev);
  652. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  653. int pages);
  654. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  655. int pages, struct page **pagelist,
  656. dma_addr_t *dma_addr, uint32_t flags);
  657. /*
  658. * GPU MC structures, functions & helpers
  659. */
  660. struct amdgpu_mc {
  661. resource_size_t aper_size;
  662. resource_size_t aper_base;
  663. resource_size_t agp_base;
  664. /* for some chips with <= 32MB we need to lie
  665. * about vram size near mc fb location */
  666. u64 mc_vram_size;
  667. u64 visible_vram_size;
  668. u64 gtt_size;
  669. u64 gtt_start;
  670. u64 gtt_end;
  671. u64 vram_start;
  672. u64 vram_end;
  673. unsigned vram_width;
  674. u64 real_vram_size;
  675. int vram_mtrr;
  676. u64 gtt_base_align;
  677. u64 mc_mask;
  678. const struct firmware *fw; /* MC firmware */
  679. uint32_t fw_version;
  680. struct amdgpu_irq_src vm_fault;
  681. uint32_t vram_type;
  682. };
  683. /*
  684. * GPU doorbell structures, functions & helpers
  685. */
  686. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  687. {
  688. AMDGPU_DOORBELL_KIQ = 0x000,
  689. AMDGPU_DOORBELL_HIQ = 0x001,
  690. AMDGPU_DOORBELL_DIQ = 0x002,
  691. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  692. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  693. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  694. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  695. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  696. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  697. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  698. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  699. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  700. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  701. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  702. AMDGPU_DOORBELL_IH = 0x1E8,
  703. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  704. AMDGPU_DOORBELL_INVALID = 0xFFFF
  705. } AMDGPU_DOORBELL_ASSIGNMENT;
  706. struct amdgpu_doorbell {
  707. /* doorbell mmio */
  708. resource_size_t base;
  709. resource_size_t size;
  710. u32 __iomem *ptr;
  711. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  712. };
  713. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  714. phys_addr_t *aperture_base,
  715. size_t *aperture_size,
  716. size_t *start_offset);
  717. /*
  718. * IRQS.
  719. */
  720. struct amdgpu_flip_work {
  721. struct work_struct flip_work;
  722. struct work_struct unpin_work;
  723. struct amdgpu_device *adev;
  724. int crtc_id;
  725. uint64_t base;
  726. struct drm_pending_vblank_event *event;
  727. struct amdgpu_bo *old_rbo;
  728. struct fence *fence;
  729. };
  730. /*
  731. * CP & rings.
  732. */
  733. struct amdgpu_ib {
  734. struct amdgpu_sa_bo *sa_bo;
  735. uint32_t length_dw;
  736. uint64_t gpu_addr;
  737. uint32_t *ptr;
  738. struct amdgpu_ring *ring;
  739. struct amdgpu_fence *fence;
  740. struct amdgpu_user_fence *user;
  741. struct amdgpu_vm *vm;
  742. struct amdgpu_ctx *ctx;
  743. struct amdgpu_sync sync;
  744. uint32_t gds_base, gds_size;
  745. uint32_t gws_base, gws_size;
  746. uint32_t oa_base, oa_size;
  747. uint32_t flags;
  748. };
  749. enum amdgpu_ring_type {
  750. AMDGPU_RING_TYPE_GFX,
  751. AMDGPU_RING_TYPE_COMPUTE,
  752. AMDGPU_RING_TYPE_SDMA,
  753. AMDGPU_RING_TYPE_UVD,
  754. AMDGPU_RING_TYPE_VCE
  755. };
  756. struct amdgpu_ring {
  757. struct amdgpu_device *adev;
  758. const struct amdgpu_ring_funcs *funcs;
  759. struct amdgpu_fence_driver fence_drv;
  760. struct mutex *ring_lock;
  761. struct amdgpu_bo *ring_obj;
  762. volatile uint32_t *ring;
  763. unsigned rptr_offs;
  764. u64 next_rptr_gpu_addr;
  765. volatile u32 *next_rptr_cpu_addr;
  766. unsigned wptr;
  767. unsigned wptr_old;
  768. unsigned ring_size;
  769. unsigned ring_free_dw;
  770. int count_dw;
  771. atomic_t last_rptr;
  772. atomic64_t last_activity;
  773. uint64_t gpu_addr;
  774. uint32_t align_mask;
  775. uint32_t ptr_mask;
  776. bool ready;
  777. u32 nop;
  778. u32 idx;
  779. u64 last_semaphore_signal_addr;
  780. u64 last_semaphore_wait_addr;
  781. u32 me;
  782. u32 pipe;
  783. u32 queue;
  784. struct amdgpu_bo *mqd_obj;
  785. u32 doorbell_index;
  786. bool use_doorbell;
  787. unsigned wptr_offs;
  788. unsigned next_rptr_offs;
  789. unsigned fence_offs;
  790. struct amdgpu_ctx *current_ctx;
  791. enum amdgpu_ring_type type;
  792. char name[16];
  793. };
  794. /*
  795. * VM
  796. */
  797. /* maximum number of VMIDs */
  798. #define AMDGPU_NUM_VM 16
  799. /* number of entries in page table */
  800. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  801. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  802. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  803. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  804. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  805. #define AMDGPU_PTE_VALID (1 << 0)
  806. #define AMDGPU_PTE_SYSTEM (1 << 1)
  807. #define AMDGPU_PTE_SNOOPED (1 << 2)
  808. /* VI only */
  809. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  810. #define AMDGPU_PTE_READABLE (1 << 5)
  811. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  812. /* PTE (Page Table Entry) fragment field for different page sizes */
  813. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  814. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  815. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  816. struct amdgpu_vm_pt {
  817. struct amdgpu_bo *bo;
  818. uint64_t addr;
  819. };
  820. struct amdgpu_vm_id {
  821. unsigned id;
  822. uint64_t pd_gpu_addr;
  823. /* last flushed PD/PT update */
  824. struct amdgpu_fence *flushed_updates;
  825. /* last use of vmid */
  826. struct amdgpu_fence *last_id_use;
  827. };
  828. struct amdgpu_vm {
  829. struct mutex mutex;
  830. struct rb_root va;
  831. /* protecting invalidated and freed */
  832. spinlock_t status_lock;
  833. /* BOs moved, but not yet updated in the PT */
  834. struct list_head invalidated;
  835. /* BOs freed, but not yet updated in the PT */
  836. struct list_head freed;
  837. /* contains the page directory */
  838. struct amdgpu_bo *page_directory;
  839. unsigned max_pde_used;
  840. /* array of page tables, one for each page directory entry */
  841. struct amdgpu_vm_pt *page_tables;
  842. /* for id and flush management per ring */
  843. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  844. };
  845. struct amdgpu_vm_manager {
  846. struct amdgpu_fence *active[AMDGPU_NUM_VM];
  847. uint32_t max_pfn;
  848. /* number of VMIDs */
  849. unsigned nvm;
  850. /* vram base address for page table entry */
  851. u64 vram_base_offset;
  852. /* is vm enabled? */
  853. bool enabled;
  854. /* for hw to save the PD addr on suspend/resume */
  855. uint32_t saved_table_addr[AMDGPU_NUM_VM];
  856. /* vm pte handling */
  857. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  858. struct amdgpu_ring *vm_pte_funcs_ring;
  859. };
  860. /*
  861. * context related structures
  862. */
  863. struct amdgpu_ctx_state {
  864. uint64_t flags;
  865. uint32_t hangs;
  866. };
  867. struct amdgpu_ctx {
  868. /* call kref_get()before CS start and kref_put() after CS fence signaled */
  869. struct kref refcount;
  870. struct amdgpu_fpriv *fpriv;
  871. struct amdgpu_ctx_state state;
  872. uint32_t id;
  873. unsigned reset_counter;
  874. };
  875. struct amdgpu_ctx_mgr {
  876. struct amdgpu_device *adev;
  877. struct idr ctx_handles;
  878. /* lock for IDR system */
  879. struct mutex lock;
  880. };
  881. /*
  882. * file private structure
  883. */
  884. struct amdgpu_fpriv {
  885. struct amdgpu_vm vm;
  886. struct mutex bo_list_lock;
  887. struct idr bo_list_handles;
  888. struct amdgpu_ctx_mgr ctx_mgr;
  889. };
  890. /*
  891. * residency list
  892. */
  893. struct amdgpu_bo_list {
  894. struct mutex lock;
  895. struct amdgpu_bo *gds_obj;
  896. struct amdgpu_bo *gws_obj;
  897. struct amdgpu_bo *oa_obj;
  898. bool has_userptr;
  899. unsigned num_entries;
  900. struct amdgpu_bo_list_entry *array;
  901. };
  902. struct amdgpu_bo_list *
  903. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  904. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  905. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  906. /*
  907. * GFX stuff
  908. */
  909. #include "clearstate_defs.h"
  910. struct amdgpu_rlc {
  911. /* for power gating */
  912. struct amdgpu_bo *save_restore_obj;
  913. uint64_t save_restore_gpu_addr;
  914. volatile uint32_t *sr_ptr;
  915. const u32 *reg_list;
  916. u32 reg_list_size;
  917. /* for clear state */
  918. struct amdgpu_bo *clear_state_obj;
  919. uint64_t clear_state_gpu_addr;
  920. volatile uint32_t *cs_ptr;
  921. const struct cs_section_def *cs_data;
  922. u32 clear_state_size;
  923. /* for cp tables */
  924. struct amdgpu_bo *cp_table_obj;
  925. uint64_t cp_table_gpu_addr;
  926. volatile uint32_t *cp_table_ptr;
  927. u32 cp_table_size;
  928. };
  929. struct amdgpu_mec {
  930. struct amdgpu_bo *hpd_eop_obj;
  931. u64 hpd_eop_gpu_addr;
  932. u32 num_pipe;
  933. u32 num_mec;
  934. u32 num_queue;
  935. };
  936. /*
  937. * GPU scratch registers structures, functions & helpers
  938. */
  939. struct amdgpu_scratch {
  940. unsigned num_reg;
  941. uint32_t reg_base;
  942. bool free[32];
  943. uint32_t reg[32];
  944. };
  945. /*
  946. * GFX configurations
  947. */
  948. struct amdgpu_gca_config {
  949. unsigned max_shader_engines;
  950. unsigned max_tile_pipes;
  951. unsigned max_cu_per_sh;
  952. unsigned max_sh_per_se;
  953. unsigned max_backends_per_se;
  954. unsigned max_texture_channel_caches;
  955. unsigned max_gprs;
  956. unsigned max_gs_threads;
  957. unsigned max_hw_contexts;
  958. unsigned sc_prim_fifo_size_frontend;
  959. unsigned sc_prim_fifo_size_backend;
  960. unsigned sc_hiz_tile_fifo_size;
  961. unsigned sc_earlyz_tile_fifo_size;
  962. unsigned num_tile_pipes;
  963. unsigned backend_enable_mask;
  964. unsigned mem_max_burst_length_bytes;
  965. unsigned mem_row_size_in_kb;
  966. unsigned shader_engine_tile_size;
  967. unsigned num_gpus;
  968. unsigned multi_gpu_tile_size;
  969. unsigned mc_arb_ramcfg;
  970. unsigned gb_addr_config;
  971. uint32_t tile_mode_array[32];
  972. uint32_t macrotile_mode_array[16];
  973. };
  974. struct amdgpu_gfx {
  975. struct mutex gpu_clock_mutex;
  976. struct amdgpu_gca_config config;
  977. struct amdgpu_rlc rlc;
  978. struct amdgpu_mec mec;
  979. struct amdgpu_scratch scratch;
  980. const struct firmware *me_fw; /* ME firmware */
  981. uint32_t me_fw_version;
  982. const struct firmware *pfp_fw; /* PFP firmware */
  983. uint32_t pfp_fw_version;
  984. const struct firmware *ce_fw; /* CE firmware */
  985. uint32_t ce_fw_version;
  986. const struct firmware *rlc_fw; /* RLC firmware */
  987. uint32_t rlc_fw_version;
  988. const struct firmware *mec_fw; /* MEC firmware */
  989. uint32_t mec_fw_version;
  990. const struct firmware *mec2_fw; /* MEC2 firmware */
  991. uint32_t mec2_fw_version;
  992. uint32_t me_feature_version;
  993. uint32_t ce_feature_version;
  994. uint32_t pfp_feature_version;
  995. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  996. unsigned num_gfx_rings;
  997. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  998. unsigned num_compute_rings;
  999. struct amdgpu_irq_src eop_irq;
  1000. struct amdgpu_irq_src priv_reg_irq;
  1001. struct amdgpu_irq_src priv_inst_irq;
  1002. /* gfx status */
  1003. uint32_t gfx_current_status;
  1004. /* sync signal for const engine */
  1005. unsigned ce_sync_offs;
  1006. /* ce ram size*/
  1007. unsigned ce_ram_size;
  1008. };
  1009. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1010. unsigned size, struct amdgpu_ib *ib);
  1011. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1012. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1013. struct amdgpu_ib *ib, void *owner);
  1014. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1015. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1016. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1017. /* Ring access between begin & end cannot sleep */
  1018. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1019. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1020. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1021. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1022. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1023. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1024. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1025. void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
  1026. bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
  1027. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1028. uint32_t **data);
  1029. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1030. unsigned size, uint32_t *data);
  1031. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1032. unsigned ring_size, u32 nop, u32 align_mask,
  1033. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1034. enum amdgpu_ring_type ring_type);
  1035. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1036. /*
  1037. * CS.
  1038. */
  1039. struct amdgpu_cs_chunk {
  1040. uint32_t chunk_id;
  1041. uint32_t length_dw;
  1042. uint32_t *kdata;
  1043. void __user *user_ptr;
  1044. };
  1045. struct amdgpu_cs_parser {
  1046. struct amdgpu_device *adev;
  1047. struct drm_file *filp;
  1048. struct amdgpu_ctx *ctx;
  1049. struct amdgpu_bo_list *bo_list;
  1050. /* chunks */
  1051. unsigned nchunks;
  1052. struct amdgpu_cs_chunk *chunks;
  1053. /* relocations */
  1054. struct amdgpu_bo_list_entry *vm_bos;
  1055. struct list_head validated;
  1056. struct amdgpu_ib *ibs;
  1057. uint32_t num_ibs;
  1058. struct ww_acquire_ctx ticket;
  1059. /* user fence */
  1060. struct amdgpu_user_fence uf;
  1061. };
  1062. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1063. {
  1064. return p->ibs[ib_idx].ptr[idx];
  1065. }
  1066. /*
  1067. * Writeback
  1068. */
  1069. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1070. struct amdgpu_wb {
  1071. struct amdgpu_bo *wb_obj;
  1072. volatile uint32_t *wb;
  1073. uint64_t gpu_addr;
  1074. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1075. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1076. };
  1077. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1078. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1079. /**
  1080. * struct amdgpu_pm - power management datas
  1081. * It keeps track of various data needed to take powermanagement decision.
  1082. */
  1083. enum amdgpu_pm_state_type {
  1084. /* not used for dpm */
  1085. POWER_STATE_TYPE_DEFAULT,
  1086. POWER_STATE_TYPE_POWERSAVE,
  1087. /* user selectable states */
  1088. POWER_STATE_TYPE_BATTERY,
  1089. POWER_STATE_TYPE_BALANCED,
  1090. POWER_STATE_TYPE_PERFORMANCE,
  1091. /* internal states */
  1092. POWER_STATE_TYPE_INTERNAL_UVD,
  1093. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1094. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1095. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1096. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1097. POWER_STATE_TYPE_INTERNAL_BOOT,
  1098. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1099. POWER_STATE_TYPE_INTERNAL_ACPI,
  1100. POWER_STATE_TYPE_INTERNAL_ULV,
  1101. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1102. };
  1103. enum amdgpu_int_thermal_type {
  1104. THERMAL_TYPE_NONE,
  1105. THERMAL_TYPE_EXTERNAL,
  1106. THERMAL_TYPE_EXTERNAL_GPIO,
  1107. THERMAL_TYPE_RV6XX,
  1108. THERMAL_TYPE_RV770,
  1109. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1110. THERMAL_TYPE_EVERGREEN,
  1111. THERMAL_TYPE_SUMO,
  1112. THERMAL_TYPE_NI,
  1113. THERMAL_TYPE_SI,
  1114. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1115. THERMAL_TYPE_CI,
  1116. THERMAL_TYPE_KV,
  1117. };
  1118. enum amdgpu_dpm_auto_throttle_src {
  1119. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1120. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1121. };
  1122. enum amdgpu_dpm_event_src {
  1123. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1124. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1125. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1126. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1127. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1128. };
  1129. #define AMDGPU_MAX_VCE_LEVELS 6
  1130. enum amdgpu_vce_level {
  1131. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1132. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1133. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1134. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1135. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1136. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1137. };
  1138. struct amdgpu_ps {
  1139. u32 caps; /* vbios flags */
  1140. u32 class; /* vbios flags */
  1141. u32 class2; /* vbios flags */
  1142. /* UVD clocks */
  1143. u32 vclk;
  1144. u32 dclk;
  1145. /* VCE clocks */
  1146. u32 evclk;
  1147. u32 ecclk;
  1148. bool vce_active;
  1149. enum amdgpu_vce_level vce_level;
  1150. /* asic priv */
  1151. void *ps_priv;
  1152. };
  1153. struct amdgpu_dpm_thermal {
  1154. /* thermal interrupt work */
  1155. struct work_struct work;
  1156. /* low temperature threshold */
  1157. int min_temp;
  1158. /* high temperature threshold */
  1159. int max_temp;
  1160. /* was last interrupt low to high or high to low */
  1161. bool high_to_low;
  1162. /* interrupt source */
  1163. struct amdgpu_irq_src irq;
  1164. };
  1165. enum amdgpu_clk_action
  1166. {
  1167. AMDGPU_SCLK_UP = 1,
  1168. AMDGPU_SCLK_DOWN
  1169. };
  1170. struct amdgpu_blacklist_clocks
  1171. {
  1172. u32 sclk;
  1173. u32 mclk;
  1174. enum amdgpu_clk_action action;
  1175. };
  1176. struct amdgpu_clock_and_voltage_limits {
  1177. u32 sclk;
  1178. u32 mclk;
  1179. u16 vddc;
  1180. u16 vddci;
  1181. };
  1182. struct amdgpu_clock_array {
  1183. u32 count;
  1184. u32 *values;
  1185. };
  1186. struct amdgpu_clock_voltage_dependency_entry {
  1187. u32 clk;
  1188. u16 v;
  1189. };
  1190. struct amdgpu_clock_voltage_dependency_table {
  1191. u32 count;
  1192. struct amdgpu_clock_voltage_dependency_entry *entries;
  1193. };
  1194. union amdgpu_cac_leakage_entry {
  1195. struct {
  1196. u16 vddc;
  1197. u32 leakage;
  1198. };
  1199. struct {
  1200. u16 vddc1;
  1201. u16 vddc2;
  1202. u16 vddc3;
  1203. };
  1204. };
  1205. struct amdgpu_cac_leakage_table {
  1206. u32 count;
  1207. union amdgpu_cac_leakage_entry *entries;
  1208. };
  1209. struct amdgpu_phase_shedding_limits_entry {
  1210. u16 voltage;
  1211. u32 sclk;
  1212. u32 mclk;
  1213. };
  1214. struct amdgpu_phase_shedding_limits_table {
  1215. u32 count;
  1216. struct amdgpu_phase_shedding_limits_entry *entries;
  1217. };
  1218. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1219. u32 vclk;
  1220. u32 dclk;
  1221. u16 v;
  1222. };
  1223. struct amdgpu_uvd_clock_voltage_dependency_table {
  1224. u8 count;
  1225. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1226. };
  1227. struct amdgpu_vce_clock_voltage_dependency_entry {
  1228. u32 ecclk;
  1229. u32 evclk;
  1230. u16 v;
  1231. };
  1232. struct amdgpu_vce_clock_voltage_dependency_table {
  1233. u8 count;
  1234. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1235. };
  1236. struct amdgpu_ppm_table {
  1237. u8 ppm_design;
  1238. u16 cpu_core_number;
  1239. u32 platform_tdp;
  1240. u32 small_ac_platform_tdp;
  1241. u32 platform_tdc;
  1242. u32 small_ac_platform_tdc;
  1243. u32 apu_tdp;
  1244. u32 dgpu_tdp;
  1245. u32 dgpu_ulv_power;
  1246. u32 tj_max;
  1247. };
  1248. struct amdgpu_cac_tdp_table {
  1249. u16 tdp;
  1250. u16 configurable_tdp;
  1251. u16 tdc;
  1252. u16 battery_power_limit;
  1253. u16 small_power_limit;
  1254. u16 low_cac_leakage;
  1255. u16 high_cac_leakage;
  1256. u16 maximum_power_delivery_limit;
  1257. };
  1258. struct amdgpu_dpm_dynamic_state {
  1259. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1260. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1261. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1262. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1263. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1264. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1265. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1266. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1267. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1268. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1269. struct amdgpu_clock_array valid_sclk_values;
  1270. struct amdgpu_clock_array valid_mclk_values;
  1271. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1272. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1273. u32 mclk_sclk_ratio;
  1274. u32 sclk_mclk_delta;
  1275. u16 vddc_vddci_delta;
  1276. u16 min_vddc_for_pcie_gen2;
  1277. struct amdgpu_cac_leakage_table cac_leakage_table;
  1278. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1279. struct amdgpu_ppm_table *ppm_table;
  1280. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1281. };
  1282. struct amdgpu_dpm_fan {
  1283. u16 t_min;
  1284. u16 t_med;
  1285. u16 t_high;
  1286. u16 pwm_min;
  1287. u16 pwm_med;
  1288. u16 pwm_high;
  1289. u8 t_hyst;
  1290. u32 cycle_delay;
  1291. u16 t_max;
  1292. u8 control_mode;
  1293. u16 default_max_fan_pwm;
  1294. u16 default_fan_output_sensitivity;
  1295. u16 fan_output_sensitivity;
  1296. bool ucode_fan_control;
  1297. };
  1298. enum amdgpu_pcie_gen {
  1299. AMDGPU_PCIE_GEN1 = 0,
  1300. AMDGPU_PCIE_GEN2 = 1,
  1301. AMDGPU_PCIE_GEN3 = 2,
  1302. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1303. };
  1304. enum amdgpu_dpm_forced_level {
  1305. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1306. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1307. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1308. };
  1309. struct amdgpu_vce_state {
  1310. /* vce clocks */
  1311. u32 evclk;
  1312. u32 ecclk;
  1313. /* gpu clocks */
  1314. u32 sclk;
  1315. u32 mclk;
  1316. u8 clk_idx;
  1317. u8 pstate;
  1318. };
  1319. struct amdgpu_dpm_funcs {
  1320. int (*get_temperature)(struct amdgpu_device *adev);
  1321. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1322. int (*set_power_state)(struct amdgpu_device *adev);
  1323. void (*post_set_power_state)(struct amdgpu_device *adev);
  1324. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1325. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1326. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1327. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1328. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1329. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1330. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1331. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1332. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1333. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1334. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1335. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1336. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1337. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1338. };
  1339. struct amdgpu_dpm {
  1340. struct amdgpu_ps *ps;
  1341. /* number of valid power states */
  1342. int num_ps;
  1343. /* current power state that is active */
  1344. struct amdgpu_ps *current_ps;
  1345. /* requested power state */
  1346. struct amdgpu_ps *requested_ps;
  1347. /* boot up power state */
  1348. struct amdgpu_ps *boot_ps;
  1349. /* default uvd power state */
  1350. struct amdgpu_ps *uvd_ps;
  1351. /* vce requirements */
  1352. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1353. enum amdgpu_vce_level vce_level;
  1354. enum amdgpu_pm_state_type state;
  1355. enum amdgpu_pm_state_type user_state;
  1356. u32 platform_caps;
  1357. u32 voltage_response_time;
  1358. u32 backbias_response_time;
  1359. void *priv;
  1360. u32 new_active_crtcs;
  1361. int new_active_crtc_count;
  1362. u32 current_active_crtcs;
  1363. int current_active_crtc_count;
  1364. struct amdgpu_dpm_dynamic_state dyn_state;
  1365. struct amdgpu_dpm_fan fan;
  1366. u32 tdp_limit;
  1367. u32 near_tdp_limit;
  1368. u32 near_tdp_limit_adjusted;
  1369. u32 sq_ramping_threshold;
  1370. u32 cac_leakage;
  1371. u16 tdp_od_limit;
  1372. u32 tdp_adjustment;
  1373. u16 load_line_slope;
  1374. bool power_control;
  1375. bool ac_power;
  1376. /* special states active */
  1377. bool thermal_active;
  1378. bool uvd_active;
  1379. bool vce_active;
  1380. /* thermal handling */
  1381. struct amdgpu_dpm_thermal thermal;
  1382. /* forced levels */
  1383. enum amdgpu_dpm_forced_level forced_level;
  1384. };
  1385. struct amdgpu_pm {
  1386. struct mutex mutex;
  1387. u32 current_sclk;
  1388. u32 current_mclk;
  1389. u32 default_sclk;
  1390. u32 default_mclk;
  1391. struct amdgpu_i2c_chan *i2c_bus;
  1392. /* internal thermal controller on rv6xx+ */
  1393. enum amdgpu_int_thermal_type int_thermal_type;
  1394. struct device *int_hwmon_dev;
  1395. /* fan control parameters */
  1396. bool no_fan;
  1397. u8 fan_pulses_per_revolution;
  1398. u8 fan_min_rpm;
  1399. u8 fan_max_rpm;
  1400. /* dpm */
  1401. bool dpm_enabled;
  1402. struct amdgpu_dpm dpm;
  1403. const struct firmware *fw; /* SMC firmware */
  1404. uint32_t fw_version;
  1405. const struct amdgpu_dpm_funcs *funcs;
  1406. };
  1407. /*
  1408. * UVD
  1409. */
  1410. #define AMDGPU_MAX_UVD_HANDLES 10
  1411. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1412. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1413. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1414. struct amdgpu_uvd {
  1415. struct amdgpu_bo *vcpu_bo;
  1416. void *cpu_addr;
  1417. uint64_t gpu_addr;
  1418. void *saved_bo;
  1419. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1420. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1421. struct delayed_work idle_work;
  1422. const struct firmware *fw; /* UVD firmware */
  1423. struct amdgpu_ring ring;
  1424. struct amdgpu_irq_src irq;
  1425. bool address_64_bit;
  1426. };
  1427. /*
  1428. * VCE
  1429. */
  1430. #define AMDGPU_MAX_VCE_HANDLES 16
  1431. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1432. struct amdgpu_vce {
  1433. struct amdgpu_bo *vcpu_bo;
  1434. uint64_t gpu_addr;
  1435. unsigned fw_version;
  1436. unsigned fb_version;
  1437. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1438. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1439. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1440. struct delayed_work idle_work;
  1441. const struct firmware *fw; /* VCE firmware */
  1442. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1443. struct amdgpu_irq_src irq;
  1444. };
  1445. /*
  1446. * SDMA
  1447. */
  1448. struct amdgpu_sdma {
  1449. /* SDMA firmware */
  1450. const struct firmware *fw;
  1451. uint32_t fw_version;
  1452. struct amdgpu_ring ring;
  1453. };
  1454. /*
  1455. * Firmware
  1456. */
  1457. struct amdgpu_firmware {
  1458. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1459. bool smu_load;
  1460. struct amdgpu_bo *fw_buf;
  1461. unsigned int fw_size;
  1462. };
  1463. /*
  1464. * Benchmarking
  1465. */
  1466. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1467. /*
  1468. * Testing
  1469. */
  1470. void amdgpu_test_moves(struct amdgpu_device *adev);
  1471. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1472. struct amdgpu_ring *cpA,
  1473. struct amdgpu_ring *cpB);
  1474. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1475. /*
  1476. * MMU Notifier
  1477. */
  1478. #if defined(CONFIG_MMU_NOTIFIER)
  1479. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1480. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1481. #else
  1482. static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1483. {
  1484. return -ENODEV;
  1485. }
  1486. static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1487. #endif
  1488. /*
  1489. * Debugfs
  1490. */
  1491. struct amdgpu_debugfs {
  1492. struct drm_info_list *files;
  1493. unsigned num_files;
  1494. };
  1495. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1496. struct drm_info_list *files,
  1497. unsigned nfiles);
  1498. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1499. #if defined(CONFIG_DEBUG_FS)
  1500. int amdgpu_debugfs_init(struct drm_minor *minor);
  1501. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1502. #endif
  1503. /*
  1504. * amdgpu smumgr functions
  1505. */
  1506. struct amdgpu_smumgr_funcs {
  1507. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1508. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1509. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1510. };
  1511. /*
  1512. * amdgpu smumgr
  1513. */
  1514. struct amdgpu_smumgr {
  1515. struct amdgpu_bo *toc_buf;
  1516. struct amdgpu_bo *smu_buf;
  1517. /* asic priv smu data */
  1518. void *priv;
  1519. spinlock_t smu_lock;
  1520. /* smumgr functions */
  1521. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1522. /* ucode loading complete flag */
  1523. uint32_t fw_flags;
  1524. };
  1525. /*
  1526. * ASIC specific register table accessible by UMD
  1527. */
  1528. struct amdgpu_allowed_register_entry {
  1529. uint32_t reg_offset;
  1530. bool untouched;
  1531. bool grbm_indexed;
  1532. };
  1533. struct amdgpu_cu_info {
  1534. uint32_t number; /* total active CU number */
  1535. uint32_t ao_cu_mask;
  1536. uint32_t bitmap[4][4];
  1537. };
  1538. /*
  1539. * ASIC specific functions.
  1540. */
  1541. struct amdgpu_asic_funcs {
  1542. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1543. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1544. u32 sh_num, u32 reg_offset, u32 *value);
  1545. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1546. int (*reset)(struct amdgpu_device *adev);
  1547. /* wait for mc_idle */
  1548. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1549. /* get the reference clock */
  1550. u32 (*get_xclk)(struct amdgpu_device *adev);
  1551. /* get the gpu clock counter */
  1552. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1553. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1554. /* MM block clocks */
  1555. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1556. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1557. };
  1558. /*
  1559. * IOCTL.
  1560. */
  1561. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1562. struct drm_file *filp);
  1563. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1564. struct drm_file *filp);
  1565. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1566. struct drm_file *filp);
  1567. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1568. struct drm_file *filp);
  1569. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1570. struct drm_file *filp);
  1571. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1572. struct drm_file *filp);
  1573. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1574. struct drm_file *filp);
  1575. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1576. struct drm_file *filp);
  1577. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1578. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1579. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1580. struct drm_file *filp);
  1581. /* VRAM scratch page for HDP bug, default vram page */
  1582. struct amdgpu_vram_scratch {
  1583. struct amdgpu_bo *robj;
  1584. volatile uint32_t *ptr;
  1585. u64 gpu_addr;
  1586. };
  1587. /*
  1588. * ACPI
  1589. */
  1590. struct amdgpu_atif_notification_cfg {
  1591. bool enabled;
  1592. int command_code;
  1593. };
  1594. struct amdgpu_atif_notifications {
  1595. bool display_switch;
  1596. bool expansion_mode_change;
  1597. bool thermal_state;
  1598. bool forced_power_state;
  1599. bool system_power_state;
  1600. bool display_conf_change;
  1601. bool px_gfx_switch;
  1602. bool brightness_change;
  1603. bool dgpu_display_event;
  1604. };
  1605. struct amdgpu_atif_functions {
  1606. bool system_params;
  1607. bool sbios_requests;
  1608. bool select_active_disp;
  1609. bool lid_state;
  1610. bool get_tv_standard;
  1611. bool set_tv_standard;
  1612. bool get_panel_expansion_mode;
  1613. bool set_panel_expansion_mode;
  1614. bool temperature_change;
  1615. bool graphics_device_types;
  1616. };
  1617. struct amdgpu_atif {
  1618. struct amdgpu_atif_notifications notifications;
  1619. struct amdgpu_atif_functions functions;
  1620. struct amdgpu_atif_notification_cfg notification_cfg;
  1621. struct amdgpu_encoder *encoder_for_bl;
  1622. };
  1623. struct amdgpu_atcs_functions {
  1624. bool get_ext_state;
  1625. bool pcie_perf_req;
  1626. bool pcie_dev_rdy;
  1627. bool pcie_bus_width;
  1628. };
  1629. struct amdgpu_atcs {
  1630. struct amdgpu_atcs_functions functions;
  1631. };
  1632. int amdgpu_ctx_alloc(struct amdgpu_device *adev,struct amdgpu_fpriv *fpriv,
  1633. uint32_t *id,uint32_t flags);
  1634. int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
  1635. uint32_t id);
  1636. void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
  1637. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  1638. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  1639. extern int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  1640. struct drm_file *filp);
  1641. /*
  1642. * Core structure, functions and helpers.
  1643. */
  1644. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1645. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1646. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1647. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1648. struct amdgpu_device {
  1649. struct device *dev;
  1650. struct drm_device *ddev;
  1651. struct pci_dev *pdev;
  1652. struct rw_semaphore exclusive_lock;
  1653. /* ASIC */
  1654. enum amdgpu_asic_type asic_type;
  1655. uint32_t family;
  1656. uint32_t rev_id;
  1657. uint32_t external_rev_id;
  1658. unsigned long flags;
  1659. int usec_timeout;
  1660. const struct amdgpu_asic_funcs *asic_funcs;
  1661. bool shutdown;
  1662. bool suspend;
  1663. bool need_dma32;
  1664. bool accel_working;
  1665. bool needs_reset;
  1666. struct work_struct reset_work;
  1667. struct notifier_block acpi_nb;
  1668. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1669. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1670. unsigned debugfs_count;
  1671. #if defined(CONFIG_DEBUG_FS)
  1672. struct dentry *debugfs_regs;
  1673. #endif
  1674. struct amdgpu_atif atif;
  1675. struct amdgpu_atcs atcs;
  1676. struct mutex srbm_mutex;
  1677. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1678. struct mutex grbm_idx_mutex;
  1679. struct dev_pm_domain vga_pm_domain;
  1680. bool have_disp_power_ref;
  1681. /* BIOS */
  1682. uint8_t *bios;
  1683. bool is_atom_bios;
  1684. uint16_t bios_header_start;
  1685. struct amdgpu_bo *stollen_vga_memory;
  1686. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1687. /* Register/doorbell mmio */
  1688. resource_size_t rmmio_base;
  1689. resource_size_t rmmio_size;
  1690. void __iomem *rmmio;
  1691. /* protects concurrent MM_INDEX/DATA based register access */
  1692. spinlock_t mmio_idx_lock;
  1693. /* protects concurrent SMC based register access */
  1694. spinlock_t smc_idx_lock;
  1695. amdgpu_rreg_t smc_rreg;
  1696. amdgpu_wreg_t smc_wreg;
  1697. /* protects concurrent PCIE register access */
  1698. spinlock_t pcie_idx_lock;
  1699. amdgpu_rreg_t pcie_rreg;
  1700. amdgpu_wreg_t pcie_wreg;
  1701. /* protects concurrent UVD register access */
  1702. spinlock_t uvd_ctx_idx_lock;
  1703. amdgpu_rreg_t uvd_ctx_rreg;
  1704. amdgpu_wreg_t uvd_ctx_wreg;
  1705. /* protects concurrent DIDT register access */
  1706. spinlock_t didt_idx_lock;
  1707. amdgpu_rreg_t didt_rreg;
  1708. amdgpu_wreg_t didt_wreg;
  1709. /* protects concurrent ENDPOINT (audio) register access */
  1710. spinlock_t audio_endpt_idx_lock;
  1711. amdgpu_block_rreg_t audio_endpt_rreg;
  1712. amdgpu_block_wreg_t audio_endpt_wreg;
  1713. void __iomem *rio_mem;
  1714. resource_size_t rio_mem_size;
  1715. struct amdgpu_doorbell doorbell;
  1716. /* clock/pll info */
  1717. struct amdgpu_clock clock;
  1718. /* MC */
  1719. struct amdgpu_mc mc;
  1720. struct amdgpu_gart gart;
  1721. struct amdgpu_dummy_page dummy_page;
  1722. struct amdgpu_vm_manager vm_manager;
  1723. /* memory management */
  1724. struct amdgpu_mman mman;
  1725. struct amdgpu_gem gem;
  1726. struct amdgpu_vram_scratch vram_scratch;
  1727. struct amdgpu_wb wb;
  1728. atomic64_t vram_usage;
  1729. atomic64_t vram_vis_usage;
  1730. atomic64_t gtt_usage;
  1731. atomic64_t num_bytes_moved;
  1732. atomic_t gpu_reset_counter;
  1733. /* display */
  1734. struct amdgpu_mode_info mode_info;
  1735. struct work_struct hotplug_work;
  1736. struct amdgpu_irq_src crtc_irq;
  1737. struct amdgpu_irq_src pageflip_irq;
  1738. struct amdgpu_irq_src hpd_irq;
  1739. /* rings */
  1740. wait_queue_head_t fence_queue;
  1741. unsigned fence_context;
  1742. struct mutex ring_lock;
  1743. unsigned num_rings;
  1744. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1745. bool ib_pool_ready;
  1746. struct amdgpu_sa_manager ring_tmp_bo;
  1747. /* interrupts */
  1748. struct amdgpu_irq irq;
  1749. /* dpm */
  1750. struct amdgpu_pm pm;
  1751. u32 cg_flags;
  1752. u32 pg_flags;
  1753. /* amdgpu smumgr */
  1754. struct amdgpu_smumgr smu;
  1755. /* gfx */
  1756. struct amdgpu_gfx gfx;
  1757. /* sdma */
  1758. struct amdgpu_sdma sdma[2];
  1759. struct amdgpu_irq_src sdma_trap_irq;
  1760. struct amdgpu_irq_src sdma_illegal_inst_irq;
  1761. /* uvd */
  1762. bool has_uvd;
  1763. struct amdgpu_uvd uvd;
  1764. /* vce */
  1765. struct amdgpu_vce vce;
  1766. /* firmwares */
  1767. struct amdgpu_firmware firmware;
  1768. /* GDS */
  1769. struct amdgpu_gds gds;
  1770. const struct amdgpu_ip_block_version *ip_blocks;
  1771. int num_ip_blocks;
  1772. bool *ip_block_enabled;
  1773. struct mutex mn_lock;
  1774. DECLARE_HASHTABLE(mn_hash, 7);
  1775. /* tracking pinned memory */
  1776. u64 vram_pin_size;
  1777. u64 gart_pin_size;
  1778. };
  1779. bool amdgpu_device_is_px(struct drm_device *dev);
  1780. int amdgpu_device_init(struct amdgpu_device *adev,
  1781. struct drm_device *ddev,
  1782. struct pci_dev *pdev,
  1783. uint32_t flags);
  1784. void amdgpu_device_fini(struct amdgpu_device *adev);
  1785. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1786. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1787. bool always_indirect);
  1788. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1789. bool always_indirect);
  1790. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1791. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1792. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1793. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1794. /*
  1795. * Cast helper
  1796. */
  1797. extern const struct fence_ops amdgpu_fence_ops;
  1798. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1799. {
  1800. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1801. if (__f->base.ops == &amdgpu_fence_ops)
  1802. return __f;
  1803. return NULL;
  1804. }
  1805. /*
  1806. * Registers read & write functions.
  1807. */
  1808. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1809. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1810. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1811. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1812. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1813. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1814. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1815. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1816. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1817. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1818. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1819. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1820. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1821. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1822. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1823. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1824. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1825. #define WREG32_P(reg, val, mask) \
  1826. do { \
  1827. uint32_t tmp_ = RREG32(reg); \
  1828. tmp_ &= (mask); \
  1829. tmp_ |= ((val) & ~(mask)); \
  1830. WREG32(reg, tmp_); \
  1831. } while (0)
  1832. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1833. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1834. #define WREG32_PLL_P(reg, val, mask) \
  1835. do { \
  1836. uint32_t tmp_ = RREG32_PLL(reg); \
  1837. tmp_ &= (mask); \
  1838. tmp_ |= ((val) & ~(mask)); \
  1839. WREG32_PLL(reg, tmp_); \
  1840. } while (0)
  1841. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1842. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1843. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1844. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1845. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1846. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1847. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1848. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1849. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1850. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1851. #define REG_GET_FIELD(value, reg, field) \
  1852. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1853. /*
  1854. * BIOS helpers.
  1855. */
  1856. #define RBIOS8(i) (adev->bios[i])
  1857. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1858. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1859. /*
  1860. * RING helpers.
  1861. */
  1862. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1863. {
  1864. if (ring->count_dw <= 0)
  1865. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1866. ring->ring[ring->wptr++] = v;
  1867. ring->wptr &= ring->ptr_mask;
  1868. ring->count_dw--;
  1869. ring->ring_free_dw--;
  1870. }
  1871. /*
  1872. * ASICs macro.
  1873. */
  1874. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1875. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1876. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1877. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1878. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1879. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1880. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1881. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1882. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1883. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1884. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1885. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1886. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1887. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1888. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1889. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1890. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1891. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1892. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1893. #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
  1894. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1895. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1896. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1897. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1898. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1899. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1900. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1901. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1902. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1903. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1904. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1905. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1906. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1907. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1908. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1909. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1910. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1911. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1912. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1913. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1914. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1915. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1916. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1917. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1918. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1919. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1920. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1921. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1922. #define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
  1923. #define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
  1924. #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
  1925. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1926. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1927. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1928. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1929. #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
  1930. #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
  1931. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1932. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
  1933. #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
  1934. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1935. #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
  1936. #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
  1937. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1938. #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
  1939. #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
  1940. #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
  1941. #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
  1942. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1943. /* Common functions */
  1944. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1945. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1946. bool amdgpu_card_posted(struct amdgpu_device *adev);
  1947. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1948. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  1949. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1950. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1951. u32 ip_instance, u32 ring,
  1952. struct amdgpu_ring **out_ring);
  1953. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  1954. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1955. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1956. uint32_t flags);
  1957. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1958. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1959. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1960. struct ttm_mem_reg *mem);
  1961. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1962. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1963. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1964. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1965. const u32 *registers,
  1966. const u32 array_size);
  1967. bool amdgpu_device_is_px(struct drm_device *dev);
  1968. /* atpx handler */
  1969. #if defined(CONFIG_VGA_SWITCHEROO)
  1970. void amdgpu_register_atpx_handler(void);
  1971. void amdgpu_unregister_atpx_handler(void);
  1972. #else
  1973. static inline void amdgpu_register_atpx_handler(void) {}
  1974. static inline void amdgpu_unregister_atpx_handler(void) {}
  1975. #endif
  1976. /*
  1977. * KMS
  1978. */
  1979. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1980. extern int amdgpu_max_kms_ioctl;
  1981. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1982. int amdgpu_driver_unload_kms(struct drm_device *dev);
  1983. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1984. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1985. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1986. struct drm_file *file_priv);
  1987. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  1988. struct drm_file *file_priv);
  1989. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  1990. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  1991. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  1992. int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
  1993. void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
  1994. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  1995. int *max_error,
  1996. struct timeval *vblank_time,
  1997. unsigned flags);
  1998. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1999. unsigned long arg);
  2000. /*
  2001. * vm
  2002. */
  2003. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2004. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2005. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  2006. struct amdgpu_vm *vm,
  2007. struct list_head *head);
  2008. struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,
  2009. struct amdgpu_vm *vm);
  2010. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  2011. struct amdgpu_vm *vm,
  2012. struct amdgpu_fence *updates);
  2013. void amdgpu_vm_fence(struct amdgpu_device *adev,
  2014. struct amdgpu_vm *vm,
  2015. struct amdgpu_fence *fence);
  2016. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  2017. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  2018. struct amdgpu_vm *vm);
  2019. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  2020. struct amdgpu_vm *vm);
  2021. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  2022. struct amdgpu_vm *vm, struct amdgpu_sync *sync);
  2023. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  2024. struct amdgpu_bo_va *bo_va,
  2025. struct ttm_mem_reg *mem);
  2026. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2027. struct amdgpu_bo *bo);
  2028. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  2029. struct amdgpu_bo *bo);
  2030. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  2031. struct amdgpu_vm *vm,
  2032. struct amdgpu_bo *bo);
  2033. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  2034. struct amdgpu_bo_va *bo_va,
  2035. uint64_t addr, uint64_t offset,
  2036. uint64_t size, uint32_t flags);
  2037. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  2038. struct amdgpu_bo_va *bo_va,
  2039. uint64_t addr);
  2040. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2041. struct amdgpu_bo_va *bo_va);
  2042. /*
  2043. * functions used by amdgpu_encoder.c
  2044. */
  2045. struct amdgpu_afmt_acr {
  2046. u32 clock;
  2047. int n_32khz;
  2048. int cts_32khz;
  2049. int n_44_1khz;
  2050. int cts_44_1khz;
  2051. int n_48khz;
  2052. int cts_48khz;
  2053. };
  2054. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2055. /* amdgpu_acpi.c */
  2056. #if defined(CONFIG_ACPI)
  2057. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2058. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2059. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2060. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2061. u8 perf_req, bool advertise);
  2062. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2063. #else
  2064. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2065. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2066. #endif
  2067. struct amdgpu_bo_va_mapping *
  2068. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2069. uint64_t addr, struct amdgpu_bo **bo);
  2070. #include "amdgpu_object.h"
  2071. #endif