gpio-omap.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. #define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. int irq;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 level_mask;
  55. u32 toggle_mask;
  56. raw_spinlock_t lock;
  57. raw_spinlock_t wa_lock;
  58. struct gpio_chip chip;
  59. struct clk *dbck;
  60. u32 mod_usage;
  61. u32 irq_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool loses_context;
  67. bool context_valid;
  68. int stride;
  69. u32 width;
  70. int context_loss_count;
  71. int power_mode;
  72. bool workaround_enabled;
  73. void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
  74. int (*get_context_loss_count)(struct device *dev);
  75. struct omap_gpio_reg_offs *regs;
  76. };
  77. #define GPIO_MOD_CTRL_BIT BIT(0)
  78. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  79. #define LINE_USED(line, offset) (line & (BIT(offset)))
  80. static void omap_gpio_unmask_irq(struct irq_data *d);
  81. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  82. {
  83. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  84. return gpiochip_get_data(chip);
  85. }
  86. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  87. int is_input)
  88. {
  89. void __iomem *reg = bank->base;
  90. u32 l;
  91. reg += bank->regs->direction;
  92. l = readl_relaxed(reg);
  93. if (is_input)
  94. l |= BIT(gpio);
  95. else
  96. l &= ~(BIT(gpio));
  97. writel_relaxed(l, reg);
  98. bank->context.oe = l;
  99. }
  100. /* set data out value using dedicate set/clear register */
  101. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
  102. int enable)
  103. {
  104. void __iomem *reg = bank->base;
  105. u32 l = BIT(offset);
  106. if (enable) {
  107. reg += bank->regs->set_dataout;
  108. bank->context.dataout |= l;
  109. } else {
  110. reg += bank->regs->clr_dataout;
  111. bank->context.dataout &= ~l;
  112. }
  113. writel_relaxed(l, reg);
  114. }
  115. /* set data out value using mask register */
  116. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
  117. int enable)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->dataout;
  120. u32 gpio_bit = BIT(offset);
  121. u32 l;
  122. l = readl_relaxed(reg);
  123. if (enable)
  124. l |= gpio_bit;
  125. else
  126. l &= ~gpio_bit;
  127. writel_relaxed(l, reg);
  128. bank->context.dataout = l;
  129. }
  130. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  131. {
  132. void __iomem *reg = bank->base + bank->regs->datain;
  133. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  134. }
  135. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  136. {
  137. void __iomem *reg = bank->base + bank->regs->dataout;
  138. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  139. }
  140. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  141. {
  142. int l = readl_relaxed(base + reg);
  143. if (set)
  144. l |= mask;
  145. else
  146. l &= ~mask;
  147. writel_relaxed(l, base + reg);
  148. }
  149. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  150. {
  151. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  152. clk_enable(bank->dbck);
  153. bank->dbck_enabled = true;
  154. writel_relaxed(bank->dbck_enable_mask,
  155. bank->base + bank->regs->debounce_en);
  156. }
  157. }
  158. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  159. {
  160. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  161. /*
  162. * Disable debounce before cutting it's clock. If debounce is
  163. * enabled but the clock is not, GPIO module seems to be unable
  164. * to detect events and generate interrupts at least on OMAP3.
  165. */
  166. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  167. clk_disable(bank->dbck);
  168. bank->dbck_enabled = false;
  169. }
  170. }
  171. /**
  172. * omap2_set_gpio_debounce - low level gpio debounce time
  173. * @bank: the gpio bank we're acting upon
  174. * @offset: the gpio number on this @bank
  175. * @debounce: debounce time to use
  176. *
  177. * OMAP's debounce time is in 31us steps
  178. * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
  179. * so we need to convert and round up to the closest unit.
  180. *
  181. * Return: 0 on success, negative error otherwise.
  182. */
  183. static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
  184. unsigned debounce)
  185. {
  186. void __iomem *reg;
  187. u32 val;
  188. u32 l;
  189. bool enable = !!debounce;
  190. if (!bank->dbck_flag)
  191. return -ENOTSUPP;
  192. if (enable) {
  193. debounce = DIV_ROUND_UP(debounce, 31) - 1;
  194. if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
  195. return -EINVAL;
  196. }
  197. l = BIT(offset);
  198. clk_enable(bank->dbck);
  199. reg = bank->base + bank->regs->debounce;
  200. writel_relaxed(debounce, reg);
  201. reg = bank->base + bank->regs->debounce_en;
  202. val = readl_relaxed(reg);
  203. if (enable)
  204. val |= l;
  205. else
  206. val &= ~l;
  207. bank->dbck_enable_mask = val;
  208. writel_relaxed(val, reg);
  209. clk_disable(bank->dbck);
  210. /*
  211. * Enable debounce clock per module.
  212. * This call is mandatory because in omap_gpio_request() when
  213. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  214. * runtime callbck fails to turn on dbck because dbck_enable_mask
  215. * used within _gpio_dbck_enable() is still not initialized at
  216. * that point. Therefore we have to enable dbck here.
  217. */
  218. omap_gpio_dbck_enable(bank);
  219. if (bank->dbck_enable_mask) {
  220. bank->context.debounce = debounce;
  221. bank->context.debounce_en = val;
  222. }
  223. return 0;
  224. }
  225. /**
  226. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  227. * @bank: the gpio bank we're acting upon
  228. * @offset: the gpio number on this @bank
  229. *
  230. * If a gpio is using debounce, then clear the debounce enable bit and if
  231. * this is the only gpio in this bank using debounce, then clear the debounce
  232. * time too. The debounce clock will also be disabled when calling this function
  233. * if this is the only gpio in the bank using debounce.
  234. */
  235. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
  236. {
  237. u32 gpio_bit = BIT(offset);
  238. if (!bank->dbck_flag)
  239. return;
  240. if (!(bank->dbck_enable_mask & gpio_bit))
  241. return;
  242. bank->dbck_enable_mask &= ~gpio_bit;
  243. bank->context.debounce_en &= ~gpio_bit;
  244. writel_relaxed(bank->context.debounce_en,
  245. bank->base + bank->regs->debounce_en);
  246. if (!bank->dbck_enable_mask) {
  247. bank->context.debounce = 0;
  248. writel_relaxed(bank->context.debounce, bank->base +
  249. bank->regs->debounce);
  250. clk_disable(bank->dbck);
  251. bank->dbck_enabled = false;
  252. }
  253. }
  254. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  255. unsigned trigger)
  256. {
  257. void __iomem *base = bank->base;
  258. u32 gpio_bit = BIT(gpio);
  259. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  260. trigger & IRQ_TYPE_LEVEL_LOW);
  261. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  262. trigger & IRQ_TYPE_LEVEL_HIGH);
  263. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  264. trigger & IRQ_TYPE_EDGE_RISING);
  265. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  266. trigger & IRQ_TYPE_EDGE_FALLING);
  267. bank->context.leveldetect0 =
  268. readl_relaxed(bank->base + bank->regs->leveldetect0);
  269. bank->context.leveldetect1 =
  270. readl_relaxed(bank->base + bank->regs->leveldetect1);
  271. bank->context.risingdetect =
  272. readl_relaxed(bank->base + bank->regs->risingdetect);
  273. bank->context.fallingdetect =
  274. readl_relaxed(bank->base + bank->regs->fallingdetect);
  275. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  276. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  277. bank->context.wake_en =
  278. readl_relaxed(bank->base + bank->regs->wkup_en);
  279. }
  280. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  281. if (!bank->regs->irqctrl) {
  282. /* On omap24xx proceed only when valid GPIO bit is set */
  283. if (bank->non_wakeup_gpios) {
  284. if (!(bank->non_wakeup_gpios & gpio_bit))
  285. goto exit;
  286. }
  287. /*
  288. * Log the edge gpio and manually trigger the IRQ
  289. * after resume if the input level changes
  290. * to avoid irq lost during PER RET/OFF mode
  291. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  292. */
  293. if (trigger & IRQ_TYPE_EDGE_BOTH)
  294. bank->enabled_non_wakeup_gpios |= gpio_bit;
  295. else
  296. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  297. }
  298. exit:
  299. bank->level_mask =
  300. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  301. readl_relaxed(bank->base + bank->regs->leveldetect1);
  302. }
  303. #ifdef CONFIG_ARCH_OMAP1
  304. /*
  305. * This only applies to chips that can't do both rising and falling edge
  306. * detection at once. For all other chips, this function is a noop.
  307. */
  308. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  309. {
  310. void __iomem *reg = bank->base;
  311. u32 l = 0;
  312. if (!bank->regs->irqctrl)
  313. return;
  314. reg += bank->regs->irqctrl;
  315. l = readl_relaxed(reg);
  316. if ((l >> gpio) & 1)
  317. l &= ~(BIT(gpio));
  318. else
  319. l |= BIT(gpio);
  320. writel_relaxed(l, reg);
  321. }
  322. #else
  323. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  324. #endif
  325. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  326. unsigned trigger)
  327. {
  328. void __iomem *reg = bank->base;
  329. void __iomem *base = bank->base;
  330. u32 l = 0;
  331. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  332. omap_set_gpio_trigger(bank, gpio, trigger);
  333. } else if (bank->regs->irqctrl) {
  334. reg += bank->regs->irqctrl;
  335. l = readl_relaxed(reg);
  336. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  337. bank->toggle_mask |= BIT(gpio);
  338. if (trigger & IRQ_TYPE_EDGE_RISING)
  339. l |= BIT(gpio);
  340. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  341. l &= ~(BIT(gpio));
  342. else
  343. return -EINVAL;
  344. writel_relaxed(l, reg);
  345. } else if (bank->regs->edgectrl1) {
  346. if (gpio & 0x08)
  347. reg += bank->regs->edgectrl2;
  348. else
  349. reg += bank->regs->edgectrl1;
  350. gpio &= 0x07;
  351. l = readl_relaxed(reg);
  352. l &= ~(3 << (gpio << 1));
  353. if (trigger & IRQ_TYPE_EDGE_RISING)
  354. l |= 2 << (gpio << 1);
  355. if (trigger & IRQ_TYPE_EDGE_FALLING)
  356. l |= BIT(gpio << 1);
  357. /* Enable wake-up during idle for dynamic tick */
  358. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  359. bank->context.wake_en =
  360. readl_relaxed(bank->base + bank->regs->wkup_en);
  361. writel_relaxed(l, reg);
  362. }
  363. return 0;
  364. }
  365. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  366. {
  367. if (bank->regs->pinctrl) {
  368. void __iomem *reg = bank->base + bank->regs->pinctrl;
  369. /* Claim the pin for MPU */
  370. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  371. }
  372. if (bank->regs->ctrl && !BANK_USED(bank)) {
  373. void __iomem *reg = bank->base + bank->regs->ctrl;
  374. u32 ctrl;
  375. ctrl = readl_relaxed(reg);
  376. /* Module is enabled, clocks are not gated */
  377. ctrl &= ~GPIO_MOD_CTRL_BIT;
  378. writel_relaxed(ctrl, reg);
  379. bank->context.ctrl = ctrl;
  380. }
  381. }
  382. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  383. {
  384. void __iomem *base = bank->base;
  385. if (bank->regs->wkup_en &&
  386. !LINE_USED(bank->mod_usage, offset) &&
  387. !LINE_USED(bank->irq_usage, offset)) {
  388. /* Disable wake-up during idle for dynamic tick */
  389. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  390. bank->context.wake_en =
  391. readl_relaxed(bank->base + bank->regs->wkup_en);
  392. }
  393. if (bank->regs->ctrl && !BANK_USED(bank)) {
  394. void __iomem *reg = bank->base + bank->regs->ctrl;
  395. u32 ctrl;
  396. ctrl = readl_relaxed(reg);
  397. /* Module is disabled, clocks are gated */
  398. ctrl |= GPIO_MOD_CTRL_BIT;
  399. writel_relaxed(ctrl, reg);
  400. bank->context.ctrl = ctrl;
  401. }
  402. }
  403. static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
  404. {
  405. void __iomem *reg = bank->base + bank->regs->direction;
  406. return readl_relaxed(reg) & BIT(offset);
  407. }
  408. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
  409. {
  410. if (!LINE_USED(bank->mod_usage, offset)) {
  411. omap_enable_gpio_module(bank, offset);
  412. omap_set_gpio_direction(bank, offset, 1);
  413. }
  414. bank->irq_usage |= BIT(offset);
  415. }
  416. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  417. {
  418. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  419. int retval;
  420. unsigned long flags;
  421. unsigned offset = d->hwirq;
  422. if (type & ~IRQ_TYPE_SENSE_MASK)
  423. return -EINVAL;
  424. if (!bank->regs->leveldetect0 &&
  425. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  426. return -EINVAL;
  427. raw_spin_lock_irqsave(&bank->lock, flags);
  428. retval = omap_set_gpio_triggering(bank, offset, type);
  429. if (retval) {
  430. raw_spin_unlock_irqrestore(&bank->lock, flags);
  431. goto error;
  432. }
  433. omap_gpio_init_irq(bank, offset);
  434. if (!omap_gpio_is_input(bank, offset)) {
  435. raw_spin_unlock_irqrestore(&bank->lock, flags);
  436. retval = -EINVAL;
  437. goto error;
  438. }
  439. raw_spin_unlock_irqrestore(&bank->lock, flags);
  440. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  441. irq_set_handler_locked(d, handle_level_irq);
  442. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  443. irq_set_handler_locked(d, handle_edge_irq);
  444. return 0;
  445. error:
  446. return retval;
  447. }
  448. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  449. {
  450. void __iomem *reg = bank->base;
  451. reg += bank->regs->irqstatus;
  452. writel_relaxed(gpio_mask, reg);
  453. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  454. if (bank->regs->irqstatus2) {
  455. reg = bank->base + bank->regs->irqstatus2;
  456. writel_relaxed(gpio_mask, reg);
  457. }
  458. /* Flush posted write for the irq status to avoid spurious interrupts */
  459. readl_relaxed(reg);
  460. }
  461. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
  462. unsigned offset)
  463. {
  464. omap_clear_gpio_irqbank(bank, BIT(offset));
  465. }
  466. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  467. {
  468. void __iomem *reg = bank->base;
  469. u32 l;
  470. u32 mask = (BIT(bank->width)) - 1;
  471. reg += bank->regs->irqenable;
  472. l = readl_relaxed(reg);
  473. if (bank->regs->irqenable_inv)
  474. l = ~l;
  475. l &= mask;
  476. return l;
  477. }
  478. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  479. {
  480. void __iomem *reg = bank->base;
  481. u32 l;
  482. if (bank->regs->set_irqenable) {
  483. reg += bank->regs->set_irqenable;
  484. l = gpio_mask;
  485. bank->context.irqenable1 |= gpio_mask;
  486. } else {
  487. reg += bank->regs->irqenable;
  488. l = readl_relaxed(reg);
  489. if (bank->regs->irqenable_inv)
  490. l &= ~gpio_mask;
  491. else
  492. l |= gpio_mask;
  493. bank->context.irqenable1 = l;
  494. }
  495. writel_relaxed(l, reg);
  496. }
  497. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  498. {
  499. void __iomem *reg = bank->base;
  500. u32 l;
  501. if (bank->regs->clr_irqenable) {
  502. reg += bank->regs->clr_irqenable;
  503. l = gpio_mask;
  504. bank->context.irqenable1 &= ~gpio_mask;
  505. } else {
  506. reg += bank->regs->irqenable;
  507. l = readl_relaxed(reg);
  508. if (bank->regs->irqenable_inv)
  509. l |= gpio_mask;
  510. else
  511. l &= ~gpio_mask;
  512. bank->context.irqenable1 = l;
  513. }
  514. writel_relaxed(l, reg);
  515. }
  516. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
  517. unsigned offset, int enable)
  518. {
  519. if (enable)
  520. omap_enable_gpio_irqbank(bank, BIT(offset));
  521. else
  522. omap_disable_gpio_irqbank(bank, BIT(offset));
  523. }
  524. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  525. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  526. {
  527. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  528. return irq_set_irq_wake(bank->irq, enable);
  529. }
  530. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  531. {
  532. struct gpio_bank *bank = gpiochip_get_data(chip);
  533. unsigned long flags;
  534. /*
  535. * If this is the first gpio_request for the bank,
  536. * enable the bank module.
  537. */
  538. if (!BANK_USED(bank))
  539. pm_runtime_get_sync(chip->parent);
  540. raw_spin_lock_irqsave(&bank->lock, flags);
  541. omap_enable_gpio_module(bank, offset);
  542. bank->mod_usage |= BIT(offset);
  543. raw_spin_unlock_irqrestore(&bank->lock, flags);
  544. return 0;
  545. }
  546. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  547. {
  548. struct gpio_bank *bank = gpiochip_get_data(chip);
  549. unsigned long flags;
  550. raw_spin_lock_irqsave(&bank->lock, flags);
  551. bank->mod_usage &= ~(BIT(offset));
  552. if (!LINE_USED(bank->irq_usage, offset)) {
  553. omap_set_gpio_direction(bank, offset, 1);
  554. omap_clear_gpio_debounce(bank, offset);
  555. }
  556. omap_disable_gpio_module(bank, offset);
  557. raw_spin_unlock_irqrestore(&bank->lock, flags);
  558. /*
  559. * If this is the last gpio to be freed in the bank,
  560. * disable the bank module.
  561. */
  562. if (!BANK_USED(bank))
  563. pm_runtime_put(chip->parent);
  564. }
  565. /*
  566. * We need to unmask the GPIO bank interrupt as soon as possible to
  567. * avoid missing GPIO interrupts for other lines in the bank.
  568. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  569. * in the bank to avoid missing nested interrupts for a GPIO line.
  570. * If we wait to unmask individual GPIO lines in the bank after the
  571. * line's interrupt handler has been run, we may miss some nested
  572. * interrupts.
  573. */
  574. static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
  575. {
  576. void __iomem *isr_reg = NULL;
  577. u32 isr;
  578. unsigned int bit;
  579. struct gpio_bank *bank = gpiobank;
  580. unsigned long wa_lock_flags;
  581. unsigned long lock_flags;
  582. isr_reg = bank->base + bank->regs->irqstatus;
  583. if (WARN_ON(!isr_reg))
  584. goto exit;
  585. pm_runtime_get_sync(bank->chip.parent);
  586. while (1) {
  587. u32 isr_saved, level_mask = 0;
  588. u32 enabled;
  589. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  590. enabled = omap_get_gpio_irqbank_mask(bank);
  591. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  592. if (bank->level_mask)
  593. level_mask = bank->level_mask & enabled;
  594. /* clear edge sensitive interrupts before handler(s) are
  595. called so that we don't miss any interrupt occurred while
  596. executing them */
  597. omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  598. omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  599. omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  600. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  601. if (!isr)
  602. break;
  603. while (isr) {
  604. bit = __ffs(isr);
  605. isr &= ~(BIT(bit));
  606. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  607. /*
  608. * Some chips can't respond to both rising and falling
  609. * at the same time. If this irq was requested with
  610. * both flags, we need to flip the ICR data for the IRQ
  611. * to respond to the IRQ for the opposite direction.
  612. * This will be indicated in the bank toggle_mask.
  613. */
  614. if (bank->toggle_mask & (BIT(bit)))
  615. omap_toggle_gpio_edge_triggering(bank, bit);
  616. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  617. raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
  618. generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
  619. bit));
  620. raw_spin_unlock_irqrestore(&bank->wa_lock,
  621. wa_lock_flags);
  622. }
  623. }
  624. exit:
  625. pm_runtime_put(bank->chip.parent);
  626. return IRQ_HANDLED;
  627. }
  628. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  629. {
  630. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  631. unsigned long flags;
  632. unsigned offset = d->hwirq;
  633. raw_spin_lock_irqsave(&bank->lock, flags);
  634. if (!LINE_USED(bank->mod_usage, offset))
  635. omap_set_gpio_direction(bank, offset, 1);
  636. else if (!omap_gpio_is_input(bank, offset))
  637. goto err;
  638. omap_enable_gpio_module(bank, offset);
  639. bank->irq_usage |= BIT(offset);
  640. raw_spin_unlock_irqrestore(&bank->lock, flags);
  641. omap_gpio_unmask_irq(d);
  642. return 0;
  643. err:
  644. raw_spin_unlock_irqrestore(&bank->lock, flags);
  645. return -EINVAL;
  646. }
  647. static void omap_gpio_irq_shutdown(struct irq_data *d)
  648. {
  649. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  650. unsigned long flags;
  651. unsigned offset = d->hwirq;
  652. raw_spin_lock_irqsave(&bank->lock, flags);
  653. bank->irq_usage &= ~(BIT(offset));
  654. omap_set_gpio_irqenable(bank, offset, 0);
  655. omap_clear_gpio_irqstatus(bank, offset);
  656. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  657. if (!LINE_USED(bank->mod_usage, offset))
  658. omap_clear_gpio_debounce(bank, offset);
  659. omap_disable_gpio_module(bank, offset);
  660. raw_spin_unlock_irqrestore(&bank->lock, flags);
  661. }
  662. static void omap_gpio_irq_bus_lock(struct irq_data *data)
  663. {
  664. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  665. if (!BANK_USED(bank))
  666. pm_runtime_get_sync(bank->chip.parent);
  667. }
  668. static void gpio_irq_bus_sync_unlock(struct irq_data *data)
  669. {
  670. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  671. /*
  672. * If this is the last IRQ to be freed in the bank,
  673. * disable the bank module.
  674. */
  675. if (!BANK_USED(bank))
  676. pm_runtime_put(bank->chip.parent);
  677. }
  678. static void omap_gpio_ack_irq(struct irq_data *d)
  679. {
  680. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  681. unsigned offset = d->hwirq;
  682. omap_clear_gpio_irqstatus(bank, offset);
  683. }
  684. static void omap_gpio_mask_irq(struct irq_data *d)
  685. {
  686. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  687. unsigned offset = d->hwirq;
  688. unsigned long flags;
  689. raw_spin_lock_irqsave(&bank->lock, flags);
  690. omap_set_gpio_irqenable(bank, offset, 0);
  691. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  692. raw_spin_unlock_irqrestore(&bank->lock, flags);
  693. }
  694. static void omap_gpio_unmask_irq(struct irq_data *d)
  695. {
  696. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  697. unsigned offset = d->hwirq;
  698. u32 trigger = irqd_get_trigger_type(d);
  699. unsigned long flags;
  700. raw_spin_lock_irqsave(&bank->lock, flags);
  701. if (trigger)
  702. omap_set_gpio_triggering(bank, offset, trigger);
  703. /* For level-triggered GPIOs, the clearing must be done after
  704. * the HW source is cleared, thus after the handler has run */
  705. if (bank->level_mask & BIT(offset)) {
  706. omap_set_gpio_irqenable(bank, offset, 0);
  707. omap_clear_gpio_irqstatus(bank, offset);
  708. }
  709. omap_set_gpio_irqenable(bank, offset, 1);
  710. raw_spin_unlock_irqrestore(&bank->lock, flags);
  711. }
  712. /*---------------------------------------------------------------------*/
  713. static int omap_mpuio_suspend_noirq(struct device *dev)
  714. {
  715. struct platform_device *pdev = to_platform_device(dev);
  716. struct gpio_bank *bank = platform_get_drvdata(pdev);
  717. void __iomem *mask_reg = bank->base +
  718. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  719. unsigned long flags;
  720. raw_spin_lock_irqsave(&bank->lock, flags);
  721. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  722. raw_spin_unlock_irqrestore(&bank->lock, flags);
  723. return 0;
  724. }
  725. static int omap_mpuio_resume_noirq(struct device *dev)
  726. {
  727. struct platform_device *pdev = to_platform_device(dev);
  728. struct gpio_bank *bank = platform_get_drvdata(pdev);
  729. void __iomem *mask_reg = bank->base +
  730. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  731. unsigned long flags;
  732. raw_spin_lock_irqsave(&bank->lock, flags);
  733. writel_relaxed(bank->context.wake_en, mask_reg);
  734. raw_spin_unlock_irqrestore(&bank->lock, flags);
  735. return 0;
  736. }
  737. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  738. .suspend_noirq = omap_mpuio_suspend_noirq,
  739. .resume_noirq = omap_mpuio_resume_noirq,
  740. };
  741. /* use platform_driver for this. */
  742. static struct platform_driver omap_mpuio_driver = {
  743. .driver = {
  744. .name = "mpuio",
  745. .pm = &omap_mpuio_dev_pm_ops,
  746. },
  747. };
  748. static struct platform_device omap_mpuio_device = {
  749. .name = "mpuio",
  750. .id = -1,
  751. .dev = {
  752. .driver = &omap_mpuio_driver.driver,
  753. }
  754. /* could list the /proc/iomem resources */
  755. };
  756. static inline void omap_mpuio_init(struct gpio_bank *bank)
  757. {
  758. platform_set_drvdata(&omap_mpuio_device, bank);
  759. if (platform_driver_register(&omap_mpuio_driver) == 0)
  760. (void) platform_device_register(&omap_mpuio_device);
  761. }
  762. /*---------------------------------------------------------------------*/
  763. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  764. {
  765. struct gpio_bank *bank;
  766. unsigned long flags;
  767. void __iomem *reg;
  768. int dir;
  769. bank = gpiochip_get_data(chip);
  770. reg = bank->base + bank->regs->direction;
  771. raw_spin_lock_irqsave(&bank->lock, flags);
  772. dir = !!(readl_relaxed(reg) & BIT(offset));
  773. raw_spin_unlock_irqrestore(&bank->lock, flags);
  774. return dir;
  775. }
  776. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  777. {
  778. struct gpio_bank *bank;
  779. unsigned long flags;
  780. bank = gpiochip_get_data(chip);
  781. raw_spin_lock_irqsave(&bank->lock, flags);
  782. omap_set_gpio_direction(bank, offset, 1);
  783. raw_spin_unlock_irqrestore(&bank->lock, flags);
  784. return 0;
  785. }
  786. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  787. {
  788. struct gpio_bank *bank;
  789. bank = gpiochip_get_data(chip);
  790. if (omap_gpio_is_input(bank, offset))
  791. return omap_get_gpio_datain(bank, offset);
  792. else
  793. return omap_get_gpio_dataout(bank, offset);
  794. }
  795. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  796. {
  797. struct gpio_bank *bank;
  798. unsigned long flags;
  799. bank = gpiochip_get_data(chip);
  800. raw_spin_lock_irqsave(&bank->lock, flags);
  801. bank->set_dataout(bank, offset, value);
  802. omap_set_gpio_direction(bank, offset, 0);
  803. raw_spin_unlock_irqrestore(&bank->lock, flags);
  804. return 0;
  805. }
  806. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  807. unsigned debounce)
  808. {
  809. struct gpio_bank *bank;
  810. unsigned long flags;
  811. int ret;
  812. bank = gpiochip_get_data(chip);
  813. raw_spin_lock_irqsave(&bank->lock, flags);
  814. ret = omap2_set_gpio_debounce(bank, offset, debounce);
  815. raw_spin_unlock_irqrestore(&bank->lock, flags);
  816. if (ret)
  817. dev_info(chip->parent,
  818. "Could not set line %u debounce to %u microseconds (%d)",
  819. offset, debounce, ret);
  820. return ret;
  821. }
  822. static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
  823. unsigned long config)
  824. {
  825. u32 debounce;
  826. if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
  827. return -ENOTSUPP;
  828. debounce = pinconf_to_config_argument(config);
  829. return omap_gpio_debounce(chip, offset, debounce);
  830. }
  831. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  832. {
  833. struct gpio_bank *bank;
  834. unsigned long flags;
  835. bank = gpiochip_get_data(chip);
  836. raw_spin_lock_irqsave(&bank->lock, flags);
  837. bank->set_dataout(bank, offset, value);
  838. raw_spin_unlock_irqrestore(&bank->lock, flags);
  839. }
  840. /*---------------------------------------------------------------------*/
  841. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  842. {
  843. static bool called;
  844. u32 rev;
  845. if (called || bank->regs->revision == USHRT_MAX)
  846. return;
  847. rev = readw_relaxed(bank->base + bank->regs->revision);
  848. pr_info("OMAP GPIO hardware version %d.%d\n",
  849. (rev >> 4) & 0x0f, rev & 0x0f);
  850. called = true;
  851. }
  852. static void omap_gpio_mod_init(struct gpio_bank *bank)
  853. {
  854. void __iomem *base = bank->base;
  855. u32 l = 0xffffffff;
  856. if (bank->width == 16)
  857. l = 0xffff;
  858. if (bank->is_mpuio) {
  859. writel_relaxed(l, bank->base + bank->regs->irqenable);
  860. return;
  861. }
  862. omap_gpio_rmw(base, bank->regs->irqenable, l,
  863. bank->regs->irqenable_inv);
  864. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  865. !bank->regs->irqenable_inv);
  866. if (bank->regs->debounce_en)
  867. writel_relaxed(0, base + bank->regs->debounce_en);
  868. /* Save OE default value (0xffffffff) in the context */
  869. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  870. /* Initialize interface clk ungated, module enabled */
  871. if (bank->regs->ctrl)
  872. writel_relaxed(0, base + bank->regs->ctrl);
  873. }
  874. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  875. {
  876. static int gpio;
  877. int irq_base = 0;
  878. int ret;
  879. /*
  880. * REVISIT eventually switch from OMAP-specific gpio structs
  881. * over to the generic ones
  882. */
  883. bank->chip.request = omap_gpio_request;
  884. bank->chip.free = omap_gpio_free;
  885. bank->chip.get_direction = omap_gpio_get_direction;
  886. bank->chip.direction_input = omap_gpio_input;
  887. bank->chip.get = omap_gpio_get;
  888. bank->chip.direction_output = omap_gpio_output;
  889. bank->chip.set_config = omap_gpio_set_config;
  890. bank->chip.set = omap_gpio_set;
  891. if (bank->is_mpuio) {
  892. bank->chip.label = "mpuio";
  893. if (bank->regs->wkup_en)
  894. bank->chip.parent = &omap_mpuio_device.dev;
  895. bank->chip.base = OMAP_MPUIO(0);
  896. } else {
  897. bank->chip.label = "gpio";
  898. bank->chip.base = gpio;
  899. }
  900. bank->chip.ngpio = bank->width;
  901. ret = gpiochip_add_data(&bank->chip, bank);
  902. if (ret) {
  903. dev_err(bank->chip.parent,
  904. "Could not register gpio chip %d\n", ret);
  905. return ret;
  906. }
  907. if (!bank->is_mpuio)
  908. gpio += bank->width;
  909. #ifdef CONFIG_ARCH_OMAP1
  910. /*
  911. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  912. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  913. */
  914. irq_base = devm_irq_alloc_descs(bank->chip.parent,
  915. -1, 0, bank->width, 0);
  916. if (irq_base < 0) {
  917. dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
  918. return -ENODEV;
  919. }
  920. #endif
  921. /* MPUIO is a bit different, reading IRQ status clears it */
  922. if (bank->is_mpuio) {
  923. irqc->irq_ack = dummy_irq_chip.irq_ack;
  924. if (!bank->regs->wkup_en)
  925. irqc->irq_set_wake = NULL;
  926. }
  927. ret = gpiochip_irqchip_add(&bank->chip, irqc,
  928. irq_base, handle_bad_irq,
  929. IRQ_TYPE_NONE);
  930. if (ret) {
  931. dev_err(bank->chip.parent,
  932. "Couldn't add irqchip to gpiochip %d\n", ret);
  933. gpiochip_remove(&bank->chip);
  934. return -ENODEV;
  935. }
  936. gpiochip_set_chained_irqchip(&bank->chip, irqc, bank->irq, NULL);
  937. ret = devm_request_irq(bank->chip.parent, bank->irq,
  938. omap_gpio_irq_handler,
  939. 0, dev_name(bank->chip.parent), bank);
  940. if (ret)
  941. gpiochip_remove(&bank->chip);
  942. return ret;
  943. }
  944. static const struct of_device_id omap_gpio_match[];
  945. static int omap_gpio_probe(struct platform_device *pdev)
  946. {
  947. struct device *dev = &pdev->dev;
  948. struct device_node *node = dev->of_node;
  949. const struct of_device_id *match;
  950. const struct omap_gpio_platform_data *pdata;
  951. struct resource *res;
  952. struct gpio_bank *bank;
  953. struct irq_chip *irqc;
  954. int ret;
  955. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  956. pdata = match ? match->data : dev_get_platdata(dev);
  957. if (!pdata)
  958. return -EINVAL;
  959. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  960. if (!bank) {
  961. dev_err(dev, "Memory alloc failed\n");
  962. return -ENOMEM;
  963. }
  964. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  965. if (!irqc)
  966. return -ENOMEM;
  967. irqc->irq_startup = omap_gpio_irq_startup,
  968. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  969. irqc->irq_ack = omap_gpio_ack_irq,
  970. irqc->irq_mask = omap_gpio_mask_irq,
  971. irqc->irq_unmask = omap_gpio_unmask_irq,
  972. irqc->irq_set_type = omap_gpio_irq_type,
  973. irqc->irq_set_wake = omap_gpio_wake_enable,
  974. irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
  975. irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
  976. irqc->name = dev_name(&pdev->dev);
  977. irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
  978. bank->irq = platform_get_irq(pdev, 0);
  979. if (bank->irq <= 0) {
  980. if (!bank->irq)
  981. bank->irq = -ENXIO;
  982. if (bank->irq != -EPROBE_DEFER)
  983. dev_err(dev,
  984. "can't get irq resource ret=%d\n", bank->irq);
  985. return bank->irq;
  986. }
  987. bank->chip.parent = dev;
  988. bank->chip.owner = THIS_MODULE;
  989. bank->dbck_flag = pdata->dbck_flag;
  990. bank->stride = pdata->bank_stride;
  991. bank->width = pdata->bank_width;
  992. bank->is_mpuio = pdata->is_mpuio;
  993. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  994. bank->regs = pdata->regs;
  995. #ifdef CONFIG_OF_GPIO
  996. bank->chip.of_node = of_node_get(node);
  997. #endif
  998. if (node) {
  999. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  1000. bank->loses_context = true;
  1001. } else {
  1002. bank->loses_context = pdata->loses_context;
  1003. if (bank->loses_context)
  1004. bank->get_context_loss_count =
  1005. pdata->get_context_loss_count;
  1006. }
  1007. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1008. bank->set_dataout = omap_set_gpio_dataout_reg;
  1009. else
  1010. bank->set_dataout = omap_set_gpio_dataout_mask;
  1011. raw_spin_lock_init(&bank->lock);
  1012. raw_spin_lock_init(&bank->wa_lock);
  1013. /* Static mapping, never released */
  1014. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1015. bank->base = devm_ioremap_resource(dev, res);
  1016. if (IS_ERR(bank->base)) {
  1017. return PTR_ERR(bank->base);
  1018. }
  1019. if (bank->dbck_flag) {
  1020. bank->dbck = devm_clk_get(dev, "dbclk");
  1021. if (IS_ERR(bank->dbck)) {
  1022. dev_err(dev,
  1023. "Could not get gpio dbck. Disable debounce\n");
  1024. bank->dbck_flag = false;
  1025. } else {
  1026. clk_prepare(bank->dbck);
  1027. }
  1028. }
  1029. platform_set_drvdata(pdev, bank);
  1030. pm_runtime_enable(dev);
  1031. pm_runtime_irq_safe(dev);
  1032. pm_runtime_get_sync(dev);
  1033. if (bank->is_mpuio)
  1034. omap_mpuio_init(bank);
  1035. omap_gpio_mod_init(bank);
  1036. ret = omap_gpio_chip_init(bank, irqc);
  1037. if (ret) {
  1038. pm_runtime_put_sync(dev);
  1039. pm_runtime_disable(dev);
  1040. if (bank->dbck_flag)
  1041. clk_unprepare(bank->dbck);
  1042. return ret;
  1043. }
  1044. omap_gpio_show_rev(bank);
  1045. pm_runtime_put(dev);
  1046. list_add_tail(&bank->node, &omap_gpio_list);
  1047. return 0;
  1048. }
  1049. static int omap_gpio_remove(struct platform_device *pdev)
  1050. {
  1051. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1052. list_del(&bank->node);
  1053. gpiochip_remove(&bank->chip);
  1054. pm_runtime_disable(&pdev->dev);
  1055. if (bank->dbck_flag)
  1056. clk_unprepare(bank->dbck);
  1057. return 0;
  1058. }
  1059. #ifdef CONFIG_ARCH_OMAP2PLUS
  1060. #if defined(CONFIG_PM)
  1061. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1062. static int omap_gpio_runtime_suspend(struct device *dev)
  1063. {
  1064. struct platform_device *pdev = to_platform_device(dev);
  1065. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1066. u32 l1 = 0, l2 = 0;
  1067. unsigned long flags;
  1068. u32 wake_low, wake_hi;
  1069. raw_spin_lock_irqsave(&bank->lock, flags);
  1070. /*
  1071. * Only edges can generate a wakeup event to the PRCM.
  1072. *
  1073. * Therefore, ensure any wake-up capable GPIOs have
  1074. * edge-detection enabled before going idle to ensure a wakeup
  1075. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1076. * NDA TRM 25.5.3.1)
  1077. *
  1078. * The normal values will be restored upon ->runtime_resume()
  1079. * by writing back the values saved in bank->context.
  1080. */
  1081. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1082. if (wake_low)
  1083. writel_relaxed(wake_low | bank->context.fallingdetect,
  1084. bank->base + bank->regs->fallingdetect);
  1085. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1086. if (wake_hi)
  1087. writel_relaxed(wake_hi | bank->context.risingdetect,
  1088. bank->base + bank->regs->risingdetect);
  1089. if (!bank->enabled_non_wakeup_gpios)
  1090. goto update_gpio_context_count;
  1091. if (bank->power_mode != OFF_MODE) {
  1092. bank->power_mode = 0;
  1093. goto update_gpio_context_count;
  1094. }
  1095. /*
  1096. * If going to OFF, remove triggering for all
  1097. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1098. * generated. See OMAP2420 Errata item 1.101.
  1099. */
  1100. bank->saved_datain = readl_relaxed(bank->base +
  1101. bank->regs->datain);
  1102. l1 = bank->context.fallingdetect;
  1103. l2 = bank->context.risingdetect;
  1104. l1 &= ~bank->enabled_non_wakeup_gpios;
  1105. l2 &= ~bank->enabled_non_wakeup_gpios;
  1106. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1107. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1108. bank->workaround_enabled = true;
  1109. update_gpio_context_count:
  1110. if (bank->get_context_loss_count)
  1111. bank->context_loss_count =
  1112. bank->get_context_loss_count(dev);
  1113. omap_gpio_dbck_disable(bank);
  1114. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1115. return 0;
  1116. }
  1117. static void omap_gpio_init_context(struct gpio_bank *p);
  1118. static int omap_gpio_runtime_resume(struct device *dev)
  1119. {
  1120. struct platform_device *pdev = to_platform_device(dev);
  1121. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1122. u32 l = 0, gen, gen0, gen1;
  1123. unsigned long flags;
  1124. int c;
  1125. raw_spin_lock_irqsave(&bank->lock, flags);
  1126. /*
  1127. * On the first resume during the probe, the context has not
  1128. * been initialised and so initialise it now. Also initialise
  1129. * the context loss count.
  1130. */
  1131. if (bank->loses_context && !bank->context_valid) {
  1132. omap_gpio_init_context(bank);
  1133. if (bank->get_context_loss_count)
  1134. bank->context_loss_count =
  1135. bank->get_context_loss_count(dev);
  1136. }
  1137. omap_gpio_dbck_enable(bank);
  1138. /*
  1139. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1140. * GPIOs were set to edge trigger also in order to be able to
  1141. * generate a PRCM wakeup. Here we restore the
  1142. * pre-runtime_suspend() values for edge triggering.
  1143. */
  1144. writel_relaxed(bank->context.fallingdetect,
  1145. bank->base + bank->regs->fallingdetect);
  1146. writel_relaxed(bank->context.risingdetect,
  1147. bank->base + bank->regs->risingdetect);
  1148. if (bank->loses_context) {
  1149. if (!bank->get_context_loss_count) {
  1150. omap_gpio_restore_context(bank);
  1151. } else {
  1152. c = bank->get_context_loss_count(dev);
  1153. if (c != bank->context_loss_count) {
  1154. omap_gpio_restore_context(bank);
  1155. } else {
  1156. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1157. return 0;
  1158. }
  1159. }
  1160. }
  1161. if (!bank->workaround_enabled) {
  1162. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1163. return 0;
  1164. }
  1165. l = readl_relaxed(bank->base + bank->regs->datain);
  1166. /*
  1167. * Check if any of the non-wakeup interrupt GPIOs have changed
  1168. * state. If so, generate an IRQ by software. This is
  1169. * horribly racy, but it's the best we can do to work around
  1170. * this silicon bug.
  1171. */
  1172. l ^= bank->saved_datain;
  1173. l &= bank->enabled_non_wakeup_gpios;
  1174. /*
  1175. * No need to generate IRQs for the rising edge for gpio IRQs
  1176. * configured with falling edge only; and vice versa.
  1177. */
  1178. gen0 = l & bank->context.fallingdetect;
  1179. gen0 &= bank->saved_datain;
  1180. gen1 = l & bank->context.risingdetect;
  1181. gen1 &= ~(bank->saved_datain);
  1182. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1183. gen = l & (~(bank->context.fallingdetect) &
  1184. ~(bank->context.risingdetect));
  1185. /* Consider all GPIO IRQs needed to be updated */
  1186. gen |= gen0 | gen1;
  1187. if (gen) {
  1188. u32 old0, old1;
  1189. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1190. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1191. if (!bank->regs->irqstatus_raw0) {
  1192. writel_relaxed(old0 | gen, bank->base +
  1193. bank->regs->leveldetect0);
  1194. writel_relaxed(old1 | gen, bank->base +
  1195. bank->regs->leveldetect1);
  1196. }
  1197. if (bank->regs->irqstatus_raw0) {
  1198. writel_relaxed(old0 | l, bank->base +
  1199. bank->regs->leveldetect0);
  1200. writel_relaxed(old1 | l, bank->base +
  1201. bank->regs->leveldetect1);
  1202. }
  1203. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1204. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1205. }
  1206. bank->workaround_enabled = false;
  1207. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1208. return 0;
  1209. }
  1210. #endif /* CONFIG_PM */
  1211. #if IS_BUILTIN(CONFIG_GPIO_OMAP)
  1212. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1213. {
  1214. struct gpio_bank *bank;
  1215. list_for_each_entry(bank, &omap_gpio_list, node) {
  1216. if (!BANK_USED(bank) || !bank->loses_context)
  1217. continue;
  1218. bank->power_mode = pwr_mode;
  1219. pm_runtime_put_sync_suspend(bank->chip.parent);
  1220. }
  1221. }
  1222. void omap2_gpio_resume_after_idle(void)
  1223. {
  1224. struct gpio_bank *bank;
  1225. list_for_each_entry(bank, &omap_gpio_list, node) {
  1226. if (!BANK_USED(bank) || !bank->loses_context)
  1227. continue;
  1228. pm_runtime_get_sync(bank->chip.parent);
  1229. }
  1230. }
  1231. #endif
  1232. #if defined(CONFIG_PM)
  1233. static void omap_gpio_init_context(struct gpio_bank *p)
  1234. {
  1235. struct omap_gpio_reg_offs *regs = p->regs;
  1236. void __iomem *base = p->base;
  1237. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1238. p->context.oe = readl_relaxed(base + regs->direction);
  1239. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1240. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1241. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1242. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1243. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1244. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1245. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1246. if (regs->set_dataout && p->regs->clr_dataout)
  1247. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1248. else
  1249. p->context.dataout = readl_relaxed(base + regs->dataout);
  1250. p->context_valid = true;
  1251. }
  1252. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1253. {
  1254. writel_relaxed(bank->context.wake_en,
  1255. bank->base + bank->regs->wkup_en);
  1256. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1257. writel_relaxed(bank->context.leveldetect0,
  1258. bank->base + bank->regs->leveldetect0);
  1259. writel_relaxed(bank->context.leveldetect1,
  1260. bank->base + bank->regs->leveldetect1);
  1261. writel_relaxed(bank->context.risingdetect,
  1262. bank->base + bank->regs->risingdetect);
  1263. writel_relaxed(bank->context.fallingdetect,
  1264. bank->base + bank->regs->fallingdetect);
  1265. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1266. writel_relaxed(bank->context.dataout,
  1267. bank->base + bank->regs->set_dataout);
  1268. else
  1269. writel_relaxed(bank->context.dataout,
  1270. bank->base + bank->regs->dataout);
  1271. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1272. if (bank->dbck_enable_mask) {
  1273. writel_relaxed(bank->context.debounce, bank->base +
  1274. bank->regs->debounce);
  1275. writel_relaxed(bank->context.debounce_en,
  1276. bank->base + bank->regs->debounce_en);
  1277. }
  1278. writel_relaxed(bank->context.irqenable1,
  1279. bank->base + bank->regs->irqenable);
  1280. writel_relaxed(bank->context.irqenable2,
  1281. bank->base + bank->regs->irqenable2);
  1282. }
  1283. #endif /* CONFIG_PM */
  1284. #else
  1285. #define omap_gpio_runtime_suspend NULL
  1286. #define omap_gpio_runtime_resume NULL
  1287. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1288. #endif
  1289. static const struct dev_pm_ops gpio_pm_ops = {
  1290. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1291. NULL)
  1292. };
  1293. #if defined(CONFIG_OF)
  1294. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1295. .revision = OMAP24XX_GPIO_REVISION,
  1296. .direction = OMAP24XX_GPIO_OE,
  1297. .datain = OMAP24XX_GPIO_DATAIN,
  1298. .dataout = OMAP24XX_GPIO_DATAOUT,
  1299. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1300. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1301. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1302. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1303. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1304. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1305. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1306. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1307. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1308. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1309. .ctrl = OMAP24XX_GPIO_CTRL,
  1310. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1311. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1312. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1313. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1314. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1315. };
  1316. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1317. .revision = OMAP4_GPIO_REVISION,
  1318. .direction = OMAP4_GPIO_OE,
  1319. .datain = OMAP4_GPIO_DATAIN,
  1320. .dataout = OMAP4_GPIO_DATAOUT,
  1321. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1322. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1323. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1324. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1325. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1326. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1327. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1328. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1329. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1330. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1331. .ctrl = OMAP4_GPIO_CTRL,
  1332. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1333. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1334. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1335. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1336. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1337. };
  1338. static const struct omap_gpio_platform_data omap2_pdata = {
  1339. .regs = &omap2_gpio_regs,
  1340. .bank_width = 32,
  1341. .dbck_flag = false,
  1342. };
  1343. static const struct omap_gpio_platform_data omap3_pdata = {
  1344. .regs = &omap2_gpio_regs,
  1345. .bank_width = 32,
  1346. .dbck_flag = true,
  1347. };
  1348. static const struct omap_gpio_platform_data omap4_pdata = {
  1349. .regs = &omap4_gpio_regs,
  1350. .bank_width = 32,
  1351. .dbck_flag = true,
  1352. };
  1353. static const struct of_device_id omap_gpio_match[] = {
  1354. {
  1355. .compatible = "ti,omap4-gpio",
  1356. .data = &omap4_pdata,
  1357. },
  1358. {
  1359. .compatible = "ti,omap3-gpio",
  1360. .data = &omap3_pdata,
  1361. },
  1362. {
  1363. .compatible = "ti,omap2-gpio",
  1364. .data = &omap2_pdata,
  1365. },
  1366. { },
  1367. };
  1368. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1369. #endif
  1370. static struct platform_driver omap_gpio_driver = {
  1371. .probe = omap_gpio_probe,
  1372. .remove = omap_gpio_remove,
  1373. .driver = {
  1374. .name = "omap_gpio",
  1375. .pm = &gpio_pm_ops,
  1376. .of_match_table = of_match_ptr(omap_gpio_match),
  1377. },
  1378. };
  1379. /*
  1380. * gpio driver register needs to be done before
  1381. * machine_init functions access gpio APIs.
  1382. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1383. */
  1384. static int __init omap_gpio_drv_reg(void)
  1385. {
  1386. return platform_driver_register(&omap_gpio_driver);
  1387. }
  1388. postcore_initcall(omap_gpio_drv_reg);
  1389. static void __exit omap_gpio_exit(void)
  1390. {
  1391. platform_driver_unregister(&omap_gpio_driver);
  1392. }
  1393. module_exit(omap_gpio_exit);
  1394. MODULE_DESCRIPTION("omap gpio driver");
  1395. MODULE_ALIAS("platform:gpio-omap");
  1396. MODULE_LICENSE("GPL v2");