gpio-davinci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqdomain.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/gpio-davinci.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. struct davinci_gpio_regs {
  27. u32 dir;
  28. u32 out_data;
  29. u32 set_data;
  30. u32 clr_data;
  31. u32 in_data;
  32. u32 set_rising;
  33. u32 clr_rising;
  34. u32 set_falling;
  35. u32 clr_falling;
  36. u32 intstat;
  37. };
  38. typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
  39. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  40. #define MAX_LABEL_SIZE 20
  41. static void __iomem *gpio_base;
  42. static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
  43. static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
  44. {
  45. struct davinci_gpio_regs __iomem *g;
  46. g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
  47. return g;
  48. }
  49. static int davinci_gpio_irq_setup(struct platform_device *pdev);
  50. /*--------------------------------------------------------------------------*/
  51. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  52. static inline int __davinci_direction(struct gpio_chip *chip,
  53. unsigned offset, bool out, int value)
  54. {
  55. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  56. struct davinci_gpio_regs __iomem *g;
  57. unsigned long flags;
  58. u32 temp;
  59. int bank = offset / 32;
  60. u32 mask = __gpio_mask(offset);
  61. g = d->regs[bank];
  62. spin_lock_irqsave(&d->lock, flags);
  63. temp = readl_relaxed(&g->dir);
  64. if (out) {
  65. temp &= ~mask;
  66. writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
  67. } else {
  68. temp |= mask;
  69. }
  70. writel_relaxed(temp, &g->dir);
  71. spin_unlock_irqrestore(&d->lock, flags);
  72. return 0;
  73. }
  74. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  75. {
  76. return __davinci_direction(chip, offset, false, 0);
  77. }
  78. static int
  79. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  80. {
  81. return __davinci_direction(chip, offset, true, value);
  82. }
  83. /*
  84. * Read the pin's value (works even if it's set up as output);
  85. * returns zero/nonzero.
  86. *
  87. * Note that changes are synched to the GPIO clock, so reading values back
  88. * right after you've set them may give old values.
  89. */
  90. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  91. {
  92. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  93. struct davinci_gpio_regs __iomem *g;
  94. int bank = offset / 32;
  95. g = d->regs[bank];
  96. return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
  97. }
  98. /*
  99. * Assuming the pin is muxed as a gpio output, set its output value.
  100. */
  101. static void
  102. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  103. {
  104. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  105. struct davinci_gpio_regs __iomem *g;
  106. int bank = offset / 32;
  107. g = d->regs[bank];
  108. writel_relaxed(__gpio_mask(offset),
  109. value ? &g->set_data : &g->clr_data);
  110. }
  111. static struct davinci_gpio_platform_data *
  112. davinci_gpio_get_pdata(struct platform_device *pdev)
  113. {
  114. struct device_node *dn = pdev->dev.of_node;
  115. struct davinci_gpio_platform_data *pdata;
  116. int ret;
  117. u32 val;
  118. if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
  119. return dev_get_platdata(&pdev->dev);
  120. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  121. if (!pdata)
  122. return NULL;
  123. ret = of_property_read_u32(dn, "ti,ngpio", &val);
  124. if (ret)
  125. goto of_err;
  126. pdata->ngpio = val;
  127. ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
  128. if (ret)
  129. goto of_err;
  130. pdata->gpio_unbanked = val;
  131. return pdata;
  132. of_err:
  133. dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
  134. return NULL;
  135. }
  136. static int davinci_gpio_probe(struct platform_device *pdev)
  137. {
  138. static int ctrl_num, bank_base;
  139. int gpio, bank, ret = 0;
  140. unsigned ngpio, nbank;
  141. struct davinci_gpio_controller *chips;
  142. struct davinci_gpio_platform_data *pdata;
  143. struct device *dev = &pdev->dev;
  144. struct resource *res;
  145. char label[MAX_LABEL_SIZE];
  146. pdata = davinci_gpio_get_pdata(pdev);
  147. if (!pdata) {
  148. dev_err(dev, "No platform data found\n");
  149. return -EINVAL;
  150. }
  151. dev->platform_data = pdata;
  152. /*
  153. * The gpio banks conceptually expose a segmented bitmap,
  154. * and "ngpio" is one more than the largest zero-based
  155. * bit index that's valid.
  156. */
  157. ngpio = pdata->ngpio;
  158. if (ngpio == 0) {
  159. dev_err(dev, "How many GPIOs?\n");
  160. return -EINVAL;
  161. }
  162. if (WARN_ON(ARCH_NR_GPIOS < ngpio))
  163. ngpio = ARCH_NR_GPIOS;
  164. nbank = DIV_ROUND_UP(ngpio, 32);
  165. chips = devm_kzalloc(dev,
  166. nbank * sizeof(struct davinci_gpio_controller),
  167. GFP_KERNEL);
  168. if (!chips)
  169. return -ENOMEM;
  170. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  171. gpio_base = devm_ioremap_resource(dev, res);
  172. if (IS_ERR(gpio_base))
  173. return PTR_ERR(gpio_base);
  174. snprintf(label, MAX_LABEL_SIZE, "davinci_gpio.%d", ctrl_num++);
  175. chips->chip.label = devm_kstrdup(dev, label, GFP_KERNEL);
  176. if (!chips->chip.label)
  177. return -ENOMEM;
  178. chips->chip.direction_input = davinci_direction_in;
  179. chips->chip.get = davinci_gpio_get;
  180. chips->chip.direction_output = davinci_direction_out;
  181. chips->chip.set = davinci_gpio_set;
  182. chips->chip.ngpio = ngpio;
  183. chips->chip.base = bank_base;
  184. #ifdef CONFIG_OF_GPIO
  185. chips->chip.of_gpio_n_cells = 2;
  186. chips->chip.parent = dev;
  187. chips->chip.of_node = dev->of_node;
  188. #endif
  189. spin_lock_init(&chips->lock);
  190. bank_base += ngpio;
  191. for (gpio = 0, bank = 0; gpio < ngpio; gpio += 32, bank++)
  192. chips->regs[bank] = gpio_base + offset_array[bank];
  193. ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
  194. if (ret)
  195. goto err;
  196. platform_set_drvdata(pdev, chips);
  197. ret = davinci_gpio_irq_setup(pdev);
  198. if (ret)
  199. goto err;
  200. return 0;
  201. err:
  202. /* Revert the static variable increments */
  203. ctrl_num--;
  204. bank_base -= ngpio;
  205. return ret;
  206. }
  207. /*--------------------------------------------------------------------------*/
  208. /*
  209. * We expect irqs will normally be set up as input pins, but they can also be
  210. * used as output pins ... which is convenient for testing.
  211. *
  212. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  213. * to their GPIOBNK0 irq, with a bit less overhead.
  214. *
  215. * All those INTC hookups (direct, plus several IRQ banks) can also
  216. * serve as EDMA event triggers.
  217. */
  218. static void gpio_irq_disable(struct irq_data *d)
  219. {
  220. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  221. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  222. writel_relaxed(mask, &g->clr_falling);
  223. writel_relaxed(mask, &g->clr_rising);
  224. }
  225. static void gpio_irq_enable(struct irq_data *d)
  226. {
  227. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  228. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  229. unsigned status = irqd_get_trigger_type(d);
  230. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  231. if (!status)
  232. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  233. if (status & IRQ_TYPE_EDGE_FALLING)
  234. writel_relaxed(mask, &g->set_falling);
  235. if (status & IRQ_TYPE_EDGE_RISING)
  236. writel_relaxed(mask, &g->set_rising);
  237. }
  238. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  239. {
  240. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  241. return -EINVAL;
  242. return 0;
  243. }
  244. static struct irq_chip gpio_irqchip = {
  245. .name = "GPIO",
  246. .irq_enable = gpio_irq_enable,
  247. .irq_disable = gpio_irq_disable,
  248. .irq_set_type = gpio_irq_type,
  249. .flags = IRQCHIP_SET_TYPE_MASKED,
  250. };
  251. static void gpio_irq_handler(struct irq_desc *desc)
  252. {
  253. struct davinci_gpio_regs __iomem *g;
  254. u32 mask = 0xffff;
  255. int bank_num;
  256. struct davinci_gpio_controller *d;
  257. struct davinci_gpio_irq_data *irqdata;
  258. irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
  259. bank_num = irqdata->bank_num;
  260. g = irqdata->regs;
  261. d = irqdata->chip;
  262. /* we only care about one bank */
  263. if ((bank_num % 2) == 1)
  264. mask <<= 16;
  265. /* temporarily mask (level sensitive) parent IRQ */
  266. chained_irq_enter(irq_desc_get_chip(desc), desc);
  267. while (1) {
  268. u32 status;
  269. int bit;
  270. irq_hw_number_t hw_irq;
  271. /* ack any irqs */
  272. status = readl_relaxed(&g->intstat) & mask;
  273. if (!status)
  274. break;
  275. writel_relaxed(status, &g->intstat);
  276. /* now demux them to the right lowlevel handler */
  277. while (status) {
  278. bit = __ffs(status);
  279. status &= ~BIT(bit);
  280. /* Max number of gpios per controller is 144 so
  281. * hw_irq will be in [0..143]
  282. */
  283. hw_irq = (bank_num / 2) * 32 + bit;
  284. generic_handle_irq(
  285. irq_find_mapping(d->irq_domain, hw_irq));
  286. }
  287. }
  288. chained_irq_exit(irq_desc_get_chip(desc), desc);
  289. /* now it may re-trigger */
  290. }
  291. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  292. {
  293. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  294. if (d->irq_domain)
  295. return irq_create_mapping(d->irq_domain, offset);
  296. else
  297. return -ENXIO;
  298. }
  299. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  300. {
  301. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  302. /*
  303. * NOTE: we assume for now that only irqs in the first gpio_chip
  304. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  305. */
  306. if (offset < d->gpio_unbanked)
  307. return d->base_irq + offset;
  308. else
  309. return -ENODEV;
  310. }
  311. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  312. {
  313. struct davinci_gpio_controller *d;
  314. struct davinci_gpio_regs __iomem *g;
  315. u32 mask;
  316. d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
  317. g = (struct davinci_gpio_regs __iomem *)d->regs;
  318. mask = __gpio_mask(data->irq - d->base_irq);
  319. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  320. return -EINVAL;
  321. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  322. ? &g->set_falling : &g->clr_falling);
  323. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  324. ? &g->set_rising : &g->clr_rising);
  325. return 0;
  326. }
  327. static int
  328. davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  329. irq_hw_number_t hw)
  330. {
  331. struct davinci_gpio_controller *chips =
  332. (struct davinci_gpio_controller *)d->host_data;
  333. struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
  334. irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
  335. "davinci_gpio");
  336. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  337. irq_set_chip_data(irq, (__force void *)g);
  338. irq_set_handler_data(irq, (void *)__gpio_mask(hw));
  339. return 0;
  340. }
  341. static const struct irq_domain_ops davinci_gpio_irq_ops = {
  342. .map = davinci_gpio_irq_map,
  343. .xlate = irq_domain_xlate_onetwocell,
  344. };
  345. static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
  346. {
  347. static struct irq_chip_type gpio_unbanked;
  348. gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
  349. return &gpio_unbanked.chip;
  350. };
  351. static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
  352. {
  353. static struct irq_chip gpio_unbanked;
  354. gpio_unbanked = *irq_get_chip(irq);
  355. return &gpio_unbanked;
  356. };
  357. static const struct of_device_id davinci_gpio_ids[];
  358. /*
  359. * NOTE: for suspend/resume, probably best to make a platform_device with
  360. * suspend_late/resume_resume calls hooking into results of the set_wake()
  361. * calls ... so if no gpios are wakeup events the clock can be disabled,
  362. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  363. * (dm6446) can be set appropriately for GPIOV33 pins.
  364. */
  365. static int davinci_gpio_irq_setup(struct platform_device *pdev)
  366. {
  367. unsigned gpio, bank;
  368. int irq;
  369. int ret;
  370. struct clk *clk;
  371. u32 binten = 0;
  372. unsigned ngpio, bank_irq;
  373. struct device *dev = &pdev->dev;
  374. struct resource *res;
  375. struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
  376. struct davinci_gpio_platform_data *pdata = dev->platform_data;
  377. struct davinci_gpio_regs __iomem *g;
  378. struct irq_domain *irq_domain = NULL;
  379. const struct of_device_id *match;
  380. struct irq_chip *irq_chip;
  381. struct davinci_gpio_irq_data *irqdata;
  382. gpio_get_irq_chip_cb_t gpio_get_irq_chip;
  383. /*
  384. * Use davinci_gpio_get_irq_chip by default to handle non DT cases
  385. */
  386. gpio_get_irq_chip = davinci_gpio_get_irq_chip;
  387. match = of_match_device(of_match_ptr(davinci_gpio_ids),
  388. dev);
  389. if (match)
  390. gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
  391. ngpio = pdata->ngpio;
  392. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  393. if (!res) {
  394. dev_err(dev, "Invalid IRQ resource\n");
  395. return -EBUSY;
  396. }
  397. bank_irq = res->start;
  398. if (!bank_irq) {
  399. dev_err(dev, "Invalid IRQ resource\n");
  400. return -ENODEV;
  401. }
  402. clk = devm_clk_get(dev, "gpio");
  403. if (IS_ERR(clk)) {
  404. dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
  405. return PTR_ERR(clk);
  406. }
  407. ret = clk_prepare_enable(clk);
  408. if (ret)
  409. return ret;
  410. if (!pdata->gpio_unbanked) {
  411. irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
  412. if (irq < 0) {
  413. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  414. clk_disable_unprepare(clk);
  415. return irq;
  416. }
  417. irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
  418. &davinci_gpio_irq_ops,
  419. chips);
  420. if (!irq_domain) {
  421. dev_err(dev, "Couldn't register an IRQ domain\n");
  422. clk_disable_unprepare(clk);
  423. return -ENODEV;
  424. }
  425. }
  426. /*
  427. * Arrange gpio_to_irq() support, handling either direct IRQs or
  428. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  429. * IRQs, while the others use banked IRQs, would need some setup
  430. * tweaks to recognize hardware which can do that.
  431. */
  432. chips->chip.to_irq = gpio_to_irq_banked;
  433. chips->irq_domain = irq_domain;
  434. /*
  435. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  436. * controller only handling trigger modes. We currently assume no
  437. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  438. */
  439. if (pdata->gpio_unbanked) {
  440. /* pass "bank 0" GPIO IRQs to AINTC */
  441. chips->chip.to_irq = gpio_to_irq_unbanked;
  442. chips->base_irq = bank_irq;
  443. chips->gpio_unbanked = pdata->gpio_unbanked;
  444. binten = GENMASK(pdata->gpio_unbanked / 16, 0);
  445. /* AINTC handles mask/unmask; GPIO handles triggering */
  446. irq = bank_irq;
  447. irq_chip = gpio_get_irq_chip(irq);
  448. irq_chip->name = "GPIO-AINTC";
  449. irq_chip->irq_set_type = gpio_irq_type_unbanked;
  450. /* default trigger: both edges */
  451. g = chips->regs[0];
  452. writel_relaxed(~0, &g->set_falling);
  453. writel_relaxed(~0, &g->set_rising);
  454. /* set the direct IRQs up to use that irqchip */
  455. for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
  456. irq_set_chip(irq, irq_chip);
  457. irq_set_handler_data(irq, chips);
  458. irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
  459. }
  460. goto done;
  461. }
  462. /*
  463. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  464. * then chain through our own handler.
  465. */
  466. for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
  467. /* disabled by default, enabled only as needed
  468. * There are register sets for 32 GPIOs. 2 banks of 16
  469. * GPIOs are covered by each set of registers hence divide by 2
  470. */
  471. g = chips->regs[bank / 2];
  472. writel_relaxed(~0, &g->clr_falling);
  473. writel_relaxed(~0, &g->clr_rising);
  474. /*
  475. * Each chip handles 32 gpios, and each irq bank consists of 16
  476. * gpio irqs. Pass the irq bank's corresponding controller to
  477. * the chained irq handler.
  478. */
  479. irqdata = devm_kzalloc(&pdev->dev,
  480. sizeof(struct
  481. davinci_gpio_irq_data),
  482. GFP_KERNEL);
  483. if (!irqdata) {
  484. clk_disable_unprepare(clk);
  485. return -ENOMEM;
  486. }
  487. irqdata->regs = g;
  488. irqdata->bank_num = bank;
  489. irqdata->chip = chips;
  490. irq_set_chained_handler_and_data(bank_irq, gpio_irq_handler,
  491. irqdata);
  492. binten |= BIT(bank);
  493. }
  494. done:
  495. /*
  496. * BINTEN -- per-bank interrupt enable. genirq would also let these
  497. * bits be set/cleared dynamically.
  498. */
  499. writel_relaxed(binten, gpio_base + BINTEN);
  500. return 0;
  501. }
  502. #if IS_ENABLED(CONFIG_OF)
  503. static const struct of_device_id davinci_gpio_ids[] = {
  504. { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
  505. { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
  506. { /* sentinel */ },
  507. };
  508. MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
  509. #endif
  510. static struct platform_driver davinci_gpio_driver = {
  511. .probe = davinci_gpio_probe,
  512. .driver = {
  513. .name = "davinci_gpio",
  514. .of_match_table = of_match_ptr(davinci_gpio_ids),
  515. },
  516. };
  517. /**
  518. * GPIO driver registration needs to be done before machine_init functions
  519. * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
  520. */
  521. static int __init davinci_gpio_drv_reg(void)
  522. {
  523. return platform_driver_register(&davinci_gpio_driver);
  524. }
  525. postcore_initcall(davinci_gpio_drv_reg);