gpio-brcmstb.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776
  1. /*
  2. * Copyright (C) 2015-2017 Broadcom
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation version 2.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/bitops.h>
  14. #include <linux/gpio/driver.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_irq.h>
  17. #include <linux/module.h>
  18. #include <linux/irqdomain.h>
  19. #include <linux/irqchip/chained_irq.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/bitops.h>
  22. enum gio_reg_index {
  23. GIO_REG_ODEN = 0,
  24. GIO_REG_DATA,
  25. GIO_REG_IODIR,
  26. GIO_REG_EC,
  27. GIO_REG_EI,
  28. GIO_REG_MASK,
  29. GIO_REG_LEVEL,
  30. GIO_REG_STAT,
  31. NUMBER_OF_GIO_REGISTERS
  32. };
  33. #define GIO_BANK_SIZE (NUMBER_OF_GIO_REGISTERS * sizeof(u32))
  34. #define GIO_BANK_OFF(bank, off) (((bank) * GIO_BANK_SIZE) + (off * sizeof(u32)))
  35. #define GIO_ODEN(bank) GIO_BANK_OFF(bank, GIO_REG_ODEN)
  36. #define GIO_DATA(bank) GIO_BANK_OFF(bank, GIO_REG_DATA)
  37. #define GIO_IODIR(bank) GIO_BANK_OFF(bank, GIO_REG_IODIR)
  38. #define GIO_EC(bank) GIO_BANK_OFF(bank, GIO_REG_EC)
  39. #define GIO_EI(bank) GIO_BANK_OFF(bank, GIO_REG_EI)
  40. #define GIO_MASK(bank) GIO_BANK_OFF(bank, GIO_REG_MASK)
  41. #define GIO_LEVEL(bank) GIO_BANK_OFF(bank, GIO_REG_LEVEL)
  42. #define GIO_STAT(bank) GIO_BANK_OFF(bank, GIO_REG_STAT)
  43. struct brcmstb_gpio_bank {
  44. struct list_head node;
  45. int id;
  46. struct gpio_chip gc;
  47. struct brcmstb_gpio_priv *parent_priv;
  48. u32 width;
  49. u32 wake_active;
  50. u32 saved_regs[GIO_REG_STAT]; /* Don't save and restore GIO_REG_STAT */
  51. };
  52. struct brcmstb_gpio_priv {
  53. struct list_head bank_list;
  54. void __iomem *reg_base;
  55. struct platform_device *pdev;
  56. struct irq_domain *irq_domain;
  57. struct irq_chip irq_chip;
  58. int parent_irq;
  59. int gpio_base;
  60. int num_gpios;
  61. int parent_wake_irq;
  62. };
  63. #define MAX_GPIO_PER_BANK 32
  64. #define GPIO_BANK(gpio) ((gpio) >> 5)
  65. /* assumes MAX_GPIO_PER_BANK is a multiple of 2 */
  66. #define GPIO_BIT(gpio) ((gpio) & (MAX_GPIO_PER_BANK - 1))
  67. static inline struct brcmstb_gpio_priv *
  68. brcmstb_gpio_gc_to_priv(struct gpio_chip *gc)
  69. {
  70. struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
  71. return bank->parent_priv;
  72. }
  73. static unsigned long
  74. __brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank *bank)
  75. {
  76. void __iomem *reg_base = bank->parent_priv->reg_base;
  77. return bank->gc.read_reg(reg_base + GIO_STAT(bank->id)) &
  78. bank->gc.read_reg(reg_base + GIO_MASK(bank->id));
  79. }
  80. static unsigned long
  81. brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank *bank)
  82. {
  83. unsigned long status;
  84. unsigned long flags;
  85. spin_lock_irqsave(&bank->gc.bgpio_lock, flags);
  86. status = __brcmstb_gpio_get_active_irqs(bank);
  87. spin_unlock_irqrestore(&bank->gc.bgpio_lock, flags);
  88. return status;
  89. }
  90. static int brcmstb_gpio_hwirq_to_offset(irq_hw_number_t hwirq,
  91. struct brcmstb_gpio_bank *bank)
  92. {
  93. return hwirq - (bank->gc.base - bank->parent_priv->gpio_base);
  94. }
  95. static void brcmstb_gpio_set_imask(struct brcmstb_gpio_bank *bank,
  96. unsigned int hwirq, bool enable)
  97. {
  98. struct gpio_chip *gc = &bank->gc;
  99. struct brcmstb_gpio_priv *priv = bank->parent_priv;
  100. u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(hwirq, bank));
  101. u32 imask;
  102. unsigned long flags;
  103. spin_lock_irqsave(&gc->bgpio_lock, flags);
  104. imask = gc->read_reg(priv->reg_base + GIO_MASK(bank->id));
  105. if (enable)
  106. imask |= mask;
  107. else
  108. imask &= ~mask;
  109. gc->write_reg(priv->reg_base + GIO_MASK(bank->id), imask);
  110. spin_unlock_irqrestore(&gc->bgpio_lock, flags);
  111. }
  112. static int brcmstb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  113. {
  114. struct brcmstb_gpio_priv *priv = brcmstb_gpio_gc_to_priv(gc);
  115. /* gc_offset is relative to this gpio_chip; want real offset */
  116. int hwirq = offset + (gc->base - priv->gpio_base);
  117. if (hwirq >= priv->num_gpios)
  118. return -ENXIO;
  119. return irq_create_mapping(priv->irq_domain, hwirq);
  120. }
  121. /* -------------------- IRQ chip functions -------------------- */
  122. static void brcmstb_gpio_irq_mask(struct irq_data *d)
  123. {
  124. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  125. struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
  126. brcmstb_gpio_set_imask(bank, d->hwirq, false);
  127. }
  128. static void brcmstb_gpio_irq_unmask(struct irq_data *d)
  129. {
  130. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  131. struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
  132. brcmstb_gpio_set_imask(bank, d->hwirq, true);
  133. }
  134. static void brcmstb_gpio_irq_ack(struct irq_data *d)
  135. {
  136. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  137. struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
  138. struct brcmstb_gpio_priv *priv = bank->parent_priv;
  139. u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
  140. gc->write_reg(priv->reg_base + GIO_STAT(bank->id), mask);
  141. }
  142. static int brcmstb_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  143. {
  144. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  145. struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
  146. struct brcmstb_gpio_priv *priv = bank->parent_priv;
  147. u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
  148. u32 edge_insensitive, iedge_insensitive;
  149. u32 edge_config, iedge_config;
  150. u32 level, ilevel;
  151. unsigned long flags;
  152. switch (type) {
  153. case IRQ_TYPE_LEVEL_LOW:
  154. level = mask;
  155. edge_config = 0;
  156. edge_insensitive = 0;
  157. break;
  158. case IRQ_TYPE_LEVEL_HIGH:
  159. level = mask;
  160. edge_config = mask;
  161. edge_insensitive = 0;
  162. break;
  163. case IRQ_TYPE_EDGE_FALLING:
  164. level = 0;
  165. edge_config = 0;
  166. edge_insensitive = 0;
  167. break;
  168. case IRQ_TYPE_EDGE_RISING:
  169. level = 0;
  170. edge_config = mask;
  171. edge_insensitive = 0;
  172. break;
  173. case IRQ_TYPE_EDGE_BOTH:
  174. level = 0;
  175. edge_config = 0; /* don't care, but want known value */
  176. edge_insensitive = mask;
  177. break;
  178. default:
  179. return -EINVAL;
  180. }
  181. spin_lock_irqsave(&bank->gc.bgpio_lock, flags);
  182. iedge_config = bank->gc.read_reg(priv->reg_base +
  183. GIO_EC(bank->id)) & ~mask;
  184. iedge_insensitive = bank->gc.read_reg(priv->reg_base +
  185. GIO_EI(bank->id)) & ~mask;
  186. ilevel = bank->gc.read_reg(priv->reg_base +
  187. GIO_LEVEL(bank->id)) & ~mask;
  188. bank->gc.write_reg(priv->reg_base + GIO_EC(bank->id),
  189. iedge_config | edge_config);
  190. bank->gc.write_reg(priv->reg_base + GIO_EI(bank->id),
  191. iedge_insensitive | edge_insensitive);
  192. bank->gc.write_reg(priv->reg_base + GIO_LEVEL(bank->id),
  193. ilevel | level);
  194. spin_unlock_irqrestore(&bank->gc.bgpio_lock, flags);
  195. return 0;
  196. }
  197. static int brcmstb_gpio_priv_set_wake(struct brcmstb_gpio_priv *priv,
  198. unsigned int enable)
  199. {
  200. int ret = 0;
  201. if (enable)
  202. ret = enable_irq_wake(priv->parent_wake_irq);
  203. else
  204. ret = disable_irq_wake(priv->parent_wake_irq);
  205. if (ret)
  206. dev_err(&priv->pdev->dev, "failed to %s wake-up interrupt\n",
  207. enable ? "enable" : "disable");
  208. return ret;
  209. }
  210. static int brcmstb_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
  211. {
  212. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  213. struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
  214. struct brcmstb_gpio_priv *priv = bank->parent_priv;
  215. u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
  216. /*
  217. * Do not do anything specific for now, suspend/resume callbacks will
  218. * configure the interrupt mask appropriately
  219. */
  220. if (enable)
  221. bank->wake_active |= mask;
  222. else
  223. bank->wake_active &= ~mask;
  224. return brcmstb_gpio_priv_set_wake(priv, enable);
  225. }
  226. static irqreturn_t brcmstb_gpio_wake_irq_handler(int irq, void *data)
  227. {
  228. struct brcmstb_gpio_priv *priv = data;
  229. if (!priv || irq != priv->parent_wake_irq)
  230. return IRQ_NONE;
  231. /* Nothing to do */
  232. return IRQ_HANDLED;
  233. }
  234. static void brcmstb_gpio_irq_bank_handler(struct brcmstb_gpio_bank *bank)
  235. {
  236. struct brcmstb_gpio_priv *priv = bank->parent_priv;
  237. struct irq_domain *domain = priv->irq_domain;
  238. int hwbase = bank->gc.base - priv->gpio_base;
  239. unsigned long status;
  240. while ((status = brcmstb_gpio_get_active_irqs(bank))) {
  241. unsigned int irq, offset;
  242. for_each_set_bit(offset, &status, 32) {
  243. if (offset >= bank->width)
  244. dev_warn(&priv->pdev->dev,
  245. "IRQ for invalid GPIO (bank=%d, offset=%d)\n",
  246. bank->id, offset);
  247. irq = irq_linear_revmap(domain, hwbase + offset);
  248. generic_handle_irq(irq);
  249. }
  250. }
  251. }
  252. /* Each UPG GIO block has one IRQ for all banks */
  253. static void brcmstb_gpio_irq_handler(struct irq_desc *desc)
  254. {
  255. struct brcmstb_gpio_priv *priv = irq_desc_get_handler_data(desc);
  256. struct irq_chip *chip = irq_desc_get_chip(desc);
  257. struct brcmstb_gpio_bank *bank;
  258. /* Interrupts weren't properly cleared during probe */
  259. BUG_ON(!priv || !chip);
  260. chained_irq_enter(chip, desc);
  261. list_for_each_entry(bank, &priv->bank_list, node)
  262. brcmstb_gpio_irq_bank_handler(bank);
  263. chained_irq_exit(chip, desc);
  264. }
  265. static struct brcmstb_gpio_bank *brcmstb_gpio_hwirq_to_bank(
  266. struct brcmstb_gpio_priv *priv, irq_hw_number_t hwirq)
  267. {
  268. struct brcmstb_gpio_bank *bank;
  269. int i = 0;
  270. /* banks are in descending order */
  271. list_for_each_entry_reverse(bank, &priv->bank_list, node) {
  272. i += bank->gc.ngpio;
  273. if (hwirq < i)
  274. return bank;
  275. }
  276. return NULL;
  277. }
  278. /*
  279. * This lock class tells lockdep that GPIO irqs are in a different
  280. * category than their parents, so it won't report false recursion.
  281. */
  282. static struct lock_class_key brcmstb_gpio_irq_lock_class;
  283. static int brcmstb_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  284. irq_hw_number_t hwirq)
  285. {
  286. struct brcmstb_gpio_priv *priv = d->host_data;
  287. struct brcmstb_gpio_bank *bank =
  288. brcmstb_gpio_hwirq_to_bank(priv, hwirq);
  289. struct platform_device *pdev = priv->pdev;
  290. int ret;
  291. if (!bank)
  292. return -EINVAL;
  293. dev_dbg(&pdev->dev, "Mapping irq %d for gpio line %d (bank %d)\n",
  294. irq, (int)hwirq, bank->id);
  295. ret = irq_set_chip_data(irq, &bank->gc);
  296. if (ret < 0)
  297. return ret;
  298. irq_set_lockdep_class(irq, &brcmstb_gpio_irq_lock_class);
  299. irq_set_chip_and_handler(irq, &priv->irq_chip, handle_level_irq);
  300. irq_set_noprobe(irq);
  301. return 0;
  302. }
  303. static void brcmstb_gpio_irq_unmap(struct irq_domain *d, unsigned int irq)
  304. {
  305. irq_set_chip_and_handler(irq, NULL, NULL);
  306. irq_set_chip_data(irq, NULL);
  307. }
  308. static const struct irq_domain_ops brcmstb_gpio_irq_domain_ops = {
  309. .map = brcmstb_gpio_irq_map,
  310. .unmap = brcmstb_gpio_irq_unmap,
  311. .xlate = irq_domain_xlate_twocell,
  312. };
  313. /* Make sure that the number of banks matches up between properties */
  314. static int brcmstb_gpio_sanity_check_banks(struct device *dev,
  315. struct device_node *np, struct resource *res)
  316. {
  317. int res_num_banks = resource_size(res) / GIO_BANK_SIZE;
  318. int num_banks =
  319. of_property_count_u32_elems(np, "brcm,gpio-bank-widths");
  320. if (res_num_banks != num_banks) {
  321. dev_err(dev, "Mismatch in banks: res had %d, bank-widths had %d\n",
  322. res_num_banks, num_banks);
  323. return -EINVAL;
  324. } else {
  325. return 0;
  326. }
  327. }
  328. static int brcmstb_gpio_remove(struct platform_device *pdev)
  329. {
  330. struct brcmstb_gpio_priv *priv = platform_get_drvdata(pdev);
  331. struct brcmstb_gpio_bank *bank;
  332. int offset, ret = 0, virq;
  333. if (!priv) {
  334. dev_err(&pdev->dev, "called %s without drvdata!\n", __func__);
  335. return -EFAULT;
  336. }
  337. if (priv->parent_irq > 0)
  338. irq_set_chained_handler_and_data(priv->parent_irq, NULL, NULL);
  339. /* Remove all IRQ mappings and delete the domain */
  340. if (priv->irq_domain) {
  341. for (offset = 0; offset < priv->num_gpios; offset++) {
  342. virq = irq_find_mapping(priv->irq_domain, offset);
  343. irq_dispose_mapping(virq);
  344. }
  345. irq_domain_remove(priv->irq_domain);
  346. }
  347. /*
  348. * You can lose return values below, but we report all errors, and it's
  349. * more important to actually perform all of the steps.
  350. */
  351. list_for_each_entry(bank, &priv->bank_list, node)
  352. gpiochip_remove(&bank->gc);
  353. return ret;
  354. }
  355. static int brcmstb_gpio_of_xlate(struct gpio_chip *gc,
  356. const struct of_phandle_args *gpiospec, u32 *flags)
  357. {
  358. struct brcmstb_gpio_priv *priv = brcmstb_gpio_gc_to_priv(gc);
  359. struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
  360. int offset;
  361. if (gc->of_gpio_n_cells != 2) {
  362. WARN_ON(1);
  363. return -EINVAL;
  364. }
  365. if (WARN_ON(gpiospec->args_count < gc->of_gpio_n_cells))
  366. return -EINVAL;
  367. offset = gpiospec->args[0] - (gc->base - priv->gpio_base);
  368. if (offset >= gc->ngpio || offset < 0)
  369. return -EINVAL;
  370. if (unlikely(offset >= bank->width)) {
  371. dev_warn_ratelimited(&priv->pdev->dev,
  372. "Received request for invalid GPIO offset %d\n",
  373. gpiospec->args[0]);
  374. }
  375. if (flags)
  376. *flags = gpiospec->args[1];
  377. return offset;
  378. }
  379. /* priv->parent_irq and priv->num_gpios must be set before calling */
  380. static int brcmstb_gpio_irq_setup(struct platform_device *pdev,
  381. struct brcmstb_gpio_priv *priv)
  382. {
  383. struct device *dev = &pdev->dev;
  384. struct device_node *np = dev->of_node;
  385. int err;
  386. priv->irq_domain =
  387. irq_domain_add_linear(np, priv->num_gpios,
  388. &brcmstb_gpio_irq_domain_ops,
  389. priv);
  390. if (!priv->irq_domain) {
  391. dev_err(dev, "Couldn't allocate IRQ domain\n");
  392. return -ENXIO;
  393. }
  394. if (of_property_read_bool(np, "wakeup-source")) {
  395. priv->parent_wake_irq = platform_get_irq(pdev, 1);
  396. if (priv->parent_wake_irq < 0) {
  397. priv->parent_wake_irq = 0;
  398. dev_warn(dev,
  399. "Couldn't get wake IRQ - GPIOs will not be able to wake from sleep");
  400. } else {
  401. /*
  402. * Set wakeup capability so we can process boot-time
  403. * "wakeups" (e.g., from S5 cold boot)
  404. */
  405. device_set_wakeup_capable(dev, true);
  406. device_wakeup_enable(dev);
  407. err = devm_request_irq(dev, priv->parent_wake_irq,
  408. brcmstb_gpio_wake_irq_handler,
  409. IRQF_SHARED,
  410. "brcmstb-gpio-wake", priv);
  411. if (err < 0) {
  412. dev_err(dev, "Couldn't request wake IRQ");
  413. goto out_free_domain;
  414. }
  415. }
  416. }
  417. priv->irq_chip.name = dev_name(dev);
  418. priv->irq_chip.irq_disable = brcmstb_gpio_irq_mask;
  419. priv->irq_chip.irq_mask = brcmstb_gpio_irq_mask;
  420. priv->irq_chip.irq_unmask = brcmstb_gpio_irq_unmask;
  421. priv->irq_chip.irq_ack = brcmstb_gpio_irq_ack;
  422. priv->irq_chip.irq_set_type = brcmstb_gpio_irq_set_type;
  423. if (priv->parent_wake_irq)
  424. priv->irq_chip.irq_set_wake = brcmstb_gpio_irq_set_wake;
  425. irq_set_chained_handler_and_data(priv->parent_irq,
  426. brcmstb_gpio_irq_handler, priv);
  427. irq_set_status_flags(priv->parent_irq, IRQ_DISABLE_UNLAZY);
  428. return 0;
  429. out_free_domain:
  430. irq_domain_remove(priv->irq_domain);
  431. return err;
  432. }
  433. static void brcmstb_gpio_bank_save(struct brcmstb_gpio_priv *priv,
  434. struct brcmstb_gpio_bank *bank)
  435. {
  436. struct gpio_chip *gc = &bank->gc;
  437. unsigned int i;
  438. for (i = 0; i < GIO_REG_STAT; i++)
  439. bank->saved_regs[i] = gc->read_reg(priv->reg_base +
  440. GIO_BANK_OFF(bank->id, i));
  441. }
  442. static void brcmstb_gpio_quiesce(struct device *dev, bool save)
  443. {
  444. struct brcmstb_gpio_priv *priv = dev_get_drvdata(dev);
  445. struct brcmstb_gpio_bank *bank;
  446. struct gpio_chip *gc;
  447. u32 imask;
  448. /* disable non-wake interrupt */
  449. if (priv->parent_irq >= 0)
  450. disable_irq(priv->parent_irq);
  451. list_for_each_entry(bank, &priv->bank_list, node) {
  452. gc = &bank->gc;
  453. if (save)
  454. brcmstb_gpio_bank_save(priv, bank);
  455. /* Unmask GPIOs which have been flagged as wake-up sources */
  456. if (priv->parent_wake_irq)
  457. imask = bank->wake_active;
  458. else
  459. imask = 0;
  460. gc->write_reg(priv->reg_base + GIO_MASK(bank->id),
  461. imask);
  462. }
  463. }
  464. static void brcmstb_gpio_shutdown(struct platform_device *pdev)
  465. {
  466. /* Enable GPIO for S5 cold boot */
  467. brcmstb_gpio_quiesce(&pdev->dev, false);
  468. }
  469. #ifdef CONFIG_PM_SLEEP
  470. static void brcmstb_gpio_bank_restore(struct brcmstb_gpio_priv *priv,
  471. struct brcmstb_gpio_bank *bank)
  472. {
  473. struct gpio_chip *gc = &bank->gc;
  474. unsigned int i;
  475. for (i = 0; i < GIO_REG_STAT; i++)
  476. gc->write_reg(priv->reg_base + GIO_BANK_OFF(bank->id, i),
  477. bank->saved_regs[i]);
  478. }
  479. static int brcmstb_gpio_suspend(struct device *dev)
  480. {
  481. brcmstb_gpio_quiesce(dev, true);
  482. return 0;
  483. }
  484. static int brcmstb_gpio_resume(struct device *dev)
  485. {
  486. struct brcmstb_gpio_priv *priv = dev_get_drvdata(dev);
  487. struct brcmstb_gpio_bank *bank;
  488. bool need_wakeup_event = false;
  489. list_for_each_entry(bank, &priv->bank_list, node) {
  490. need_wakeup_event |= !!__brcmstb_gpio_get_active_irqs(bank);
  491. brcmstb_gpio_bank_restore(priv, bank);
  492. }
  493. if (priv->parent_wake_irq && need_wakeup_event)
  494. pm_wakeup_event(dev, 0);
  495. /* enable non-wake interrupt */
  496. if (priv->parent_irq >= 0)
  497. enable_irq(priv->parent_irq);
  498. return 0;
  499. }
  500. #else
  501. #define brcmstb_gpio_suspend NULL
  502. #define brcmstb_gpio_resume NULL
  503. #endif /* CONFIG_PM_SLEEP */
  504. static const struct dev_pm_ops brcmstb_gpio_pm_ops = {
  505. .suspend_noirq = brcmstb_gpio_suspend,
  506. .resume_noirq = brcmstb_gpio_resume,
  507. };
  508. static int brcmstb_gpio_probe(struct platform_device *pdev)
  509. {
  510. struct device *dev = &pdev->dev;
  511. struct device_node *np = dev->of_node;
  512. void __iomem *reg_base;
  513. struct brcmstb_gpio_priv *priv;
  514. struct resource *res;
  515. struct property *prop;
  516. const __be32 *p;
  517. u32 bank_width;
  518. int num_banks = 0;
  519. int err;
  520. static int gpio_base;
  521. unsigned long flags = 0;
  522. bool need_wakeup_event = false;
  523. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  524. if (!priv)
  525. return -ENOMEM;
  526. platform_set_drvdata(pdev, priv);
  527. INIT_LIST_HEAD(&priv->bank_list);
  528. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  529. reg_base = devm_ioremap_resource(dev, res);
  530. if (IS_ERR(reg_base))
  531. return PTR_ERR(reg_base);
  532. priv->gpio_base = gpio_base;
  533. priv->reg_base = reg_base;
  534. priv->pdev = pdev;
  535. if (of_property_read_bool(np, "interrupt-controller")) {
  536. priv->parent_irq = platform_get_irq(pdev, 0);
  537. if (priv->parent_irq <= 0) {
  538. dev_err(dev, "Couldn't get IRQ");
  539. return -ENOENT;
  540. }
  541. } else {
  542. priv->parent_irq = -ENOENT;
  543. }
  544. if (brcmstb_gpio_sanity_check_banks(dev, np, res))
  545. return -EINVAL;
  546. /*
  547. * MIPS endianness is configured by boot strap, which also reverses all
  548. * bus endianness (i.e., big-endian CPU + big endian bus ==> native
  549. * endian I/O).
  550. *
  551. * Other architectures (e.g., ARM) either do not support big endian, or
  552. * else leave I/O in little endian mode.
  553. */
  554. #if defined(CONFIG_MIPS) && defined(__BIG_ENDIAN)
  555. flags = BGPIOF_BIG_ENDIAN_BYTE_ORDER;
  556. #endif
  557. of_property_for_each_u32(np, "brcm,gpio-bank-widths", prop, p,
  558. bank_width) {
  559. struct brcmstb_gpio_bank *bank;
  560. struct gpio_chip *gc;
  561. bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
  562. if (!bank) {
  563. err = -ENOMEM;
  564. goto fail;
  565. }
  566. bank->parent_priv = priv;
  567. bank->id = num_banks;
  568. if (bank_width <= 0 || bank_width > MAX_GPIO_PER_BANK) {
  569. dev_err(dev, "Invalid bank width %d\n", bank_width);
  570. err = -EINVAL;
  571. goto fail;
  572. } else {
  573. bank->width = bank_width;
  574. }
  575. /*
  576. * Regs are 4 bytes wide, have data reg, no set/clear regs,
  577. * and direction bits have 0 = output and 1 = input
  578. */
  579. gc = &bank->gc;
  580. err = bgpio_init(gc, dev, 4,
  581. reg_base + GIO_DATA(bank->id),
  582. NULL, NULL, NULL,
  583. reg_base + GIO_IODIR(bank->id), flags);
  584. if (err) {
  585. dev_err(dev, "bgpio_init() failed\n");
  586. goto fail;
  587. }
  588. gc->of_node = np;
  589. gc->owner = THIS_MODULE;
  590. gc->label = devm_kasprintf(dev, GFP_KERNEL, "%pOF", dev->of_node);
  591. if (!gc->label) {
  592. err = -ENOMEM;
  593. goto fail;
  594. }
  595. gc->base = gpio_base;
  596. gc->of_gpio_n_cells = 2;
  597. gc->of_xlate = brcmstb_gpio_of_xlate;
  598. /* not all ngpio lines are valid, will use bank width later */
  599. gc->ngpio = MAX_GPIO_PER_BANK;
  600. if (priv->parent_irq > 0)
  601. gc->to_irq = brcmstb_gpio_to_irq;
  602. /*
  603. * Mask all interrupts by default, since wakeup interrupts may
  604. * be retained from S5 cold boot
  605. */
  606. need_wakeup_event |= !!__brcmstb_gpio_get_active_irqs(bank);
  607. gc->write_reg(reg_base + GIO_MASK(bank->id), 0);
  608. err = gpiochip_add_data(gc, bank);
  609. if (err) {
  610. dev_err(dev, "Could not add gpiochip for bank %d\n",
  611. bank->id);
  612. goto fail;
  613. }
  614. gpio_base += gc->ngpio;
  615. dev_dbg(dev, "bank=%d, base=%d, ngpio=%d, width=%d\n", bank->id,
  616. gc->base, gc->ngpio, bank->width);
  617. /* Everything looks good, so add bank to list */
  618. list_add(&bank->node, &priv->bank_list);
  619. num_banks++;
  620. }
  621. priv->num_gpios = gpio_base - priv->gpio_base;
  622. if (priv->parent_irq > 0) {
  623. err = brcmstb_gpio_irq_setup(pdev, priv);
  624. if (err)
  625. goto fail;
  626. }
  627. dev_info(dev, "Registered %d banks (GPIO(s): %d-%d)\n",
  628. num_banks, priv->gpio_base, gpio_base - 1);
  629. if (priv->parent_wake_irq && need_wakeup_event)
  630. pm_wakeup_event(dev, 0);
  631. return 0;
  632. fail:
  633. (void) brcmstb_gpio_remove(pdev);
  634. return err;
  635. }
  636. static const struct of_device_id brcmstb_gpio_of_match[] = {
  637. { .compatible = "brcm,brcmstb-gpio" },
  638. {},
  639. };
  640. MODULE_DEVICE_TABLE(of, brcmstb_gpio_of_match);
  641. static struct platform_driver brcmstb_gpio_driver = {
  642. .driver = {
  643. .name = "brcmstb-gpio",
  644. .of_match_table = brcmstb_gpio_of_match,
  645. .pm = &brcmstb_gpio_pm_ops,
  646. },
  647. .probe = brcmstb_gpio_probe,
  648. .remove = brcmstb_gpio_remove,
  649. .shutdown = brcmstb_gpio_shutdown,
  650. };
  651. module_platform_driver(brcmstb_gpio_driver);
  652. MODULE_AUTHOR("Gregory Fong");
  653. MODULE_DESCRIPTION("Driver for Broadcom BRCMSTB SoC UPG GPIO");
  654. MODULE_LICENSE("GPL v2");