amdgpu_dm.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "raven1/DCN/dcn_1_0_offset.h"
  54. #include "raven1/DCN/dcn_1_0_sh_mask.h"
  55. #include "vega10/soc15ip.h"
  56. #include "soc15_common.h"
  57. #endif
  58. #include "modules/inc/mod_freesync.h"
  59. #include "i2caux_interface.h"
  60. /* basic init/fini API */
  61. static int amdgpu_dm_init(struct amdgpu_device *adev);
  62. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  63. /* initializes drm_device display related structures, based on the information
  64. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  65. * drm_encoder, drm_mode_config
  66. *
  67. * Returns 0 on success
  68. */
  69. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  70. /* removes and deallocates the drm structures, created by the above function */
  71. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  72. static void
  73. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  74. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  75. struct amdgpu_plane *aplane,
  76. unsigned long possible_crtcs);
  77. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  78. struct drm_plane *plane,
  79. uint32_t link_index);
  80. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  81. struct amdgpu_dm_connector *amdgpu_dm_connector,
  82. uint32_t link_index,
  83. struct amdgpu_encoder *amdgpu_encoder);
  84. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  85. struct amdgpu_encoder *aencoder,
  86. uint32_t link_index);
  87. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  88. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  89. struct drm_atomic_state *state,
  90. bool nonblock);
  91. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  92. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  93. struct drm_atomic_state *state);
  94. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  95. DRM_PLANE_TYPE_PRIMARY,
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. };
  102. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  107. };
  108. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  112. };
  113. /*
  114. * dm_vblank_get_counter
  115. *
  116. * @brief
  117. * Get counter for number of vertical blanks
  118. *
  119. * @param
  120. * struct amdgpu_device *adev - [in] desired amdgpu device
  121. * int disp_idx - [in] which CRTC to get the counter from
  122. *
  123. * @return
  124. * Counter for vertical blanks
  125. */
  126. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  127. {
  128. if (crtc >= adev->mode_info.num_crtc)
  129. return 0;
  130. else {
  131. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  132. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  133. acrtc->base.state);
  134. if (acrtc_state->stream == NULL) {
  135. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  136. crtc);
  137. return 0;
  138. }
  139. return dc_stream_get_vblank_counter(acrtc_state->stream);
  140. }
  141. }
  142. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  143. u32 *vbl, u32 *position)
  144. {
  145. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  146. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  147. return -EINVAL;
  148. else {
  149. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  151. acrtc->base.state);
  152. if (acrtc_state->stream == NULL) {
  153. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  154. crtc);
  155. return 0;
  156. }
  157. /*
  158. * TODO rework base driver to use values directly.
  159. * for now parse it back into reg-format
  160. */
  161. dc_stream_get_scanoutpos(acrtc_state->stream,
  162. &v_blank_start,
  163. &v_blank_end,
  164. &h_position,
  165. &v_position);
  166. *position = v_position | (h_position << 16);
  167. *vbl = v_blank_start | (v_blank_end << 16);
  168. }
  169. return 0;
  170. }
  171. static bool dm_is_idle(void *handle)
  172. {
  173. /* XXX todo */
  174. return true;
  175. }
  176. static int dm_wait_for_idle(void *handle)
  177. {
  178. /* XXX todo */
  179. return 0;
  180. }
  181. static bool dm_check_soft_reset(void *handle)
  182. {
  183. return false;
  184. }
  185. static int dm_soft_reset(void *handle)
  186. {
  187. /* XXX todo */
  188. return 0;
  189. }
  190. static struct amdgpu_crtc *
  191. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  192. int otg_inst)
  193. {
  194. struct drm_device *dev = adev->ddev;
  195. struct drm_crtc *crtc;
  196. struct amdgpu_crtc *amdgpu_crtc;
  197. /*
  198. * following if is check inherited from both functions where this one is
  199. * used now. Need to be checked why it could happen.
  200. */
  201. if (otg_inst == -1) {
  202. WARN_ON(1);
  203. return adev->mode_info.crtcs[0];
  204. }
  205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  206. amdgpu_crtc = to_amdgpu_crtc(crtc);
  207. if (amdgpu_crtc->otg_inst == otg_inst)
  208. return amdgpu_crtc;
  209. }
  210. return NULL;
  211. }
  212. static void dm_pflip_high_irq(void *interrupt_params)
  213. {
  214. struct amdgpu_crtc *amdgpu_crtc;
  215. struct common_irq_params *irq_params = interrupt_params;
  216. struct amdgpu_device *adev = irq_params->adev;
  217. unsigned long flags;
  218. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  219. /* IRQ could occur when in initial stage */
  220. /*TODO work and BO cleanup */
  221. if (amdgpu_crtc == NULL) {
  222. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  223. return;
  224. }
  225. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  226. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  227. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  228. amdgpu_crtc->pflip_status,
  229. AMDGPU_FLIP_SUBMITTED,
  230. amdgpu_crtc->crtc_id,
  231. amdgpu_crtc);
  232. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  233. return;
  234. }
  235. /* wakeup usersapce */
  236. if (amdgpu_crtc->event) {
  237. /* Update to correct count/ts if racing with vblank irq */
  238. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  239. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  240. /* page flip completed. clean up */
  241. amdgpu_crtc->event = NULL;
  242. } else
  243. WARN_ON(1);
  244. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  245. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  246. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  247. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  248. drm_crtc_vblank_put(&amdgpu_crtc->base);
  249. }
  250. static void dm_crtc_high_irq(void *interrupt_params)
  251. {
  252. struct common_irq_params *irq_params = interrupt_params;
  253. struct amdgpu_device *adev = irq_params->adev;
  254. uint8_t crtc_index = 0;
  255. struct amdgpu_crtc *acrtc;
  256. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  257. if (acrtc)
  258. crtc_index = acrtc->crtc_id;
  259. drm_handle_vblank(adev->ddev, crtc_index);
  260. }
  261. static int dm_set_clockgating_state(void *handle,
  262. enum amd_clockgating_state state)
  263. {
  264. return 0;
  265. }
  266. static int dm_set_powergating_state(void *handle,
  267. enum amd_powergating_state state)
  268. {
  269. return 0;
  270. }
  271. /* Prototypes of private functions */
  272. static int dm_early_init(void* handle);
  273. static void hotplug_notify_work_func(struct work_struct *work)
  274. {
  275. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  276. struct drm_device *dev = dm->ddev;
  277. drm_kms_helper_hotplug_event(dev);
  278. }
  279. #ifdef ENABLE_FBC
  280. #include "dal_asic_id.h"
  281. /* Allocate memory for FBC compressed data */
  282. /* TODO: Dynamic allocation */
  283. #define AMDGPU_FBC_SIZE (3840 * 2160 * 4)
  284. static void amdgpu_dm_initialize_fbc(struct amdgpu_device *adev)
  285. {
  286. int r;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. if (!compressor->bo_ptr) {
  289. r = amdgpu_bo_create_kernel(adev, AMDGPU_FBC_SIZE, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM, &compressor->bo_ptr,
  291. &compressor->gpu_addr, &compressor->cpu_addr);
  292. if (r)
  293. DRM_ERROR("DM: Failed to initialize fbc\n");
  294. }
  295. }
  296. #endif
  297. /* Init display KMS
  298. *
  299. * Returns 0 on success
  300. */
  301. static int amdgpu_dm_init(struct amdgpu_device *adev)
  302. {
  303. struct dc_init_data init_data;
  304. adev->dm.ddev = adev->ddev;
  305. adev->dm.adev = adev;
  306. /* Zero all the fields */
  307. memset(&init_data, 0, sizeof(init_data));
  308. /* initialize DAL's lock (for SYNC context use) */
  309. spin_lock_init(&adev->dm.dal_lock);
  310. /* initialize DAL's mutex */
  311. mutex_init(&adev->dm.dal_mutex);
  312. if(amdgpu_dm_irq_init(adev)) {
  313. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  314. goto error;
  315. }
  316. init_data.asic_id.chip_family = adev->family;
  317. init_data.asic_id.pci_revision_id = adev->rev_id;
  318. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  319. init_data.asic_id.vram_width = adev->mc.vram_width;
  320. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  321. init_data.asic_id.atombios_base_address =
  322. adev->mode_info.atom_context->bios;
  323. init_data.driver = adev;
  324. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  325. if (!adev->dm.cgs_device) {
  326. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  327. goto error;
  328. }
  329. init_data.cgs_device = adev->dm.cgs_device;
  330. adev->dm.dal = NULL;
  331. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  332. if (amdgpu_dc_log)
  333. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  334. else
  335. init_data.log_mask = DC_MIN_LOG_MASK;
  336. #ifdef ENABLE_FBC
  337. if (adev->family == FAMILY_CZ)
  338. amdgpu_dm_initialize_fbc(adev);
  339. init_data.fbc_gpu_addr = adev->dm.compressor.gpu_addr;
  340. #endif
  341. /* Display Core create. */
  342. adev->dm.dc = dc_create(&init_data);
  343. if (adev->dm.dc)
  344. DRM_INFO("Display Core initialized!\n");
  345. else
  346. DRM_INFO("Display Core failed to initialize!\n");
  347. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  348. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  349. if (!adev->dm.freesync_module) {
  350. DRM_ERROR(
  351. "amdgpu: failed to initialize freesync_module.\n");
  352. } else
  353. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  354. adev->dm.freesync_module);
  355. if (amdgpu_dm_initialize_drm_device(adev)) {
  356. DRM_ERROR(
  357. "amdgpu: failed to initialize sw for display support.\n");
  358. goto error;
  359. }
  360. /* Update the actual used number of crtc */
  361. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  362. /* TODO: Add_display_info? */
  363. /* TODO use dynamic cursor width */
  364. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  365. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  366. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  367. DRM_ERROR(
  368. "amdgpu: failed to initialize sw for display support.\n");
  369. goto error;
  370. }
  371. DRM_DEBUG_DRIVER("KMS initialized.\n");
  372. return 0;
  373. error:
  374. amdgpu_dm_fini(adev);
  375. return -1;
  376. }
  377. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  378. {
  379. amdgpu_dm_destroy_drm_device(&adev->dm);
  380. /*
  381. * TODO: pageflip, vlank interrupt
  382. *
  383. * amdgpu_dm_irq_fini(adev);
  384. */
  385. if (adev->dm.cgs_device) {
  386. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  387. adev->dm.cgs_device = NULL;
  388. }
  389. if (adev->dm.freesync_module) {
  390. mod_freesync_destroy(adev->dm.freesync_module);
  391. adev->dm.freesync_module = NULL;
  392. }
  393. /* DC Destroy TODO: Replace destroy DAL */
  394. if (adev->dm.dc)
  395. dc_destroy(&adev->dm.dc);
  396. return;
  397. }
  398. static int dm_sw_init(void *handle)
  399. {
  400. return 0;
  401. }
  402. static int dm_sw_fini(void *handle)
  403. {
  404. return 0;
  405. }
  406. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  407. {
  408. struct amdgpu_dm_connector *aconnector;
  409. struct drm_connector *connector;
  410. int ret = 0;
  411. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  412. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  413. aconnector = to_amdgpu_dm_connector(connector);
  414. if (aconnector->dc_link->type == dc_connection_mst_branch) {
  415. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  416. aconnector, aconnector->base.base.id);
  417. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  418. if (ret < 0) {
  419. DRM_ERROR("DM_MST: Failed to start MST\n");
  420. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  421. return ret;
  422. }
  423. }
  424. }
  425. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  426. return ret;
  427. }
  428. static int dm_late_init(void *handle)
  429. {
  430. struct drm_device *dev = ((struct amdgpu_device *)handle)->ddev;
  431. return detect_mst_link_for_all_connectors(dev);
  432. }
  433. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  434. {
  435. struct amdgpu_dm_connector *aconnector;
  436. struct drm_connector *connector;
  437. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  438. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  439. aconnector = to_amdgpu_dm_connector(connector);
  440. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  441. !aconnector->mst_port) {
  442. if (suspend)
  443. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  444. else
  445. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  446. }
  447. }
  448. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  449. }
  450. static int dm_hw_init(void *handle)
  451. {
  452. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  453. /* Create DAL display manager */
  454. amdgpu_dm_init(adev);
  455. amdgpu_dm_hpd_init(adev);
  456. return 0;
  457. }
  458. static int dm_hw_fini(void *handle)
  459. {
  460. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  461. amdgpu_dm_hpd_fini(adev);
  462. amdgpu_dm_irq_fini(adev);
  463. amdgpu_dm_fini(adev);
  464. return 0;
  465. }
  466. static int dm_suspend(void *handle)
  467. {
  468. struct amdgpu_device *adev = handle;
  469. struct amdgpu_display_manager *dm = &adev->dm;
  470. int ret = 0;
  471. s3_handle_mst(adev->ddev, true);
  472. amdgpu_dm_irq_suspend(adev);
  473. WARN_ON(adev->dm.cached_state);
  474. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  475. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
  476. return ret;
  477. }
  478. static struct amdgpu_dm_connector *
  479. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  480. struct drm_crtc *crtc)
  481. {
  482. uint32_t i;
  483. struct drm_connector_state *new_con_state;
  484. struct drm_connector *connector;
  485. struct drm_crtc *crtc_from_state;
  486. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  487. crtc_from_state = new_con_state->crtc;
  488. if (crtc_from_state == crtc)
  489. return to_amdgpu_dm_connector(connector);
  490. }
  491. return NULL;
  492. }
  493. static int dm_resume(void *handle)
  494. {
  495. struct amdgpu_device *adev = handle;
  496. struct amdgpu_display_manager *dm = &adev->dm;
  497. /* power on hardware */
  498. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
  499. return 0;
  500. }
  501. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  502. {
  503. struct drm_device *ddev = adev->ddev;
  504. struct amdgpu_display_manager *dm = &adev->dm;
  505. struct amdgpu_dm_connector *aconnector;
  506. struct drm_connector *connector;
  507. struct drm_crtc *crtc;
  508. struct drm_crtc_state *new_crtc_state;
  509. int ret = 0;
  510. int i;
  511. /* program HPD filter */
  512. dc_resume(dm->dc);
  513. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  514. s3_handle_mst(ddev, false);
  515. /*
  516. * early enable HPD Rx IRQ, should be done before set mode as short
  517. * pulse interrupts are used for MST
  518. */
  519. amdgpu_dm_irq_resume_early(adev);
  520. /* Do detection*/
  521. list_for_each_entry(connector,
  522. &ddev->mode_config.connector_list, head) {
  523. aconnector = to_amdgpu_dm_connector(connector);
  524. /*
  525. * this is the case when traversing through already created
  526. * MST connectors, should be skipped
  527. */
  528. if (aconnector->mst_port)
  529. continue;
  530. mutex_lock(&aconnector->hpd_lock);
  531. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  532. aconnector->dc_sink = NULL;
  533. amdgpu_dm_update_connector_after_detect(aconnector);
  534. mutex_unlock(&aconnector->hpd_lock);
  535. }
  536. /* Force mode set in atomic comit */
  537. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  538. new_crtc_state->active_changed = true;
  539. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  540. drm_atomic_state_put(adev->dm.cached_state);
  541. adev->dm.cached_state = NULL;
  542. amdgpu_dm_irq_resume_late(adev);
  543. return ret;
  544. }
  545. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  546. .name = "dm",
  547. .early_init = dm_early_init,
  548. .late_init = dm_late_init,
  549. .sw_init = dm_sw_init,
  550. .sw_fini = dm_sw_fini,
  551. .hw_init = dm_hw_init,
  552. .hw_fini = dm_hw_fini,
  553. .suspend = dm_suspend,
  554. .resume = dm_resume,
  555. .is_idle = dm_is_idle,
  556. .wait_for_idle = dm_wait_for_idle,
  557. .check_soft_reset = dm_check_soft_reset,
  558. .soft_reset = dm_soft_reset,
  559. .set_clockgating_state = dm_set_clockgating_state,
  560. .set_powergating_state = dm_set_powergating_state,
  561. };
  562. const struct amdgpu_ip_block_version dm_ip_block =
  563. {
  564. .type = AMD_IP_BLOCK_TYPE_DCE,
  565. .major = 1,
  566. .minor = 0,
  567. .rev = 0,
  568. .funcs = &amdgpu_dm_funcs,
  569. };
  570. static struct drm_atomic_state *
  571. dm_atomic_state_alloc(struct drm_device *dev)
  572. {
  573. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  574. if (!state)
  575. return NULL;
  576. if (drm_atomic_state_init(dev, &state->base) < 0)
  577. goto fail;
  578. return &state->base;
  579. fail:
  580. kfree(state);
  581. return NULL;
  582. }
  583. static void
  584. dm_atomic_state_clear(struct drm_atomic_state *state)
  585. {
  586. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  587. if (dm_state->context) {
  588. dc_release_state(dm_state->context);
  589. dm_state->context = NULL;
  590. }
  591. drm_atomic_state_default_clear(state);
  592. }
  593. static void
  594. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  595. {
  596. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  597. drm_atomic_state_default_release(state);
  598. kfree(dm_state);
  599. }
  600. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  601. .fb_create = amdgpu_user_framebuffer_create,
  602. .output_poll_changed = amdgpu_output_poll_changed,
  603. .atomic_check = amdgpu_dm_atomic_check,
  604. .atomic_commit = amdgpu_dm_atomic_commit,
  605. .atomic_state_alloc = dm_atomic_state_alloc,
  606. .atomic_state_clear = dm_atomic_state_clear,
  607. .atomic_state_free = dm_atomic_state_alloc_free
  608. };
  609. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  610. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  611. };
  612. static void
  613. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  614. {
  615. struct drm_connector *connector = &aconnector->base;
  616. struct drm_device *dev = connector->dev;
  617. struct dc_sink *sink;
  618. /* MST handled by drm_mst framework */
  619. if (aconnector->mst_mgr.mst_state == true)
  620. return;
  621. sink = aconnector->dc_link->local_sink;
  622. /* Edid mgmt connector gets first update only in mode_valid hook and then
  623. * the connector sink is set to either fake or physical sink depends on link status.
  624. * don't do it here if u are during boot
  625. */
  626. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  627. && aconnector->dc_em_sink) {
  628. /* For S3 resume with headless use eml_sink to fake stream
  629. * because on resume connecotr->sink is set ti NULL
  630. */
  631. mutex_lock(&dev->mode_config.mutex);
  632. if (sink) {
  633. if (aconnector->dc_sink) {
  634. amdgpu_dm_remove_sink_from_freesync_module(
  635. connector);
  636. /* retain and release bellow are used for
  637. * bump up refcount for sink because the link don't point
  638. * to it anymore after disconnect so on next crtc to connector
  639. * reshuffle by UMD we will get into unwanted dc_sink release
  640. */
  641. if (aconnector->dc_sink != aconnector->dc_em_sink)
  642. dc_sink_release(aconnector->dc_sink);
  643. }
  644. aconnector->dc_sink = sink;
  645. amdgpu_dm_add_sink_to_freesync_module(
  646. connector, aconnector->edid);
  647. } else {
  648. amdgpu_dm_remove_sink_from_freesync_module(connector);
  649. if (!aconnector->dc_sink)
  650. aconnector->dc_sink = aconnector->dc_em_sink;
  651. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  652. dc_sink_retain(aconnector->dc_sink);
  653. }
  654. mutex_unlock(&dev->mode_config.mutex);
  655. return;
  656. }
  657. /*
  658. * TODO: temporary guard to look for proper fix
  659. * if this sink is MST sink, we should not do anything
  660. */
  661. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  662. return;
  663. if (aconnector->dc_sink == sink) {
  664. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  665. * Do nothing!! */
  666. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  667. aconnector->connector_id);
  668. return;
  669. }
  670. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  671. aconnector->connector_id, aconnector->dc_sink, sink);
  672. mutex_lock(&dev->mode_config.mutex);
  673. /* 1. Update status of the drm connector
  674. * 2. Send an event and let userspace tell us what to do */
  675. if (sink) {
  676. /* TODO: check if we still need the S3 mode update workaround.
  677. * If yes, put it here. */
  678. if (aconnector->dc_sink)
  679. amdgpu_dm_remove_sink_from_freesync_module(
  680. connector);
  681. aconnector->dc_sink = sink;
  682. if (sink->dc_edid.length == 0) {
  683. aconnector->edid = NULL;
  684. } else {
  685. aconnector->edid =
  686. (struct edid *) sink->dc_edid.raw_edid;
  687. drm_mode_connector_update_edid_property(connector,
  688. aconnector->edid);
  689. }
  690. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  691. } else {
  692. amdgpu_dm_remove_sink_from_freesync_module(connector);
  693. drm_mode_connector_update_edid_property(connector, NULL);
  694. aconnector->num_modes = 0;
  695. aconnector->dc_sink = NULL;
  696. }
  697. mutex_unlock(&dev->mode_config.mutex);
  698. }
  699. static void handle_hpd_irq(void *param)
  700. {
  701. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  702. struct drm_connector *connector = &aconnector->base;
  703. struct drm_device *dev = connector->dev;
  704. /* In case of failure or MST no need to update connector status or notify the OS
  705. * since (for MST case) MST does this in it's own context.
  706. */
  707. mutex_lock(&aconnector->hpd_lock);
  708. if (aconnector->fake_enable)
  709. aconnector->fake_enable = false;
  710. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  711. amdgpu_dm_update_connector_after_detect(aconnector);
  712. drm_modeset_lock_all(dev);
  713. dm_restore_drm_connector_state(dev, connector);
  714. drm_modeset_unlock_all(dev);
  715. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  716. drm_kms_helper_hotplug_event(dev);
  717. }
  718. mutex_unlock(&aconnector->hpd_lock);
  719. }
  720. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  721. {
  722. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  723. uint8_t dret;
  724. bool new_irq_handled = false;
  725. int dpcd_addr;
  726. int dpcd_bytes_to_read;
  727. const int max_process_count = 30;
  728. int process_count = 0;
  729. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  730. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  731. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  732. /* DPCD 0x200 - 0x201 for downstream IRQ */
  733. dpcd_addr = DP_SINK_COUNT;
  734. } else {
  735. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  736. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  737. dpcd_addr = DP_SINK_COUNT_ESI;
  738. }
  739. dret = drm_dp_dpcd_read(
  740. &aconnector->dm_dp_aux.aux,
  741. dpcd_addr,
  742. esi,
  743. dpcd_bytes_to_read);
  744. while (dret == dpcd_bytes_to_read &&
  745. process_count < max_process_count) {
  746. uint8_t retry;
  747. dret = 0;
  748. process_count++;
  749. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  750. /* handle HPD short pulse irq */
  751. if (aconnector->mst_mgr.mst_state)
  752. drm_dp_mst_hpd_irq(
  753. &aconnector->mst_mgr,
  754. esi,
  755. &new_irq_handled);
  756. if (new_irq_handled) {
  757. /* ACK at DPCD to notify down stream */
  758. const int ack_dpcd_bytes_to_write =
  759. dpcd_bytes_to_read - 1;
  760. for (retry = 0; retry < 3; retry++) {
  761. uint8_t wret;
  762. wret = drm_dp_dpcd_write(
  763. &aconnector->dm_dp_aux.aux,
  764. dpcd_addr + 1,
  765. &esi[1],
  766. ack_dpcd_bytes_to_write);
  767. if (wret == ack_dpcd_bytes_to_write)
  768. break;
  769. }
  770. /* check if there is new irq to be handle */
  771. dret = drm_dp_dpcd_read(
  772. &aconnector->dm_dp_aux.aux,
  773. dpcd_addr,
  774. esi,
  775. dpcd_bytes_to_read);
  776. new_irq_handled = false;
  777. } else {
  778. break;
  779. }
  780. }
  781. if (process_count == max_process_count)
  782. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  783. }
  784. static void handle_hpd_rx_irq(void *param)
  785. {
  786. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  787. struct drm_connector *connector = &aconnector->base;
  788. struct drm_device *dev = connector->dev;
  789. struct dc_link *dc_link = aconnector->dc_link;
  790. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  791. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  792. * conflict, after implement i2c helper, this mutex should be
  793. * retired.
  794. */
  795. if (dc_link->type != dc_connection_mst_branch)
  796. mutex_lock(&aconnector->hpd_lock);
  797. if (dc_link_handle_hpd_rx_irq(dc_link, NULL) &&
  798. !is_mst_root_connector) {
  799. /* Downstream Port status changed. */
  800. if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
  801. amdgpu_dm_update_connector_after_detect(aconnector);
  802. drm_modeset_lock_all(dev);
  803. dm_restore_drm_connector_state(dev, connector);
  804. drm_modeset_unlock_all(dev);
  805. drm_kms_helper_hotplug_event(dev);
  806. }
  807. }
  808. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  809. (dc_link->type == dc_connection_mst_branch))
  810. dm_handle_hpd_rx_irq(aconnector);
  811. if (dc_link->type != dc_connection_mst_branch)
  812. mutex_unlock(&aconnector->hpd_lock);
  813. }
  814. static void register_hpd_handlers(struct amdgpu_device *adev)
  815. {
  816. struct drm_device *dev = adev->ddev;
  817. struct drm_connector *connector;
  818. struct amdgpu_dm_connector *aconnector;
  819. const struct dc_link *dc_link;
  820. struct dc_interrupt_params int_params = {0};
  821. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  822. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  823. list_for_each_entry(connector,
  824. &dev->mode_config.connector_list, head) {
  825. aconnector = to_amdgpu_dm_connector(connector);
  826. dc_link = aconnector->dc_link;
  827. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  828. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  829. int_params.irq_source = dc_link->irq_source_hpd;
  830. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  831. handle_hpd_irq,
  832. (void *) aconnector);
  833. }
  834. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  835. /* Also register for DP short pulse (hpd_rx). */
  836. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  837. int_params.irq_source = dc_link->irq_source_hpd_rx;
  838. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  839. handle_hpd_rx_irq,
  840. (void *) aconnector);
  841. }
  842. }
  843. }
  844. /* Register IRQ sources and initialize IRQ callbacks */
  845. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  846. {
  847. struct dc *dc = adev->dm.dc;
  848. struct common_irq_params *c_irq_params;
  849. struct dc_interrupt_params int_params = {0};
  850. int r;
  851. int i;
  852. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  853. if (adev->asic_type == CHIP_VEGA10 ||
  854. adev->asic_type == CHIP_RAVEN)
  855. client_id = AMDGPU_IH_CLIENTID_DCE;
  856. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  857. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  858. /* Actions of amdgpu_irq_add_id():
  859. * 1. Register a set() function with base driver.
  860. * Base driver will call set() function to enable/disable an
  861. * interrupt in DC hardware.
  862. * 2. Register amdgpu_dm_irq_handler().
  863. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  864. * coming from DC hardware.
  865. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  866. * for acknowledging and handling. */
  867. /* Use VBLANK interrupt */
  868. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  869. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  870. if (r) {
  871. DRM_ERROR("Failed to add crtc irq id!\n");
  872. return r;
  873. }
  874. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  875. int_params.irq_source =
  876. dc_interrupt_to_irq_source(dc, i, 0);
  877. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  878. c_irq_params->adev = adev;
  879. c_irq_params->irq_src = int_params.irq_source;
  880. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  881. dm_crtc_high_irq, c_irq_params);
  882. }
  883. /* Use GRPH_PFLIP interrupt */
  884. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  885. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  886. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  887. if (r) {
  888. DRM_ERROR("Failed to add page flip irq id!\n");
  889. return r;
  890. }
  891. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  892. int_params.irq_source =
  893. dc_interrupt_to_irq_source(dc, i, 0);
  894. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  895. c_irq_params->adev = adev;
  896. c_irq_params->irq_src = int_params.irq_source;
  897. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  898. dm_pflip_high_irq, c_irq_params);
  899. }
  900. /* HPD */
  901. r = amdgpu_irq_add_id(adev, client_id,
  902. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  903. if (r) {
  904. DRM_ERROR("Failed to add hpd irq id!\n");
  905. return r;
  906. }
  907. register_hpd_handlers(adev);
  908. return 0;
  909. }
  910. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  911. /* Register IRQ sources and initialize IRQ callbacks */
  912. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  913. {
  914. struct dc *dc = adev->dm.dc;
  915. struct common_irq_params *c_irq_params;
  916. struct dc_interrupt_params int_params = {0};
  917. int r;
  918. int i;
  919. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  920. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  921. /* Actions of amdgpu_irq_add_id():
  922. * 1. Register a set() function with base driver.
  923. * Base driver will call set() function to enable/disable an
  924. * interrupt in DC hardware.
  925. * 2. Register amdgpu_dm_irq_handler().
  926. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  927. * coming from DC hardware.
  928. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  929. * for acknowledging and handling.
  930. * */
  931. /* Use VSTARTUP interrupt */
  932. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  933. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  934. i++) {
  935. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  936. if (r) {
  937. DRM_ERROR("Failed to add crtc irq id!\n");
  938. return r;
  939. }
  940. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  941. int_params.irq_source =
  942. dc_interrupt_to_irq_source(dc, i, 0);
  943. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  944. c_irq_params->adev = adev;
  945. c_irq_params->irq_src = int_params.irq_source;
  946. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  947. dm_crtc_high_irq, c_irq_params);
  948. }
  949. /* Use GRPH_PFLIP interrupt */
  950. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  951. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  952. i++) {
  953. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  954. if (r) {
  955. DRM_ERROR("Failed to add page flip irq id!\n");
  956. return r;
  957. }
  958. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  959. int_params.irq_source =
  960. dc_interrupt_to_irq_source(dc, i, 0);
  961. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  962. c_irq_params->adev = adev;
  963. c_irq_params->irq_src = int_params.irq_source;
  964. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  965. dm_pflip_high_irq, c_irq_params);
  966. }
  967. /* HPD */
  968. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  969. &adev->hpd_irq);
  970. if (r) {
  971. DRM_ERROR("Failed to add hpd irq id!\n");
  972. return r;
  973. }
  974. register_hpd_handlers(adev);
  975. return 0;
  976. }
  977. #endif
  978. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  979. {
  980. int r;
  981. adev->mode_info.mode_config_initialized = true;
  982. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  983. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  984. adev->ddev->mode_config.max_width = 16384;
  985. adev->ddev->mode_config.max_height = 16384;
  986. adev->ddev->mode_config.preferred_depth = 24;
  987. adev->ddev->mode_config.prefer_shadow = 1;
  988. /* indicate support of immediate flip */
  989. adev->ddev->mode_config.async_page_flip = true;
  990. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  991. r = amdgpu_modeset_create_props(adev);
  992. if (r)
  993. return r;
  994. return 0;
  995. }
  996. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  997. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  998. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  999. {
  1000. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1001. if (dc_link_set_backlight_level(dm->backlight_link,
  1002. bd->props.brightness, 0, 0))
  1003. return 0;
  1004. else
  1005. return 1;
  1006. }
  1007. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1008. {
  1009. return bd->props.brightness;
  1010. }
  1011. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1012. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1013. .update_status = amdgpu_dm_backlight_update_status,
  1014. };
  1015. static void
  1016. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1017. {
  1018. char bl_name[16];
  1019. struct backlight_properties props = { 0 };
  1020. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1021. props.type = BACKLIGHT_RAW;
  1022. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1023. dm->adev->ddev->primary->index);
  1024. dm->backlight_dev = backlight_device_register(bl_name,
  1025. dm->adev->ddev->dev,
  1026. dm,
  1027. &amdgpu_dm_backlight_ops,
  1028. &props);
  1029. if (NULL == dm->backlight_dev)
  1030. DRM_ERROR("DM: Backlight registration failed!\n");
  1031. else
  1032. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1033. }
  1034. #endif
  1035. /* In this architecture, the association
  1036. * connector -> encoder -> crtc
  1037. * id not really requried. The crtc and connector will hold the
  1038. * display_index as an abstraction to use with DAL component
  1039. *
  1040. * Returns 0 on success
  1041. */
  1042. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1043. {
  1044. struct amdgpu_display_manager *dm = &adev->dm;
  1045. uint32_t i;
  1046. struct amdgpu_dm_connector *aconnector = NULL;
  1047. struct amdgpu_encoder *aencoder = NULL;
  1048. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1049. uint32_t link_cnt;
  1050. unsigned long possible_crtcs;
  1051. link_cnt = dm->dc->caps.max_links;
  1052. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1053. DRM_ERROR("DM: Failed to initialize mode config\n");
  1054. return -1;
  1055. }
  1056. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1057. struct amdgpu_plane *plane;
  1058. plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
  1059. mode_info->planes[i] = plane;
  1060. if (!plane) {
  1061. DRM_ERROR("KMS: Failed to allocate plane\n");
  1062. goto fail_free_planes;
  1063. }
  1064. plane->base.type = mode_info->plane_type[i];
  1065. /*
  1066. * HACK: IGT tests expect that each plane can only have one
  1067. * one possible CRTC. For now, set one CRTC for each
  1068. * plane that is not an underlay, but still allow multiple
  1069. * CRTCs for underlay planes.
  1070. */
  1071. possible_crtcs = 1 << i;
  1072. if (i >= dm->dc->caps.max_streams)
  1073. possible_crtcs = 0xff;
  1074. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1075. DRM_ERROR("KMS: Failed to initialize plane\n");
  1076. goto fail_free_planes;
  1077. }
  1078. }
  1079. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1080. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1081. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1082. goto fail_free_planes;
  1083. }
  1084. dm->display_indexes_num = dm->dc->caps.max_streams;
  1085. /* loops over all connectors on the board */
  1086. for (i = 0; i < link_cnt; i++) {
  1087. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1088. DRM_ERROR(
  1089. "KMS: Cannot support more than %d display indexes\n",
  1090. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1091. continue;
  1092. }
  1093. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1094. if (!aconnector)
  1095. goto fail_free_planes;
  1096. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1097. if (!aencoder)
  1098. goto fail_free_connector;
  1099. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1100. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1101. goto fail_free_encoder;
  1102. }
  1103. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1104. DRM_ERROR("KMS: Failed to initialize connector\n");
  1105. goto fail_free_encoder;
  1106. }
  1107. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1108. DETECT_REASON_BOOT))
  1109. amdgpu_dm_update_connector_after_detect(aconnector);
  1110. }
  1111. /* Software is initialized. Now we can register interrupt handlers. */
  1112. switch (adev->asic_type) {
  1113. case CHIP_BONAIRE:
  1114. case CHIP_HAWAII:
  1115. case CHIP_KAVERI:
  1116. case CHIP_KABINI:
  1117. case CHIP_MULLINS:
  1118. case CHIP_TONGA:
  1119. case CHIP_FIJI:
  1120. case CHIP_CARRIZO:
  1121. case CHIP_STONEY:
  1122. case CHIP_POLARIS11:
  1123. case CHIP_POLARIS10:
  1124. case CHIP_POLARIS12:
  1125. case CHIP_VEGA10:
  1126. if (dce110_register_irq_handlers(dm->adev)) {
  1127. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1128. goto fail_free_encoder;
  1129. }
  1130. break;
  1131. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1132. case CHIP_RAVEN:
  1133. if (dcn10_register_irq_handlers(dm->adev)) {
  1134. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1135. goto fail_free_encoder;
  1136. }
  1137. /*
  1138. * Temporary disable until pplib/smu interaction is implemented
  1139. */
  1140. dm->dc->debug.disable_stutter = true;
  1141. break;
  1142. #endif
  1143. default:
  1144. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1145. goto fail_free_encoder;
  1146. }
  1147. drm_mode_config_reset(dm->ddev);
  1148. return 0;
  1149. fail_free_encoder:
  1150. kfree(aencoder);
  1151. fail_free_connector:
  1152. kfree(aconnector);
  1153. fail_free_planes:
  1154. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1155. kfree(mode_info->planes[i]);
  1156. return -1;
  1157. }
  1158. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1159. {
  1160. drm_mode_config_cleanup(dm->ddev);
  1161. return;
  1162. }
  1163. /******************************************************************************
  1164. * amdgpu_display_funcs functions
  1165. *****************************************************************************/
  1166. /**
  1167. * dm_bandwidth_update - program display watermarks
  1168. *
  1169. * @adev: amdgpu_device pointer
  1170. *
  1171. * Calculate and program the display watermarks and line buffer allocation.
  1172. */
  1173. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1174. {
  1175. /* TODO: implement later */
  1176. }
  1177. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1178. u8 level)
  1179. {
  1180. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1181. }
  1182. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1183. {
  1184. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1185. return 0;
  1186. }
  1187. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1188. struct drm_file *filp)
  1189. {
  1190. struct mod_freesync_params freesync_params;
  1191. uint8_t num_streams;
  1192. uint8_t i;
  1193. struct amdgpu_device *adev = dev->dev_private;
  1194. int r = 0;
  1195. /* Get freesync enable flag from DRM */
  1196. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1197. for (i = 0; i < num_streams; i++) {
  1198. struct dc_stream_state *stream;
  1199. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1200. mod_freesync_update_state(adev->dm.freesync_module,
  1201. &stream, 1, &freesync_params);
  1202. }
  1203. return r;
  1204. }
  1205. static const struct amdgpu_display_funcs dm_display_funcs = {
  1206. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1207. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1208. .vblank_wait = NULL,
  1209. .backlight_set_level =
  1210. dm_set_backlight_level,/* called unconditionally */
  1211. .backlight_get_level =
  1212. dm_get_backlight_level,/* called unconditionally */
  1213. .hpd_sense = NULL,/* called unconditionally */
  1214. .hpd_set_polarity = NULL, /* called unconditionally */
  1215. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1216. .page_flip_get_scanoutpos =
  1217. dm_crtc_get_scanoutpos,/* called unconditionally */
  1218. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1219. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1220. .notify_freesync = amdgpu_notify_freesync,
  1221. };
  1222. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1223. static ssize_t s3_debug_store(struct device *device,
  1224. struct device_attribute *attr,
  1225. const char *buf,
  1226. size_t count)
  1227. {
  1228. int ret;
  1229. int s3_state;
  1230. struct pci_dev *pdev = to_pci_dev(device);
  1231. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1232. struct amdgpu_device *adev = drm_dev->dev_private;
  1233. ret = kstrtoint(buf, 0, &s3_state);
  1234. if (ret == 0) {
  1235. if (s3_state) {
  1236. dm_resume(adev);
  1237. amdgpu_dm_display_resume(adev);
  1238. drm_kms_helper_hotplug_event(adev->ddev);
  1239. } else
  1240. dm_suspend(adev);
  1241. }
  1242. return ret == 0 ? count : 0;
  1243. }
  1244. DEVICE_ATTR_WO(s3_debug);
  1245. #endif
  1246. static int dm_early_init(void *handle)
  1247. {
  1248. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1249. adev->ddev->driver->driver_features |= DRIVER_ATOMIC;
  1250. amdgpu_dm_set_irq_funcs(adev);
  1251. switch (adev->asic_type) {
  1252. case CHIP_BONAIRE:
  1253. case CHIP_HAWAII:
  1254. adev->mode_info.num_crtc = 6;
  1255. adev->mode_info.num_hpd = 6;
  1256. adev->mode_info.num_dig = 6;
  1257. adev->mode_info.plane_type = dm_plane_type_default;
  1258. break;
  1259. case CHIP_KAVERI:
  1260. adev->mode_info.num_crtc = 4;
  1261. adev->mode_info.num_hpd = 6;
  1262. adev->mode_info.num_dig = 7;
  1263. adev->mode_info.plane_type = dm_plane_type_default;
  1264. break;
  1265. case CHIP_KABINI:
  1266. case CHIP_MULLINS:
  1267. adev->mode_info.num_crtc = 2;
  1268. adev->mode_info.num_hpd = 6;
  1269. adev->mode_info.num_dig = 6;
  1270. adev->mode_info.plane_type = dm_plane_type_default;
  1271. break;
  1272. case CHIP_FIJI:
  1273. case CHIP_TONGA:
  1274. adev->mode_info.num_crtc = 6;
  1275. adev->mode_info.num_hpd = 6;
  1276. adev->mode_info.num_dig = 7;
  1277. adev->mode_info.plane_type = dm_plane_type_default;
  1278. break;
  1279. case CHIP_CARRIZO:
  1280. adev->mode_info.num_crtc = 3;
  1281. adev->mode_info.num_hpd = 6;
  1282. adev->mode_info.num_dig = 9;
  1283. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1284. break;
  1285. case CHIP_STONEY:
  1286. adev->mode_info.num_crtc = 2;
  1287. adev->mode_info.num_hpd = 6;
  1288. adev->mode_info.num_dig = 9;
  1289. adev->mode_info.plane_type = dm_plane_type_stoney;
  1290. break;
  1291. case CHIP_POLARIS11:
  1292. case CHIP_POLARIS12:
  1293. adev->mode_info.num_crtc = 5;
  1294. adev->mode_info.num_hpd = 5;
  1295. adev->mode_info.num_dig = 5;
  1296. adev->mode_info.plane_type = dm_plane_type_default;
  1297. break;
  1298. case CHIP_POLARIS10:
  1299. adev->mode_info.num_crtc = 6;
  1300. adev->mode_info.num_hpd = 6;
  1301. adev->mode_info.num_dig = 6;
  1302. adev->mode_info.plane_type = dm_plane_type_default;
  1303. break;
  1304. case CHIP_VEGA10:
  1305. adev->mode_info.num_crtc = 6;
  1306. adev->mode_info.num_hpd = 6;
  1307. adev->mode_info.num_dig = 6;
  1308. adev->mode_info.plane_type = dm_plane_type_default;
  1309. break;
  1310. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1311. case CHIP_RAVEN:
  1312. adev->mode_info.num_crtc = 4;
  1313. adev->mode_info.num_hpd = 4;
  1314. adev->mode_info.num_dig = 4;
  1315. adev->mode_info.plane_type = dm_plane_type_default;
  1316. break;
  1317. #endif
  1318. default:
  1319. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1320. return -EINVAL;
  1321. }
  1322. if (adev->mode_info.funcs == NULL)
  1323. adev->mode_info.funcs = &dm_display_funcs;
  1324. /* Note: Do NOT change adev->audio_endpt_rreg and
  1325. * adev->audio_endpt_wreg because they are initialised in
  1326. * amdgpu_device_init() */
  1327. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1328. device_create_file(
  1329. adev->ddev->dev,
  1330. &dev_attr_s3_debug);
  1331. #endif
  1332. return 0;
  1333. }
  1334. struct dm_connector_state {
  1335. struct drm_connector_state base;
  1336. enum amdgpu_rmx_type scaling;
  1337. uint8_t underscan_vborder;
  1338. uint8_t underscan_hborder;
  1339. bool underscan_enable;
  1340. };
  1341. #define to_dm_connector_state(x)\
  1342. container_of((x), struct dm_connector_state, base)
  1343. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1344. struct dc_stream_state *new_stream,
  1345. struct dc_stream_state *old_stream)
  1346. {
  1347. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1348. return false;
  1349. if (!crtc_state->enable)
  1350. return false;
  1351. return crtc_state->active;
  1352. }
  1353. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1354. {
  1355. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1356. return false;
  1357. return !crtc_state->enable || !crtc_state->active;
  1358. }
  1359. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1360. {
  1361. drm_encoder_cleanup(encoder);
  1362. kfree(encoder);
  1363. }
  1364. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1365. .destroy = amdgpu_dm_encoder_destroy,
  1366. };
  1367. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1368. struct dc_plane_state *plane_state)
  1369. {
  1370. plane_state->src_rect.x = state->src_x >> 16;
  1371. plane_state->src_rect.y = state->src_y >> 16;
  1372. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1373. plane_state->src_rect.width = state->src_w >> 16;
  1374. if (plane_state->src_rect.width == 0)
  1375. return false;
  1376. plane_state->src_rect.height = state->src_h >> 16;
  1377. if (plane_state->src_rect.height == 0)
  1378. return false;
  1379. plane_state->dst_rect.x = state->crtc_x;
  1380. plane_state->dst_rect.y = state->crtc_y;
  1381. if (state->crtc_w == 0)
  1382. return false;
  1383. plane_state->dst_rect.width = state->crtc_w;
  1384. if (state->crtc_h == 0)
  1385. return false;
  1386. plane_state->dst_rect.height = state->crtc_h;
  1387. plane_state->clip_rect = plane_state->dst_rect;
  1388. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1389. case DRM_MODE_ROTATE_0:
  1390. plane_state->rotation = ROTATION_ANGLE_0;
  1391. break;
  1392. case DRM_MODE_ROTATE_90:
  1393. plane_state->rotation = ROTATION_ANGLE_90;
  1394. break;
  1395. case DRM_MODE_ROTATE_180:
  1396. plane_state->rotation = ROTATION_ANGLE_180;
  1397. break;
  1398. case DRM_MODE_ROTATE_270:
  1399. plane_state->rotation = ROTATION_ANGLE_270;
  1400. break;
  1401. default:
  1402. plane_state->rotation = ROTATION_ANGLE_0;
  1403. break;
  1404. }
  1405. return true;
  1406. }
  1407. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1408. uint64_t *tiling_flags,
  1409. uint64_t *fb_location)
  1410. {
  1411. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1412. int r = amdgpu_bo_reserve(rbo, false);
  1413. if (unlikely(r)) {
  1414. // Don't show error msg. when return -ERESTARTSYS
  1415. if (r != -ERESTARTSYS)
  1416. DRM_ERROR("Unable to reserve buffer: %d\n", r);
  1417. return r;
  1418. }
  1419. if (fb_location)
  1420. *fb_location = amdgpu_bo_gpu_offset(rbo);
  1421. if (tiling_flags)
  1422. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1423. amdgpu_bo_unreserve(rbo);
  1424. return r;
  1425. }
  1426. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1427. struct dc_plane_state *plane_state,
  1428. const struct amdgpu_framebuffer *amdgpu_fb,
  1429. bool addReq)
  1430. {
  1431. uint64_t tiling_flags;
  1432. uint64_t fb_location = 0;
  1433. uint64_t chroma_addr = 0;
  1434. unsigned int awidth;
  1435. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1436. int ret = 0;
  1437. struct drm_format_name_buf format_name;
  1438. ret = get_fb_info(
  1439. amdgpu_fb,
  1440. &tiling_flags,
  1441. addReq == true ? &fb_location:NULL);
  1442. if (ret)
  1443. return ret;
  1444. switch (fb->format->format) {
  1445. case DRM_FORMAT_C8:
  1446. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1447. break;
  1448. case DRM_FORMAT_RGB565:
  1449. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1450. break;
  1451. case DRM_FORMAT_XRGB8888:
  1452. case DRM_FORMAT_ARGB8888:
  1453. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1454. break;
  1455. case DRM_FORMAT_XRGB2101010:
  1456. case DRM_FORMAT_ARGB2101010:
  1457. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1458. break;
  1459. case DRM_FORMAT_XBGR2101010:
  1460. case DRM_FORMAT_ABGR2101010:
  1461. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1462. break;
  1463. case DRM_FORMAT_NV21:
  1464. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1465. break;
  1466. case DRM_FORMAT_NV12:
  1467. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1468. break;
  1469. default:
  1470. DRM_ERROR("Unsupported screen format %s\n",
  1471. drm_get_format_name(fb->format->format, &format_name));
  1472. return -EINVAL;
  1473. }
  1474. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1475. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1476. plane_state->address.grph.addr.low_part = lower_32_bits(fb_location);
  1477. plane_state->address.grph.addr.high_part = upper_32_bits(fb_location);
  1478. plane_state->plane_size.grph.surface_size.x = 0;
  1479. plane_state->plane_size.grph.surface_size.y = 0;
  1480. plane_state->plane_size.grph.surface_size.width = fb->width;
  1481. plane_state->plane_size.grph.surface_size.height = fb->height;
  1482. plane_state->plane_size.grph.surface_pitch =
  1483. fb->pitches[0] / fb->format->cpp[0];
  1484. /* TODO: unhardcode */
  1485. plane_state->color_space = COLOR_SPACE_SRGB;
  1486. } else {
  1487. awidth = ALIGN(fb->width, 64);
  1488. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1489. plane_state->address.video_progressive.luma_addr.low_part
  1490. = lower_32_bits(fb_location);
  1491. plane_state->address.video_progressive.luma_addr.high_part
  1492. = upper_32_bits(fb_location);
  1493. chroma_addr = fb_location + (u64)(awidth * fb->height);
  1494. plane_state->address.video_progressive.chroma_addr.low_part
  1495. = lower_32_bits(chroma_addr);
  1496. plane_state->address.video_progressive.chroma_addr.high_part
  1497. = upper_32_bits(chroma_addr);
  1498. plane_state->plane_size.video.luma_size.x = 0;
  1499. plane_state->plane_size.video.luma_size.y = 0;
  1500. plane_state->plane_size.video.luma_size.width = awidth;
  1501. plane_state->plane_size.video.luma_size.height = fb->height;
  1502. /* TODO: unhardcode */
  1503. plane_state->plane_size.video.luma_pitch = awidth;
  1504. plane_state->plane_size.video.chroma_size.x = 0;
  1505. plane_state->plane_size.video.chroma_size.y = 0;
  1506. plane_state->plane_size.video.chroma_size.width = awidth;
  1507. plane_state->plane_size.video.chroma_size.height = fb->height;
  1508. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1509. /* TODO: unhardcode */
  1510. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1511. }
  1512. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1513. /* Fill GFX8 params */
  1514. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1515. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1516. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1517. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1518. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1519. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1520. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1521. /* XXX fix me for VI */
  1522. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1523. plane_state->tiling_info.gfx8.array_mode =
  1524. DC_ARRAY_2D_TILED_THIN1;
  1525. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1526. plane_state->tiling_info.gfx8.bank_width = bankw;
  1527. plane_state->tiling_info.gfx8.bank_height = bankh;
  1528. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1529. plane_state->tiling_info.gfx8.tile_mode =
  1530. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1531. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1532. == DC_ARRAY_1D_TILED_THIN1) {
  1533. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1534. }
  1535. plane_state->tiling_info.gfx8.pipe_config =
  1536. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1537. if (adev->asic_type == CHIP_VEGA10 ||
  1538. adev->asic_type == CHIP_RAVEN) {
  1539. /* Fill GFX9 params */
  1540. plane_state->tiling_info.gfx9.num_pipes =
  1541. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1542. plane_state->tiling_info.gfx9.num_banks =
  1543. adev->gfx.config.gb_addr_config_fields.num_banks;
  1544. plane_state->tiling_info.gfx9.pipe_interleave =
  1545. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1546. plane_state->tiling_info.gfx9.num_shader_engines =
  1547. adev->gfx.config.gb_addr_config_fields.num_se;
  1548. plane_state->tiling_info.gfx9.max_compressed_frags =
  1549. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1550. plane_state->tiling_info.gfx9.num_rb_per_se =
  1551. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1552. plane_state->tiling_info.gfx9.swizzle =
  1553. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1554. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1555. }
  1556. plane_state->visible = true;
  1557. plane_state->scaling_quality.h_taps_c = 0;
  1558. plane_state->scaling_quality.v_taps_c = 0;
  1559. /* is this needed? is plane_state zeroed at allocation? */
  1560. plane_state->scaling_quality.h_taps = 0;
  1561. plane_state->scaling_quality.v_taps = 0;
  1562. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1563. return ret;
  1564. }
  1565. static void fill_gamma_from_crtc_state(const struct drm_crtc_state *crtc_state,
  1566. struct dc_plane_state *plane_state)
  1567. {
  1568. int i;
  1569. struct dc_gamma *gamma;
  1570. struct drm_color_lut *lut =
  1571. (struct drm_color_lut *) crtc_state->gamma_lut->data;
  1572. gamma = dc_create_gamma();
  1573. if (gamma == NULL) {
  1574. WARN_ON(1);
  1575. return;
  1576. }
  1577. gamma->type = GAMMA_RGB_256;
  1578. gamma->num_entries = GAMMA_RGB_256_ENTRIES;
  1579. for (i = 0; i < GAMMA_RGB_256_ENTRIES; i++) {
  1580. gamma->entries.red[i] = dal_fixed31_32_from_int(lut[i].red);
  1581. gamma->entries.green[i] = dal_fixed31_32_from_int(lut[i].green);
  1582. gamma->entries.blue[i] = dal_fixed31_32_from_int(lut[i].blue);
  1583. }
  1584. plane_state->gamma_correction = gamma;
  1585. }
  1586. static int fill_plane_attributes(struct amdgpu_device *adev,
  1587. struct dc_plane_state *dc_plane_state,
  1588. struct drm_plane_state *plane_state,
  1589. struct drm_crtc_state *crtc_state,
  1590. bool addrReq)
  1591. {
  1592. const struct amdgpu_framebuffer *amdgpu_fb =
  1593. to_amdgpu_framebuffer(plane_state->fb);
  1594. const struct drm_crtc *crtc = plane_state->crtc;
  1595. struct dc_transfer_func *input_tf;
  1596. int ret = 0;
  1597. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1598. return -EINVAL;
  1599. ret = fill_plane_attributes_from_fb(
  1600. crtc->dev->dev_private,
  1601. dc_plane_state,
  1602. amdgpu_fb,
  1603. addrReq);
  1604. if (ret)
  1605. return ret;
  1606. input_tf = dc_create_transfer_func();
  1607. if (input_tf == NULL)
  1608. return -ENOMEM;
  1609. input_tf->type = TF_TYPE_PREDEFINED;
  1610. input_tf->tf = TRANSFER_FUNCTION_SRGB;
  1611. dc_plane_state->in_transfer_func = input_tf;
  1612. /* In case of gamma set, update gamma value */
  1613. if (crtc_state->gamma_lut)
  1614. fill_gamma_from_crtc_state(crtc_state, dc_plane_state);
  1615. return ret;
  1616. }
  1617. /*****************************************************************************/
  1618. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1619. const struct dm_connector_state *dm_state,
  1620. struct dc_stream_state *stream)
  1621. {
  1622. enum amdgpu_rmx_type rmx_type;
  1623. struct rect src = { 0 }; /* viewport in composition space*/
  1624. struct rect dst = { 0 }; /* stream addressable area */
  1625. /* no mode. nothing to be done */
  1626. if (!mode)
  1627. return;
  1628. /* Full screen scaling by default */
  1629. src.width = mode->hdisplay;
  1630. src.height = mode->vdisplay;
  1631. dst.width = stream->timing.h_addressable;
  1632. dst.height = stream->timing.v_addressable;
  1633. rmx_type = dm_state->scaling;
  1634. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1635. if (src.width * dst.height <
  1636. src.height * dst.width) {
  1637. /* height needs less upscaling/more downscaling */
  1638. dst.width = src.width *
  1639. dst.height / src.height;
  1640. } else {
  1641. /* width needs less upscaling/more downscaling */
  1642. dst.height = src.height *
  1643. dst.width / src.width;
  1644. }
  1645. } else if (rmx_type == RMX_CENTER) {
  1646. dst = src;
  1647. }
  1648. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1649. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1650. if (dm_state->underscan_enable) {
  1651. dst.x += dm_state->underscan_hborder / 2;
  1652. dst.y += dm_state->underscan_vborder / 2;
  1653. dst.width -= dm_state->underscan_hborder;
  1654. dst.height -= dm_state->underscan_vborder;
  1655. }
  1656. stream->src = src;
  1657. stream->dst = dst;
  1658. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1659. dst.x, dst.y, dst.width, dst.height);
  1660. }
  1661. static enum dc_color_depth
  1662. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1663. {
  1664. uint32_t bpc = connector->display_info.bpc;
  1665. /* Limited color depth to 8bit
  1666. * TODO: Still need to handle deep color
  1667. */
  1668. if (bpc > 8)
  1669. bpc = 8;
  1670. switch (bpc) {
  1671. case 0:
  1672. /* Temporary Work around, DRM don't parse color depth for
  1673. * EDID revision before 1.4
  1674. * TODO: Fix edid parsing
  1675. */
  1676. return COLOR_DEPTH_888;
  1677. case 6:
  1678. return COLOR_DEPTH_666;
  1679. case 8:
  1680. return COLOR_DEPTH_888;
  1681. case 10:
  1682. return COLOR_DEPTH_101010;
  1683. case 12:
  1684. return COLOR_DEPTH_121212;
  1685. case 14:
  1686. return COLOR_DEPTH_141414;
  1687. case 16:
  1688. return COLOR_DEPTH_161616;
  1689. default:
  1690. return COLOR_DEPTH_UNDEFINED;
  1691. }
  1692. }
  1693. static enum dc_aspect_ratio
  1694. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1695. {
  1696. int32_t width = mode_in->crtc_hdisplay * 9;
  1697. int32_t height = mode_in->crtc_vdisplay * 16;
  1698. if ((width - height) < 10 && (width - height) > -10)
  1699. return ASPECT_RATIO_16_9;
  1700. else
  1701. return ASPECT_RATIO_4_3;
  1702. }
  1703. static enum dc_color_space
  1704. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1705. {
  1706. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1707. switch (dc_crtc_timing->pixel_encoding) {
  1708. case PIXEL_ENCODING_YCBCR422:
  1709. case PIXEL_ENCODING_YCBCR444:
  1710. case PIXEL_ENCODING_YCBCR420:
  1711. {
  1712. /*
  1713. * 27030khz is the separation point between HDTV and SDTV
  1714. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1715. * respectively
  1716. */
  1717. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1718. if (dc_crtc_timing->flags.Y_ONLY)
  1719. color_space =
  1720. COLOR_SPACE_YCBCR709_LIMITED;
  1721. else
  1722. color_space = COLOR_SPACE_YCBCR709;
  1723. } else {
  1724. if (dc_crtc_timing->flags.Y_ONLY)
  1725. color_space =
  1726. COLOR_SPACE_YCBCR601_LIMITED;
  1727. else
  1728. color_space = COLOR_SPACE_YCBCR601;
  1729. }
  1730. }
  1731. break;
  1732. case PIXEL_ENCODING_RGB:
  1733. color_space = COLOR_SPACE_SRGB;
  1734. break;
  1735. default:
  1736. WARN_ON(1);
  1737. break;
  1738. }
  1739. return color_space;
  1740. }
  1741. /*****************************************************************************/
  1742. static void
  1743. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1744. const struct drm_display_mode *mode_in,
  1745. const struct drm_connector *connector)
  1746. {
  1747. struct dc_crtc_timing *timing_out = &stream->timing;
  1748. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1749. timing_out->h_border_left = 0;
  1750. timing_out->h_border_right = 0;
  1751. timing_out->v_border_top = 0;
  1752. timing_out->v_border_bottom = 0;
  1753. /* TODO: un-hardcode */
  1754. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1755. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1756. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1757. else
  1758. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1759. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1760. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1761. connector);
  1762. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1763. timing_out->hdmi_vic = 0;
  1764. timing_out->vic = drm_match_cea_mode(mode_in);
  1765. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1766. timing_out->h_total = mode_in->crtc_htotal;
  1767. timing_out->h_sync_width =
  1768. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1769. timing_out->h_front_porch =
  1770. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1771. timing_out->v_total = mode_in->crtc_vtotal;
  1772. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1773. timing_out->v_front_porch =
  1774. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1775. timing_out->v_sync_width =
  1776. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1777. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1778. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1779. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1780. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1781. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1782. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1783. stream->output_color_space = get_output_color_space(timing_out);
  1784. {
  1785. struct dc_transfer_func *tf = dc_create_transfer_func();
  1786. tf->type = TF_TYPE_PREDEFINED;
  1787. tf->tf = TRANSFER_FUNCTION_SRGB;
  1788. stream->out_transfer_func = tf;
  1789. }
  1790. }
  1791. static void fill_audio_info(struct audio_info *audio_info,
  1792. const struct drm_connector *drm_connector,
  1793. const struct dc_sink *dc_sink)
  1794. {
  1795. int i = 0;
  1796. int cea_revision = 0;
  1797. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1798. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1799. audio_info->product_id = edid_caps->product_id;
  1800. cea_revision = drm_connector->display_info.cea_rev;
  1801. strncpy(audio_info->display_name,
  1802. edid_caps->display_name,
  1803. AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
  1804. if (cea_revision >= 3) {
  1805. audio_info->mode_count = edid_caps->audio_mode_count;
  1806. for (i = 0; i < audio_info->mode_count; ++i) {
  1807. audio_info->modes[i].format_code =
  1808. (enum audio_format_code)
  1809. (edid_caps->audio_modes[i].format_code);
  1810. audio_info->modes[i].channel_count =
  1811. edid_caps->audio_modes[i].channel_count;
  1812. audio_info->modes[i].sample_rates.all =
  1813. edid_caps->audio_modes[i].sample_rate;
  1814. audio_info->modes[i].sample_size =
  1815. edid_caps->audio_modes[i].sample_size;
  1816. }
  1817. }
  1818. audio_info->flags.all = edid_caps->speaker_flags;
  1819. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1820. if (drm_connector->latency_present[0]) {
  1821. audio_info->video_latency = drm_connector->video_latency[0];
  1822. audio_info->audio_latency = drm_connector->audio_latency[0];
  1823. }
  1824. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1825. }
  1826. static void
  1827. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1828. struct drm_display_mode *dst_mode)
  1829. {
  1830. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1831. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1832. dst_mode->crtc_clock = src_mode->crtc_clock;
  1833. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1834. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1835. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1836. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1837. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1838. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1839. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1840. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1841. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1842. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1843. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1844. }
  1845. static void
  1846. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1847. const struct drm_display_mode *native_mode,
  1848. bool scale_enabled)
  1849. {
  1850. if (scale_enabled) {
  1851. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1852. } else if (native_mode->clock == drm_mode->clock &&
  1853. native_mode->htotal == drm_mode->htotal &&
  1854. native_mode->vtotal == drm_mode->vtotal) {
  1855. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1856. } else {
  1857. /* no scaling nor amdgpu inserted, no need to patch */
  1858. }
  1859. }
  1860. static void create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1861. {
  1862. struct dc_sink *sink = NULL;
  1863. struct dc_sink_init_data sink_init_data = { 0 };
  1864. sink_init_data.link = aconnector->dc_link;
  1865. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1866. sink = dc_sink_create(&sink_init_data);
  1867. if (!sink)
  1868. DRM_ERROR("Failed to create sink!\n");
  1869. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1870. aconnector->fake_enable = true;
  1871. aconnector->dc_sink = sink;
  1872. aconnector->dc_link->local_sink = sink;
  1873. }
  1874. static struct dc_stream_state *
  1875. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1876. const struct drm_display_mode *drm_mode,
  1877. const struct dm_connector_state *dm_state)
  1878. {
  1879. struct drm_display_mode *preferred_mode = NULL;
  1880. const struct drm_connector *drm_connector;
  1881. struct dc_stream_state *stream = NULL;
  1882. struct drm_display_mode mode = *drm_mode;
  1883. bool native_mode_found = false;
  1884. if (aconnector == NULL) {
  1885. DRM_ERROR("aconnector is NULL!\n");
  1886. goto drm_connector_null;
  1887. }
  1888. if (dm_state == NULL) {
  1889. DRM_ERROR("dm_state is NULL!\n");
  1890. goto dm_state_null;
  1891. }
  1892. drm_connector = &aconnector->base;
  1893. if (!aconnector->dc_sink) {
  1894. /*
  1895. * Exclude MST from creating fake_sink
  1896. * TODO: need to enable MST into fake_sink feature
  1897. */
  1898. if (aconnector->mst_port)
  1899. goto stream_create_fail;
  1900. create_fake_sink(aconnector);
  1901. }
  1902. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1903. if (stream == NULL) {
  1904. DRM_ERROR("Failed to create stream for sink!\n");
  1905. goto stream_create_fail;
  1906. }
  1907. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1908. /* Search for preferred mode */
  1909. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1910. native_mode_found = true;
  1911. break;
  1912. }
  1913. }
  1914. if (!native_mode_found)
  1915. preferred_mode = list_first_entry_or_null(
  1916. &aconnector->base.modes,
  1917. struct drm_display_mode,
  1918. head);
  1919. if (preferred_mode == NULL) {
  1920. /* This may not be an error, the use case is when we we have no
  1921. * usermode calls to reset and set mode upon hotplug. In this
  1922. * case, we call set mode ourselves to restore the previous mode
  1923. * and the modelist may not be filled in in time.
  1924. */
  1925. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1926. } else {
  1927. decide_crtc_timing_for_drm_display_mode(
  1928. &mode, preferred_mode,
  1929. dm_state->scaling != RMX_OFF);
  1930. }
  1931. fill_stream_properties_from_drm_display_mode(stream,
  1932. &mode, &aconnector->base);
  1933. update_stream_scaling_settings(&mode, dm_state, stream);
  1934. fill_audio_info(
  1935. &stream->audio_info,
  1936. drm_connector,
  1937. aconnector->dc_sink);
  1938. stream_create_fail:
  1939. dm_state_null:
  1940. drm_connector_null:
  1941. return stream;
  1942. }
  1943. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1944. {
  1945. drm_crtc_cleanup(crtc);
  1946. kfree(crtc);
  1947. }
  1948. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1949. struct drm_crtc_state *state)
  1950. {
  1951. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1952. /* TODO Destroy dc_stream objects are stream object is flattened */
  1953. if (cur->stream)
  1954. dc_stream_release(cur->stream);
  1955. __drm_atomic_helper_crtc_destroy_state(state);
  1956. kfree(state);
  1957. }
  1958. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  1959. {
  1960. struct dm_crtc_state *state;
  1961. if (crtc->state)
  1962. dm_crtc_destroy_state(crtc, crtc->state);
  1963. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1964. if (WARN_ON(!state))
  1965. return;
  1966. crtc->state = &state->base;
  1967. crtc->state->crtc = crtc;
  1968. }
  1969. static struct drm_crtc_state *
  1970. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  1971. {
  1972. struct dm_crtc_state *state, *cur;
  1973. cur = to_dm_crtc_state(crtc->state);
  1974. if (WARN_ON(!crtc->state))
  1975. return NULL;
  1976. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1977. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  1978. if (cur->stream) {
  1979. state->stream = cur->stream;
  1980. dc_stream_retain(state->stream);
  1981. }
  1982. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  1983. return &state->base;
  1984. }
  1985. /* Implemented only the options currently availible for the driver */
  1986. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  1987. .reset = dm_crtc_reset_state,
  1988. .destroy = amdgpu_dm_crtc_destroy,
  1989. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  1990. .set_config = drm_atomic_helper_set_config,
  1991. .page_flip = drm_atomic_helper_page_flip,
  1992. .atomic_duplicate_state = dm_crtc_duplicate_state,
  1993. .atomic_destroy_state = dm_crtc_destroy_state,
  1994. };
  1995. static enum drm_connector_status
  1996. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  1997. {
  1998. bool connected;
  1999. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2000. /* Notes:
  2001. * 1. This interface is NOT called in context of HPD irq.
  2002. * 2. This interface *is called* in context of user-mode ioctl. Which
  2003. * makes it a bad place for *any* MST-related activit. */
  2004. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2005. !aconnector->fake_enable)
  2006. connected = (aconnector->dc_sink != NULL);
  2007. else
  2008. connected = (aconnector->base.force == DRM_FORCE_ON);
  2009. return (connected ? connector_status_connected :
  2010. connector_status_disconnected);
  2011. }
  2012. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2013. struct drm_connector_state *connector_state,
  2014. struct drm_property *property,
  2015. uint64_t val)
  2016. {
  2017. struct drm_device *dev = connector->dev;
  2018. struct amdgpu_device *adev = dev->dev_private;
  2019. struct dm_connector_state *dm_old_state =
  2020. to_dm_connector_state(connector->state);
  2021. struct dm_connector_state *dm_new_state =
  2022. to_dm_connector_state(connector_state);
  2023. int ret = -EINVAL;
  2024. if (property == dev->mode_config.scaling_mode_property) {
  2025. enum amdgpu_rmx_type rmx_type;
  2026. switch (val) {
  2027. case DRM_MODE_SCALE_CENTER:
  2028. rmx_type = RMX_CENTER;
  2029. break;
  2030. case DRM_MODE_SCALE_ASPECT:
  2031. rmx_type = RMX_ASPECT;
  2032. break;
  2033. case DRM_MODE_SCALE_FULLSCREEN:
  2034. rmx_type = RMX_FULL;
  2035. break;
  2036. case DRM_MODE_SCALE_NONE:
  2037. default:
  2038. rmx_type = RMX_OFF;
  2039. break;
  2040. }
  2041. if (dm_old_state->scaling == rmx_type)
  2042. return 0;
  2043. dm_new_state->scaling = rmx_type;
  2044. ret = 0;
  2045. } else if (property == adev->mode_info.underscan_hborder_property) {
  2046. dm_new_state->underscan_hborder = val;
  2047. ret = 0;
  2048. } else if (property == adev->mode_info.underscan_vborder_property) {
  2049. dm_new_state->underscan_vborder = val;
  2050. ret = 0;
  2051. } else if (property == adev->mode_info.underscan_property) {
  2052. dm_new_state->underscan_enable = val;
  2053. ret = 0;
  2054. }
  2055. return ret;
  2056. }
  2057. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2058. const struct drm_connector_state *state,
  2059. struct drm_property *property,
  2060. uint64_t *val)
  2061. {
  2062. struct drm_device *dev = connector->dev;
  2063. struct amdgpu_device *adev = dev->dev_private;
  2064. struct dm_connector_state *dm_state =
  2065. to_dm_connector_state(state);
  2066. int ret = -EINVAL;
  2067. if (property == dev->mode_config.scaling_mode_property) {
  2068. switch (dm_state->scaling) {
  2069. case RMX_CENTER:
  2070. *val = DRM_MODE_SCALE_CENTER;
  2071. break;
  2072. case RMX_ASPECT:
  2073. *val = DRM_MODE_SCALE_ASPECT;
  2074. break;
  2075. case RMX_FULL:
  2076. *val = DRM_MODE_SCALE_FULLSCREEN;
  2077. break;
  2078. case RMX_OFF:
  2079. default:
  2080. *val = DRM_MODE_SCALE_NONE;
  2081. break;
  2082. }
  2083. ret = 0;
  2084. } else if (property == adev->mode_info.underscan_hborder_property) {
  2085. *val = dm_state->underscan_hborder;
  2086. ret = 0;
  2087. } else if (property == adev->mode_info.underscan_vborder_property) {
  2088. *val = dm_state->underscan_vborder;
  2089. ret = 0;
  2090. } else if (property == adev->mode_info.underscan_property) {
  2091. *val = dm_state->underscan_enable;
  2092. ret = 0;
  2093. }
  2094. return ret;
  2095. }
  2096. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2097. {
  2098. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2099. const struct dc_link *link = aconnector->dc_link;
  2100. struct amdgpu_device *adev = connector->dev->dev_private;
  2101. struct amdgpu_display_manager *dm = &adev->dm;
  2102. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2103. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2104. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2105. amdgpu_dm_register_backlight_device(dm);
  2106. if (dm->backlight_dev) {
  2107. backlight_device_unregister(dm->backlight_dev);
  2108. dm->backlight_dev = NULL;
  2109. }
  2110. }
  2111. #endif
  2112. drm_connector_unregister(connector);
  2113. drm_connector_cleanup(connector);
  2114. kfree(connector);
  2115. }
  2116. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2117. {
  2118. struct dm_connector_state *state =
  2119. to_dm_connector_state(connector->state);
  2120. kfree(state);
  2121. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2122. if (state) {
  2123. state->scaling = RMX_OFF;
  2124. state->underscan_enable = false;
  2125. state->underscan_hborder = 0;
  2126. state->underscan_vborder = 0;
  2127. connector->state = &state->base;
  2128. connector->state->connector = connector;
  2129. }
  2130. }
  2131. struct drm_connector_state *
  2132. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2133. {
  2134. struct dm_connector_state *state =
  2135. to_dm_connector_state(connector->state);
  2136. struct dm_connector_state *new_state =
  2137. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2138. if (new_state) {
  2139. __drm_atomic_helper_connector_duplicate_state(connector,
  2140. &new_state->base);
  2141. return &new_state->base;
  2142. }
  2143. return NULL;
  2144. }
  2145. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2146. .reset = amdgpu_dm_connector_funcs_reset,
  2147. .detect = amdgpu_dm_connector_detect,
  2148. .fill_modes = drm_helper_probe_single_connector_modes,
  2149. .destroy = amdgpu_dm_connector_destroy,
  2150. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2151. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2152. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2153. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2154. };
  2155. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2156. {
  2157. int enc_id = connector->encoder_ids[0];
  2158. struct drm_mode_object *obj;
  2159. struct drm_encoder *encoder;
  2160. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2161. /* pick the encoder ids */
  2162. if (enc_id) {
  2163. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2164. if (!obj) {
  2165. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2166. return NULL;
  2167. }
  2168. encoder = obj_to_encoder(obj);
  2169. return encoder;
  2170. }
  2171. DRM_ERROR("No encoder id\n");
  2172. return NULL;
  2173. }
  2174. static int get_modes(struct drm_connector *connector)
  2175. {
  2176. return amdgpu_dm_connector_get_modes(connector);
  2177. }
  2178. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2179. {
  2180. struct dc_sink_init_data init_params = {
  2181. .link = aconnector->dc_link,
  2182. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2183. };
  2184. struct edid *edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2185. if (!aconnector->base.edid_blob_ptr ||
  2186. !aconnector->base.edid_blob_ptr->data) {
  2187. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2188. aconnector->base.name);
  2189. aconnector->base.force = DRM_FORCE_OFF;
  2190. aconnector->base.override_edid = false;
  2191. return;
  2192. }
  2193. aconnector->edid = edid;
  2194. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2195. aconnector->dc_link,
  2196. (uint8_t *)edid,
  2197. (edid->extensions + 1) * EDID_LENGTH,
  2198. &init_params);
  2199. if (aconnector->base.force == DRM_FORCE_ON)
  2200. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2201. aconnector->dc_link->local_sink :
  2202. aconnector->dc_em_sink;
  2203. }
  2204. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2205. {
  2206. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2207. /* In case of headless boot with force on for DP managed connector
  2208. * Those settings have to be != 0 to get initial modeset
  2209. */
  2210. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2211. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2212. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2213. }
  2214. aconnector->base.override_edid = true;
  2215. create_eml_sink(aconnector);
  2216. }
  2217. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2218. struct drm_display_mode *mode)
  2219. {
  2220. int result = MODE_ERROR;
  2221. struct dc_sink *dc_sink;
  2222. struct amdgpu_device *adev = connector->dev->dev_private;
  2223. /* TODO: Unhardcode stream count */
  2224. struct dc_stream_state *stream;
  2225. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2226. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2227. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2228. return result;
  2229. /* Only run this the first time mode_valid is called to initilialize
  2230. * EDID mgmt
  2231. */
  2232. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2233. !aconnector->dc_em_sink)
  2234. handle_edid_mgmt(aconnector);
  2235. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2236. if (dc_sink == NULL) {
  2237. DRM_ERROR("dc_sink is NULL!\n");
  2238. goto fail;
  2239. }
  2240. stream = dc_create_stream_for_sink(dc_sink);
  2241. if (stream == NULL) {
  2242. DRM_ERROR("Failed to create stream for sink!\n");
  2243. goto fail;
  2244. }
  2245. drm_mode_set_crtcinfo(mode, 0);
  2246. fill_stream_properties_from_drm_display_mode(stream, mode, connector);
  2247. stream->src.width = mode->hdisplay;
  2248. stream->src.height = mode->vdisplay;
  2249. stream->dst = stream->src;
  2250. if (dc_validate_stream(adev->dm.dc, stream) == DC_OK)
  2251. result = MODE_OK;
  2252. dc_stream_release(stream);
  2253. fail:
  2254. /* TODO: error handling*/
  2255. return result;
  2256. }
  2257. static const struct drm_connector_helper_funcs
  2258. amdgpu_dm_connector_helper_funcs = {
  2259. /*
  2260. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2261. * modes will be filtered by drm_mode_validate_size(), and those modes
  2262. * is missing after user start lightdm. So we need to renew modes list.
  2263. * in get_modes call back, not just return the modes count
  2264. */
  2265. .get_modes = get_modes,
  2266. .mode_valid = amdgpu_dm_connector_mode_valid,
  2267. .best_encoder = best_encoder
  2268. };
  2269. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2270. {
  2271. }
  2272. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2273. struct drm_crtc_state *state)
  2274. {
  2275. struct amdgpu_device *adev = crtc->dev->dev_private;
  2276. struct dc *dc = adev->dm.dc;
  2277. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2278. int ret = -EINVAL;
  2279. if (unlikely(!dm_crtc_state->stream &&
  2280. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2281. WARN_ON(1);
  2282. return ret;
  2283. }
  2284. /* In some use cases, like reset, no stream is attached */
  2285. if (!dm_crtc_state->stream)
  2286. return 0;
  2287. if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
  2288. return 0;
  2289. return ret;
  2290. }
  2291. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2292. const struct drm_display_mode *mode,
  2293. struct drm_display_mode *adjusted_mode)
  2294. {
  2295. return true;
  2296. }
  2297. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2298. .disable = dm_crtc_helper_disable,
  2299. .atomic_check = dm_crtc_helper_atomic_check,
  2300. .mode_fixup = dm_crtc_helper_mode_fixup
  2301. };
  2302. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2303. {
  2304. }
  2305. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2306. struct drm_crtc_state *crtc_state,
  2307. struct drm_connector_state *conn_state)
  2308. {
  2309. return 0;
  2310. }
  2311. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2312. .disable = dm_encoder_helper_disable,
  2313. .atomic_check = dm_encoder_helper_atomic_check
  2314. };
  2315. static void dm_drm_plane_reset(struct drm_plane *plane)
  2316. {
  2317. struct dm_plane_state *amdgpu_state = NULL;
  2318. if (plane->state)
  2319. plane->funcs->atomic_destroy_state(plane, plane->state);
  2320. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2321. WARN_ON(amdgpu_state == NULL);
  2322. if (amdgpu_state) {
  2323. plane->state = &amdgpu_state->base;
  2324. plane->state->plane = plane;
  2325. plane->state->rotation = DRM_MODE_ROTATE_0;
  2326. }
  2327. }
  2328. static struct drm_plane_state *
  2329. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2330. {
  2331. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2332. old_dm_plane_state = to_dm_plane_state(plane->state);
  2333. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2334. if (!dm_plane_state)
  2335. return NULL;
  2336. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2337. if (old_dm_plane_state->dc_state) {
  2338. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2339. dc_plane_state_retain(dm_plane_state->dc_state);
  2340. }
  2341. return &dm_plane_state->base;
  2342. }
  2343. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2344. struct drm_plane_state *state)
  2345. {
  2346. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2347. if (dm_plane_state->dc_state)
  2348. dc_plane_state_release(dm_plane_state->dc_state);
  2349. drm_atomic_helper_plane_destroy_state(plane, state);
  2350. }
  2351. static const struct drm_plane_funcs dm_plane_funcs = {
  2352. .update_plane = drm_atomic_helper_update_plane,
  2353. .disable_plane = drm_atomic_helper_disable_plane,
  2354. .destroy = drm_plane_cleanup,
  2355. .reset = dm_drm_plane_reset,
  2356. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2357. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2358. };
  2359. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2360. struct drm_plane_state *new_state)
  2361. {
  2362. struct amdgpu_framebuffer *afb;
  2363. struct drm_gem_object *obj;
  2364. struct amdgpu_bo *rbo;
  2365. uint64_t chroma_addr = 0;
  2366. int r;
  2367. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2368. unsigned int awidth;
  2369. dm_plane_state_old = to_dm_plane_state(plane->state);
  2370. dm_plane_state_new = to_dm_plane_state(new_state);
  2371. if (!new_state->fb) {
  2372. DRM_DEBUG_DRIVER("No FB bound\n");
  2373. return 0;
  2374. }
  2375. afb = to_amdgpu_framebuffer(new_state->fb);
  2376. obj = afb->obj;
  2377. rbo = gem_to_amdgpu_bo(obj);
  2378. r = amdgpu_bo_reserve(rbo, false);
  2379. if (unlikely(r != 0))
  2380. return r;
  2381. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &afb->address);
  2382. amdgpu_bo_unreserve(rbo);
  2383. if (unlikely(r != 0)) {
  2384. if (r != -ERESTARTSYS)
  2385. DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
  2386. return r;
  2387. }
  2388. amdgpu_bo_ref(rbo);
  2389. if (dm_plane_state_new->dc_state &&
  2390. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2391. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2392. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2393. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2394. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2395. } else {
  2396. awidth = ALIGN(new_state->fb->width, 64);
  2397. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  2398. plane_state->address.video_progressive.luma_addr.low_part
  2399. = lower_32_bits(afb->address);
  2400. plane_state->address.video_progressive.luma_addr.high_part
  2401. = upper_32_bits(afb->address);
  2402. chroma_addr = afb->address + (u64)(awidth * new_state->fb->height);
  2403. plane_state->address.video_progressive.chroma_addr.low_part
  2404. = lower_32_bits(chroma_addr);
  2405. plane_state->address.video_progressive.chroma_addr.high_part
  2406. = upper_32_bits(chroma_addr);
  2407. }
  2408. }
  2409. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2410. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2411. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2412. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2413. * code touching fram buffers should be avoided for DC.
  2414. */
  2415. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2416. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2417. acrtc->cursor_bo = obj;
  2418. }
  2419. return 0;
  2420. }
  2421. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2422. struct drm_plane_state *old_state)
  2423. {
  2424. struct amdgpu_bo *rbo;
  2425. struct amdgpu_framebuffer *afb;
  2426. int r;
  2427. if (!old_state->fb)
  2428. return;
  2429. afb = to_amdgpu_framebuffer(old_state->fb);
  2430. rbo = gem_to_amdgpu_bo(afb->obj);
  2431. r = amdgpu_bo_reserve(rbo, false);
  2432. if (unlikely(r)) {
  2433. DRM_ERROR("failed to reserve rbo before unpin\n");
  2434. return;
  2435. }
  2436. amdgpu_bo_unpin(rbo);
  2437. amdgpu_bo_unreserve(rbo);
  2438. amdgpu_bo_unref(&rbo);
  2439. }
  2440. static int dm_plane_atomic_check(struct drm_plane *plane,
  2441. struct drm_plane_state *state)
  2442. {
  2443. struct amdgpu_device *adev = plane->dev->dev_private;
  2444. struct dc *dc = adev->dm.dc;
  2445. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2446. if (!dm_plane_state->dc_state)
  2447. return 0;
  2448. if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
  2449. return 0;
  2450. return -EINVAL;
  2451. }
  2452. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2453. .prepare_fb = dm_plane_helper_prepare_fb,
  2454. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2455. .atomic_check = dm_plane_atomic_check,
  2456. };
  2457. /*
  2458. * TODO: these are currently initialized to rgb formats only.
  2459. * For future use cases we should either initialize them dynamically based on
  2460. * plane capabilities, or initialize this array to all formats, so internal drm
  2461. * check will succeed, and let DC to implement proper check
  2462. */
  2463. static const uint32_t rgb_formats[] = {
  2464. DRM_FORMAT_RGB888,
  2465. DRM_FORMAT_XRGB8888,
  2466. DRM_FORMAT_ARGB8888,
  2467. DRM_FORMAT_RGBA8888,
  2468. DRM_FORMAT_XRGB2101010,
  2469. DRM_FORMAT_XBGR2101010,
  2470. DRM_FORMAT_ARGB2101010,
  2471. DRM_FORMAT_ABGR2101010,
  2472. };
  2473. static const uint32_t yuv_formats[] = {
  2474. DRM_FORMAT_NV12,
  2475. DRM_FORMAT_NV21,
  2476. };
  2477. static const u32 cursor_formats[] = {
  2478. DRM_FORMAT_ARGB8888
  2479. };
  2480. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2481. struct amdgpu_plane *aplane,
  2482. unsigned long possible_crtcs)
  2483. {
  2484. int res = -EPERM;
  2485. switch (aplane->base.type) {
  2486. case DRM_PLANE_TYPE_PRIMARY:
  2487. aplane->base.format_default = true;
  2488. res = drm_universal_plane_init(
  2489. dm->adev->ddev,
  2490. &aplane->base,
  2491. possible_crtcs,
  2492. &dm_plane_funcs,
  2493. rgb_formats,
  2494. ARRAY_SIZE(rgb_formats),
  2495. NULL, aplane->base.type, NULL);
  2496. break;
  2497. case DRM_PLANE_TYPE_OVERLAY:
  2498. res = drm_universal_plane_init(
  2499. dm->adev->ddev,
  2500. &aplane->base,
  2501. possible_crtcs,
  2502. &dm_plane_funcs,
  2503. yuv_formats,
  2504. ARRAY_SIZE(yuv_formats),
  2505. NULL, aplane->base.type, NULL);
  2506. break;
  2507. case DRM_PLANE_TYPE_CURSOR:
  2508. res = drm_universal_plane_init(
  2509. dm->adev->ddev,
  2510. &aplane->base,
  2511. possible_crtcs,
  2512. &dm_plane_funcs,
  2513. cursor_formats,
  2514. ARRAY_SIZE(cursor_formats),
  2515. NULL, aplane->base.type, NULL);
  2516. break;
  2517. }
  2518. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2519. return res;
  2520. }
  2521. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2522. struct drm_plane *plane,
  2523. uint32_t crtc_index)
  2524. {
  2525. struct amdgpu_crtc *acrtc = NULL;
  2526. struct amdgpu_plane *cursor_plane;
  2527. int res = -ENOMEM;
  2528. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2529. if (!cursor_plane)
  2530. goto fail;
  2531. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2532. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2533. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2534. if (!acrtc)
  2535. goto fail;
  2536. res = drm_crtc_init_with_planes(
  2537. dm->ddev,
  2538. &acrtc->base,
  2539. plane,
  2540. &cursor_plane->base,
  2541. &amdgpu_dm_crtc_funcs, NULL);
  2542. if (res)
  2543. goto fail;
  2544. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2545. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2546. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2547. acrtc->crtc_id = crtc_index;
  2548. acrtc->base.enabled = false;
  2549. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2550. drm_mode_crtc_set_gamma_size(&acrtc->base, 256);
  2551. return 0;
  2552. fail:
  2553. kfree(acrtc);
  2554. kfree(cursor_plane);
  2555. return res;
  2556. }
  2557. static int to_drm_connector_type(enum signal_type st)
  2558. {
  2559. switch (st) {
  2560. case SIGNAL_TYPE_HDMI_TYPE_A:
  2561. return DRM_MODE_CONNECTOR_HDMIA;
  2562. case SIGNAL_TYPE_EDP:
  2563. return DRM_MODE_CONNECTOR_eDP;
  2564. case SIGNAL_TYPE_RGB:
  2565. return DRM_MODE_CONNECTOR_VGA;
  2566. case SIGNAL_TYPE_DISPLAY_PORT:
  2567. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2568. return DRM_MODE_CONNECTOR_DisplayPort;
  2569. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2570. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2571. return DRM_MODE_CONNECTOR_DVID;
  2572. case SIGNAL_TYPE_VIRTUAL:
  2573. return DRM_MODE_CONNECTOR_VIRTUAL;
  2574. default:
  2575. return DRM_MODE_CONNECTOR_Unknown;
  2576. }
  2577. }
  2578. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2579. {
  2580. const struct drm_connector_helper_funcs *helper =
  2581. connector->helper_private;
  2582. struct drm_encoder *encoder;
  2583. struct amdgpu_encoder *amdgpu_encoder;
  2584. encoder = helper->best_encoder(connector);
  2585. if (encoder == NULL)
  2586. return;
  2587. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2588. amdgpu_encoder->native_mode.clock = 0;
  2589. if (!list_empty(&connector->probed_modes)) {
  2590. struct drm_display_mode *preferred_mode = NULL;
  2591. list_for_each_entry(preferred_mode,
  2592. &connector->probed_modes,
  2593. head) {
  2594. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2595. amdgpu_encoder->native_mode = *preferred_mode;
  2596. break;
  2597. }
  2598. }
  2599. }
  2600. static struct drm_display_mode *
  2601. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2602. char *name,
  2603. int hdisplay, int vdisplay)
  2604. {
  2605. struct drm_device *dev = encoder->dev;
  2606. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2607. struct drm_display_mode *mode = NULL;
  2608. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2609. mode = drm_mode_duplicate(dev, native_mode);
  2610. if (mode == NULL)
  2611. return NULL;
  2612. mode->hdisplay = hdisplay;
  2613. mode->vdisplay = vdisplay;
  2614. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2615. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2616. return mode;
  2617. }
  2618. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2619. struct drm_connector *connector)
  2620. {
  2621. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2622. struct drm_display_mode *mode = NULL;
  2623. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2624. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2625. to_amdgpu_dm_connector(connector);
  2626. int i;
  2627. int n;
  2628. struct mode_size {
  2629. char name[DRM_DISPLAY_MODE_LEN];
  2630. int w;
  2631. int h;
  2632. } common_modes[] = {
  2633. { "640x480", 640, 480},
  2634. { "800x600", 800, 600},
  2635. { "1024x768", 1024, 768},
  2636. { "1280x720", 1280, 720},
  2637. { "1280x800", 1280, 800},
  2638. {"1280x1024", 1280, 1024},
  2639. { "1440x900", 1440, 900},
  2640. {"1680x1050", 1680, 1050},
  2641. {"1600x1200", 1600, 1200},
  2642. {"1920x1080", 1920, 1080},
  2643. {"1920x1200", 1920, 1200}
  2644. };
  2645. n = ARRAY_SIZE(common_modes);
  2646. for (i = 0; i < n; i++) {
  2647. struct drm_display_mode *curmode = NULL;
  2648. bool mode_existed = false;
  2649. if (common_modes[i].w > native_mode->hdisplay ||
  2650. common_modes[i].h > native_mode->vdisplay ||
  2651. (common_modes[i].w == native_mode->hdisplay &&
  2652. common_modes[i].h == native_mode->vdisplay))
  2653. continue;
  2654. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2655. if (common_modes[i].w == curmode->hdisplay &&
  2656. common_modes[i].h == curmode->vdisplay) {
  2657. mode_existed = true;
  2658. break;
  2659. }
  2660. }
  2661. if (mode_existed)
  2662. continue;
  2663. mode = amdgpu_dm_create_common_mode(encoder,
  2664. common_modes[i].name, common_modes[i].w,
  2665. common_modes[i].h);
  2666. drm_mode_probed_add(connector, mode);
  2667. amdgpu_dm_connector->num_modes++;
  2668. }
  2669. }
  2670. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2671. struct edid *edid)
  2672. {
  2673. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2674. to_amdgpu_dm_connector(connector);
  2675. if (edid) {
  2676. /* empty probed_modes */
  2677. INIT_LIST_HEAD(&connector->probed_modes);
  2678. amdgpu_dm_connector->num_modes =
  2679. drm_add_edid_modes(connector, edid);
  2680. drm_edid_to_eld(connector, edid);
  2681. amdgpu_dm_get_native_mode(connector);
  2682. } else {
  2683. amdgpu_dm_connector->num_modes = 0;
  2684. }
  2685. }
  2686. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2687. {
  2688. const struct drm_connector_helper_funcs *helper =
  2689. connector->helper_private;
  2690. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2691. to_amdgpu_dm_connector(connector);
  2692. struct drm_encoder *encoder;
  2693. struct edid *edid = amdgpu_dm_connector->edid;
  2694. encoder = helper->best_encoder(connector);
  2695. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2696. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2697. return amdgpu_dm_connector->num_modes;
  2698. }
  2699. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2700. struct amdgpu_dm_connector *aconnector,
  2701. int connector_type,
  2702. struct dc_link *link,
  2703. int link_index)
  2704. {
  2705. struct amdgpu_device *adev = dm->ddev->dev_private;
  2706. aconnector->connector_id = link_index;
  2707. aconnector->dc_link = link;
  2708. aconnector->base.interlace_allowed = false;
  2709. aconnector->base.doublescan_allowed = false;
  2710. aconnector->base.stereo_allowed = false;
  2711. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2712. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2713. mutex_init(&aconnector->hpd_lock);
  2714. /* configure support HPD hot plug connector_>polled default value is 0
  2715. * which means HPD hot plug not supported
  2716. */
  2717. switch (connector_type) {
  2718. case DRM_MODE_CONNECTOR_HDMIA:
  2719. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2720. break;
  2721. case DRM_MODE_CONNECTOR_DisplayPort:
  2722. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2723. break;
  2724. case DRM_MODE_CONNECTOR_DVID:
  2725. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2726. break;
  2727. default:
  2728. break;
  2729. }
  2730. drm_object_attach_property(&aconnector->base.base,
  2731. dm->ddev->mode_config.scaling_mode_property,
  2732. DRM_MODE_SCALE_NONE);
  2733. drm_object_attach_property(&aconnector->base.base,
  2734. adev->mode_info.underscan_property,
  2735. UNDERSCAN_OFF);
  2736. drm_object_attach_property(&aconnector->base.base,
  2737. adev->mode_info.underscan_hborder_property,
  2738. 0);
  2739. drm_object_attach_property(&aconnector->base.base,
  2740. adev->mode_info.underscan_vborder_property,
  2741. 0);
  2742. }
  2743. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2744. struct i2c_msg *msgs, int num)
  2745. {
  2746. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2747. struct ddc_service *ddc_service = i2c->ddc_service;
  2748. struct i2c_command cmd;
  2749. int i;
  2750. int result = -EIO;
  2751. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2752. if (!cmd.payloads)
  2753. return result;
  2754. cmd.number_of_payloads = num;
  2755. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2756. cmd.speed = 100;
  2757. for (i = 0; i < num; i++) {
  2758. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2759. cmd.payloads[i].address = msgs[i].addr;
  2760. cmd.payloads[i].length = msgs[i].len;
  2761. cmd.payloads[i].data = msgs[i].buf;
  2762. }
  2763. if (dal_i2caux_submit_i2c_command(
  2764. ddc_service->ctx->i2caux,
  2765. ddc_service->ddc_pin,
  2766. &cmd))
  2767. result = num;
  2768. kfree(cmd.payloads);
  2769. return result;
  2770. }
  2771. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2772. {
  2773. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2774. }
  2775. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2776. .master_xfer = amdgpu_dm_i2c_xfer,
  2777. .functionality = amdgpu_dm_i2c_func,
  2778. };
  2779. static struct amdgpu_i2c_adapter *
  2780. create_i2c(struct ddc_service *ddc_service,
  2781. int link_index,
  2782. int *res)
  2783. {
  2784. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2785. struct amdgpu_i2c_adapter *i2c;
  2786. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2787. i2c->base.owner = THIS_MODULE;
  2788. i2c->base.class = I2C_CLASS_DDC;
  2789. i2c->base.dev.parent = &adev->pdev->dev;
  2790. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2791. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2792. i2c_set_adapdata(&i2c->base, i2c);
  2793. i2c->ddc_service = ddc_service;
  2794. return i2c;
  2795. }
  2796. /* Note: this function assumes that dc_link_detect() was called for the
  2797. * dc_link which will be represented by this aconnector.
  2798. */
  2799. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2800. struct amdgpu_dm_connector *aconnector,
  2801. uint32_t link_index,
  2802. struct amdgpu_encoder *aencoder)
  2803. {
  2804. int res = 0;
  2805. int connector_type;
  2806. struct dc *dc = dm->dc;
  2807. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2808. struct amdgpu_i2c_adapter *i2c;
  2809. link->priv = aconnector;
  2810. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2811. i2c = create_i2c(link->ddc, link->link_index, &res);
  2812. aconnector->i2c = i2c;
  2813. res = i2c_add_adapter(&i2c->base);
  2814. if (res) {
  2815. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2816. goto out_free;
  2817. }
  2818. connector_type = to_drm_connector_type(link->connector_signal);
  2819. res = drm_connector_init(
  2820. dm->ddev,
  2821. &aconnector->base,
  2822. &amdgpu_dm_connector_funcs,
  2823. connector_type);
  2824. if (res) {
  2825. DRM_ERROR("connector_init failed\n");
  2826. aconnector->connector_id = -1;
  2827. goto out_free;
  2828. }
  2829. drm_connector_helper_add(
  2830. &aconnector->base,
  2831. &amdgpu_dm_connector_helper_funcs);
  2832. amdgpu_dm_connector_init_helper(
  2833. dm,
  2834. aconnector,
  2835. connector_type,
  2836. link,
  2837. link_index);
  2838. drm_mode_connector_attach_encoder(
  2839. &aconnector->base, &aencoder->base);
  2840. drm_connector_register(&aconnector->base);
  2841. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2842. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2843. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2844. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2845. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2846. /* NOTE: this currently will create backlight device even if a panel
  2847. * is not connected to the eDP/LVDS connector.
  2848. *
  2849. * This is less than ideal but we don't have sink information at this
  2850. * stage since detection happens after. We can't do detection earlier
  2851. * since MST detection needs connectors to be created first.
  2852. */
  2853. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2854. /* Event if registration failed, we should continue with
  2855. * DM initialization because not having a backlight control
  2856. * is better then a black screen.
  2857. */
  2858. amdgpu_dm_register_backlight_device(dm);
  2859. if (dm->backlight_dev)
  2860. dm->backlight_link = link;
  2861. }
  2862. #endif
  2863. out_free:
  2864. if (res) {
  2865. kfree(i2c);
  2866. aconnector->i2c = NULL;
  2867. }
  2868. return res;
  2869. }
  2870. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2871. {
  2872. switch (adev->mode_info.num_crtc) {
  2873. case 1:
  2874. return 0x1;
  2875. case 2:
  2876. return 0x3;
  2877. case 3:
  2878. return 0x7;
  2879. case 4:
  2880. return 0xf;
  2881. case 5:
  2882. return 0x1f;
  2883. case 6:
  2884. default:
  2885. return 0x3f;
  2886. }
  2887. }
  2888. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2889. struct amdgpu_encoder *aencoder,
  2890. uint32_t link_index)
  2891. {
  2892. struct amdgpu_device *adev = dev->dev_private;
  2893. int res = drm_encoder_init(dev,
  2894. &aencoder->base,
  2895. &amdgpu_dm_encoder_funcs,
  2896. DRM_MODE_ENCODER_TMDS,
  2897. NULL);
  2898. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2899. if (!res)
  2900. aencoder->encoder_id = link_index;
  2901. else
  2902. aencoder->encoder_id = -1;
  2903. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2904. return res;
  2905. }
  2906. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2907. struct amdgpu_crtc *acrtc,
  2908. bool enable)
  2909. {
  2910. /*
  2911. * this is not correct translation but will work as soon as VBLANK
  2912. * constant is the same as PFLIP
  2913. */
  2914. int irq_type =
  2915. amdgpu_crtc_idx_to_irq_type(
  2916. adev,
  2917. acrtc->crtc_id);
  2918. if (enable) {
  2919. drm_crtc_vblank_on(&acrtc->base);
  2920. amdgpu_irq_get(
  2921. adev,
  2922. &adev->pageflip_irq,
  2923. irq_type);
  2924. } else {
  2925. amdgpu_irq_put(
  2926. adev,
  2927. &adev->pageflip_irq,
  2928. irq_type);
  2929. drm_crtc_vblank_off(&acrtc->base);
  2930. }
  2931. }
  2932. static bool
  2933. is_scaling_state_different(const struct dm_connector_state *dm_state,
  2934. const struct dm_connector_state *old_dm_state)
  2935. {
  2936. if (dm_state->scaling != old_dm_state->scaling)
  2937. return true;
  2938. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  2939. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  2940. return true;
  2941. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  2942. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  2943. return true;
  2944. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  2945. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  2946. return true;
  2947. return false;
  2948. }
  2949. static void remove_stream(struct amdgpu_device *adev,
  2950. struct amdgpu_crtc *acrtc,
  2951. struct dc_stream_state *stream)
  2952. {
  2953. /* this is the update mode case */
  2954. if (adev->dm.freesync_module)
  2955. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  2956. acrtc->otg_inst = -1;
  2957. acrtc->enabled = false;
  2958. }
  2959. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  2960. struct dc_cursor_position *position)
  2961. {
  2962. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  2963. int x, y;
  2964. int xorigin = 0, yorigin = 0;
  2965. if (!crtc || !plane->state->fb) {
  2966. position->enable = false;
  2967. position->x = 0;
  2968. position->y = 0;
  2969. return 0;
  2970. }
  2971. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  2972. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  2973. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  2974. __func__,
  2975. plane->state->crtc_w,
  2976. plane->state->crtc_h);
  2977. return -EINVAL;
  2978. }
  2979. x = plane->state->crtc_x;
  2980. y = plane->state->crtc_y;
  2981. /* avivo cursor are offset into the total surface */
  2982. x += crtc->primary->state->src_x >> 16;
  2983. y += crtc->primary->state->src_y >> 16;
  2984. if (x < 0) {
  2985. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2986. x = 0;
  2987. }
  2988. if (y < 0) {
  2989. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2990. y = 0;
  2991. }
  2992. position->enable = true;
  2993. position->x = x;
  2994. position->y = y;
  2995. position->x_hotspot = xorigin;
  2996. position->y_hotspot = yorigin;
  2997. return 0;
  2998. }
  2999. static void handle_cursor_update(struct drm_plane *plane,
  3000. struct drm_plane_state *old_plane_state)
  3001. {
  3002. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3003. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3004. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3005. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3006. uint64_t address = afb ? afb->address : 0;
  3007. struct dc_cursor_position position;
  3008. struct dc_cursor_attributes attributes;
  3009. int ret;
  3010. if (!plane->state->fb && !old_plane_state->fb)
  3011. return;
  3012. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3013. __func__,
  3014. amdgpu_crtc->crtc_id,
  3015. plane->state->crtc_w,
  3016. plane->state->crtc_h);
  3017. ret = get_cursor_position(plane, crtc, &position);
  3018. if (ret)
  3019. return;
  3020. if (!position.enable) {
  3021. /* turn off cursor */
  3022. if (crtc_state && crtc_state->stream)
  3023. dc_stream_set_cursor_position(crtc_state->stream,
  3024. &position);
  3025. return;
  3026. }
  3027. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3028. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3029. attributes.address.high_part = upper_32_bits(address);
  3030. attributes.address.low_part = lower_32_bits(address);
  3031. attributes.width = plane->state->crtc_w;
  3032. attributes.height = plane->state->crtc_h;
  3033. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3034. attributes.rotation_angle = 0;
  3035. attributes.attribute_flags.value = 0;
  3036. attributes.pitch = attributes.width;
  3037. if (crtc_state->stream) {
  3038. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3039. &attributes))
  3040. DRM_ERROR("DC failed to set cursor attributes\n");
  3041. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3042. &position))
  3043. DRM_ERROR("DC failed to set cursor position\n");
  3044. }
  3045. }
  3046. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3047. {
  3048. assert_spin_locked(&acrtc->base.dev->event_lock);
  3049. WARN_ON(acrtc->event);
  3050. acrtc->event = acrtc->base.state->event;
  3051. /* Set the flip status */
  3052. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3053. /* Mark this event as consumed */
  3054. acrtc->base.state->event = NULL;
  3055. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3056. acrtc->crtc_id);
  3057. }
  3058. /*
  3059. * Executes flip
  3060. *
  3061. * Waits on all BO's fences and for proper vblank count
  3062. */
  3063. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3064. struct drm_framebuffer *fb,
  3065. uint32_t target,
  3066. struct dc_state *state)
  3067. {
  3068. unsigned long flags;
  3069. uint32_t target_vblank;
  3070. int r, vpos, hpos;
  3071. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3072. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3073. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3074. struct amdgpu_device *adev = crtc->dev->dev_private;
  3075. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3076. struct dc_flip_addrs addr = { {0} };
  3077. /* TODO eliminate or rename surface_update */
  3078. struct dc_surface_update surface_updates[1] = { {0} };
  3079. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3080. /* Prepare wait for target vblank early - before the fence-waits */
  3081. target_vblank = target - drm_crtc_vblank_count(crtc) +
  3082. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3083. /* TODO This might fail and hence better not used, wait
  3084. * explicitly on fences instead
  3085. * and in general should be called for
  3086. * blocking commit to as per framework helpers
  3087. */
  3088. r = amdgpu_bo_reserve(abo, true);
  3089. if (unlikely(r != 0)) {
  3090. DRM_ERROR("failed to reserve buffer before flip\n");
  3091. WARN_ON(1);
  3092. }
  3093. /* Wait for all fences on this FB */
  3094. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3095. MAX_SCHEDULE_TIMEOUT) < 0);
  3096. amdgpu_bo_unreserve(abo);
  3097. /* Wait until we're out of the vertical blank period before the one
  3098. * targeted by the flip
  3099. */
  3100. while ((acrtc->enabled &&
  3101. (amdgpu_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id, 0,
  3102. &vpos, &hpos, NULL, NULL,
  3103. &crtc->hwmode)
  3104. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3105. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3106. (int)(target_vblank -
  3107. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3108. usleep_range(1000, 1100);
  3109. }
  3110. /* Flip */
  3111. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3112. /* update crtc fb */
  3113. crtc->primary->fb = fb;
  3114. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3115. WARN_ON(!acrtc_state->stream);
  3116. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3117. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3118. addr.flip_immediate = async_flip;
  3119. if (acrtc->base.state->event)
  3120. prepare_flip_isr(acrtc);
  3121. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3122. surface_updates->flip_addr = &addr;
  3123. dc_commit_updates_for_stream(adev->dm.dc,
  3124. surface_updates,
  3125. 1,
  3126. acrtc_state->stream,
  3127. NULL,
  3128. &surface_updates->surface,
  3129. state);
  3130. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3131. __func__,
  3132. addr.address.grph.addr.high_part,
  3133. addr.address.grph.addr.low_part);
  3134. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3135. }
  3136. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3137. struct drm_device *dev,
  3138. struct amdgpu_display_manager *dm,
  3139. struct drm_crtc *pcrtc,
  3140. bool *wait_for_vblank)
  3141. {
  3142. uint32_t i;
  3143. struct drm_plane *plane;
  3144. struct drm_plane_state *old_plane_state, *new_plane_state;
  3145. struct dc_stream_state *dc_stream_attach;
  3146. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3147. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3148. struct drm_crtc_state *new_pcrtc_state =
  3149. drm_atomic_get_new_crtc_state(state, pcrtc);
  3150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3151. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3152. int planes_count = 0;
  3153. unsigned long flags;
  3154. /* update planes when needed */
  3155. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3156. struct drm_crtc *crtc = new_plane_state->crtc;
  3157. struct drm_crtc_state *new_crtc_state;
  3158. struct drm_framebuffer *fb = new_plane_state->fb;
  3159. bool pflip_needed;
  3160. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3161. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3162. handle_cursor_update(plane, old_plane_state);
  3163. continue;
  3164. }
  3165. if (!fb || !crtc || pcrtc != crtc)
  3166. continue;
  3167. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3168. if (!new_crtc_state->active)
  3169. continue;
  3170. pflip_needed = !state->allow_modeset;
  3171. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3172. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3173. DRM_ERROR("%s: acrtc %d, already busy\n",
  3174. __func__,
  3175. acrtc_attach->crtc_id);
  3176. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3177. /* In commit tail framework this cannot happen */
  3178. WARN_ON(1);
  3179. }
  3180. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3181. if (!pflip_needed) {
  3182. WARN_ON(!dm_new_plane_state->dc_state);
  3183. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3184. dc_stream_attach = acrtc_state->stream;
  3185. planes_count++;
  3186. } else if (new_crtc_state->planes_changed) {
  3187. /* Assume even ONE crtc with immediate flip means
  3188. * entire can't wait for VBLANK
  3189. * TODO Check if it's correct
  3190. */
  3191. *wait_for_vblank =
  3192. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3193. false : true;
  3194. /* TODO: Needs rework for multiplane flip */
  3195. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3196. drm_crtc_vblank_get(crtc);
  3197. amdgpu_dm_do_flip(
  3198. crtc,
  3199. fb,
  3200. drm_crtc_vblank_count(crtc) + *wait_for_vblank,
  3201. dm_state->context);
  3202. }
  3203. }
  3204. if (planes_count) {
  3205. unsigned long flags;
  3206. if (new_pcrtc_state->event) {
  3207. drm_crtc_vblank_get(pcrtc);
  3208. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3209. prepare_flip_isr(acrtc_attach);
  3210. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3211. }
  3212. if (false == dc_commit_planes_to_stream(dm->dc,
  3213. plane_states_constructed,
  3214. planes_count,
  3215. dc_stream_attach,
  3216. dm_state->context))
  3217. dm_error("%s: Failed to attach plane!\n", __func__);
  3218. } else {
  3219. /*TODO BUG Here should go disable planes on CRTC. */
  3220. }
  3221. }
  3222. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3223. struct drm_atomic_state *state,
  3224. bool nonblock)
  3225. {
  3226. struct drm_crtc *crtc;
  3227. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3228. struct amdgpu_device *adev = dev->dev_private;
  3229. int i;
  3230. /*
  3231. * We evade vblanks and pflips on crtc that
  3232. * should be changed. We do it here to flush & disable
  3233. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3234. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3235. * the ISRs.
  3236. */
  3237. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3238. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3239. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3240. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3241. manage_dm_interrupts(adev, acrtc, false);
  3242. }
  3243. /* Add check here for SoC's that support hardware cursor plane, to
  3244. * unset legacy_cursor_update */
  3245. return drm_atomic_helper_commit(dev, state, nonblock);
  3246. /*TODO Handle EINTR, reenable IRQ*/
  3247. }
  3248. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3249. {
  3250. struct drm_device *dev = state->dev;
  3251. struct amdgpu_device *adev = dev->dev_private;
  3252. struct amdgpu_display_manager *dm = &adev->dm;
  3253. struct dm_atomic_state *dm_state;
  3254. uint32_t i, j;
  3255. uint32_t new_crtcs_count = 0;
  3256. struct drm_crtc *crtc;
  3257. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3258. struct amdgpu_crtc *new_crtcs[MAX_STREAMS];
  3259. struct dc_stream_state *new_stream = NULL;
  3260. unsigned long flags;
  3261. bool wait_for_vblank = true;
  3262. struct drm_connector *connector;
  3263. struct drm_connector_state *old_con_state, *new_con_state;
  3264. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3265. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3266. dm_state = to_dm_atomic_state(state);
  3267. /* update changed items */
  3268. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3269. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3270. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3271. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3272. DRM_DEBUG_DRIVER(
  3273. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3274. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3275. "connectors_changed:%d\n",
  3276. acrtc->crtc_id,
  3277. new_crtc_state->enable,
  3278. new_crtc_state->active,
  3279. new_crtc_state->planes_changed,
  3280. new_crtc_state->mode_changed,
  3281. new_crtc_state->active_changed,
  3282. new_crtc_state->connectors_changed);
  3283. /* handles headless hotplug case, updating new_state and
  3284. * aconnector as needed
  3285. */
  3286. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3287. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3288. if (!dm_new_crtc_state->stream) {
  3289. /*
  3290. * this could happen because of issues with
  3291. * userspace notifications delivery.
  3292. * In this case userspace tries to set mode on
  3293. * display which is disconnect in fact.
  3294. * dc_sink in NULL in this case on aconnector.
  3295. * We expect reset mode will come soon.
  3296. *
  3297. * This can also happen when unplug is done
  3298. * during resume sequence ended
  3299. *
  3300. * In this case, we want to pretend we still
  3301. * have a sink to keep the pipe running so that
  3302. * hw state is consistent with the sw state
  3303. */
  3304. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3305. __func__, acrtc->base.base.id);
  3306. continue;
  3307. }
  3308. if (dm_old_crtc_state->stream)
  3309. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3310. /*
  3311. * this loop saves set mode crtcs
  3312. * we needed to enable vblanks once all
  3313. * resources acquired in dc after dc_commit_streams
  3314. */
  3315. /*TODO move all this into dm_crtc_state, get rid of
  3316. * new_crtcs array and use old and new atomic states
  3317. * instead
  3318. */
  3319. new_crtcs[new_crtcs_count] = acrtc;
  3320. new_crtcs_count++;
  3321. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3322. acrtc->enabled = true;
  3323. acrtc->hw_mode = new_crtc_state->mode;
  3324. crtc->hwmode = new_crtc_state->mode;
  3325. } else if (modereset_required(new_crtc_state)) {
  3326. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3327. /* i.e. reset mode */
  3328. if (dm_old_crtc_state->stream)
  3329. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3330. }
  3331. } /* for_each_crtc_in_state() */
  3332. /*
  3333. * Add streams after required streams from new and replaced streams
  3334. * are removed from freesync module
  3335. */
  3336. if (adev->dm.freesync_module) {
  3337. for (i = 0; i < new_crtcs_count; i++) {
  3338. struct amdgpu_dm_connector *aconnector = NULL;
  3339. new_crtc_state = drm_atomic_get_new_crtc_state(state,
  3340. &new_crtcs[i]->base);
  3341. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3342. new_stream = dm_new_crtc_state->stream;
  3343. aconnector = amdgpu_dm_find_first_crtc_matching_connector(
  3344. state,
  3345. &new_crtcs[i]->base);
  3346. if (!aconnector) {
  3347. DRM_DEBUG_DRIVER("Atomic commit: Failed to find connector for acrtc id:%d "
  3348. "skipping freesync init\n",
  3349. new_crtcs[i]->crtc_id);
  3350. continue;
  3351. }
  3352. mod_freesync_add_stream(adev->dm.freesync_module,
  3353. new_stream, &aconnector->caps);
  3354. }
  3355. }
  3356. if (dm_state->context)
  3357. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3358. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3359. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3360. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3361. if (dm_new_crtc_state->stream != NULL) {
  3362. const struct dc_stream_status *status =
  3363. dc_stream_get_status(dm_new_crtc_state->stream);
  3364. if (!status)
  3365. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3366. else
  3367. acrtc->otg_inst = status->primary_otg_inst;
  3368. }
  3369. }
  3370. /* Handle scaling and underscan changes*/
  3371. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3372. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3373. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3374. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3375. struct dc_stream_status *status = NULL;
  3376. if (acrtc)
  3377. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3378. /* Skip any modesets/resets */
  3379. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3380. continue;
  3381. /* Skip any thing not scale or underscan changes */
  3382. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3383. continue;
  3384. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3385. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3386. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3387. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3388. WARN_ON(!status);
  3389. WARN_ON(!status->plane_count);
  3390. if (!dm_new_crtc_state->stream)
  3391. continue;
  3392. /*TODO How it works with MPO ?*/
  3393. if (!dc_commit_planes_to_stream(
  3394. dm->dc,
  3395. status->plane_states,
  3396. status->plane_count,
  3397. dm_new_crtc_state->stream,
  3398. dm_state->context))
  3399. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3400. }
  3401. for (i = 0; i < new_crtcs_count; i++) {
  3402. /*
  3403. * loop to enable interrupts on newly arrived crtc
  3404. */
  3405. struct amdgpu_crtc *acrtc = new_crtcs[i];
  3406. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3407. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3408. if (adev->dm.freesync_module)
  3409. mod_freesync_notify_mode_change(
  3410. adev->dm.freesync_module, &dm_new_crtc_state->stream, 1);
  3411. manage_dm_interrupts(adev, acrtc, true);
  3412. }
  3413. /* update planes when needed per crtc*/
  3414. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3415. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3416. if (dm_new_crtc_state->stream)
  3417. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3418. }
  3419. /*
  3420. * send vblank event on all events not handled in flip and
  3421. * mark consumed event for drm_atomic_helper_commit_hw_done
  3422. */
  3423. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3424. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3425. if (new_crtc_state->event)
  3426. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3427. new_crtc_state->event = NULL;
  3428. }
  3429. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3430. /* Signal HW programming completion */
  3431. drm_atomic_helper_commit_hw_done(state);
  3432. if (wait_for_vblank)
  3433. drm_atomic_helper_wait_for_vblanks(dev, state);
  3434. drm_atomic_helper_cleanup_planes(dev, state);
  3435. }
  3436. static int dm_force_atomic_commit(struct drm_connector *connector)
  3437. {
  3438. int ret = 0;
  3439. struct drm_device *ddev = connector->dev;
  3440. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3441. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3442. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3443. struct drm_connector_state *conn_state;
  3444. struct drm_crtc_state *crtc_state;
  3445. struct drm_plane_state *plane_state;
  3446. if (!state)
  3447. return -ENOMEM;
  3448. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3449. /* Construct an atomic state to restore previous display setting */
  3450. /*
  3451. * Attach connectors to drm_atomic_state
  3452. */
  3453. conn_state = drm_atomic_get_connector_state(state, connector);
  3454. ret = PTR_ERR_OR_ZERO(conn_state);
  3455. if (ret)
  3456. goto err;
  3457. /* Attach crtc to drm_atomic_state*/
  3458. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3459. ret = PTR_ERR_OR_ZERO(crtc_state);
  3460. if (ret)
  3461. goto err;
  3462. /* force a restore */
  3463. crtc_state->mode_changed = true;
  3464. /* Attach plane to drm_atomic_state */
  3465. plane_state = drm_atomic_get_plane_state(state, plane);
  3466. ret = PTR_ERR_OR_ZERO(plane_state);
  3467. if (ret)
  3468. goto err;
  3469. /* Call commit internally with the state we just constructed */
  3470. ret = drm_atomic_commit(state);
  3471. if (!ret)
  3472. return 0;
  3473. err:
  3474. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3475. drm_atomic_state_put(state);
  3476. return ret;
  3477. }
  3478. /*
  3479. * This functions handle all cases when set mode does not come upon hotplug.
  3480. * This include when the same display is unplugged then plugged back into the
  3481. * same port and when we are running without usermode desktop manager supprot
  3482. */
  3483. void dm_restore_drm_connector_state(struct drm_device *dev,
  3484. struct drm_connector *connector)
  3485. {
  3486. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3487. struct amdgpu_crtc *disconnected_acrtc;
  3488. struct dm_crtc_state *acrtc_state;
  3489. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3490. return;
  3491. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3492. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3493. if (!disconnected_acrtc || !acrtc_state->stream)
  3494. return;
  3495. /*
  3496. * If the previous sink is not released and different from the current,
  3497. * we deduce we are in a state where we can not rely on usermode call
  3498. * to turn on the display, so we do it here
  3499. */
  3500. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3501. dm_force_atomic_commit(&aconnector->base);
  3502. }
  3503. /*`
  3504. * Grabs all modesetting locks to serialize against any blocking commits,
  3505. * Waits for completion of all non blocking commits.
  3506. */
  3507. static int do_aquire_global_lock(struct drm_device *dev,
  3508. struct drm_atomic_state *state)
  3509. {
  3510. struct drm_crtc *crtc;
  3511. struct drm_crtc_commit *commit;
  3512. long ret;
  3513. /* Adding all modeset locks to aquire_ctx will
  3514. * ensure that when the framework release it the
  3515. * extra locks we are locking here will get released to
  3516. */
  3517. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3518. if (ret)
  3519. return ret;
  3520. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3521. spin_lock(&crtc->commit_lock);
  3522. commit = list_first_entry_or_null(&crtc->commit_list,
  3523. struct drm_crtc_commit, commit_entry);
  3524. if (commit)
  3525. drm_crtc_commit_get(commit);
  3526. spin_unlock(&crtc->commit_lock);
  3527. if (!commit)
  3528. continue;
  3529. /* Make sure all pending HW programming completed and
  3530. * page flips done
  3531. */
  3532. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3533. if (ret > 0)
  3534. ret = wait_for_completion_interruptible_timeout(
  3535. &commit->flip_done, 10*HZ);
  3536. if (ret == 0)
  3537. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3538. "timed out\n", crtc->base.id, crtc->name);
  3539. drm_crtc_commit_put(commit);
  3540. }
  3541. return ret < 0 ? ret : 0;
  3542. }
  3543. static int dm_update_crtcs_state(struct dc *dc,
  3544. struct drm_atomic_state *state,
  3545. bool enable,
  3546. bool *lock_and_validation_needed)
  3547. {
  3548. struct drm_crtc *crtc;
  3549. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3550. int i;
  3551. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3552. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3553. struct dc_stream_state *new_stream;
  3554. int ret = 0;
  3555. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3556. /* update changed items */
  3557. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3558. struct amdgpu_crtc *acrtc = NULL;
  3559. struct amdgpu_dm_connector *aconnector = NULL;
  3560. struct drm_connector_state *new_con_state = NULL;
  3561. struct dm_connector_state *dm_conn_state = NULL;
  3562. new_stream = NULL;
  3563. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3564. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3565. acrtc = to_amdgpu_crtc(crtc);
  3566. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3567. /* TODO This hack should go away */
  3568. if (aconnector && enable) {
  3569. // Make sure fake sink is created in plug-in scenario
  3570. new_con_state = drm_atomic_get_connector_state(state,
  3571. &aconnector->base);
  3572. if (IS_ERR(new_con_state)) {
  3573. ret = PTR_ERR_OR_ZERO(new_con_state);
  3574. break;
  3575. }
  3576. dm_conn_state = to_dm_connector_state(new_con_state);
  3577. new_stream = create_stream_for_sink(aconnector,
  3578. &new_crtc_state->mode,
  3579. dm_conn_state);
  3580. /*
  3581. * we can have no stream on ACTION_SET if a display
  3582. * was disconnected during S3, in this case it not and
  3583. * error, the OS will be updated after detection, and
  3584. * do the right thing on next atomic commit
  3585. */
  3586. if (!new_stream) {
  3587. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3588. __func__, acrtc->base.base.id);
  3589. break;
  3590. }
  3591. }
  3592. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
  3593. dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3594. new_crtc_state->mode_changed = false;
  3595. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3596. new_crtc_state->mode_changed);
  3597. }
  3598. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3599. goto next_crtc;
  3600. DRM_DEBUG_DRIVER(
  3601. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3602. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3603. "connectors_changed:%d\n",
  3604. acrtc->crtc_id,
  3605. new_crtc_state->enable,
  3606. new_crtc_state->active,
  3607. new_crtc_state->planes_changed,
  3608. new_crtc_state->mode_changed,
  3609. new_crtc_state->active_changed,
  3610. new_crtc_state->connectors_changed);
  3611. /* Remove stream for any changed/disabled CRTC */
  3612. if (!enable) {
  3613. if (!dm_old_crtc_state->stream)
  3614. goto next_crtc;
  3615. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3616. crtc->base.id);
  3617. /* i.e. reset mode */
  3618. if (dc_remove_stream_from_ctx(
  3619. dc,
  3620. dm_state->context,
  3621. dm_old_crtc_state->stream) != DC_OK) {
  3622. ret = -EINVAL;
  3623. goto fail;
  3624. }
  3625. dc_stream_release(dm_old_crtc_state->stream);
  3626. dm_new_crtc_state->stream = NULL;
  3627. *lock_and_validation_needed = true;
  3628. } else {/* Add stream for any updated/enabled CRTC */
  3629. /*
  3630. * Quick fix to prevent NULL pointer on new_stream when
  3631. * added MST connectors not found in existing crtc_state in the chained mode
  3632. * TODO: need to dig out the root cause of that
  3633. */
  3634. if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
  3635. goto next_crtc;
  3636. if (modereset_required(new_crtc_state))
  3637. goto next_crtc;
  3638. if (modeset_required(new_crtc_state, new_stream,
  3639. dm_old_crtc_state->stream)) {
  3640. WARN_ON(dm_new_crtc_state->stream);
  3641. dm_new_crtc_state->stream = new_stream;
  3642. dc_stream_retain(new_stream);
  3643. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3644. crtc->base.id);
  3645. if (dc_add_stream_to_ctx(
  3646. dc,
  3647. dm_state->context,
  3648. dm_new_crtc_state->stream) != DC_OK) {
  3649. ret = -EINVAL;
  3650. goto fail;
  3651. }
  3652. *lock_and_validation_needed = true;
  3653. }
  3654. }
  3655. next_crtc:
  3656. /* Release extra reference */
  3657. if (new_stream)
  3658. dc_stream_release(new_stream);
  3659. }
  3660. return ret;
  3661. fail:
  3662. if (new_stream)
  3663. dc_stream_release(new_stream);
  3664. return ret;
  3665. }
  3666. static int dm_update_planes_state(struct dc *dc,
  3667. struct drm_atomic_state *state,
  3668. bool enable,
  3669. bool *lock_and_validation_needed)
  3670. {
  3671. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3672. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3673. struct drm_plane *plane;
  3674. struct drm_plane_state *old_plane_state, *new_plane_state;
  3675. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3676. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3677. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3678. int i ;
  3679. /* TODO return page_flip_needed() function */
  3680. bool pflip_needed = !state->allow_modeset;
  3681. int ret = 0;
  3682. if (pflip_needed)
  3683. return ret;
  3684. /* Add new planes */
  3685. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3686. new_plane_crtc = new_plane_state->crtc;
  3687. old_plane_crtc = old_plane_state->crtc;
  3688. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3689. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3690. /*TODO Implement atomic check for cursor plane */
  3691. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3692. continue;
  3693. /* Remove any changed/removed planes */
  3694. if (!enable) {
  3695. if (!old_plane_crtc)
  3696. continue;
  3697. old_crtc_state = drm_atomic_get_old_crtc_state(
  3698. state, old_plane_crtc);
  3699. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3700. if (!dm_old_crtc_state->stream)
  3701. continue;
  3702. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3703. plane->base.id, old_plane_crtc->base.id);
  3704. if (!dc_remove_plane_from_context(
  3705. dc,
  3706. dm_old_crtc_state->stream,
  3707. dm_old_plane_state->dc_state,
  3708. dm_state->context)) {
  3709. ret = EINVAL;
  3710. return ret;
  3711. }
  3712. dc_plane_state_release(dm_old_plane_state->dc_state);
  3713. dm_new_plane_state->dc_state = NULL;
  3714. *lock_and_validation_needed = true;
  3715. } else { /* Add new planes */
  3716. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3717. continue;
  3718. if (!new_plane_crtc)
  3719. continue;
  3720. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3721. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3722. if (!dm_new_crtc_state->stream)
  3723. continue;
  3724. WARN_ON(dm_new_plane_state->dc_state);
  3725. dm_new_plane_state->dc_state = dc_create_plane_state(dc);
  3726. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3727. plane->base.id, new_plane_crtc->base.id);
  3728. if (!dm_new_plane_state->dc_state) {
  3729. ret = -EINVAL;
  3730. return ret;
  3731. }
  3732. ret = fill_plane_attributes(
  3733. new_plane_crtc->dev->dev_private,
  3734. dm_new_plane_state->dc_state,
  3735. new_plane_state,
  3736. new_crtc_state,
  3737. false);
  3738. if (ret)
  3739. return ret;
  3740. if (!dc_add_plane_to_context(
  3741. dc,
  3742. dm_new_crtc_state->stream,
  3743. dm_new_plane_state->dc_state,
  3744. dm_state->context)) {
  3745. ret = -EINVAL;
  3746. return ret;
  3747. }
  3748. *lock_and_validation_needed = true;
  3749. }
  3750. }
  3751. return ret;
  3752. }
  3753. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3754. struct drm_atomic_state *state)
  3755. {
  3756. int i;
  3757. int ret;
  3758. struct amdgpu_device *adev = dev->dev_private;
  3759. struct dc *dc = adev->dm.dc;
  3760. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3761. struct drm_connector *connector;
  3762. struct drm_connector_state *old_con_state, *new_con_state;
  3763. struct drm_crtc *crtc;
  3764. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3765. /*
  3766. * This bool will be set for true for any modeset/reset
  3767. * or plane update which implies non fast surface update.
  3768. */
  3769. bool lock_and_validation_needed = false;
  3770. ret = drm_atomic_helper_check_modeset(dev, state);
  3771. if (ret) {
  3772. DRM_ERROR("Atomic state validation failed with error :%d !\n", ret);
  3773. return ret;
  3774. }
  3775. /*
  3776. * legacy_cursor_update should be made false for SoC's having
  3777. * a dedicated hardware plane for cursor in amdgpu_dm_atomic_commit(),
  3778. * otherwise for software cursor plane,
  3779. * we should not add it to list of affected planes.
  3780. */
  3781. if (state->legacy_cursor_update) {
  3782. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3783. if (new_crtc_state->color_mgmt_changed) {
  3784. ret = drm_atomic_add_affected_planes(state, crtc);
  3785. if (ret)
  3786. goto fail;
  3787. }
  3788. }
  3789. } else {
  3790. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3791. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3792. continue;
  3793. if (!new_crtc_state->enable)
  3794. continue;
  3795. ret = drm_atomic_add_affected_connectors(state, crtc);
  3796. if (ret)
  3797. return ret;
  3798. ret = drm_atomic_add_affected_planes(state, crtc);
  3799. if (ret)
  3800. goto fail;
  3801. }
  3802. }
  3803. dm_state->context = dc_create_state();
  3804. ASSERT(dm_state->context);
  3805. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3806. /* Remove exiting planes if they are modified */
  3807. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3808. if (ret) {
  3809. goto fail;
  3810. }
  3811. /* Disable all crtcs which require disable */
  3812. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3813. if (ret) {
  3814. goto fail;
  3815. }
  3816. /* Enable all crtcs which require enable */
  3817. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3818. if (ret) {
  3819. goto fail;
  3820. }
  3821. /* Add new/modified planes */
  3822. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3823. if (ret) {
  3824. goto fail;
  3825. }
  3826. /* Run this here since we want to validate the streams we created */
  3827. ret = drm_atomic_helper_check_planes(dev, state);
  3828. if (ret)
  3829. goto fail;
  3830. /* Check scaling and underscan changes*/
  3831. /*TODO Removed scaling changes validation due to inability to commit
  3832. * new stream into context w\o causing full reset. Need to
  3833. * decide how to handle.
  3834. */
  3835. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3836. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3837. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3838. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3839. /* Skip any modesets/resets */
  3840. if (!acrtc || drm_atomic_crtc_needs_modeset(
  3841. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  3842. continue;
  3843. /* Skip any thing not scale or underscan changes */
  3844. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3845. continue;
  3846. lock_and_validation_needed = true;
  3847. }
  3848. /*
  3849. * For full updates case when
  3850. * removing/adding/updating streams on once CRTC while flipping
  3851. * on another CRTC,
  3852. * acquiring global lock will guarantee that any such full
  3853. * update commit
  3854. * will wait for completion of any outstanding flip using DRMs
  3855. * synchronization events.
  3856. */
  3857. if (lock_and_validation_needed) {
  3858. ret = do_aquire_global_lock(dev, state);
  3859. if (ret)
  3860. goto fail;
  3861. if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
  3862. ret = -EINVAL;
  3863. goto fail;
  3864. }
  3865. }
  3866. /* Must be success */
  3867. WARN_ON(ret);
  3868. return ret;
  3869. fail:
  3870. if (ret == -EDEADLK)
  3871. DRM_DEBUG_DRIVER("Atomic check stopped due to to deadlock.\n");
  3872. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  3873. DRM_DEBUG_DRIVER("Atomic check stopped due to to signal.\n");
  3874. else
  3875. DRM_ERROR("Atomic check failed with err: %d \n", ret);
  3876. return ret;
  3877. }
  3878. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  3879. struct amdgpu_dm_connector *amdgpu_dm_connector)
  3880. {
  3881. uint8_t dpcd_data;
  3882. bool capable = false;
  3883. if (amdgpu_dm_connector->dc_link &&
  3884. dm_helpers_dp_read_dpcd(
  3885. NULL,
  3886. amdgpu_dm_connector->dc_link,
  3887. DP_DOWN_STREAM_PORT_COUNT,
  3888. &dpcd_data,
  3889. sizeof(dpcd_data))) {
  3890. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  3891. }
  3892. return capable;
  3893. }
  3894. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  3895. struct edid *edid)
  3896. {
  3897. int i;
  3898. uint64_t val_capable;
  3899. bool edid_check_required;
  3900. struct detailed_timing *timing;
  3901. struct detailed_non_pixel *data;
  3902. struct detailed_data_monitor_range *range;
  3903. struct amdgpu_dm_connector *amdgpu_dm_connector =
  3904. to_amdgpu_dm_connector(connector);
  3905. struct drm_device *dev = connector->dev;
  3906. struct amdgpu_device *adev = dev->dev_private;
  3907. edid_check_required = false;
  3908. if (!amdgpu_dm_connector->dc_sink) {
  3909. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  3910. return;
  3911. }
  3912. if (!adev->dm.freesync_module)
  3913. return;
  3914. /*
  3915. * if edid non zero restrict freesync only for dp and edp
  3916. */
  3917. if (edid) {
  3918. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  3919. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  3920. edid_check_required = is_dp_capable_without_timing_msa(
  3921. adev->dm.dc,
  3922. amdgpu_dm_connector);
  3923. }
  3924. }
  3925. val_capable = 0;
  3926. if (edid_check_required == true && (edid->version > 1 ||
  3927. (edid->version == 1 && edid->revision > 1))) {
  3928. for (i = 0; i < 4; i++) {
  3929. timing = &edid->detailed_timings[i];
  3930. data = &timing->data.other_data;
  3931. range = &data->data.range;
  3932. /*
  3933. * Check if monitor has continuous frequency mode
  3934. */
  3935. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  3936. continue;
  3937. /*
  3938. * Check for flag range limits only. If flag == 1 then
  3939. * no additional timing information provided.
  3940. * Default GTF, GTF Secondary curve and CVT are not
  3941. * supported
  3942. */
  3943. if (range->flags != 1)
  3944. continue;
  3945. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  3946. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  3947. amdgpu_dm_connector->pixel_clock_mhz =
  3948. range->pixel_clock_mhz * 10;
  3949. break;
  3950. }
  3951. if (amdgpu_dm_connector->max_vfreq -
  3952. amdgpu_dm_connector->min_vfreq > 10) {
  3953. amdgpu_dm_connector->caps.supported = true;
  3954. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  3955. amdgpu_dm_connector->min_vfreq * 1000000;
  3956. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  3957. amdgpu_dm_connector->max_vfreq * 1000000;
  3958. val_capable = 1;
  3959. }
  3960. }
  3961. /*
  3962. * TODO figure out how to notify user-mode or DRM of freesync caps
  3963. * once we figure out how to deal with freesync in an upstreamable
  3964. * fashion
  3965. */
  3966. }
  3967. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  3968. {
  3969. /*
  3970. * TODO fill in once we figure out how to deal with freesync in
  3971. * an upstreamable fashion
  3972. */
  3973. }