cmd_parser.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Ke Yu
  25. * Kevin Tian <kevin.tian@intel.com>
  26. * Zhiyuan Lv <zhiyuan.lv@intel.com>
  27. *
  28. * Contributors:
  29. * Min He <min.he@intel.com>
  30. * Ping Gao <ping.a.gao@intel.com>
  31. * Tina Zhang <tina.zhang@intel.com>
  32. * Yulei Zhang <yulei.zhang@intel.com>
  33. * Zhi Wang <zhi.a.wang@intel.com>
  34. *
  35. */
  36. #include <linux/slab.h>
  37. #include "i915_drv.h"
  38. #include "gvt.h"
  39. #include "i915_pvinfo.h"
  40. #include "trace.h"
  41. #define INVALID_OP (~0U)
  42. #define OP_LEN_MI 9
  43. #define OP_LEN_2D 10
  44. #define OP_LEN_3D_MEDIA 16
  45. #define OP_LEN_MFX_VC 16
  46. #define OP_LEN_VEBOX 16
  47. #define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
  48. struct sub_op_bits {
  49. int hi;
  50. int low;
  51. };
  52. struct decode_info {
  53. char *name;
  54. int op_len;
  55. int nr_sub_op;
  56. struct sub_op_bits *sub_op;
  57. };
  58. #define MAX_CMD_BUDGET 0x7fffffff
  59. #define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
  60. #define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
  61. #define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
  62. #define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
  63. #define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
  64. #define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
  65. /* Render Command Map */
  66. /* MI_* command Opcode (28:23) */
  67. #define OP_MI_NOOP 0x0
  68. #define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
  69. #define OP_MI_USER_INTERRUPT 0x2
  70. #define OP_MI_WAIT_FOR_EVENT 0x3
  71. #define OP_MI_FLUSH 0x4
  72. #define OP_MI_ARB_CHECK 0x5
  73. #define OP_MI_RS_CONTROL 0x6 /* HSW+ */
  74. #define OP_MI_REPORT_HEAD 0x7
  75. #define OP_MI_ARB_ON_OFF 0x8
  76. #define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
  77. #define OP_MI_BATCH_BUFFER_END 0xA
  78. #define OP_MI_SUSPEND_FLUSH 0xB
  79. #define OP_MI_PREDICATE 0xC /* IVB+ */
  80. #define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
  81. #define OP_MI_SET_APPID 0xE /* IVB+ */
  82. #define OP_MI_RS_CONTEXT 0xF /* HSW+ */
  83. #define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
  84. #define OP_MI_DISPLAY_FLIP 0x14
  85. #define OP_MI_SEMAPHORE_MBOX 0x16
  86. #define OP_MI_SET_CONTEXT 0x18
  87. #define OP_MI_MATH 0x1A
  88. #define OP_MI_URB_CLEAR 0x19
  89. #define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
  90. #define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
  91. #define OP_MI_STORE_DATA_IMM 0x20
  92. #define OP_MI_STORE_DATA_INDEX 0x21
  93. #define OP_MI_LOAD_REGISTER_IMM 0x22
  94. #define OP_MI_UPDATE_GTT 0x23
  95. #define OP_MI_STORE_REGISTER_MEM 0x24
  96. #define OP_MI_FLUSH_DW 0x26
  97. #define OP_MI_CLFLUSH 0x27
  98. #define OP_MI_REPORT_PERF_COUNT 0x28
  99. #define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
  100. #define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
  101. #define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
  102. #define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
  103. #define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
  104. #define OP_MI_2E 0x2E /* BDW+ */
  105. #define OP_MI_2F 0x2F /* BDW+ */
  106. #define OP_MI_BATCH_BUFFER_START 0x31
  107. /* Bit definition for dword 0 */
  108. #define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
  109. #define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
  110. #define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
  111. #define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
  112. #define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
  113. #define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
  114. /* 2D command: Opcode (28:22) */
  115. #define OP_2D(x) ((2<<7) | x)
  116. #define OP_XY_SETUP_BLT OP_2D(0x1)
  117. #define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
  118. #define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
  119. #define OP_XY_PIXEL_BLT OP_2D(0x24)
  120. #define OP_XY_SCANLINES_BLT OP_2D(0x25)
  121. #define OP_XY_TEXT_BLT OP_2D(0x26)
  122. #define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
  123. #define OP_XY_COLOR_BLT OP_2D(0x50)
  124. #define OP_XY_PAT_BLT OP_2D(0x51)
  125. #define OP_XY_MONO_PAT_BLT OP_2D(0x52)
  126. #define OP_XY_SRC_COPY_BLT OP_2D(0x53)
  127. #define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
  128. #define OP_XY_FULL_BLT OP_2D(0x55)
  129. #define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
  130. #define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
  131. #define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
  132. #define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
  133. #define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
  134. #define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
  135. #define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
  136. #define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
  137. #define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
  138. #define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
  139. #define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
  140. /* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
  141. #define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
  142. ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
  143. #define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
  144. #define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
  145. #define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
  146. #define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
  147. #define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
  148. #define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
  149. #define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
  150. #define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
  151. #define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
  152. #define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
  153. #define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
  154. #define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
  155. #define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
  156. #define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
  157. #define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
  158. #define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
  159. #define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
  160. #define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
  161. #define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
  162. #define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
  163. #define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
  164. #define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
  165. #define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
  166. #define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
  167. #define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
  168. #define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
  169. #define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
  170. #define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
  171. #define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
  172. #define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
  173. #define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
  174. #define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
  175. #define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
  176. #define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
  177. #define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
  178. #define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
  179. #define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
  180. #define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
  181. #define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
  182. #define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
  183. #define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
  184. #define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
  185. #define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
  186. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
  187. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
  188. #define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
  189. #define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
  190. #define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
  191. #define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
  192. #define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
  193. #define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
  194. #define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
  195. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
  196. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
  197. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
  198. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
  199. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
  200. #define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
  201. #define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
  202. #define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
  203. #define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
  204. #define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
  205. #define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
  206. #define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
  207. #define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
  208. #define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
  209. #define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
  210. #define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
  211. #define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
  212. #define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
  213. #define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
  214. #define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
  215. #define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
  216. #define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
  217. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
  218. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
  219. #define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
  220. #define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
  221. #define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
  222. #define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
  223. #define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
  224. #define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
  225. #define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
  226. #define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
  227. #define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
  228. #define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
  229. #define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
  230. #define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
  231. #define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
  232. #define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
  233. #define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
  234. #define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
  235. #define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
  236. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
  237. #define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
  238. #define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
  239. #define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
  240. #define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
  241. #define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
  242. #define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
  243. #define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
  244. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
  245. #define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
  246. #define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
  247. #define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
  248. #define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
  249. #define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
  250. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
  251. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
  252. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
  253. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
  254. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
  255. #define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
  256. #define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
  257. #define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
  258. #define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
  259. #define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
  260. #define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
  261. #define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
  262. #define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
  263. /* VCCP Command Parser */
  264. /*
  265. * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
  266. * git://anongit.freedesktop.org/vaapi/intel-driver
  267. * src/i965_defines.h
  268. *
  269. */
  270. #define OP_MFX(pipeline, op, sub_opa, sub_opb) \
  271. (3 << 13 | \
  272. (pipeline) << 11 | \
  273. (op) << 8 | \
  274. (sub_opa) << 5 | \
  275. (sub_opb))
  276. #define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
  277. #define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
  278. #define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
  279. #define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
  280. #define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
  281. #define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
  282. #define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
  283. #define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
  284. #define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
  285. #define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
  286. #define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
  287. #define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
  288. #define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
  289. #define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
  290. #define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
  291. #define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
  292. #define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
  293. #define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
  294. #define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
  295. #define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
  296. #define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
  297. #define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
  298. #define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
  299. #define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
  300. #define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
  301. #define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
  302. #define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
  303. #define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
  304. #define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
  305. #define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
  306. #define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
  307. #define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
  308. #define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
  309. #define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
  310. #define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
  311. #define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
  312. #define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
  313. #define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
  314. #define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
  315. #define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
  316. #define OP_VEB(pipeline, op, sub_opa, sub_opb) \
  317. (3 << 13 | \
  318. (pipeline) << 11 | \
  319. (op) << 8 | \
  320. (sub_opa) << 5 | \
  321. (sub_opb))
  322. #define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
  323. #define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
  324. #define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
  325. struct parser_exec_state;
  326. typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
  327. #define GVT_CMD_HASH_BITS 7
  328. /* which DWords need address fix */
  329. #define ADDR_FIX_1(x1) (1 << (x1))
  330. #define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
  331. #define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
  332. #define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
  333. #define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
  334. struct cmd_info {
  335. char *name;
  336. u32 opcode;
  337. #define F_LEN_MASK (1U<<0)
  338. #define F_LEN_CONST 1U
  339. #define F_LEN_VAR 0U
  340. /*
  341. * command has its own ip advance logic
  342. * e.g. MI_BATCH_START, MI_BATCH_END
  343. */
  344. #define F_IP_ADVANCE_CUSTOM (1<<1)
  345. #define F_POST_HANDLE (1<<2)
  346. u32 flag;
  347. #define R_RCS (1 << RCS)
  348. #define R_VCS1 (1 << VCS)
  349. #define R_VCS2 (1 << VCS2)
  350. #define R_VCS (R_VCS1 | R_VCS2)
  351. #define R_BCS (1 << BCS)
  352. #define R_VECS (1 << VECS)
  353. #define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
  354. /* rings that support this cmd: BLT/RCS/VCS/VECS */
  355. uint16_t rings;
  356. /* devices that support this cmd: SNB/IVB/HSW/... */
  357. uint16_t devices;
  358. /* which DWords are address that need fix up.
  359. * bit 0 means a 32-bit non address operand in command
  360. * bit 1 means address operand, which could be 32-bit
  361. * or 64-bit depending on different architectures.(
  362. * defined by "gmadr_bytes_in_cmd" in intel_gvt.
  363. * No matter the address length, each address only takes
  364. * one bit in the bitmap.
  365. */
  366. uint16_t addr_bitmap;
  367. /* flag == F_LEN_CONST : command length
  368. * flag == F_LEN_VAR : length bias bits
  369. * Note: length is in DWord
  370. */
  371. uint8_t len;
  372. parser_cmd_handler handler;
  373. };
  374. struct cmd_entry {
  375. struct hlist_node hlist;
  376. struct cmd_info *info;
  377. };
  378. enum {
  379. RING_BUFFER_INSTRUCTION,
  380. BATCH_BUFFER_INSTRUCTION,
  381. BATCH_BUFFER_2ND_LEVEL,
  382. };
  383. enum {
  384. GTT_BUFFER,
  385. PPGTT_BUFFER
  386. };
  387. struct parser_exec_state {
  388. struct intel_vgpu *vgpu;
  389. int ring_id;
  390. int buf_type;
  391. /* batch buffer address type */
  392. int buf_addr_type;
  393. /* graphics memory address of ring buffer start */
  394. unsigned long ring_start;
  395. unsigned long ring_size;
  396. unsigned long ring_head;
  397. unsigned long ring_tail;
  398. /* instruction graphics memory address */
  399. unsigned long ip_gma;
  400. /* mapped va of the instr_gma */
  401. void *ip_va;
  402. void *rb_va;
  403. void *ret_bb_va;
  404. /* next instruction when return from batch buffer to ring buffer */
  405. unsigned long ret_ip_gma_ring;
  406. /* next instruction when return from 2nd batch buffer to batch buffer */
  407. unsigned long ret_ip_gma_bb;
  408. /* batch buffer address type (GTT or PPGTT)
  409. * used when ret from 2nd level batch buffer
  410. */
  411. int saved_buf_addr_type;
  412. bool is_ctx_wa;
  413. struct cmd_info *info;
  414. struct intel_vgpu_workload *workload;
  415. };
  416. #define gmadr_dw_number(s) \
  417. (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
  418. static unsigned long bypass_scan_mask = 0;
  419. /* ring ALL, type = 0 */
  420. static struct sub_op_bits sub_op_mi[] = {
  421. {31, 29},
  422. {28, 23},
  423. };
  424. static struct decode_info decode_info_mi = {
  425. "MI",
  426. OP_LEN_MI,
  427. ARRAY_SIZE(sub_op_mi),
  428. sub_op_mi,
  429. };
  430. /* ring RCS, command type 2 */
  431. static struct sub_op_bits sub_op_2d[] = {
  432. {31, 29},
  433. {28, 22},
  434. };
  435. static struct decode_info decode_info_2d = {
  436. "2D",
  437. OP_LEN_2D,
  438. ARRAY_SIZE(sub_op_2d),
  439. sub_op_2d,
  440. };
  441. /* ring RCS, command type 3 */
  442. static struct sub_op_bits sub_op_3d_media[] = {
  443. {31, 29},
  444. {28, 27},
  445. {26, 24},
  446. {23, 16},
  447. };
  448. static struct decode_info decode_info_3d_media = {
  449. "3D_Media",
  450. OP_LEN_3D_MEDIA,
  451. ARRAY_SIZE(sub_op_3d_media),
  452. sub_op_3d_media,
  453. };
  454. /* ring VCS, command type 3 */
  455. static struct sub_op_bits sub_op_mfx_vc[] = {
  456. {31, 29},
  457. {28, 27},
  458. {26, 24},
  459. {23, 21},
  460. {20, 16},
  461. };
  462. static struct decode_info decode_info_mfx_vc = {
  463. "MFX_VC",
  464. OP_LEN_MFX_VC,
  465. ARRAY_SIZE(sub_op_mfx_vc),
  466. sub_op_mfx_vc,
  467. };
  468. /* ring VECS, command type 3 */
  469. static struct sub_op_bits sub_op_vebox[] = {
  470. {31, 29},
  471. {28, 27},
  472. {26, 24},
  473. {23, 21},
  474. {20, 16},
  475. };
  476. static struct decode_info decode_info_vebox = {
  477. "VEBOX",
  478. OP_LEN_VEBOX,
  479. ARRAY_SIZE(sub_op_vebox),
  480. sub_op_vebox,
  481. };
  482. static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
  483. [RCS] = {
  484. &decode_info_mi,
  485. NULL,
  486. NULL,
  487. &decode_info_3d_media,
  488. NULL,
  489. NULL,
  490. NULL,
  491. NULL,
  492. },
  493. [VCS] = {
  494. &decode_info_mi,
  495. NULL,
  496. NULL,
  497. &decode_info_mfx_vc,
  498. NULL,
  499. NULL,
  500. NULL,
  501. NULL,
  502. },
  503. [BCS] = {
  504. &decode_info_mi,
  505. NULL,
  506. &decode_info_2d,
  507. NULL,
  508. NULL,
  509. NULL,
  510. NULL,
  511. NULL,
  512. },
  513. [VECS] = {
  514. &decode_info_mi,
  515. NULL,
  516. NULL,
  517. &decode_info_vebox,
  518. NULL,
  519. NULL,
  520. NULL,
  521. NULL,
  522. },
  523. [VCS2] = {
  524. &decode_info_mi,
  525. NULL,
  526. NULL,
  527. &decode_info_mfx_vc,
  528. NULL,
  529. NULL,
  530. NULL,
  531. NULL,
  532. },
  533. };
  534. static inline u32 get_opcode(u32 cmd, int ring_id)
  535. {
  536. struct decode_info *d_info;
  537. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  538. if (d_info == NULL)
  539. return INVALID_OP;
  540. return cmd >> (32 - d_info->op_len);
  541. }
  542. static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
  543. unsigned int opcode, int ring_id)
  544. {
  545. struct cmd_entry *e;
  546. hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
  547. if ((opcode == e->info->opcode) &&
  548. (e->info->rings & (1 << ring_id)))
  549. return e->info;
  550. }
  551. return NULL;
  552. }
  553. static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
  554. u32 cmd, int ring_id)
  555. {
  556. u32 opcode;
  557. opcode = get_opcode(cmd, ring_id);
  558. if (opcode == INVALID_OP)
  559. return NULL;
  560. return find_cmd_entry(gvt, opcode, ring_id);
  561. }
  562. static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
  563. {
  564. return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
  565. }
  566. static inline void print_opcode(u32 cmd, int ring_id)
  567. {
  568. struct decode_info *d_info;
  569. int i;
  570. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  571. if (d_info == NULL)
  572. return;
  573. gvt_dbg_cmd("opcode=0x%x %s sub_ops:",
  574. cmd >> (32 - d_info->op_len), d_info->name);
  575. for (i = 0; i < d_info->nr_sub_op; i++)
  576. pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
  577. d_info->sub_op[i].low));
  578. pr_err("\n");
  579. }
  580. static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
  581. {
  582. return s->ip_va + (index << 2);
  583. }
  584. static inline u32 cmd_val(struct parser_exec_state *s, int index)
  585. {
  586. return *cmd_ptr(s, index);
  587. }
  588. static void parser_exec_state_dump(struct parser_exec_state *s)
  589. {
  590. int cnt = 0;
  591. int i;
  592. gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
  593. " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
  594. s->ring_id, s->ring_start, s->ring_start + s->ring_size,
  595. s->ring_head, s->ring_tail);
  596. gvt_dbg_cmd(" %s %s ip_gma(%08lx) ",
  597. s->buf_type == RING_BUFFER_INSTRUCTION ?
  598. "RING_BUFFER" : "BATCH_BUFFER",
  599. s->buf_addr_type == GTT_BUFFER ?
  600. "GTT" : "PPGTT", s->ip_gma);
  601. if (s->ip_va == NULL) {
  602. gvt_dbg_cmd(" ip_va(NULL)");
  603. return;
  604. }
  605. gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n",
  606. s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
  607. cmd_val(s, 2), cmd_val(s, 3));
  608. print_opcode(cmd_val(s, 0), s->ring_id);
  609. s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
  610. while (cnt < 1024) {
  611. gvt_dbg_cmd("ip_va=%p: ", s->ip_va);
  612. for (i = 0; i < 8; i++)
  613. gvt_dbg_cmd("%08x ", cmd_val(s, i));
  614. gvt_dbg_cmd("\n");
  615. s->ip_va += 8 * sizeof(u32);
  616. cnt += 8;
  617. }
  618. }
  619. static inline void update_ip_va(struct parser_exec_state *s)
  620. {
  621. unsigned long len = 0;
  622. if (WARN_ON(s->ring_head == s->ring_tail))
  623. return;
  624. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  625. unsigned long ring_top = s->ring_start + s->ring_size;
  626. if (s->ring_head > s->ring_tail) {
  627. if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
  628. len = (s->ip_gma - s->ring_head);
  629. else if (s->ip_gma >= s->ring_start &&
  630. s->ip_gma <= s->ring_tail)
  631. len = (ring_top - s->ring_head) +
  632. (s->ip_gma - s->ring_start);
  633. } else
  634. len = (s->ip_gma - s->ring_head);
  635. s->ip_va = s->rb_va + len;
  636. } else {/* shadow batch buffer */
  637. s->ip_va = s->ret_bb_va;
  638. }
  639. }
  640. static inline int ip_gma_set(struct parser_exec_state *s,
  641. unsigned long ip_gma)
  642. {
  643. WARN_ON(!IS_ALIGNED(ip_gma, 4));
  644. s->ip_gma = ip_gma;
  645. update_ip_va(s);
  646. return 0;
  647. }
  648. static inline int ip_gma_advance(struct parser_exec_state *s,
  649. unsigned int dw_len)
  650. {
  651. s->ip_gma += (dw_len << 2);
  652. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  653. if (s->ip_gma >= s->ring_start + s->ring_size)
  654. s->ip_gma -= s->ring_size;
  655. update_ip_va(s);
  656. } else {
  657. s->ip_va += (dw_len << 2);
  658. }
  659. return 0;
  660. }
  661. static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
  662. {
  663. if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
  664. return info->len;
  665. else
  666. return (cmd & ((1U << info->len) - 1)) + 2;
  667. return 0;
  668. }
  669. static inline int cmd_length(struct parser_exec_state *s)
  670. {
  671. return get_cmd_length(s->info, cmd_val(s, 0));
  672. }
  673. /* do not remove this, some platform may need clflush here */
  674. #define patch_value(s, addr, val) do { \
  675. *addr = val; \
  676. } while (0)
  677. static bool is_shadowed_mmio(unsigned int offset)
  678. {
  679. bool ret = false;
  680. if ((offset == 0x2168) || /*BB current head register UDW */
  681. (offset == 0x2140) || /*BB current header register */
  682. (offset == 0x211c) || /*second BB header register UDW */
  683. (offset == 0x2114)) { /*second BB header register UDW */
  684. ret = true;
  685. }
  686. return ret;
  687. }
  688. static inline bool is_force_nonpriv_mmio(unsigned int offset)
  689. {
  690. return (offset >= 0x24d0 && offset < 0x2500);
  691. }
  692. static int force_nonpriv_reg_handler(struct parser_exec_state *s,
  693. unsigned int offset, unsigned int index)
  694. {
  695. struct intel_gvt *gvt = s->vgpu->gvt;
  696. unsigned int data = cmd_val(s, index + 1);
  697. if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data)) {
  698. gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n",
  699. offset, data);
  700. return -EPERM;
  701. }
  702. return 0;
  703. }
  704. static inline bool is_mocs_mmio(unsigned int offset)
  705. {
  706. return ((offset >= 0xc800) && (offset <= 0xcff8)) ||
  707. ((offset >= 0xb020) && (offset <= 0xb0a0));
  708. }
  709. static int mocs_cmd_reg_handler(struct parser_exec_state *s,
  710. unsigned int offset, unsigned int index)
  711. {
  712. if (!is_mocs_mmio(offset))
  713. return -EINVAL;
  714. vgpu_vreg(s->vgpu, offset) = cmd_val(s, index + 1);
  715. return 0;
  716. }
  717. static int cmd_reg_handler(struct parser_exec_state *s,
  718. unsigned int offset, unsigned int index, char *cmd)
  719. {
  720. struct intel_vgpu *vgpu = s->vgpu;
  721. struct intel_gvt *gvt = vgpu->gvt;
  722. if (offset + 4 > gvt->device_info.mmio_size) {
  723. gvt_vgpu_err("%s access to (%x) outside of MMIO range\n",
  724. cmd, offset);
  725. return -EFAULT;
  726. }
  727. if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
  728. gvt_vgpu_err("%s access to non-render register (%x)\n",
  729. cmd, offset);
  730. return 0;
  731. }
  732. if (is_shadowed_mmio(offset)) {
  733. gvt_vgpu_err("found access of shadowed MMIO %x\n", offset);
  734. return 0;
  735. }
  736. if (is_mocs_mmio(offset) &&
  737. mocs_cmd_reg_handler(s, offset, index))
  738. return -EINVAL;
  739. if (is_force_nonpriv_mmio(offset) &&
  740. force_nonpriv_reg_handler(s, offset, index))
  741. return -EPERM;
  742. if (offset == i915_mmio_reg_offset(DERRMR) ||
  743. offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
  744. /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
  745. patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
  746. }
  747. /* TODO: Update the global mask if this MMIO is a masked-MMIO */
  748. intel_gvt_mmio_set_cmd_accessed(gvt, offset);
  749. return 0;
  750. }
  751. #define cmd_reg(s, i) \
  752. (cmd_val(s, i) & GENMASK(22, 2))
  753. #define cmd_reg_inhibit(s, i) \
  754. (cmd_val(s, i) & GENMASK(22, 18))
  755. #define cmd_gma(s, i) \
  756. (cmd_val(s, i) & GENMASK(31, 2))
  757. #define cmd_gma_hi(s, i) \
  758. (cmd_val(s, i) & GENMASK(15, 0))
  759. static int cmd_handler_lri(struct parser_exec_state *s)
  760. {
  761. int i, ret = 0;
  762. int cmd_len = cmd_length(s);
  763. struct intel_gvt *gvt = s->vgpu->gvt;
  764. for (i = 1; i < cmd_len; i += 2) {
  765. if (IS_BROADWELL(gvt->dev_priv) &&
  766. (s->ring_id != RCS)) {
  767. if (s->ring_id == BCS &&
  768. cmd_reg(s, i) ==
  769. i915_mmio_reg_offset(DERRMR))
  770. ret |= 0;
  771. else
  772. ret |= (cmd_reg_inhibit(s, i)) ?
  773. -EBADRQC : 0;
  774. }
  775. if (ret)
  776. break;
  777. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
  778. if (ret)
  779. break;
  780. }
  781. return ret;
  782. }
  783. static int cmd_handler_lrr(struct parser_exec_state *s)
  784. {
  785. int i, ret = 0;
  786. int cmd_len = cmd_length(s);
  787. for (i = 1; i < cmd_len; i += 2) {
  788. if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
  789. ret |= ((cmd_reg_inhibit(s, i) ||
  790. (cmd_reg_inhibit(s, i + 1)))) ?
  791. -EBADRQC : 0;
  792. if (ret)
  793. break;
  794. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
  795. if (ret)
  796. break;
  797. ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
  798. if (ret)
  799. break;
  800. }
  801. return ret;
  802. }
  803. static inline int cmd_address_audit(struct parser_exec_state *s,
  804. unsigned long guest_gma, int op_size, bool index_mode);
  805. static int cmd_handler_lrm(struct parser_exec_state *s)
  806. {
  807. struct intel_gvt *gvt = s->vgpu->gvt;
  808. int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
  809. unsigned long gma;
  810. int i, ret = 0;
  811. int cmd_len = cmd_length(s);
  812. for (i = 1; i < cmd_len;) {
  813. if (IS_BROADWELL(gvt->dev_priv))
  814. ret |= (cmd_reg_inhibit(s, i)) ? -EBADRQC : 0;
  815. if (ret)
  816. break;
  817. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
  818. if (ret)
  819. break;
  820. if (cmd_val(s, 0) & (1 << 22)) {
  821. gma = cmd_gma(s, i + 1);
  822. if (gmadr_bytes == 8)
  823. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  824. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  825. if (ret)
  826. break;
  827. }
  828. i += gmadr_dw_number(s) + 1;
  829. }
  830. return ret;
  831. }
  832. static int cmd_handler_srm(struct parser_exec_state *s)
  833. {
  834. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  835. unsigned long gma;
  836. int i, ret = 0;
  837. int cmd_len = cmd_length(s);
  838. for (i = 1; i < cmd_len;) {
  839. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
  840. if (ret)
  841. break;
  842. if (cmd_val(s, 0) & (1 << 22)) {
  843. gma = cmd_gma(s, i + 1);
  844. if (gmadr_bytes == 8)
  845. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  846. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  847. if (ret)
  848. break;
  849. }
  850. i += gmadr_dw_number(s) + 1;
  851. }
  852. return ret;
  853. }
  854. struct cmd_interrupt_event {
  855. int pipe_control_notify;
  856. int mi_flush_dw;
  857. int mi_user_interrupt;
  858. };
  859. static struct cmd_interrupt_event cmd_interrupt_events[] = {
  860. [RCS] = {
  861. .pipe_control_notify = RCS_PIPE_CONTROL,
  862. .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
  863. .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
  864. },
  865. [BCS] = {
  866. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  867. .mi_flush_dw = BCS_MI_FLUSH_DW,
  868. .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
  869. },
  870. [VCS] = {
  871. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  872. .mi_flush_dw = VCS_MI_FLUSH_DW,
  873. .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
  874. },
  875. [VCS2] = {
  876. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  877. .mi_flush_dw = VCS2_MI_FLUSH_DW,
  878. .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
  879. },
  880. [VECS] = {
  881. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  882. .mi_flush_dw = VECS_MI_FLUSH_DW,
  883. .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
  884. },
  885. };
  886. static int cmd_handler_pipe_control(struct parser_exec_state *s)
  887. {
  888. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  889. unsigned long gma;
  890. bool index_mode = false;
  891. unsigned int post_sync;
  892. int ret = 0;
  893. post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
  894. /* LRI post sync */
  895. if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
  896. ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
  897. /* post sync */
  898. else if (post_sync) {
  899. if (post_sync == 2)
  900. ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
  901. else if (post_sync == 3)
  902. ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
  903. else if (post_sync == 1) {
  904. /* check ggtt*/
  905. if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) {
  906. gma = cmd_val(s, 2) & GENMASK(31, 3);
  907. if (gmadr_bytes == 8)
  908. gma |= (cmd_gma_hi(s, 3)) << 32;
  909. /* Store Data Index */
  910. if (cmd_val(s, 1) & (1 << 21))
  911. index_mode = true;
  912. ret |= cmd_address_audit(s, gma, sizeof(u64),
  913. index_mode);
  914. }
  915. }
  916. }
  917. if (ret)
  918. return ret;
  919. if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
  920. set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
  921. s->workload->pending_events);
  922. return 0;
  923. }
  924. static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
  925. {
  926. set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
  927. s->workload->pending_events);
  928. return 0;
  929. }
  930. static int cmd_advance_default(struct parser_exec_state *s)
  931. {
  932. return ip_gma_advance(s, cmd_length(s));
  933. }
  934. static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
  935. {
  936. int ret;
  937. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  938. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  939. ret = ip_gma_set(s, s->ret_ip_gma_bb);
  940. s->buf_addr_type = s->saved_buf_addr_type;
  941. } else {
  942. s->buf_type = RING_BUFFER_INSTRUCTION;
  943. s->buf_addr_type = GTT_BUFFER;
  944. if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
  945. s->ret_ip_gma_ring -= s->ring_size;
  946. ret = ip_gma_set(s, s->ret_ip_gma_ring);
  947. }
  948. return ret;
  949. }
  950. struct mi_display_flip_command_info {
  951. int pipe;
  952. int plane;
  953. int event;
  954. i915_reg_t stride_reg;
  955. i915_reg_t ctrl_reg;
  956. i915_reg_t surf_reg;
  957. u64 stride_val;
  958. u64 tile_val;
  959. u64 surf_val;
  960. bool async_flip;
  961. };
  962. struct plane_code_mapping {
  963. int pipe;
  964. int plane;
  965. int event;
  966. };
  967. static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
  968. struct mi_display_flip_command_info *info)
  969. {
  970. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  971. struct plane_code_mapping gen8_plane_code[] = {
  972. [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
  973. [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
  974. [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
  975. [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
  976. [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
  977. [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
  978. };
  979. u32 dword0, dword1, dword2;
  980. u32 v;
  981. dword0 = cmd_val(s, 0);
  982. dword1 = cmd_val(s, 1);
  983. dword2 = cmd_val(s, 2);
  984. v = (dword0 & GENMASK(21, 19)) >> 19;
  985. if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
  986. return -EBADRQC;
  987. info->pipe = gen8_plane_code[v].pipe;
  988. info->plane = gen8_plane_code[v].plane;
  989. info->event = gen8_plane_code[v].event;
  990. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  991. info->tile_val = (dword1 & 0x1);
  992. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  993. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  994. if (info->plane == PLANE_A) {
  995. info->ctrl_reg = DSPCNTR(info->pipe);
  996. info->stride_reg = DSPSTRIDE(info->pipe);
  997. info->surf_reg = DSPSURF(info->pipe);
  998. } else if (info->plane == PLANE_B) {
  999. info->ctrl_reg = SPRCTL(info->pipe);
  1000. info->stride_reg = SPRSTRIDE(info->pipe);
  1001. info->surf_reg = SPRSURF(info->pipe);
  1002. } else {
  1003. WARN_ON(1);
  1004. return -EBADRQC;
  1005. }
  1006. return 0;
  1007. }
  1008. static int skl_decode_mi_display_flip(struct parser_exec_state *s,
  1009. struct mi_display_flip_command_info *info)
  1010. {
  1011. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1012. struct intel_vgpu *vgpu = s->vgpu;
  1013. u32 dword0 = cmd_val(s, 0);
  1014. u32 dword1 = cmd_val(s, 1);
  1015. u32 dword2 = cmd_val(s, 2);
  1016. u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
  1017. info->plane = PRIMARY_PLANE;
  1018. switch (plane) {
  1019. case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
  1020. info->pipe = PIPE_A;
  1021. info->event = PRIMARY_A_FLIP_DONE;
  1022. break;
  1023. case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
  1024. info->pipe = PIPE_B;
  1025. info->event = PRIMARY_B_FLIP_DONE;
  1026. break;
  1027. case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
  1028. info->pipe = PIPE_C;
  1029. info->event = PRIMARY_C_FLIP_DONE;
  1030. break;
  1031. case MI_DISPLAY_FLIP_SKL_PLANE_2_A:
  1032. info->pipe = PIPE_A;
  1033. info->event = SPRITE_A_FLIP_DONE;
  1034. info->plane = SPRITE_PLANE;
  1035. break;
  1036. case MI_DISPLAY_FLIP_SKL_PLANE_2_B:
  1037. info->pipe = PIPE_B;
  1038. info->event = SPRITE_B_FLIP_DONE;
  1039. info->plane = SPRITE_PLANE;
  1040. break;
  1041. case MI_DISPLAY_FLIP_SKL_PLANE_2_C:
  1042. info->pipe = PIPE_C;
  1043. info->event = SPRITE_C_FLIP_DONE;
  1044. info->plane = SPRITE_PLANE;
  1045. break;
  1046. default:
  1047. gvt_vgpu_err("unknown plane code %d\n", plane);
  1048. return -EBADRQC;
  1049. }
  1050. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  1051. info->tile_val = (dword1 & GENMASK(2, 0));
  1052. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  1053. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  1054. info->ctrl_reg = DSPCNTR(info->pipe);
  1055. info->stride_reg = DSPSTRIDE(info->pipe);
  1056. info->surf_reg = DSPSURF(info->pipe);
  1057. return 0;
  1058. }
  1059. static int gen8_check_mi_display_flip(struct parser_exec_state *s,
  1060. struct mi_display_flip_command_info *info)
  1061. {
  1062. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1063. u32 stride, tile;
  1064. if (!info->async_flip)
  1065. return 0;
  1066. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1067. stride = vgpu_vreg_t(s->vgpu, info->stride_reg) & GENMASK(9, 0);
  1068. tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) &
  1069. GENMASK(12, 10)) >> 10;
  1070. } else {
  1071. stride = (vgpu_vreg_t(s->vgpu, info->stride_reg) &
  1072. GENMASK(15, 6)) >> 6;
  1073. tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
  1074. }
  1075. if (stride != info->stride_val)
  1076. gvt_dbg_cmd("cannot change stride during async flip\n");
  1077. if (tile != info->tile_val)
  1078. gvt_dbg_cmd("cannot change tile during async flip\n");
  1079. return 0;
  1080. }
  1081. static int gen8_update_plane_mmio_from_mi_display_flip(
  1082. struct parser_exec_state *s,
  1083. struct mi_display_flip_command_info *info)
  1084. {
  1085. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1086. struct intel_vgpu *vgpu = s->vgpu;
  1087. set_mask_bits(&vgpu_vreg_t(vgpu, info->surf_reg), GENMASK(31, 12),
  1088. info->surf_val << 12);
  1089. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1090. set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(9, 0),
  1091. info->stride_val);
  1092. set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(12, 10),
  1093. info->tile_val << 10);
  1094. } else {
  1095. set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(15, 6),
  1096. info->stride_val << 6);
  1097. set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(10, 10),
  1098. info->tile_val << 10);
  1099. }
  1100. vgpu_vreg_t(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
  1101. intel_vgpu_trigger_virtual_event(vgpu, info->event);
  1102. return 0;
  1103. }
  1104. static int decode_mi_display_flip(struct parser_exec_state *s,
  1105. struct mi_display_flip_command_info *info)
  1106. {
  1107. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1108. if (IS_BROADWELL(dev_priv))
  1109. return gen8_decode_mi_display_flip(s, info);
  1110. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1111. return skl_decode_mi_display_flip(s, info);
  1112. return -ENODEV;
  1113. }
  1114. static int check_mi_display_flip(struct parser_exec_state *s,
  1115. struct mi_display_flip_command_info *info)
  1116. {
  1117. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1118. if (IS_BROADWELL(dev_priv)
  1119. || IS_SKYLAKE(dev_priv)
  1120. || IS_KABYLAKE(dev_priv))
  1121. return gen8_check_mi_display_flip(s, info);
  1122. return -ENODEV;
  1123. }
  1124. static int update_plane_mmio_from_mi_display_flip(
  1125. struct parser_exec_state *s,
  1126. struct mi_display_flip_command_info *info)
  1127. {
  1128. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1129. if (IS_BROADWELL(dev_priv)
  1130. || IS_SKYLAKE(dev_priv)
  1131. || IS_KABYLAKE(dev_priv))
  1132. return gen8_update_plane_mmio_from_mi_display_flip(s, info);
  1133. return -ENODEV;
  1134. }
  1135. static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
  1136. {
  1137. struct mi_display_flip_command_info info;
  1138. struct intel_vgpu *vgpu = s->vgpu;
  1139. int ret;
  1140. int i;
  1141. int len = cmd_length(s);
  1142. ret = decode_mi_display_flip(s, &info);
  1143. if (ret) {
  1144. gvt_vgpu_err("fail to decode MI display flip command\n");
  1145. return ret;
  1146. }
  1147. ret = check_mi_display_flip(s, &info);
  1148. if (ret) {
  1149. gvt_vgpu_err("invalid MI display flip command\n");
  1150. return ret;
  1151. }
  1152. ret = update_plane_mmio_from_mi_display_flip(s, &info);
  1153. if (ret) {
  1154. gvt_vgpu_err("fail to update plane mmio\n");
  1155. return ret;
  1156. }
  1157. for (i = 0; i < len; i++)
  1158. patch_value(s, cmd_ptr(s, i), MI_NOOP);
  1159. return 0;
  1160. }
  1161. static bool is_wait_for_flip_pending(u32 cmd)
  1162. {
  1163. return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
  1164. MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
  1165. MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
  1166. MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
  1167. MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
  1168. MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
  1169. }
  1170. static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
  1171. {
  1172. u32 cmd = cmd_val(s, 0);
  1173. if (!is_wait_for_flip_pending(cmd))
  1174. return 0;
  1175. patch_value(s, cmd_ptr(s, 0), MI_NOOP);
  1176. return 0;
  1177. }
  1178. static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
  1179. {
  1180. unsigned long addr;
  1181. unsigned long gma_high, gma_low;
  1182. struct intel_vgpu *vgpu = s->vgpu;
  1183. int gmadr_bytes = vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1184. if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8)) {
  1185. gvt_vgpu_err("invalid gma bytes %d\n", gmadr_bytes);
  1186. return INTEL_GVT_INVALID_ADDR;
  1187. }
  1188. gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
  1189. if (gmadr_bytes == 4) {
  1190. addr = gma_low;
  1191. } else {
  1192. gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
  1193. addr = (((unsigned long)gma_high) << 32) | gma_low;
  1194. }
  1195. return addr;
  1196. }
  1197. static inline int cmd_address_audit(struct parser_exec_state *s,
  1198. unsigned long guest_gma, int op_size, bool index_mode)
  1199. {
  1200. struct intel_vgpu *vgpu = s->vgpu;
  1201. u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
  1202. int i;
  1203. int ret;
  1204. if (op_size > max_surface_size) {
  1205. gvt_vgpu_err("command address audit fail name %s\n",
  1206. s->info->name);
  1207. return -EFAULT;
  1208. }
  1209. if (index_mode) {
  1210. if (guest_gma >= I915_GTT_PAGE_SIZE / sizeof(u64)) {
  1211. ret = -EFAULT;
  1212. goto err;
  1213. }
  1214. } else if (!intel_gvt_ggtt_validate_range(vgpu, guest_gma, op_size)) {
  1215. ret = -EFAULT;
  1216. goto err;
  1217. }
  1218. return 0;
  1219. err:
  1220. gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
  1221. s->info->name, guest_gma, op_size);
  1222. pr_err("cmd dump: ");
  1223. for (i = 0; i < cmd_length(s); i++) {
  1224. if (!(i % 4))
  1225. pr_err("\n%08x ", cmd_val(s, i));
  1226. else
  1227. pr_err("%08x ", cmd_val(s, i));
  1228. }
  1229. pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
  1230. vgpu->id,
  1231. vgpu_aperture_gmadr_base(vgpu),
  1232. vgpu_aperture_gmadr_end(vgpu),
  1233. vgpu_hidden_gmadr_base(vgpu),
  1234. vgpu_hidden_gmadr_end(vgpu));
  1235. return ret;
  1236. }
  1237. static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
  1238. {
  1239. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1240. int op_size = (cmd_length(s) - 3) * sizeof(u32);
  1241. int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
  1242. unsigned long gma, gma_low, gma_high;
  1243. int ret = 0;
  1244. /* check ppggt */
  1245. if (!(cmd_val(s, 0) & (1 << 22)))
  1246. return 0;
  1247. gma = cmd_val(s, 2) & GENMASK(31, 2);
  1248. if (gmadr_bytes == 8) {
  1249. gma_low = cmd_val(s, 1) & GENMASK(31, 2);
  1250. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1251. gma = (gma_high << 32) | gma_low;
  1252. core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
  1253. }
  1254. ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
  1255. return ret;
  1256. }
  1257. static inline int unexpected_cmd(struct parser_exec_state *s)
  1258. {
  1259. struct intel_vgpu *vgpu = s->vgpu;
  1260. gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name);
  1261. return -EBADRQC;
  1262. }
  1263. static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
  1264. {
  1265. return unexpected_cmd(s);
  1266. }
  1267. static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
  1268. {
  1269. return unexpected_cmd(s);
  1270. }
  1271. static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
  1272. {
  1273. return unexpected_cmd(s);
  1274. }
  1275. static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
  1276. {
  1277. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1278. int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) *
  1279. sizeof(u32);
  1280. unsigned long gma, gma_high;
  1281. int ret = 0;
  1282. if (!(cmd_val(s, 0) & (1 << 22)))
  1283. return ret;
  1284. gma = cmd_val(s, 1) & GENMASK(31, 2);
  1285. if (gmadr_bytes == 8) {
  1286. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1287. gma = (gma_high << 32) | gma;
  1288. }
  1289. ret = cmd_address_audit(s, gma, op_size, false);
  1290. return ret;
  1291. }
  1292. static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
  1293. {
  1294. return unexpected_cmd(s);
  1295. }
  1296. static int cmd_handler_mi_clflush(struct parser_exec_state *s)
  1297. {
  1298. return unexpected_cmd(s);
  1299. }
  1300. static int cmd_handler_mi_conditional_batch_buffer_end(
  1301. struct parser_exec_state *s)
  1302. {
  1303. return unexpected_cmd(s);
  1304. }
  1305. static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
  1306. {
  1307. return unexpected_cmd(s);
  1308. }
  1309. static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
  1310. {
  1311. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1312. unsigned long gma;
  1313. bool index_mode = false;
  1314. int ret = 0;
  1315. /* Check post-sync and ppgtt bit */
  1316. if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
  1317. gma = cmd_val(s, 1) & GENMASK(31, 3);
  1318. if (gmadr_bytes == 8)
  1319. gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
  1320. /* Store Data Index */
  1321. if (cmd_val(s, 0) & (1 << 21))
  1322. index_mode = true;
  1323. ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
  1324. }
  1325. /* Check notify bit */
  1326. if ((cmd_val(s, 0) & (1 << 8)))
  1327. set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
  1328. s->workload->pending_events);
  1329. return ret;
  1330. }
  1331. static void addr_type_update_snb(struct parser_exec_state *s)
  1332. {
  1333. if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
  1334. (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
  1335. s->buf_addr_type = PPGTT_BUFFER;
  1336. }
  1337. }
  1338. static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
  1339. unsigned long gma, unsigned long end_gma, void *va)
  1340. {
  1341. unsigned long copy_len, offset;
  1342. unsigned long len = 0;
  1343. unsigned long gpa;
  1344. while (gma != end_gma) {
  1345. gpa = intel_vgpu_gma_to_gpa(mm, gma);
  1346. if (gpa == INTEL_GVT_INVALID_ADDR) {
  1347. gvt_vgpu_err("invalid gma address: %lx\n", gma);
  1348. return -EFAULT;
  1349. }
  1350. offset = gma & (I915_GTT_PAGE_SIZE - 1);
  1351. copy_len = (end_gma - gma) >= (I915_GTT_PAGE_SIZE - offset) ?
  1352. I915_GTT_PAGE_SIZE - offset : end_gma - gma;
  1353. intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
  1354. len += copy_len;
  1355. gma += copy_len;
  1356. }
  1357. return len;
  1358. }
  1359. /*
  1360. * Check whether a batch buffer needs to be scanned. Currently
  1361. * the only criteria is based on privilege.
  1362. */
  1363. static int batch_buffer_needs_scan(struct parser_exec_state *s)
  1364. {
  1365. struct intel_gvt *gvt = s->vgpu->gvt;
  1366. if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)
  1367. || IS_KABYLAKE(gvt->dev_priv)) {
  1368. /* BDW decides privilege based on address space */
  1369. if (cmd_val(s, 0) & (1 << 8))
  1370. return 0;
  1371. }
  1372. return 1;
  1373. }
  1374. static int find_bb_size(struct parser_exec_state *s, unsigned long *bb_size)
  1375. {
  1376. unsigned long gma = 0;
  1377. struct cmd_info *info;
  1378. uint32_t cmd_len = 0;
  1379. bool bb_end = false;
  1380. struct intel_vgpu *vgpu = s->vgpu;
  1381. u32 cmd;
  1382. *bb_size = 0;
  1383. /* get the start gm address of the batch buffer */
  1384. gma = get_gma_bb_from_cmd(s, 1);
  1385. if (gma == INTEL_GVT_INVALID_ADDR)
  1386. return -EFAULT;
  1387. cmd = cmd_val(s, 0);
  1388. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1389. if (info == NULL) {
  1390. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1391. cmd, get_opcode(cmd, s->ring_id));
  1392. return -EBADRQC;
  1393. }
  1394. do {
  1395. if (copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
  1396. gma, gma + 4, &cmd) < 0)
  1397. return -EFAULT;
  1398. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1399. if (info == NULL) {
  1400. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1401. cmd, get_opcode(cmd, s->ring_id));
  1402. return -EBADRQC;
  1403. }
  1404. if (info->opcode == OP_MI_BATCH_BUFFER_END) {
  1405. bb_end = true;
  1406. } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
  1407. if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0)
  1408. /* chained batch buffer */
  1409. bb_end = true;
  1410. }
  1411. cmd_len = get_cmd_length(info, cmd) << 2;
  1412. *bb_size += cmd_len;
  1413. gma += cmd_len;
  1414. } while (!bb_end);
  1415. return 0;
  1416. }
  1417. static int perform_bb_shadow(struct parser_exec_state *s)
  1418. {
  1419. struct intel_vgpu *vgpu = s->vgpu;
  1420. struct intel_vgpu_shadow_bb *bb;
  1421. unsigned long gma = 0;
  1422. unsigned long bb_size;
  1423. int ret = 0;
  1424. /* get the start gm address of the batch buffer */
  1425. gma = get_gma_bb_from_cmd(s, 1);
  1426. if (gma == INTEL_GVT_INVALID_ADDR)
  1427. return -EFAULT;
  1428. ret = find_bb_size(s, &bb_size);
  1429. if (ret)
  1430. return ret;
  1431. bb = kzalloc(sizeof(*bb), GFP_KERNEL);
  1432. if (!bb)
  1433. return -ENOMEM;
  1434. bb->obj = i915_gem_object_create(s->vgpu->gvt->dev_priv,
  1435. roundup(bb_size, PAGE_SIZE));
  1436. if (IS_ERR(bb->obj)) {
  1437. ret = PTR_ERR(bb->obj);
  1438. goto err_free_bb;
  1439. }
  1440. ret = i915_gem_obj_prepare_shmem_write(bb->obj, &bb->clflush);
  1441. if (ret)
  1442. goto err_free_obj;
  1443. bb->va = i915_gem_object_pin_map(bb->obj, I915_MAP_WB);
  1444. if (IS_ERR(bb->va)) {
  1445. ret = PTR_ERR(bb->va);
  1446. goto err_finish_shmem_access;
  1447. }
  1448. if (bb->clflush & CLFLUSH_BEFORE) {
  1449. drm_clflush_virt_range(bb->va, bb->obj->base.size);
  1450. bb->clflush &= ~CLFLUSH_BEFORE;
  1451. }
  1452. ret = copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
  1453. gma, gma + bb_size,
  1454. bb->va);
  1455. if (ret < 0) {
  1456. gvt_vgpu_err("fail to copy guest ring buffer\n");
  1457. ret = -EFAULT;
  1458. goto err_unmap;
  1459. }
  1460. INIT_LIST_HEAD(&bb->list);
  1461. list_add(&bb->list, &s->workload->shadow_bb);
  1462. bb->accessing = true;
  1463. bb->bb_start_cmd_va = s->ip_va;
  1464. if ((s->buf_type == BATCH_BUFFER_INSTRUCTION) && (!s->is_ctx_wa))
  1465. bb->bb_offset = s->ip_va - s->rb_va;
  1466. else
  1467. bb->bb_offset = 0;
  1468. /*
  1469. * ip_va saves the virtual address of the shadow batch buffer, while
  1470. * ip_gma saves the graphics address of the original batch buffer.
  1471. * As the shadow batch buffer is just a copy from the originial one,
  1472. * it should be right to use shadow batch buffer'va and original batch
  1473. * buffer's gma in pair. After all, we don't want to pin the shadow
  1474. * buffer here (too early).
  1475. */
  1476. s->ip_va = bb->va;
  1477. s->ip_gma = gma;
  1478. return 0;
  1479. err_unmap:
  1480. i915_gem_object_unpin_map(bb->obj);
  1481. err_finish_shmem_access:
  1482. i915_gem_obj_finish_shmem_access(bb->obj);
  1483. err_free_obj:
  1484. i915_gem_object_put(bb->obj);
  1485. err_free_bb:
  1486. kfree(bb);
  1487. return ret;
  1488. }
  1489. static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
  1490. {
  1491. bool second_level;
  1492. int ret = 0;
  1493. struct intel_vgpu *vgpu = s->vgpu;
  1494. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  1495. gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
  1496. return -EFAULT;
  1497. }
  1498. second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
  1499. if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
  1500. gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n");
  1501. return -EFAULT;
  1502. }
  1503. s->saved_buf_addr_type = s->buf_addr_type;
  1504. addr_type_update_snb(s);
  1505. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  1506. s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
  1507. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  1508. } else if (second_level) {
  1509. s->buf_type = BATCH_BUFFER_2ND_LEVEL;
  1510. s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
  1511. s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
  1512. }
  1513. if (batch_buffer_needs_scan(s)) {
  1514. ret = perform_bb_shadow(s);
  1515. if (ret < 0)
  1516. gvt_vgpu_err("invalid shadow batch buffer\n");
  1517. } else {
  1518. /* emulate a batch buffer end to do return right */
  1519. ret = cmd_handler_mi_batch_buffer_end(s);
  1520. if (ret < 0)
  1521. return ret;
  1522. }
  1523. return ret;
  1524. }
  1525. static struct cmd_info cmd_info[] = {
  1526. {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1527. {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
  1528. 0, 1, NULL},
  1529. {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
  1530. 0, 1, cmd_handler_mi_user_interrupt},
  1531. {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
  1532. D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
  1533. {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1534. {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1535. NULL},
  1536. {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1537. NULL},
  1538. {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1539. NULL},
  1540. {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1541. NULL},
  1542. {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
  1543. D_ALL, 0, 1, NULL},
  1544. {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
  1545. F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1546. cmd_handler_mi_batch_buffer_end},
  1547. {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
  1548. 0, 1, NULL},
  1549. {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1550. NULL},
  1551. {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
  1552. D_ALL, 0, 1, NULL},
  1553. {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1554. NULL},
  1555. {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1556. NULL},
  1557. {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
  1558. R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
  1559. {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
  1560. 0, 8, NULL},
  1561. {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
  1562. {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1563. {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
  1564. D_BDW_PLUS, 0, 8, NULL},
  1565. {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1566. ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
  1567. {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1568. ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
  1569. {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
  1570. 0, 8, cmd_handler_mi_store_data_index},
  1571. {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
  1572. D_ALL, 0, 8, cmd_handler_lri},
  1573. {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
  1574. cmd_handler_mi_update_gtt},
  1575. {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1576. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
  1577. {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
  1578. cmd_handler_mi_flush_dw},
  1579. {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
  1580. 10, cmd_handler_mi_clflush},
  1581. {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
  1582. D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
  1583. {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1584. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
  1585. {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
  1586. D_ALL, 0, 8, cmd_handler_lrr},
  1587. {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
  1588. D_ALL, 0, 8, NULL},
  1589. {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1590. ADDR_FIX_1(2), 8, NULL},
  1591. {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1592. ADDR_FIX_1(2), 8, NULL},
  1593. {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
  1594. 8, cmd_handler_mi_op_2e},
  1595. {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
  1596. 8, cmd_handler_mi_op_2f},
  1597. {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
  1598. F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
  1599. cmd_handler_mi_batch_buffer_start},
  1600. {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
  1601. F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
  1602. cmd_handler_mi_conditional_batch_buffer_end},
  1603. {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
  1604. R_RCS | R_BCS, D_ALL, 0, 2, NULL},
  1605. {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1606. ADDR_FIX_2(4, 7), 8, NULL},
  1607. {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1608. 0, 8, NULL},
  1609. {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
  1610. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1611. {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1612. {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1613. 0, 8, NULL},
  1614. {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1615. ADDR_FIX_1(3), 8, NULL},
  1616. {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
  1617. D_ALL, 0, 8, NULL},
  1618. {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1619. ADDR_FIX_1(4), 8, NULL},
  1620. {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1621. ADDR_FIX_2(4, 5), 8, NULL},
  1622. {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1623. ADDR_FIX_1(4), 8, NULL},
  1624. {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1625. ADDR_FIX_2(4, 7), 8, NULL},
  1626. {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
  1627. D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1628. {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1629. {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
  1630. D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
  1631. {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
  1632. R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1633. {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
  1634. OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
  1635. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1636. {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
  1637. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1638. {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
  1639. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1640. {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
  1641. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1642. {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
  1643. D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1644. {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
  1645. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1646. {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
  1647. OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
  1648. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1649. {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1650. ADDR_FIX_2(4, 5), 8, NULL},
  1651. {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
  1652. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1653. {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
  1654. OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
  1655. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1656. {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
  1657. OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
  1658. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1659. {"3DSTATE_BLEND_STATE_POINTERS",
  1660. OP_3DSTATE_BLEND_STATE_POINTERS,
  1661. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1662. {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
  1663. OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
  1664. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1665. {"3DSTATE_BINDING_TABLE_POINTERS_VS",
  1666. OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
  1667. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1668. {"3DSTATE_BINDING_TABLE_POINTERS_HS",
  1669. OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
  1670. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1671. {"3DSTATE_BINDING_TABLE_POINTERS_DS",
  1672. OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
  1673. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1674. {"3DSTATE_BINDING_TABLE_POINTERS_GS",
  1675. OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
  1676. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1677. {"3DSTATE_BINDING_TABLE_POINTERS_PS",
  1678. OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
  1679. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1680. {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
  1681. OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
  1682. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1683. {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
  1684. OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
  1685. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1686. {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
  1687. OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
  1688. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1689. {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
  1690. OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
  1691. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1692. {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
  1693. OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
  1694. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1695. {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
  1696. 0, 8, NULL},
  1697. {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
  1698. 0, 8, NULL},
  1699. {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
  1700. 0, 8, NULL},
  1701. {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
  1702. 0, 8, NULL},
  1703. {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
  1704. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1705. {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
  1706. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1707. {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
  1708. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1709. {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
  1710. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1711. {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
  1712. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1713. {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
  1714. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1715. {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
  1716. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1717. {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
  1718. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1719. {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
  1720. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1721. {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
  1722. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1723. {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
  1724. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1725. {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
  1726. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1727. {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
  1728. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1729. {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
  1730. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1731. {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
  1732. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1733. {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
  1734. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1735. {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
  1736. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1737. {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
  1738. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1739. {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
  1740. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1741. {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
  1742. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1743. {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
  1744. D_BDW_PLUS, 0, 8, NULL},
  1745. {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1746. NULL},
  1747. {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
  1748. D_BDW_PLUS, 0, 8, NULL},
  1749. {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
  1750. D_BDW_PLUS, 0, 8, NULL},
  1751. {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1752. 8, NULL},
  1753. {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
  1754. R_RCS, D_BDW_PLUS, 0, 8, NULL},
  1755. {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1756. 8, NULL},
  1757. {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1758. NULL},
  1759. {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1760. NULL},
  1761. {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1762. NULL},
  1763. {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
  1764. D_BDW_PLUS, 0, 8, NULL},
  1765. {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
  1766. R_RCS, D_ALL, 0, 8, NULL},
  1767. {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
  1768. D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
  1769. {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
  1770. R_RCS, D_ALL, 0, 1, NULL},
  1771. {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1772. {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
  1773. R_RCS, D_ALL, 0, 8, NULL},
  1774. {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
  1775. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1776. {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1777. {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1778. {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1779. {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
  1780. D_BDW_PLUS, 0, 8, NULL},
  1781. {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
  1782. D_BDW_PLUS, 0, 8, NULL},
  1783. {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
  1784. D_ALL, 0, 8, NULL},
  1785. {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
  1786. D_BDW_PLUS, 0, 8, NULL},
  1787. {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
  1788. D_BDW_PLUS, 0, 8, NULL},
  1789. {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1790. {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1791. {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1792. {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
  1793. D_ALL, 0, 8, NULL},
  1794. {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1795. {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1796. {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
  1797. R_RCS, D_ALL, 0, 8, NULL},
  1798. {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
  1799. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1800. {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
  1801. 0, 8, NULL},
  1802. {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
  1803. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1804. {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
  1805. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1806. {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
  1807. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1808. {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
  1809. D_ALL, 0, 8, NULL},
  1810. {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
  1811. D_ALL, 0, 8, NULL},
  1812. {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
  1813. D_ALL, 0, 8, NULL},
  1814. {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
  1815. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1816. {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
  1817. D_BDW_PLUS, 0, 8, NULL},
  1818. {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
  1819. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1820. {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
  1821. R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
  1822. {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
  1823. R_RCS, D_ALL, 0, 8, NULL},
  1824. {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
  1825. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1826. {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
  1827. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1828. {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
  1829. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1830. {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
  1831. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1832. {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
  1833. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1834. {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
  1835. R_RCS, D_ALL, 0, 8, NULL},
  1836. {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
  1837. D_ALL, 0, 9, NULL},
  1838. {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1839. ADDR_FIX_2(2, 4), 8, NULL},
  1840. {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
  1841. OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
  1842. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1843. {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
  1844. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1845. {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
  1846. OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
  1847. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1848. {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
  1849. D_BDW_PLUS, 0, 8, NULL},
  1850. {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
  1851. ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
  1852. {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1853. {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
  1854. 1, NULL},
  1855. {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
  1856. ADDR_FIX_1(1), 8, NULL},
  1857. {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1858. {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1859. ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
  1860. {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
  1861. ADDR_FIX_1(1), 8, NULL},
  1862. {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1863. {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1864. {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1865. 0, 8, NULL},
  1866. {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
  1867. D_SKL_PLUS, 0, 8, NULL},
  1868. {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
  1869. F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1870. {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
  1871. 0, 16, NULL},
  1872. {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
  1873. 0, 16, NULL},
  1874. {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1875. {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
  1876. 0, 16, NULL},
  1877. {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
  1878. 0, 16, NULL},
  1879. {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1880. 0, 16, NULL},
  1881. {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1882. 0, 8, NULL},
  1883. {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
  1884. NULL},
  1885. {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
  1886. F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1887. {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
  1888. R_VCS, D_ALL, 0, 12, NULL},
  1889. {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
  1890. R_VCS, D_ALL, 0, 12, NULL},
  1891. {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
  1892. R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1893. {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
  1894. F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1895. {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
  1896. F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
  1897. {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1898. {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
  1899. R_VCS, D_ALL, 0, 12, NULL},
  1900. {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
  1901. R_VCS, D_ALL, 0, 12, NULL},
  1902. {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
  1903. R_VCS, D_ALL, 0, 12, NULL},
  1904. {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
  1905. R_VCS, D_ALL, 0, 12, NULL},
  1906. {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
  1907. R_VCS, D_ALL, 0, 12, NULL},
  1908. {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
  1909. R_VCS, D_ALL, 0, 12, NULL},
  1910. {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
  1911. R_VCS, D_ALL, 0, 6, NULL},
  1912. {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
  1913. R_VCS, D_ALL, 0, 12, NULL},
  1914. {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
  1915. R_VCS, D_ALL, 0, 12, NULL},
  1916. {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
  1917. R_VCS, D_ALL, 0, 12, NULL},
  1918. {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
  1919. R_VCS, D_ALL, 0, 12, NULL},
  1920. {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
  1921. R_VCS, D_ALL, 0, 12, NULL},
  1922. {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
  1923. R_VCS, D_ALL, 0, 12, NULL},
  1924. {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
  1925. R_VCS, D_ALL, 0, 12, NULL},
  1926. {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
  1927. R_VCS, D_ALL, 0, 12, NULL},
  1928. {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
  1929. R_VCS, D_ALL, 0, 12, NULL},
  1930. {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
  1931. R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
  1932. {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
  1933. R_VCS, D_ALL, 0, 12, NULL},
  1934. {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
  1935. R_VCS, D_ALL, 0, 12, NULL},
  1936. {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
  1937. R_VCS, D_ALL, 0, 12, NULL},
  1938. {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
  1939. R_VCS, D_ALL, 0, 12, NULL},
  1940. {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
  1941. R_VCS, D_ALL, 0, 12, NULL},
  1942. {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
  1943. R_VCS, D_ALL, 0, 12, NULL},
  1944. {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
  1945. R_VCS, D_ALL, 0, 12, NULL},
  1946. {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
  1947. R_VCS, D_ALL, 0, 12, NULL},
  1948. {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
  1949. R_VCS, D_ALL, 0, 12, NULL},
  1950. {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
  1951. R_VCS, D_ALL, 0, 12, NULL},
  1952. {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
  1953. R_VCS, D_ALL, 0, 12, NULL},
  1954. {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
  1955. 0, 16, NULL},
  1956. {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1957. {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1958. {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
  1959. R_VCS, D_ALL, 0, 12, NULL},
  1960. {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
  1961. R_VCS, D_ALL, 0, 12, NULL},
  1962. {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
  1963. R_VCS, D_ALL, 0, 12, NULL},
  1964. {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
  1965. {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
  1966. 0, 12, NULL},
  1967. {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
  1968. 0, 20, NULL},
  1969. };
  1970. static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
  1971. {
  1972. hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
  1973. }
  1974. /* call the cmd handler, and advance ip */
  1975. static int cmd_parser_exec(struct parser_exec_state *s)
  1976. {
  1977. struct intel_vgpu *vgpu = s->vgpu;
  1978. struct cmd_info *info;
  1979. u32 cmd;
  1980. int ret = 0;
  1981. cmd = cmd_val(s, 0);
  1982. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1983. if (info == NULL) {
  1984. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1985. cmd, get_opcode(cmd, s->ring_id));
  1986. return -EBADRQC;
  1987. }
  1988. s->info = info;
  1989. trace_gvt_command(vgpu->id, s->ring_id, s->ip_gma, s->ip_va,
  1990. cmd_length(s), s->buf_type);
  1991. if (info->handler) {
  1992. ret = info->handler(s);
  1993. if (ret < 0) {
  1994. gvt_vgpu_err("%s handler error\n", info->name);
  1995. return ret;
  1996. }
  1997. }
  1998. if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
  1999. ret = cmd_advance_default(s);
  2000. if (ret) {
  2001. gvt_vgpu_err("%s IP advance error\n", info->name);
  2002. return ret;
  2003. }
  2004. }
  2005. return 0;
  2006. }
  2007. static inline bool gma_out_of_range(unsigned long gma,
  2008. unsigned long gma_head, unsigned int gma_tail)
  2009. {
  2010. if (gma_tail >= gma_head)
  2011. return (gma < gma_head) || (gma > gma_tail);
  2012. else
  2013. return (gma > gma_tail) && (gma < gma_head);
  2014. }
  2015. /* Keep the consistent return type, e.g EBADRQC for unknown
  2016. * cmd, EFAULT for invalid address, EPERM for nonpriv. later
  2017. * works as the input of VM healthy status.
  2018. */
  2019. static int command_scan(struct parser_exec_state *s,
  2020. unsigned long rb_head, unsigned long rb_tail,
  2021. unsigned long rb_start, unsigned long rb_len)
  2022. {
  2023. unsigned long gma_head, gma_tail, gma_bottom;
  2024. int ret = 0;
  2025. struct intel_vgpu *vgpu = s->vgpu;
  2026. gma_head = rb_start + rb_head;
  2027. gma_tail = rb_start + rb_tail;
  2028. gma_bottom = rb_start + rb_len;
  2029. while (s->ip_gma != gma_tail) {
  2030. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  2031. if (!(s->ip_gma >= rb_start) ||
  2032. !(s->ip_gma < gma_bottom)) {
  2033. gvt_vgpu_err("ip_gma %lx out of ring scope."
  2034. "(base:0x%lx, bottom: 0x%lx)\n",
  2035. s->ip_gma, rb_start,
  2036. gma_bottom);
  2037. parser_exec_state_dump(s);
  2038. return -EFAULT;
  2039. }
  2040. if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
  2041. gvt_vgpu_err("ip_gma %lx out of range."
  2042. "base 0x%lx head 0x%lx tail 0x%lx\n",
  2043. s->ip_gma, rb_start,
  2044. rb_head, rb_tail);
  2045. parser_exec_state_dump(s);
  2046. break;
  2047. }
  2048. }
  2049. ret = cmd_parser_exec(s);
  2050. if (ret) {
  2051. gvt_vgpu_err("cmd parser error\n");
  2052. parser_exec_state_dump(s);
  2053. break;
  2054. }
  2055. }
  2056. return ret;
  2057. }
  2058. static int scan_workload(struct intel_vgpu_workload *workload)
  2059. {
  2060. unsigned long gma_head, gma_tail, gma_bottom;
  2061. struct parser_exec_state s;
  2062. int ret = 0;
  2063. /* ring base is page aligned */
  2064. if (WARN_ON(!IS_ALIGNED(workload->rb_start, I915_GTT_PAGE_SIZE)))
  2065. return -EINVAL;
  2066. gma_head = workload->rb_start + workload->rb_head;
  2067. gma_tail = workload->rb_start + workload->rb_tail;
  2068. gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2069. s.buf_type = RING_BUFFER_INSTRUCTION;
  2070. s.buf_addr_type = GTT_BUFFER;
  2071. s.vgpu = workload->vgpu;
  2072. s.ring_id = workload->ring_id;
  2073. s.ring_start = workload->rb_start;
  2074. s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2075. s.ring_head = gma_head;
  2076. s.ring_tail = gma_tail;
  2077. s.rb_va = workload->shadow_ring_buffer_va;
  2078. s.workload = workload;
  2079. s.is_ctx_wa = false;
  2080. if ((bypass_scan_mask & (1 << workload->ring_id)) ||
  2081. gma_head == gma_tail)
  2082. return 0;
  2083. if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
  2084. ret = -EINVAL;
  2085. goto out;
  2086. }
  2087. ret = ip_gma_set(&s, gma_head);
  2088. if (ret)
  2089. goto out;
  2090. ret = command_scan(&s, workload->rb_head, workload->rb_tail,
  2091. workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
  2092. out:
  2093. return ret;
  2094. }
  2095. static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2096. {
  2097. unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
  2098. struct parser_exec_state s;
  2099. int ret = 0;
  2100. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2101. struct intel_vgpu_workload,
  2102. wa_ctx);
  2103. /* ring base is page aligned */
  2104. if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma,
  2105. I915_GTT_PAGE_SIZE)))
  2106. return -EINVAL;
  2107. ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
  2108. ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
  2109. PAGE_SIZE);
  2110. gma_head = wa_ctx->indirect_ctx.guest_gma;
  2111. gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
  2112. gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
  2113. s.buf_type = RING_BUFFER_INSTRUCTION;
  2114. s.buf_addr_type = GTT_BUFFER;
  2115. s.vgpu = workload->vgpu;
  2116. s.ring_id = workload->ring_id;
  2117. s.ring_start = wa_ctx->indirect_ctx.guest_gma;
  2118. s.ring_size = ring_size;
  2119. s.ring_head = gma_head;
  2120. s.ring_tail = gma_tail;
  2121. s.rb_va = wa_ctx->indirect_ctx.shadow_va;
  2122. s.workload = workload;
  2123. s.is_ctx_wa = true;
  2124. if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
  2125. ret = -EINVAL;
  2126. goto out;
  2127. }
  2128. ret = ip_gma_set(&s, gma_head);
  2129. if (ret)
  2130. goto out;
  2131. ret = command_scan(&s, 0, ring_tail,
  2132. wa_ctx->indirect_ctx.guest_gma, ring_size);
  2133. out:
  2134. return ret;
  2135. }
  2136. static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
  2137. {
  2138. struct intel_vgpu *vgpu = workload->vgpu;
  2139. struct intel_vgpu_submission *s = &vgpu->submission;
  2140. unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
  2141. void *shadow_ring_buffer_va;
  2142. int ring_id = workload->ring_id;
  2143. int ret;
  2144. guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2145. /* calculate workload ring buffer size */
  2146. workload->rb_len = (workload->rb_tail + guest_rb_size -
  2147. workload->rb_head) % guest_rb_size;
  2148. gma_head = workload->rb_start + workload->rb_head;
  2149. gma_tail = workload->rb_start + workload->rb_tail;
  2150. gma_top = workload->rb_start + guest_rb_size;
  2151. if (workload->rb_len > s->ring_scan_buffer_size[ring_id]) {
  2152. void *p;
  2153. /* realloc the new ring buffer if needed */
  2154. p = krealloc(s->ring_scan_buffer[ring_id], workload->rb_len,
  2155. GFP_KERNEL);
  2156. if (!p) {
  2157. gvt_vgpu_err("fail to re-alloc ring scan buffer\n");
  2158. return -ENOMEM;
  2159. }
  2160. s->ring_scan_buffer[ring_id] = p;
  2161. s->ring_scan_buffer_size[ring_id] = workload->rb_len;
  2162. }
  2163. shadow_ring_buffer_va = s->ring_scan_buffer[ring_id];
  2164. /* get shadow ring buffer va */
  2165. workload->shadow_ring_buffer_va = shadow_ring_buffer_va;
  2166. /* head > tail --> copy head <-> top */
  2167. if (gma_head > gma_tail) {
  2168. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
  2169. gma_head, gma_top, shadow_ring_buffer_va);
  2170. if (ret < 0) {
  2171. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2172. return ret;
  2173. }
  2174. shadow_ring_buffer_va += ret;
  2175. gma_head = workload->rb_start;
  2176. }
  2177. /* copy head or start <-> tail */
  2178. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, gma_head, gma_tail,
  2179. shadow_ring_buffer_va);
  2180. if (ret < 0) {
  2181. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2182. return ret;
  2183. }
  2184. return 0;
  2185. }
  2186. int intel_gvt_scan_and_shadow_ringbuffer(struct intel_vgpu_workload *workload)
  2187. {
  2188. int ret;
  2189. struct intel_vgpu *vgpu = workload->vgpu;
  2190. ret = shadow_workload_ring_buffer(workload);
  2191. if (ret) {
  2192. gvt_vgpu_err("fail to shadow workload ring_buffer\n");
  2193. return ret;
  2194. }
  2195. ret = scan_workload(workload);
  2196. if (ret) {
  2197. gvt_vgpu_err("scan workload error\n");
  2198. return ret;
  2199. }
  2200. return 0;
  2201. }
  2202. static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2203. {
  2204. int ctx_size = wa_ctx->indirect_ctx.size;
  2205. unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
  2206. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2207. struct intel_vgpu_workload,
  2208. wa_ctx);
  2209. struct intel_vgpu *vgpu = workload->vgpu;
  2210. struct drm_i915_gem_object *obj;
  2211. int ret = 0;
  2212. void *map;
  2213. obj = i915_gem_object_create(workload->vgpu->gvt->dev_priv,
  2214. roundup(ctx_size + CACHELINE_BYTES,
  2215. PAGE_SIZE));
  2216. if (IS_ERR(obj))
  2217. return PTR_ERR(obj);
  2218. /* get the va of the shadow batch buffer */
  2219. map = i915_gem_object_pin_map(obj, I915_MAP_WB);
  2220. if (IS_ERR(map)) {
  2221. gvt_vgpu_err("failed to vmap shadow indirect ctx\n");
  2222. ret = PTR_ERR(map);
  2223. goto put_obj;
  2224. }
  2225. ret = i915_gem_object_set_to_cpu_domain(obj, false);
  2226. if (ret) {
  2227. gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n");
  2228. goto unmap_src;
  2229. }
  2230. ret = copy_gma_to_hva(workload->vgpu,
  2231. workload->vgpu->gtt.ggtt_mm,
  2232. guest_gma, guest_gma + ctx_size,
  2233. map);
  2234. if (ret < 0) {
  2235. gvt_vgpu_err("fail to copy guest indirect ctx\n");
  2236. goto unmap_src;
  2237. }
  2238. wa_ctx->indirect_ctx.obj = obj;
  2239. wa_ctx->indirect_ctx.shadow_va = map;
  2240. return 0;
  2241. unmap_src:
  2242. i915_gem_object_unpin_map(obj);
  2243. put_obj:
  2244. i915_gem_object_put(obj);
  2245. return ret;
  2246. }
  2247. static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2248. {
  2249. uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
  2250. unsigned char *bb_start_sva;
  2251. if (!wa_ctx->per_ctx.valid)
  2252. return 0;
  2253. per_ctx_start[0] = 0x18800001;
  2254. per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
  2255. bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
  2256. wa_ctx->indirect_ctx.size;
  2257. memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
  2258. return 0;
  2259. }
  2260. int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2261. {
  2262. int ret;
  2263. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2264. struct intel_vgpu_workload,
  2265. wa_ctx);
  2266. struct intel_vgpu *vgpu = workload->vgpu;
  2267. if (wa_ctx->indirect_ctx.size == 0)
  2268. return 0;
  2269. ret = shadow_indirect_ctx(wa_ctx);
  2270. if (ret) {
  2271. gvt_vgpu_err("fail to shadow indirect ctx\n");
  2272. return ret;
  2273. }
  2274. combine_wa_ctx(wa_ctx);
  2275. ret = scan_wa_ctx(wa_ctx);
  2276. if (ret) {
  2277. gvt_vgpu_err("scan wa ctx error\n");
  2278. return ret;
  2279. }
  2280. return 0;
  2281. }
  2282. static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
  2283. unsigned int opcode, unsigned long rings)
  2284. {
  2285. struct cmd_info *info = NULL;
  2286. unsigned int ring;
  2287. for_each_set_bit(ring, &rings, I915_NUM_ENGINES) {
  2288. info = find_cmd_entry(gvt, opcode, ring);
  2289. if (info)
  2290. break;
  2291. }
  2292. return info;
  2293. }
  2294. static int init_cmd_table(struct intel_gvt *gvt)
  2295. {
  2296. int i;
  2297. struct cmd_entry *e;
  2298. struct cmd_info *info;
  2299. unsigned int gen_type;
  2300. gen_type = intel_gvt_get_device_type(gvt);
  2301. for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
  2302. if (!(cmd_info[i].devices & gen_type))
  2303. continue;
  2304. e = kzalloc(sizeof(*e), GFP_KERNEL);
  2305. if (!e)
  2306. return -ENOMEM;
  2307. e->info = &cmd_info[i];
  2308. info = find_cmd_entry_any_ring(gvt,
  2309. e->info->opcode, e->info->rings);
  2310. if (info) {
  2311. gvt_err("%s %s duplicated\n", e->info->name,
  2312. info->name);
  2313. return -EEXIST;
  2314. }
  2315. INIT_HLIST_NODE(&e->hlist);
  2316. add_cmd_entry(gvt, e);
  2317. gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
  2318. e->info->name, e->info->opcode, e->info->flag,
  2319. e->info->devices, e->info->rings);
  2320. }
  2321. return 0;
  2322. }
  2323. static void clean_cmd_table(struct intel_gvt *gvt)
  2324. {
  2325. struct hlist_node *tmp;
  2326. struct cmd_entry *e;
  2327. int i;
  2328. hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
  2329. kfree(e);
  2330. hash_init(gvt->cmd_table);
  2331. }
  2332. void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
  2333. {
  2334. clean_cmd_table(gvt);
  2335. }
  2336. int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
  2337. {
  2338. int ret;
  2339. ret = init_cmd_table(gvt);
  2340. if (ret) {
  2341. intel_gvt_clean_cmd_parser(gvt);
  2342. return ret;
  2343. }
  2344. return 0;
  2345. }