suspend-imx6.S 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/linkage.h>
  12. #include <asm/assembler.h>
  13. #include <asm/asm-offsets.h>
  14. #include <asm/hardware/cache-l2x0.h>
  15. #include "hardware.h"
  16. /*
  17. * ==================== low level suspend ====================
  18. *
  19. * Better to follow below rules to use ARM registers:
  20. * r0: pm_info structure address;
  21. * r1 ~ r4: for saving pm_info members;
  22. * r5 ~ r10: free registers;
  23. * r11: io base address.
  24. *
  25. * suspend ocram space layout:
  26. * ======================== high address ======================
  27. * .
  28. * .
  29. * .
  30. * ^
  31. * ^
  32. * ^
  33. * imx6_suspend code
  34. * PM_INFO structure(imx6_cpu_pm_info)
  35. * ======================== low address =======================
  36. */
  37. /*
  38. * Below offsets are based on struct imx6_cpu_pm_info
  39. * which defined in arch/arm/mach-imx/pm-imx6q.c, this
  40. * structure contains necessary pm info for low level
  41. * suspend related code.
  42. */
  43. #define PM_INFO_PBASE_OFFSET 0x0
  44. #define PM_INFO_RESUME_ADDR_OFFSET 0x4
  45. #define PM_INFO_DDR_TYPE_OFFSET 0x8
  46. #define PM_INFO_PM_INFO_SIZE_OFFSET 0xC
  47. #define PM_INFO_MX6Q_MMDC_P_OFFSET 0x10
  48. #define PM_INFO_MX6Q_MMDC_V_OFFSET 0x14
  49. #define PM_INFO_MX6Q_SRC_P_OFFSET 0x18
  50. #define PM_INFO_MX6Q_SRC_V_OFFSET 0x1C
  51. #define PM_INFO_MX6Q_IOMUXC_P_OFFSET 0x20
  52. #define PM_INFO_MX6Q_IOMUXC_V_OFFSET 0x24
  53. #define PM_INFO_MX6Q_CCM_P_OFFSET 0x28
  54. #define PM_INFO_MX6Q_CCM_V_OFFSET 0x2C
  55. #define PM_INFO_MX6Q_GPC_P_OFFSET 0x30
  56. #define PM_INFO_MX6Q_GPC_V_OFFSET 0x34
  57. #define PM_INFO_MX6Q_L2_P_OFFSET 0x38
  58. #define PM_INFO_MX6Q_L2_V_OFFSET 0x3C
  59. #define PM_INFO_MMDC_IO_NUM_OFFSET 0x40
  60. #define PM_INFO_MMDC_IO_VAL_OFFSET 0x44
  61. #define MX6Q_SRC_GPR1 0x20
  62. #define MX6Q_SRC_GPR2 0x24
  63. #define MX6Q_MMDC_MAPSR 0x404
  64. #define MX6Q_MMDC_MPDGCTRL0 0x83c
  65. #define MX6Q_GPC_IMR1 0x08
  66. #define MX6Q_GPC_IMR2 0x0c
  67. #define MX6Q_GPC_IMR3 0x10
  68. #define MX6Q_GPC_IMR4 0x14
  69. #define MX6Q_CCM_CCR 0x0
  70. .align 3
  71. .macro sync_l2_cache
  72. /* sync L2 cache to drain L2's buffers to DRAM. */
  73. #ifdef CONFIG_CACHE_L2X0
  74. ldr r11, [r0, #PM_INFO_MX6Q_L2_V_OFFSET]
  75. mov r6, #0x0
  76. str r6, [r11, #L2X0_CACHE_SYNC]
  77. 1:
  78. ldr r6, [r11, #L2X0_CACHE_SYNC]
  79. ands r6, r6, #0x1
  80. bne 1b
  81. #endif
  82. .endm
  83. .macro resume_mmdc
  84. /* restore MMDC IO */
  85. cmp r5, #0x0
  86. ldreq r11, [r0, #PM_INFO_MX6Q_IOMUXC_V_OFFSET]
  87. ldrne r11, [r0, #PM_INFO_MX6Q_IOMUXC_P_OFFSET]
  88. ldr r6, [r0, #PM_INFO_MMDC_IO_NUM_OFFSET]
  89. ldr r7, =PM_INFO_MMDC_IO_VAL_OFFSET
  90. add r7, r7, r0
  91. 1:
  92. ldr r8, [r7], #0x4
  93. ldr r9, [r7], #0x4
  94. str r9, [r11, r8]
  95. subs r6, r6, #0x1
  96. bne 1b
  97. cmp r5, #0x0
  98. ldreq r11, [r0, #PM_INFO_MX6Q_MMDC_V_OFFSET]
  99. ldrne r11, [r0, #PM_INFO_MX6Q_MMDC_P_OFFSET]
  100. cmp r3, #IMX_DDR_TYPE_LPDDR2
  101. bne 4f
  102. /* reset read FIFO, RST_RD_FIFO */
  103. ldr r7, =MX6Q_MMDC_MPDGCTRL0
  104. ldr r6, [r11, r7]
  105. orr r6, r6, #(1 << 31)
  106. str r6, [r11, r7]
  107. 2:
  108. ldr r6, [r11, r7]
  109. ands r6, r6, #(1 << 31)
  110. bne 2b
  111. /* reset FIFO a second time */
  112. ldr r6, [r11, r7]
  113. orr r6, r6, #(1 << 31)
  114. str r6, [r11, r7]
  115. 3:
  116. ldr r6, [r11, r7]
  117. ands r6, r6, #(1 << 31)
  118. bne 3b
  119. 4:
  120. /* let DDR out of self-refresh */
  121. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  122. bic r7, r7, #(1 << 21)
  123. str r7, [r11, #MX6Q_MMDC_MAPSR]
  124. 5:
  125. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  126. ands r7, r7, #(1 << 25)
  127. bne 5b
  128. /* enable DDR auto power saving */
  129. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  130. bic r7, r7, #0x1
  131. str r7, [r11, #MX6Q_MMDC_MAPSR]
  132. .endm
  133. ENTRY(imx6_suspend)
  134. ldr r1, [r0, #PM_INFO_PBASE_OFFSET]
  135. ldr r2, [r0, #PM_INFO_RESUME_ADDR_OFFSET]
  136. ldr r3, [r0, #PM_INFO_DDR_TYPE_OFFSET]
  137. ldr r4, [r0, #PM_INFO_PM_INFO_SIZE_OFFSET]
  138. /*
  139. * counting the resume address in iram
  140. * to set it in SRC register.
  141. */
  142. ldr r6, =imx6_suspend
  143. ldr r7, =resume
  144. sub r7, r7, r6
  145. add r8, r1, r4
  146. add r9, r8, r7
  147. /*
  148. * make sure TLB contain the addr we want,
  149. * as we will access them after MMDC IO floated.
  150. */
  151. ldr r11, [r0, #PM_INFO_MX6Q_CCM_V_OFFSET]
  152. ldr r6, [r11, #0x0]
  153. ldr r11, [r0, #PM_INFO_MX6Q_GPC_V_OFFSET]
  154. ldr r6, [r11, #0x0]
  155. ldr r11, [r0, #PM_INFO_MX6Q_IOMUXC_V_OFFSET]
  156. ldr r6, [r11, #0x0]
  157. /* use r11 to store the IO address */
  158. ldr r11, [r0, #PM_INFO_MX6Q_SRC_V_OFFSET]
  159. /* store physical resume addr and pm_info address. */
  160. str r9, [r11, #MX6Q_SRC_GPR1]
  161. str r1, [r11, #MX6Q_SRC_GPR2]
  162. /* need to sync L2 cache before DSM. */
  163. sync_l2_cache
  164. ldr r11, [r0, #PM_INFO_MX6Q_MMDC_V_OFFSET]
  165. /*
  166. * put DDR explicitly into self-refresh and
  167. * disable automatic power savings.
  168. */
  169. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  170. orr r7, r7, #0x1
  171. str r7, [r11, #MX6Q_MMDC_MAPSR]
  172. /* make the DDR explicitly enter self-refresh. */
  173. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  174. orr r7, r7, #(1 << 21)
  175. str r7, [r11, #MX6Q_MMDC_MAPSR]
  176. poll_dvfs_set:
  177. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  178. ands r7, r7, #(1 << 25)
  179. beq poll_dvfs_set
  180. ldr r11, [r0, #PM_INFO_MX6Q_IOMUXC_V_OFFSET]
  181. ldr r6, =0x0
  182. ldr r7, [r0, #PM_INFO_MMDC_IO_NUM_OFFSET]
  183. ldr r8, =PM_INFO_MMDC_IO_VAL_OFFSET
  184. add r8, r8, r0
  185. /* LPDDR2's last 3 IOs need special setting */
  186. cmp r3, #IMX_DDR_TYPE_LPDDR2
  187. subeq r7, r7, #0x3
  188. set_mmdc_io_lpm:
  189. ldr r9, [r8], #0x8
  190. str r6, [r11, r9]
  191. subs r7, r7, #0x1
  192. bne set_mmdc_io_lpm
  193. cmp r3, #IMX_DDR_TYPE_LPDDR2
  194. bne set_mmdc_io_lpm_done
  195. ldr r6, =0x1000
  196. ldr r9, [r8], #0x8
  197. str r6, [r11, r9]
  198. ldr r9, [r8], #0x8
  199. str r6, [r11, r9]
  200. ldr r6, =0x80000
  201. ldr r9, [r8]
  202. str r6, [r11, r9]
  203. set_mmdc_io_lpm_done:
  204. /*
  205. * mask all GPC interrupts before
  206. * enabling the RBC counters to
  207. * avoid the counter starting too
  208. * early if an interupt is already
  209. * pending.
  210. */
  211. ldr r11, [r0, #PM_INFO_MX6Q_GPC_V_OFFSET]
  212. ldr r6, [r11, #MX6Q_GPC_IMR1]
  213. ldr r7, [r11, #MX6Q_GPC_IMR2]
  214. ldr r8, [r11, #MX6Q_GPC_IMR3]
  215. ldr r9, [r11, #MX6Q_GPC_IMR4]
  216. ldr r10, =0xffffffff
  217. str r10, [r11, #MX6Q_GPC_IMR1]
  218. str r10, [r11, #MX6Q_GPC_IMR2]
  219. str r10, [r11, #MX6Q_GPC_IMR3]
  220. str r10, [r11, #MX6Q_GPC_IMR4]
  221. /*
  222. * enable the RBC bypass counter here
  223. * to hold off the interrupts. RBC counter
  224. * = 32 (1ms), Minimum RBC delay should be
  225. * 400us for the analog LDOs to power down.
  226. */
  227. ldr r11, [r0, #PM_INFO_MX6Q_CCM_V_OFFSET]
  228. ldr r10, [r11, #MX6Q_CCM_CCR]
  229. bic r10, r10, #(0x3f << 21)
  230. orr r10, r10, #(0x20 << 21)
  231. str r10, [r11, #MX6Q_CCM_CCR]
  232. /* enable the counter. */
  233. ldr r10, [r11, #MX6Q_CCM_CCR]
  234. orr r10, r10, #(0x1 << 27)
  235. str r10, [r11, #MX6Q_CCM_CCR]
  236. /* unmask all the GPC interrupts. */
  237. ldr r11, [r0, #PM_INFO_MX6Q_GPC_V_OFFSET]
  238. str r6, [r11, #MX6Q_GPC_IMR1]
  239. str r7, [r11, #MX6Q_GPC_IMR2]
  240. str r8, [r11, #MX6Q_GPC_IMR3]
  241. str r9, [r11, #MX6Q_GPC_IMR4]
  242. /*
  243. * now delay for a short while (3usec)
  244. * ARM is at 1GHz at this point
  245. * so a short loop should be enough.
  246. * this delay is required to ensure that
  247. * the RBC counter can start counting in
  248. * case an interrupt is already pending
  249. * or in case an interrupt arrives just
  250. * as ARM is about to assert DSM_request.
  251. */
  252. ldr r6, =2000
  253. rbc_loop:
  254. subs r6, r6, #0x1
  255. bne rbc_loop
  256. /* Zzz, enter stop mode */
  257. wfi
  258. nop
  259. nop
  260. nop
  261. nop
  262. /*
  263. * run to here means there is pending
  264. * wakeup source, system should auto
  265. * resume, we need to restore MMDC IO first
  266. */
  267. mov r5, #0x0
  268. resume_mmdc
  269. /* return to suspend finish */
  270. ret lr
  271. resume:
  272. /* invalidate L1 I-cache first */
  273. mov r6, #0x0
  274. mcr p15, 0, r6, c7, c5, 0
  275. mcr p15, 0, r6, c7, c5, 6
  276. /* enable the Icache and branch prediction */
  277. mov r6, #0x1800
  278. mcr p15, 0, r6, c1, c0, 0
  279. isb
  280. /* get physical resume address from pm_info. */
  281. ldr lr, [r0, #PM_INFO_RESUME_ADDR_OFFSET]
  282. /* clear core0's entry and parameter */
  283. ldr r11, [r0, #PM_INFO_MX6Q_SRC_P_OFFSET]
  284. mov r7, #0x0
  285. str r7, [r11, #MX6Q_SRC_GPR1]
  286. str r7, [r11, #MX6Q_SRC_GPR2]
  287. ldr r3, [r0, #PM_INFO_DDR_TYPE_OFFSET]
  288. mov r5, #0x1
  289. resume_mmdc
  290. ret lr
  291. ENDPROC(imx6_suspend)
  292. /*
  293. * The following code must assume it is running from physical address
  294. * where absolute virtual addresses to the data section have to be
  295. * turned into relative ones.
  296. */
  297. ENTRY(v7_cpu_resume)
  298. bl v7_invalidate_l1
  299. #ifdef CONFIG_CACHE_L2X0
  300. bl l2c310_early_resume
  301. #endif
  302. b cpu_resume
  303. ENDPROC(v7_cpu_resume)