prm_common.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * OMAP2+ common Power & Reset Management (PRM) IP block functions
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Tero Kristo <t-kristo@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. *
  12. * For historical purposes, the API used to configure the PRM
  13. * interrupt handler refers to it as the "PRCM interrupt." The
  14. * underlying registers are located in the PRM on OMAP3/4.
  15. *
  16. * XXX This code should eventually be moved to a PRM driver.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/irq.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/slab.h>
  25. #include <linux/of.h>
  26. #include <linux/of_address.h>
  27. #include <linux/clk-provider.h>
  28. #include <linux/clk/ti.h>
  29. #include "soc.h"
  30. #include "prm2xxx_3xxx.h"
  31. #include "prm2xxx.h"
  32. #include "prm3xxx.h"
  33. #include "prm44xx.h"
  34. #include "common.h"
  35. #include "clock.h"
  36. /*
  37. * OMAP_PRCM_MAX_NR_PENDING_REG: maximum number of PRM_IRQ*_MPU regs
  38. * XXX this is technically not needed, since
  39. * omap_prcm_register_chain_handler() could allocate this based on the
  40. * actual amount of memory needed for the SoC
  41. */
  42. #define OMAP_PRCM_MAX_NR_PENDING_REG 2
  43. /*
  44. * prcm_irq_chips: an array of all of the "generic IRQ chips" in use
  45. * by the PRCM interrupt handler code. There will be one 'chip' per
  46. * PRM_{IRQSTATUS,IRQENABLE}_MPU register pair. (So OMAP3 will have
  47. * one "chip" and OMAP4 will have two.)
  48. */
  49. static struct irq_chip_generic **prcm_irq_chips;
  50. /*
  51. * prcm_irq_setup: the PRCM IRQ parameters for the hardware the code
  52. * is currently running on. Defined and passed by initialization code
  53. * that calls omap_prcm_register_chain_handler().
  54. */
  55. static struct omap_prcm_irq_setup *prcm_irq_setup;
  56. /* prm_base: base virtual address of the PRM IP block */
  57. void __iomem *prm_base;
  58. u16 prm_features;
  59. /*
  60. * prm_ll_data: function pointers to SoC-specific implementations of
  61. * common PRM functions
  62. */
  63. static struct prm_ll_data null_prm_ll_data;
  64. static struct prm_ll_data *prm_ll_data = &null_prm_ll_data;
  65. /* Private functions */
  66. /*
  67. * Move priority events from events to priority_events array
  68. */
  69. static void omap_prcm_events_filter_priority(unsigned long *events,
  70. unsigned long *priority_events)
  71. {
  72. int i;
  73. for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
  74. priority_events[i] =
  75. events[i] & prcm_irq_setup->priority_mask[i];
  76. events[i] ^= priority_events[i];
  77. }
  78. }
  79. /*
  80. * PRCM Interrupt Handler
  81. *
  82. * This is a common handler for the OMAP PRCM interrupts. Pending
  83. * interrupts are detected by a call to prcm_pending_events and
  84. * dispatched accordingly. Clearing of the wakeup events should be
  85. * done by the SoC specific individual handlers.
  86. */
  87. static void omap_prcm_irq_handler(unsigned int irq, struct irq_desc *desc)
  88. {
  89. unsigned long pending[OMAP_PRCM_MAX_NR_PENDING_REG];
  90. unsigned long priority_pending[OMAP_PRCM_MAX_NR_PENDING_REG];
  91. struct irq_chip *chip = irq_desc_get_chip(desc);
  92. unsigned int virtirq;
  93. int nr_irq = prcm_irq_setup->nr_regs * 32;
  94. /*
  95. * If we are suspended, mask all interrupts from PRCM level,
  96. * this does not ack them, and they will be pending until we
  97. * re-enable the interrupts, at which point the
  98. * omap_prcm_irq_handler will be executed again. The
  99. * _save_and_clear_irqen() function must ensure that the PRM
  100. * write to disable all IRQs has reached the PRM before
  101. * returning, or spurious PRCM interrupts may occur during
  102. * suspend.
  103. */
  104. if (prcm_irq_setup->suspended) {
  105. prcm_irq_setup->save_and_clear_irqen(prcm_irq_setup->saved_mask);
  106. prcm_irq_setup->suspend_save_flag = true;
  107. }
  108. /*
  109. * Loop until all pending irqs are handled, since
  110. * generic_handle_irq() can cause new irqs to come
  111. */
  112. while (!prcm_irq_setup->suspended) {
  113. prcm_irq_setup->read_pending_irqs(pending);
  114. /* No bit set, then all IRQs are handled */
  115. if (find_first_bit(pending, nr_irq) >= nr_irq)
  116. break;
  117. omap_prcm_events_filter_priority(pending, priority_pending);
  118. /*
  119. * Loop on all currently pending irqs so that new irqs
  120. * cannot starve previously pending irqs
  121. */
  122. /* Serve priority events first */
  123. for_each_set_bit(virtirq, priority_pending, nr_irq)
  124. generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
  125. /* Serve normal events next */
  126. for_each_set_bit(virtirq, pending, nr_irq)
  127. generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
  128. }
  129. if (chip->irq_ack)
  130. chip->irq_ack(&desc->irq_data);
  131. if (chip->irq_eoi)
  132. chip->irq_eoi(&desc->irq_data);
  133. chip->irq_unmask(&desc->irq_data);
  134. prcm_irq_setup->ocp_barrier(); /* avoid spurious IRQs */
  135. }
  136. /* Public functions */
  137. /**
  138. * omap_prcm_event_to_irq - given a PRCM event name, returns the
  139. * corresponding IRQ on which the handler should be registered
  140. * @name: name of the PRCM interrupt bit to look up - see struct omap_prcm_irq
  141. *
  142. * Returns the Linux internal IRQ ID corresponding to @name upon success,
  143. * or -ENOENT upon failure.
  144. */
  145. int omap_prcm_event_to_irq(const char *name)
  146. {
  147. int i;
  148. if (!prcm_irq_setup || !name)
  149. return -ENOENT;
  150. for (i = 0; i < prcm_irq_setup->nr_irqs; i++)
  151. if (!strcmp(prcm_irq_setup->irqs[i].name, name))
  152. return prcm_irq_setup->base_irq +
  153. prcm_irq_setup->irqs[i].offset;
  154. return -ENOENT;
  155. }
  156. /**
  157. * omap_prcm_irq_cleanup - reverses memory allocated and other steps
  158. * done by omap_prcm_register_chain_handler()
  159. *
  160. * No return value.
  161. */
  162. void omap_prcm_irq_cleanup(void)
  163. {
  164. int i;
  165. if (!prcm_irq_setup) {
  166. pr_err("PRCM: IRQ handler not initialized; cannot cleanup\n");
  167. return;
  168. }
  169. if (prcm_irq_chips) {
  170. for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
  171. if (prcm_irq_chips[i])
  172. irq_remove_generic_chip(prcm_irq_chips[i],
  173. 0xffffffff, 0, 0);
  174. prcm_irq_chips[i] = NULL;
  175. }
  176. kfree(prcm_irq_chips);
  177. prcm_irq_chips = NULL;
  178. }
  179. kfree(prcm_irq_setup->saved_mask);
  180. prcm_irq_setup->saved_mask = NULL;
  181. kfree(prcm_irq_setup->priority_mask);
  182. prcm_irq_setup->priority_mask = NULL;
  183. irq_set_chained_handler(prcm_irq_setup->irq, NULL);
  184. if (prcm_irq_setup->base_irq > 0)
  185. irq_free_descs(prcm_irq_setup->base_irq,
  186. prcm_irq_setup->nr_regs * 32);
  187. prcm_irq_setup->base_irq = 0;
  188. }
  189. void omap_prcm_irq_prepare(void)
  190. {
  191. prcm_irq_setup->suspended = true;
  192. }
  193. void omap_prcm_irq_complete(void)
  194. {
  195. prcm_irq_setup->suspended = false;
  196. /* If we have not saved the masks, do not attempt to restore */
  197. if (!prcm_irq_setup->suspend_save_flag)
  198. return;
  199. prcm_irq_setup->suspend_save_flag = false;
  200. /*
  201. * Re-enable all masked PRCM irq sources, this causes the PRCM
  202. * interrupt to fire immediately if the events were masked
  203. * previously in the chain handler
  204. */
  205. prcm_irq_setup->restore_irqen(prcm_irq_setup->saved_mask);
  206. }
  207. /**
  208. * omap_prcm_register_chain_handler - initializes the prcm chained interrupt
  209. * handler based on provided parameters
  210. * @irq_setup: hardware data about the underlying PRM/PRCM
  211. *
  212. * Set up the PRCM chained interrupt handler on the PRCM IRQ. Sets up
  213. * one generic IRQ chip per PRM interrupt status/enable register pair.
  214. * Returns 0 upon success, -EINVAL if called twice or if invalid
  215. * arguments are passed, or -ENOMEM on any other error.
  216. */
  217. int omap_prcm_register_chain_handler(struct omap_prcm_irq_setup *irq_setup)
  218. {
  219. int nr_regs;
  220. u32 mask[OMAP_PRCM_MAX_NR_PENDING_REG];
  221. int offset, i;
  222. struct irq_chip_generic *gc;
  223. struct irq_chip_type *ct;
  224. if (!irq_setup)
  225. return -EINVAL;
  226. nr_regs = irq_setup->nr_regs;
  227. if (prcm_irq_setup) {
  228. pr_err("PRCM: already initialized; won't reinitialize\n");
  229. return -EINVAL;
  230. }
  231. if (nr_regs > OMAP_PRCM_MAX_NR_PENDING_REG) {
  232. pr_err("PRCM: nr_regs too large\n");
  233. return -EINVAL;
  234. }
  235. prcm_irq_setup = irq_setup;
  236. prcm_irq_chips = kzalloc(sizeof(void *) * nr_regs, GFP_KERNEL);
  237. prcm_irq_setup->saved_mask = kzalloc(sizeof(u32) * nr_regs, GFP_KERNEL);
  238. prcm_irq_setup->priority_mask = kzalloc(sizeof(u32) * nr_regs,
  239. GFP_KERNEL);
  240. if (!prcm_irq_chips || !prcm_irq_setup->saved_mask ||
  241. !prcm_irq_setup->priority_mask) {
  242. pr_err("PRCM: kzalloc failed\n");
  243. goto err;
  244. }
  245. memset(mask, 0, sizeof(mask));
  246. for (i = 0; i < irq_setup->nr_irqs; i++) {
  247. offset = irq_setup->irqs[i].offset;
  248. mask[offset >> 5] |= 1 << (offset & 0x1f);
  249. if (irq_setup->irqs[i].priority)
  250. irq_setup->priority_mask[offset >> 5] |=
  251. 1 << (offset & 0x1f);
  252. }
  253. irq_set_chained_handler(irq_setup->irq, omap_prcm_irq_handler);
  254. irq_setup->base_irq = irq_alloc_descs(-1, 0, irq_setup->nr_regs * 32,
  255. 0);
  256. if (irq_setup->base_irq < 0) {
  257. pr_err("PRCM: failed to allocate irq descs: %d\n",
  258. irq_setup->base_irq);
  259. goto err;
  260. }
  261. for (i = 0; i < irq_setup->nr_regs; i++) {
  262. gc = irq_alloc_generic_chip("PRCM", 1,
  263. irq_setup->base_irq + i * 32, prm_base,
  264. handle_level_irq);
  265. if (!gc) {
  266. pr_err("PRCM: failed to allocate generic chip\n");
  267. goto err;
  268. }
  269. ct = gc->chip_types;
  270. ct->chip.irq_ack = irq_gc_ack_set_bit;
  271. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  272. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  273. ct->regs.ack = irq_setup->ack + i * 4;
  274. ct->regs.mask = irq_setup->mask + i * 4;
  275. irq_setup_generic_chip(gc, mask[i], 0, IRQ_NOREQUEST, 0);
  276. prcm_irq_chips[i] = gc;
  277. }
  278. if (of_have_populated_dt()) {
  279. int irq = omap_prcm_event_to_irq("io");
  280. omap_pcs_legacy_init(irq, irq_setup->reconfigure_io_chain);
  281. }
  282. return 0;
  283. err:
  284. omap_prcm_irq_cleanup();
  285. return -ENOMEM;
  286. }
  287. /**
  288. * omap2_set_globals_prm - set the PRM base address (for early use)
  289. * @prm: PRM base virtual address
  290. *
  291. * XXX Will be replaced when the PRM/CM drivers are completed.
  292. */
  293. void __init omap2_set_globals_prm(void __iomem *prm)
  294. {
  295. prm_base = prm;
  296. }
  297. /**
  298. * prm_read_reset_sources - return the sources of the SoC's last reset
  299. *
  300. * Return a u32 bitmask representing the reset sources that caused the
  301. * SoC to reset. The low-level per-SoC functions called by this
  302. * function remap the SoC-specific reset source bits into an
  303. * OMAP-common set of reset source bits, defined in
  304. * arch/arm/mach-omap2/prm.h. Returns the standardized reset source
  305. * u32 bitmask from the hardware upon success, or returns (1 <<
  306. * OMAP_UNKNOWN_RST_SRC_ID_SHIFT) if no low-level read_reset_sources()
  307. * function was registered.
  308. */
  309. u32 prm_read_reset_sources(void)
  310. {
  311. u32 ret = 1 << OMAP_UNKNOWN_RST_SRC_ID_SHIFT;
  312. if (prm_ll_data->read_reset_sources)
  313. ret = prm_ll_data->read_reset_sources();
  314. else
  315. WARN_ONCE(1, "prm: %s: no mapping function defined for reset sources\n", __func__);
  316. return ret;
  317. }
  318. /**
  319. * prm_was_any_context_lost_old - was device context lost? (old API)
  320. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  321. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  322. * @idx: CONTEXT register offset
  323. *
  324. * Return 1 if any bits were set in the *_CONTEXT_* register
  325. * identified by (@part, @inst, @idx), which means that some context
  326. * was lost for that module; otherwise, return 0. XXX Deprecated;
  327. * callers need to use a less-SoC-dependent way to identify hardware
  328. * IP blocks.
  329. */
  330. bool prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
  331. {
  332. bool ret = true;
  333. if (prm_ll_data->was_any_context_lost_old)
  334. ret = prm_ll_data->was_any_context_lost_old(part, inst, idx);
  335. else
  336. WARN_ONCE(1, "prm: %s: no mapping function defined\n",
  337. __func__);
  338. return ret;
  339. }
  340. /**
  341. * prm_clear_context_lost_flags_old - clear context loss flags (old API)
  342. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  343. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  344. * @idx: CONTEXT register offset
  345. *
  346. * Clear hardware context loss bits for the module identified by
  347. * (@part, @inst, @idx). No return value. XXX Deprecated; callers
  348. * need to use a less-SoC-dependent way to identify hardware IP
  349. * blocks.
  350. */
  351. void prm_clear_context_loss_flags_old(u8 part, s16 inst, u16 idx)
  352. {
  353. if (prm_ll_data->clear_context_loss_flags_old)
  354. prm_ll_data->clear_context_loss_flags_old(part, inst, idx);
  355. else
  356. WARN_ONCE(1, "prm: %s: no mapping function defined\n",
  357. __func__);
  358. }
  359. /**
  360. * prm_register - register per-SoC low-level data with the PRM
  361. * @pld: low-level per-SoC OMAP PRM data & function pointers to register
  362. *
  363. * Register per-SoC low-level OMAP PRM data and function pointers with
  364. * the OMAP PRM common interface. The caller must keep the data
  365. * pointed to by @pld valid until it calls prm_unregister() and
  366. * it returns successfully. Returns 0 upon success, -EINVAL if @pld
  367. * is NULL, or -EEXIST if prm_register() has already been called
  368. * without an intervening prm_unregister().
  369. */
  370. int prm_register(struct prm_ll_data *pld)
  371. {
  372. if (!pld)
  373. return -EINVAL;
  374. if (prm_ll_data != &null_prm_ll_data)
  375. return -EEXIST;
  376. prm_ll_data = pld;
  377. return 0;
  378. }
  379. /**
  380. * prm_unregister - unregister per-SoC low-level data & function pointers
  381. * @pld: low-level per-SoC OMAP PRM data & function pointers to unregister
  382. *
  383. * Unregister per-SoC low-level OMAP PRM data and function pointers
  384. * that were previously registered with prm_register(). The
  385. * caller may not destroy any of the data pointed to by @pld until
  386. * this function returns successfully. Returns 0 upon success, or
  387. * -EINVAL if @pld is NULL or if @pld does not match the struct
  388. * prm_ll_data * previously registered by prm_register().
  389. */
  390. int prm_unregister(struct prm_ll_data *pld)
  391. {
  392. if (!pld || prm_ll_data != pld)
  393. return -EINVAL;
  394. prm_ll_data = &null_prm_ll_data;
  395. return 0;
  396. }
  397. static struct of_device_id omap_prcm_dt_match_table[] = {
  398. { .compatible = "ti,am3-prcm" },
  399. { .compatible = "ti,am3-scrm" },
  400. { .compatible = "ti,am4-prcm" },
  401. { .compatible = "ti,am4-scrm" },
  402. { .compatible = "ti,omap2-prcm" },
  403. { .compatible = "ti,omap2-scrm" },
  404. { .compatible = "ti,omap3-prm" },
  405. { .compatible = "ti,omap3-cm" },
  406. { .compatible = "ti,omap3-scrm" },
  407. { .compatible = "ti,omap4-cm1" },
  408. { .compatible = "ti,omap4-prm" },
  409. { .compatible = "ti,omap4-cm2" },
  410. { .compatible = "ti,omap4-scrm" },
  411. { .compatible = "ti,omap5-prm" },
  412. { .compatible = "ti,omap5-cm-core-aon" },
  413. { .compatible = "ti,omap5-scrm" },
  414. { .compatible = "ti,omap5-cm-core" },
  415. { .compatible = "ti,dra7-prm" },
  416. { .compatible = "ti,dra7-cm-core-aon" },
  417. { .compatible = "ti,dra7-cm-core" },
  418. { }
  419. };
  420. static struct clk_hw_omap memmap_dummy_ck = {
  421. .flags = MEMMAP_ADDRESSING,
  422. };
  423. static u32 prm_clk_readl(void __iomem *reg)
  424. {
  425. return omap2_clk_readl(&memmap_dummy_ck, reg);
  426. }
  427. static void prm_clk_writel(u32 val, void __iomem *reg)
  428. {
  429. omap2_clk_writel(val, &memmap_dummy_ck, reg);
  430. }
  431. static struct ti_clk_ll_ops omap_clk_ll_ops = {
  432. .clk_readl = prm_clk_readl,
  433. .clk_writel = prm_clk_writel,
  434. };
  435. int __init of_prcm_init(void)
  436. {
  437. struct device_node *np;
  438. void __iomem *mem;
  439. int memmap_index = 0;
  440. ti_clk_ll_ops = &omap_clk_ll_ops;
  441. for_each_matching_node(np, omap_prcm_dt_match_table) {
  442. mem = of_iomap(np, 0);
  443. clk_memmaps[memmap_index] = mem;
  444. ti_dt_clk_init_provider(np, memmap_index);
  445. memmap_index++;
  446. }
  447. ti_dt_clockdomains_setup();
  448. return 0;
  449. }
  450. static int __init prm_late_init(void)
  451. {
  452. if (prm_ll_data->late_init)
  453. return prm_ll_data->late_init();
  454. return 0;
  455. }
  456. subsys_initcall(prm_late_init);