amdgpu_gem.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  33. {
  34. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  35. if (robj) {
  36. if (robj->gem_base.import_attach)
  37. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  38. amdgpu_mn_unregister(robj);
  39. amdgpu_bo_unref(&robj);
  40. }
  41. }
  42. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  43. int alignment, u32 initial_domain,
  44. u64 flags, bool kernel,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *robj;
  48. unsigned long max_size;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  56. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  57. * handle vram to system pool migrations.
  58. */
  59. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  60. if (size > max_size) {
  61. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  62. size >> 20, max_size >> 20);
  63. return -ENOMEM;
  64. }
  65. }
  66. retry:
  67. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  68. flags, NULL, NULL, &robj);
  69. if (r) {
  70. if (r != -ERESTARTSYS) {
  71. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  72. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  73. goto retry;
  74. }
  75. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  76. size, initial_domain, alignment, r);
  77. }
  78. return r;
  79. }
  80. *obj = &robj->gem_base;
  81. robj->pid = task_pid_nr(current);
  82. mutex_lock(&adev->gem.mutex);
  83. list_add_tail(&robj->list, &adev->gem.objects);
  84. mutex_unlock(&adev->gem.mutex);
  85. return 0;
  86. }
  87. int amdgpu_gem_init(struct amdgpu_device *adev)
  88. {
  89. INIT_LIST_HEAD(&adev->gem.objects);
  90. return 0;
  91. }
  92. void amdgpu_gem_fini(struct amdgpu_device *adev)
  93. {
  94. amdgpu_bo_force_delete(adev);
  95. }
  96. /*
  97. * Call from drm_gem_handle_create which appear in both new and open ioctl
  98. * case.
  99. */
  100. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  101. {
  102. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  103. struct amdgpu_device *adev = rbo->adev;
  104. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  105. struct amdgpu_vm *vm = &fpriv->vm;
  106. struct amdgpu_bo_va *bo_va;
  107. int r;
  108. r = amdgpu_bo_reserve(rbo, false);
  109. if (r)
  110. return r;
  111. bo_va = amdgpu_vm_bo_find(vm, rbo);
  112. if (!bo_va) {
  113. bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
  114. } else {
  115. ++bo_va->ref_count;
  116. }
  117. amdgpu_bo_unreserve(rbo);
  118. return 0;
  119. }
  120. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  121. struct drm_file *file_priv)
  122. {
  123. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  124. struct amdgpu_device *adev = rbo->adev;
  125. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  126. struct amdgpu_vm *vm = &fpriv->vm;
  127. struct amdgpu_bo_va *bo_va;
  128. int r;
  129. r = amdgpu_bo_reserve(rbo, true);
  130. if (r) {
  131. dev_err(adev->dev, "leaking bo va because "
  132. "we fail to reserve bo (%d)\n", r);
  133. return;
  134. }
  135. bo_va = amdgpu_vm_bo_find(vm, rbo);
  136. if (bo_va) {
  137. if (--bo_va->ref_count == 0) {
  138. amdgpu_vm_bo_rmv(adev, bo_va);
  139. }
  140. }
  141. amdgpu_bo_unreserve(rbo);
  142. }
  143. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  144. {
  145. if (r == -EDEADLK) {
  146. r = amdgpu_gpu_reset(adev);
  147. if (!r)
  148. r = -EAGAIN;
  149. }
  150. return r;
  151. }
  152. /*
  153. * GEM ioctls.
  154. */
  155. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  156. struct drm_file *filp)
  157. {
  158. struct amdgpu_device *adev = dev->dev_private;
  159. union drm_amdgpu_gem_create *args = data;
  160. uint64_t size = args->in.bo_size;
  161. struct drm_gem_object *gobj;
  162. uint32_t handle;
  163. bool kernel = false;
  164. int r;
  165. /* create a gem object to contain this object in */
  166. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  167. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  168. kernel = true;
  169. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  170. size = size << AMDGPU_GDS_SHIFT;
  171. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  172. size = size << AMDGPU_GWS_SHIFT;
  173. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  174. size = size << AMDGPU_OA_SHIFT;
  175. else {
  176. r = -EINVAL;
  177. goto error_unlock;
  178. }
  179. }
  180. size = roundup(size, PAGE_SIZE);
  181. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  182. (u32)(0xffffffff & args->in.domains),
  183. args->in.domain_flags,
  184. kernel, &gobj);
  185. if (r)
  186. goto error_unlock;
  187. r = drm_gem_handle_create(filp, gobj, &handle);
  188. /* drop reference from allocate - handle holds it now */
  189. drm_gem_object_unreference_unlocked(gobj);
  190. if (r)
  191. goto error_unlock;
  192. memset(args, 0, sizeof(*args));
  193. args->out.handle = handle;
  194. return 0;
  195. error_unlock:
  196. r = amdgpu_gem_handle_lockup(adev, r);
  197. return r;
  198. }
  199. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  200. struct drm_file *filp)
  201. {
  202. struct amdgpu_device *adev = dev->dev_private;
  203. struct drm_amdgpu_gem_userptr *args = data;
  204. struct drm_gem_object *gobj;
  205. struct amdgpu_bo *bo;
  206. uint32_t handle;
  207. int r;
  208. if (offset_in_page(args->addr | args->size))
  209. return -EINVAL;
  210. /* reject unknown flag values */
  211. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  212. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  213. AMDGPU_GEM_USERPTR_REGISTER))
  214. return -EINVAL;
  215. if (!(args->flags & AMDGPU_GEM_USERPTR_ANONONLY) ||
  216. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  217. /* if we want to write to it we must require anonymous
  218. memory and install a MMU notifier */
  219. return -EACCES;
  220. }
  221. /* create a gem object to contain this object in */
  222. r = amdgpu_gem_object_create(adev, args->size, 0,
  223. AMDGPU_GEM_DOMAIN_CPU, 0,
  224. 0, &gobj);
  225. if (r)
  226. goto handle_lockup;
  227. bo = gem_to_amdgpu_bo(gobj);
  228. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  229. if (r)
  230. goto release_object;
  231. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  232. r = amdgpu_mn_register(bo, args->addr);
  233. if (r)
  234. goto release_object;
  235. }
  236. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  237. down_read(&current->mm->mmap_sem);
  238. r = amdgpu_bo_reserve(bo, true);
  239. if (r) {
  240. up_read(&current->mm->mmap_sem);
  241. goto release_object;
  242. }
  243. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  244. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  245. amdgpu_bo_unreserve(bo);
  246. up_read(&current->mm->mmap_sem);
  247. if (r)
  248. goto release_object;
  249. }
  250. r = drm_gem_handle_create(filp, gobj, &handle);
  251. /* drop reference from allocate - handle holds it now */
  252. drm_gem_object_unreference_unlocked(gobj);
  253. if (r)
  254. goto handle_lockup;
  255. args->handle = handle;
  256. return 0;
  257. release_object:
  258. drm_gem_object_unreference_unlocked(gobj);
  259. handle_lockup:
  260. r = amdgpu_gem_handle_lockup(adev, r);
  261. return r;
  262. }
  263. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  264. struct drm_device *dev,
  265. uint32_t handle, uint64_t *offset_p)
  266. {
  267. struct drm_gem_object *gobj;
  268. struct amdgpu_bo *robj;
  269. gobj = drm_gem_object_lookup(dev, filp, handle);
  270. if (gobj == NULL) {
  271. return -ENOENT;
  272. }
  273. robj = gem_to_amdgpu_bo(gobj);
  274. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm) ||
  275. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  276. drm_gem_object_unreference_unlocked(gobj);
  277. return -EPERM;
  278. }
  279. *offset_p = amdgpu_bo_mmap_offset(robj);
  280. drm_gem_object_unreference_unlocked(gobj);
  281. return 0;
  282. }
  283. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  284. struct drm_file *filp)
  285. {
  286. union drm_amdgpu_gem_mmap *args = data;
  287. uint32_t handle = args->in.handle;
  288. memset(args, 0, sizeof(*args));
  289. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  290. }
  291. /**
  292. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  293. *
  294. * @timeout_ns: timeout in ns
  295. *
  296. * Calculate the timeout in jiffies from an absolute timeout in ns.
  297. */
  298. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  299. {
  300. unsigned long timeout_jiffies;
  301. ktime_t timeout;
  302. /* clamp timeout if it's to large */
  303. if (((int64_t)timeout_ns) < 0)
  304. return MAX_SCHEDULE_TIMEOUT;
  305. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  306. if (ktime_to_ns(timeout) < 0)
  307. return 0;
  308. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  309. /* clamp timeout to avoid unsigned-> signed overflow */
  310. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  311. return MAX_SCHEDULE_TIMEOUT - 1;
  312. return timeout_jiffies;
  313. }
  314. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  315. struct drm_file *filp)
  316. {
  317. struct amdgpu_device *adev = dev->dev_private;
  318. union drm_amdgpu_gem_wait_idle *args = data;
  319. struct drm_gem_object *gobj;
  320. struct amdgpu_bo *robj;
  321. uint32_t handle = args->in.handle;
  322. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  323. int r = 0;
  324. long ret;
  325. gobj = drm_gem_object_lookup(dev, filp, handle);
  326. if (gobj == NULL) {
  327. return -ENOENT;
  328. }
  329. robj = gem_to_amdgpu_bo(gobj);
  330. if (timeout == 0)
  331. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  332. else
  333. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  334. /* ret == 0 means not signaled,
  335. * ret > 0 means signaled
  336. * ret < 0 means interrupted before timeout
  337. */
  338. if (ret >= 0) {
  339. memset(args, 0, sizeof(*args));
  340. args->out.status = (ret == 0);
  341. } else
  342. r = ret;
  343. drm_gem_object_unreference_unlocked(gobj);
  344. r = amdgpu_gem_handle_lockup(adev, r);
  345. return r;
  346. }
  347. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  348. struct drm_file *filp)
  349. {
  350. struct drm_amdgpu_gem_metadata *args = data;
  351. struct drm_gem_object *gobj;
  352. struct amdgpu_bo *robj;
  353. int r = -1;
  354. DRM_DEBUG("%d \n", args->handle);
  355. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  356. if (gobj == NULL)
  357. return -ENOENT;
  358. robj = gem_to_amdgpu_bo(gobj);
  359. r = amdgpu_bo_reserve(robj, false);
  360. if (unlikely(r != 0))
  361. goto out;
  362. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  363. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  364. r = amdgpu_bo_get_metadata(robj, args->data.data,
  365. sizeof(args->data.data),
  366. &args->data.data_size_bytes,
  367. &args->data.flags);
  368. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  369. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  370. r = -EINVAL;
  371. goto unreserve;
  372. }
  373. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  374. if (!r)
  375. r = amdgpu_bo_set_metadata(robj, args->data.data,
  376. args->data.data_size_bytes,
  377. args->data.flags);
  378. }
  379. unreserve:
  380. amdgpu_bo_unreserve(robj);
  381. out:
  382. drm_gem_object_unreference_unlocked(gobj);
  383. return r;
  384. }
  385. /**
  386. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  387. *
  388. * @adev: amdgpu_device pointer
  389. * @bo_va: bo_va to update
  390. *
  391. * Update the bo_va directly after setting it's address. Errors are not
  392. * vital here, so they are not reported back to userspace.
  393. */
  394. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  395. struct amdgpu_bo_va *bo_va, uint32_t operation)
  396. {
  397. struct ttm_validate_buffer tv, *entry;
  398. struct amdgpu_bo_list_entry vm_pd;
  399. struct ww_acquire_ctx ticket;
  400. struct list_head list, duplicates;
  401. unsigned domain;
  402. int r;
  403. INIT_LIST_HEAD(&list);
  404. INIT_LIST_HEAD(&duplicates);
  405. tv.bo = &bo_va->bo->tbo;
  406. tv.shared = true;
  407. list_add(&tv.head, &list);
  408. amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
  409. /* Provide duplicates to avoid -EALREADY */
  410. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  411. if (r)
  412. goto error_print;
  413. amdgpu_vm_get_pt_bos(bo_va->vm, &duplicates);
  414. list_for_each_entry(entry, &list, head) {
  415. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  416. /* if anything is swapped out don't swap it in here,
  417. just abort and wait for the next CS */
  418. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  419. goto error_unreserve;
  420. }
  421. r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
  422. if (r)
  423. goto error_unreserve;
  424. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  425. if (r)
  426. goto error_unreserve;
  427. if (operation == AMDGPU_VA_OP_MAP)
  428. r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
  429. error_unreserve:
  430. ttm_eu_backoff_reservation(&ticket, &list);
  431. error_print:
  432. if (r && r != -ERESTARTSYS)
  433. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  434. }
  435. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  436. struct drm_file *filp)
  437. {
  438. struct drm_amdgpu_gem_va *args = data;
  439. struct drm_gem_object *gobj;
  440. struct amdgpu_device *adev = dev->dev_private;
  441. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  442. struct amdgpu_bo *rbo;
  443. struct amdgpu_bo_va *bo_va;
  444. struct ttm_validate_buffer tv, tv_pd;
  445. struct ww_acquire_ctx ticket;
  446. struct list_head list, duplicates;
  447. uint32_t invalid_flags, va_flags = 0;
  448. int r = 0;
  449. if (!adev->vm_manager.enabled)
  450. return -ENOTTY;
  451. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  452. dev_err(&dev->pdev->dev,
  453. "va_address 0x%lX is in reserved area 0x%X\n",
  454. (unsigned long)args->va_address,
  455. AMDGPU_VA_RESERVED_SIZE);
  456. return -EINVAL;
  457. }
  458. invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
  459. AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
  460. if ((args->flags & invalid_flags)) {
  461. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  462. args->flags, invalid_flags);
  463. return -EINVAL;
  464. }
  465. switch (args->operation) {
  466. case AMDGPU_VA_OP_MAP:
  467. case AMDGPU_VA_OP_UNMAP:
  468. break;
  469. default:
  470. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  471. args->operation);
  472. return -EINVAL;
  473. }
  474. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  475. if (gobj == NULL)
  476. return -ENOENT;
  477. rbo = gem_to_amdgpu_bo(gobj);
  478. INIT_LIST_HEAD(&list);
  479. INIT_LIST_HEAD(&duplicates);
  480. tv.bo = &rbo->tbo;
  481. tv.shared = true;
  482. list_add(&tv.head, &list);
  483. if (args->operation == AMDGPU_VA_OP_MAP) {
  484. tv_pd.bo = &fpriv->vm.page_directory->tbo;
  485. tv_pd.shared = true;
  486. list_add(&tv_pd.head, &list);
  487. }
  488. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  489. if (r) {
  490. drm_gem_object_unreference_unlocked(gobj);
  491. return r;
  492. }
  493. bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
  494. if (!bo_va) {
  495. ttm_eu_backoff_reservation(&ticket, &list);
  496. drm_gem_object_unreference_unlocked(gobj);
  497. return -ENOENT;
  498. }
  499. switch (args->operation) {
  500. case AMDGPU_VA_OP_MAP:
  501. if (args->flags & AMDGPU_VM_PAGE_READABLE)
  502. va_flags |= AMDGPU_PTE_READABLE;
  503. if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
  504. va_flags |= AMDGPU_PTE_WRITEABLE;
  505. if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
  506. va_flags |= AMDGPU_PTE_EXECUTABLE;
  507. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  508. args->offset_in_bo, args->map_size,
  509. va_flags);
  510. break;
  511. case AMDGPU_VA_OP_UNMAP:
  512. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  513. break;
  514. default:
  515. break;
  516. }
  517. ttm_eu_backoff_reservation(&ticket, &list);
  518. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE))
  519. amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
  520. drm_gem_object_unreference_unlocked(gobj);
  521. return r;
  522. }
  523. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  524. struct drm_file *filp)
  525. {
  526. struct drm_amdgpu_gem_op *args = data;
  527. struct drm_gem_object *gobj;
  528. struct amdgpu_bo *robj;
  529. int r;
  530. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  531. if (gobj == NULL) {
  532. return -ENOENT;
  533. }
  534. robj = gem_to_amdgpu_bo(gobj);
  535. r = amdgpu_bo_reserve(robj, false);
  536. if (unlikely(r))
  537. goto out;
  538. switch (args->op) {
  539. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  540. struct drm_amdgpu_gem_create_in info;
  541. void __user *out = (void __user *)(long)args->value;
  542. info.bo_size = robj->gem_base.size;
  543. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  544. info.domains = robj->initial_domain;
  545. info.domain_flags = robj->flags;
  546. amdgpu_bo_unreserve(robj);
  547. if (copy_to_user(out, &info, sizeof(info)))
  548. r = -EFAULT;
  549. break;
  550. }
  551. case AMDGPU_GEM_OP_SET_PLACEMENT:
  552. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {
  553. r = -EPERM;
  554. amdgpu_bo_unreserve(robj);
  555. break;
  556. }
  557. robj->initial_domain = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  558. AMDGPU_GEM_DOMAIN_GTT |
  559. AMDGPU_GEM_DOMAIN_CPU);
  560. amdgpu_bo_unreserve(robj);
  561. break;
  562. default:
  563. amdgpu_bo_unreserve(robj);
  564. r = -EINVAL;
  565. }
  566. out:
  567. drm_gem_object_unreference_unlocked(gobj);
  568. return r;
  569. }
  570. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  571. struct drm_device *dev,
  572. struct drm_mode_create_dumb *args)
  573. {
  574. struct amdgpu_device *adev = dev->dev_private;
  575. struct drm_gem_object *gobj;
  576. uint32_t handle;
  577. int r;
  578. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  579. args->size = (u64)args->pitch * args->height;
  580. args->size = ALIGN(args->size, PAGE_SIZE);
  581. r = amdgpu_gem_object_create(adev, args->size, 0,
  582. AMDGPU_GEM_DOMAIN_VRAM,
  583. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  584. ttm_bo_type_device,
  585. &gobj);
  586. if (r)
  587. return -ENOMEM;
  588. r = drm_gem_handle_create(file_priv, gobj, &handle);
  589. /* drop reference from allocate - handle holds it now */
  590. drm_gem_object_unreference_unlocked(gobj);
  591. if (r) {
  592. return r;
  593. }
  594. args->handle = handle;
  595. return 0;
  596. }
  597. #if defined(CONFIG_DEBUG_FS)
  598. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  599. {
  600. struct drm_info_node *node = (struct drm_info_node *)m->private;
  601. struct drm_device *dev = node->minor->dev;
  602. struct amdgpu_device *adev = dev->dev_private;
  603. struct amdgpu_bo *rbo;
  604. unsigned i = 0;
  605. mutex_lock(&adev->gem.mutex);
  606. list_for_each_entry(rbo, &adev->gem.objects, list) {
  607. unsigned domain;
  608. const char *placement;
  609. domain = amdgpu_mem_type_to_domain(rbo->tbo.mem.mem_type);
  610. switch (domain) {
  611. case AMDGPU_GEM_DOMAIN_VRAM:
  612. placement = "VRAM";
  613. break;
  614. case AMDGPU_GEM_DOMAIN_GTT:
  615. placement = " GTT";
  616. break;
  617. case AMDGPU_GEM_DOMAIN_CPU:
  618. default:
  619. placement = " CPU";
  620. break;
  621. }
  622. seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
  623. i, amdgpu_bo_size(rbo) >> 10, amdgpu_bo_size(rbo) >> 20,
  624. placement, (unsigned long)rbo->pid);
  625. i++;
  626. }
  627. mutex_unlock(&adev->gem.mutex);
  628. return 0;
  629. }
  630. static struct drm_info_list amdgpu_debugfs_gem_list[] = {
  631. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  632. };
  633. #endif
  634. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  635. {
  636. #if defined(CONFIG_DEBUG_FS)
  637. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  638. #endif
  639. return 0;
  640. }