cpu_setup_power.S 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * This file contains low level CPU setup functions.
  3. * Copyright (C) 2003 Benjamin Herrenschmidt (benh@kernel.crashing.org)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. *
  10. */
  11. #include <asm/processor.h>
  12. #include <asm/page.h>
  13. #include <asm/cputable.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cache.h>
  17. #include <asm/book3s/64/mmu-hash.h>
  18. /* Entry: r3 = crap, r4 = ptr to cputable entry
  19. *
  20. * Note that we can be called twice for pseudo-PVRs
  21. */
  22. _GLOBAL(__setup_cpu_power7)
  23. mflr r11
  24. bl __init_hvmode_206
  25. mtlr r11
  26. beqlr
  27. li r0,0
  28. mtspr SPRN_LPID,r0
  29. mfspr r3,SPRN_LPCR
  30. bl __init_LPCR
  31. bl __init_tlb_power7
  32. mtlr r11
  33. blr
  34. _GLOBAL(__restore_cpu_power7)
  35. mflr r11
  36. mfmsr r3
  37. rldicl. r0,r3,4,63
  38. beqlr
  39. li r0,0
  40. mtspr SPRN_LPID,r0
  41. mfspr r3,SPRN_LPCR
  42. bl __init_LPCR
  43. bl __init_tlb_power7
  44. mtlr r11
  45. blr
  46. _GLOBAL(__setup_cpu_power8)
  47. mflr r11
  48. bl __init_FSCR
  49. bl __init_PMU
  50. bl __init_PMU_ISA207
  51. bl __init_hvmode_206
  52. mtlr r11
  53. beqlr
  54. li r0,0
  55. mtspr SPRN_LPID,r0
  56. mfspr r3,SPRN_LPCR
  57. ori r3, r3, LPCR_PECEDH
  58. bl __init_LPCR
  59. bl __init_HFSCR
  60. bl __init_tlb_power8
  61. bl __init_PMU_HV
  62. bl __init_PMU_HV_ISA207
  63. mtlr r11
  64. blr
  65. _GLOBAL(__restore_cpu_power8)
  66. mflr r11
  67. bl __init_FSCR
  68. bl __init_PMU
  69. bl __init_PMU_ISA207
  70. mfmsr r3
  71. rldicl. r0,r3,4,63
  72. mtlr r11
  73. beqlr
  74. li r0,0
  75. mtspr SPRN_LPID,r0
  76. mfspr r3,SPRN_LPCR
  77. ori r3, r3, LPCR_PECEDH
  78. bl __init_LPCR
  79. bl __init_HFSCR
  80. bl __init_tlb_power8
  81. bl __init_PMU_HV
  82. bl __init_PMU_HV_ISA207
  83. mtlr r11
  84. blr
  85. _GLOBAL(__setup_cpu_power9)
  86. mflr r11
  87. bl __init_FSCR
  88. bl __init_PMU
  89. bl __init_hvmode_206
  90. mtlr r11
  91. beqlr
  92. li r0,0
  93. mtspr SPRN_LPID,r0
  94. mfspr r3,SPRN_LPCR
  95. ori r3, r3, LPCR_PECEDH
  96. ori r3, r3, LPCR_HVICE
  97. bl __init_LPCR
  98. bl __init_HFSCR
  99. bl __init_tlb_power9
  100. bl __init_PMU_HV
  101. mtlr r11
  102. blr
  103. _GLOBAL(__restore_cpu_power9)
  104. mflr r11
  105. bl __init_FSCR
  106. bl __init_PMU
  107. mfmsr r3
  108. rldicl. r0,r3,4,63
  109. mtlr r11
  110. beqlr
  111. li r0,0
  112. mtspr SPRN_LPID,r0
  113. mfspr r3,SPRN_LPCR
  114. ori r3, r3, LPCR_PECEDH
  115. ori r3, r3, LPCR_HVICE
  116. bl __init_LPCR
  117. bl __init_HFSCR
  118. bl __init_tlb_power9
  119. bl __init_PMU_HV
  120. mtlr r11
  121. blr
  122. __init_hvmode_206:
  123. /* Disable CPU_FTR_HVMODE and exit if MSR:HV is not set */
  124. mfmsr r3
  125. rldicl. r0,r3,4,63
  126. bnelr
  127. ld r5,CPU_SPEC_FEATURES(r4)
  128. LOAD_REG_IMMEDIATE(r6,CPU_FTR_HVMODE)
  129. xor r5,r5,r6
  130. std r5,CPU_SPEC_FEATURES(r4)
  131. blr
  132. __init_LPCR:
  133. /* Setup a sane LPCR:
  134. * Called with initial LPCR in R3
  135. *
  136. * LPES = 0b01 (HSRR0/1 used for 0x500)
  137. * PECE = 0b111
  138. * DPFD = 4
  139. * HDICE = 0
  140. * VC = 0b100 (VPM0=1, VPM1=0, ISL=0)
  141. * VRMASD = 0b10000 (L=1, LP=00)
  142. *
  143. * Other bits untouched for now
  144. */
  145. li r5,1
  146. rldimi r3,r5, LPCR_LPES_SH, 64-LPCR_LPES_SH-2
  147. ori r3,r3,(LPCR_PECE0|LPCR_PECE1|LPCR_PECE2)
  148. li r5,4
  149. rldimi r3,r5, LPCR_DPFD_SH, 64-LPCR_DPFD_SH-3
  150. clrrdi r3,r3,1 /* clear HDICE */
  151. li r5,4
  152. rldimi r3,r5, LPCR_VC_SH, 0
  153. li r5,0x10
  154. rldimi r3,r5, LPCR_VRMASD_SH, 64-LPCR_VRMASD_SH-5
  155. mtspr SPRN_LPCR,r3
  156. isync
  157. blr
  158. __init_FSCR:
  159. mfspr r3,SPRN_FSCR
  160. ori r3,r3,FSCR_TAR|FSCR_DSCR|FSCR_EBB
  161. mtspr SPRN_FSCR,r3
  162. blr
  163. __init_HFSCR:
  164. mfspr r3,SPRN_HFSCR
  165. ori r3,r3,HFSCR_TAR|HFSCR_TM|HFSCR_BHRB|HFSCR_PM|\
  166. HFSCR_DSCR|HFSCR_VECVSX|HFSCR_FP|HFSCR_EBB|HFSCR_MSGP
  167. mtspr SPRN_HFSCR,r3
  168. blr
  169. /*
  170. * Clear the TLB using the specified IS form of tlbiel instruction
  171. * (invalidate by congruence class). P7 has 128 CCs., P8 has 512.
  172. */
  173. __init_tlb_power7:
  174. li r6,POWER7_TLB_SETS
  175. mtctr r6
  176. li r7,0xc00 /* IS field = 0b11 */
  177. ptesync
  178. 2: tlbiel r7
  179. addi r7,r7,0x1000
  180. bdnz 2b
  181. ptesync
  182. 1: blr
  183. __init_tlb_power8:
  184. li r6,POWER8_TLB_SETS
  185. mtctr r6
  186. li r7,0xc00 /* IS field = 0b11 */
  187. ptesync
  188. 2: tlbiel r7
  189. addi r7,r7,0x1000
  190. bdnz 2b
  191. ptesync
  192. 1: blr
  193. __init_tlb_power9:
  194. li r6,POWER9_TLB_SETS_HASH
  195. mtctr r6
  196. li r7,0xc00 /* IS field = 0b11 */
  197. ptesync
  198. 2: tlbiel r7
  199. addi r7,r7,0x1000
  200. bdnz 2b
  201. ptesync
  202. 1: blr
  203. __init_PMU_HV:
  204. li r5,0
  205. mtspr SPRN_MMCRC,r5
  206. blr
  207. __init_PMU_HV_ISA207:
  208. li r5,0
  209. mtspr SPRN_MMCRH,r5
  210. blr
  211. __init_PMU:
  212. li r5,0
  213. mtspr SPRN_MMCRA,r5
  214. mtspr SPRN_MMCR0,r5
  215. mtspr SPRN_MMCR1,r5
  216. mtspr SPRN_MMCR2,r5
  217. blr
  218. __init_PMU_ISA207:
  219. li r5,0
  220. mtspr SPRN_MMCRS,r5
  221. blr