amdgpu_amdkfd.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #include "amdgpu_amdkfd.h"
  23. #include "amd_shared.h"
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include <linux/module.h>
  28. const struct kgd2kfd_calls *kgd2kfd;
  29. bool (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
  30. static const unsigned int compute_vmid_bitmap = 0xFF00;
  31. int amdgpu_amdkfd_init(void)
  32. {
  33. int ret;
  34. #if defined(CONFIG_HSA_AMD_MODULE)
  35. int (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
  36. kgd2kfd_init_p = symbol_request(kgd2kfd_init);
  37. if (kgd2kfd_init_p == NULL)
  38. return -ENOENT;
  39. ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
  40. if (ret) {
  41. symbol_put(kgd2kfd_init);
  42. kgd2kfd = NULL;
  43. }
  44. #elif defined(CONFIG_HSA_AMD)
  45. ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
  46. if (ret)
  47. kgd2kfd = NULL;
  48. #else
  49. ret = -ENOENT;
  50. #endif
  51. amdgpu_amdkfd_gpuvm_init_mem_limits();
  52. return ret;
  53. }
  54. void amdgpu_amdkfd_fini(void)
  55. {
  56. if (kgd2kfd) {
  57. kgd2kfd->exit();
  58. symbol_put(kgd2kfd_init);
  59. }
  60. }
  61. void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
  62. {
  63. const struct kfd2kgd_calls *kfd2kgd;
  64. if (!kgd2kfd)
  65. return;
  66. switch (adev->asic_type) {
  67. #ifdef CONFIG_DRM_AMDGPU_CIK
  68. case CHIP_KAVERI:
  69. case CHIP_HAWAII:
  70. kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions();
  71. break;
  72. #endif
  73. case CHIP_CARRIZO:
  74. case CHIP_TONGA:
  75. case CHIP_FIJI:
  76. case CHIP_POLARIS10:
  77. case CHIP_POLARIS11:
  78. kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions();
  79. break;
  80. default:
  81. dev_dbg(adev->dev, "kfd not supported on this ASIC\n");
  82. return;
  83. }
  84. adev->kfd = kgd2kfd->probe((struct kgd_dev *)adev,
  85. adev->pdev, kfd2kgd);
  86. }
  87. /**
  88. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  89. * setup amdkfd
  90. *
  91. * @adev: amdgpu_device pointer
  92. * @aperture_base: output returning doorbell aperture base physical address
  93. * @aperture_size: output returning doorbell aperture size in bytes
  94. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  95. *
  96. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  97. * takes doorbells required for its own rings and reports the setup to amdkfd.
  98. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  99. */
  100. static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  101. phys_addr_t *aperture_base,
  102. size_t *aperture_size,
  103. size_t *start_offset)
  104. {
  105. /*
  106. * The first num_doorbells are used by amdgpu.
  107. * amdkfd takes whatever's left in the aperture.
  108. */
  109. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  110. *aperture_base = adev->doorbell.base;
  111. *aperture_size = adev->doorbell.size;
  112. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  113. } else {
  114. *aperture_base = 0;
  115. *aperture_size = 0;
  116. *start_offset = 0;
  117. }
  118. }
  119. void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
  120. {
  121. int i;
  122. int last_valid_bit;
  123. if (adev->kfd) {
  124. struct kgd2kfd_shared_resources gpu_resources = {
  125. .compute_vmid_bitmap = compute_vmid_bitmap,
  126. .num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
  127. .num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe,
  128. .gpuvm_size = min(adev->vm_manager.max_pfn
  129. << AMDGPU_GPU_PAGE_SHIFT,
  130. AMDGPU_VA_HOLE_START),
  131. .drm_render_minor = adev->ddev->render->index
  132. };
  133. /* this is going to have a few of the MSBs set that we need to
  134. * clear */
  135. bitmap_complement(gpu_resources.queue_bitmap,
  136. adev->gfx.mec.queue_bitmap,
  137. KGD_MAX_QUEUES);
  138. /* remove the KIQ bit as well */
  139. if (adev->gfx.kiq.ring.ready)
  140. clear_bit(amdgpu_gfx_queue_to_bit(adev,
  141. adev->gfx.kiq.ring.me - 1,
  142. adev->gfx.kiq.ring.pipe,
  143. adev->gfx.kiq.ring.queue),
  144. gpu_resources.queue_bitmap);
  145. /* According to linux/bitmap.h we shouldn't use bitmap_clear if
  146. * nbits is not compile time constant */
  147. last_valid_bit = 1 /* only first MEC can have compute queues */
  148. * adev->gfx.mec.num_pipe_per_mec
  149. * adev->gfx.mec.num_queue_per_pipe;
  150. for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
  151. clear_bit(i, gpu_resources.queue_bitmap);
  152. amdgpu_doorbell_get_kfd_info(adev,
  153. &gpu_resources.doorbell_physical_address,
  154. &gpu_resources.doorbell_aperture_size,
  155. &gpu_resources.doorbell_start_offset);
  156. kgd2kfd->device_init(adev->kfd, &gpu_resources);
  157. }
  158. }
  159. void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
  160. {
  161. if (adev->kfd) {
  162. kgd2kfd->device_exit(adev->kfd);
  163. adev->kfd = NULL;
  164. }
  165. }
  166. void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
  167. const void *ih_ring_entry)
  168. {
  169. if (adev->kfd)
  170. kgd2kfd->interrupt(adev->kfd, ih_ring_entry);
  171. }
  172. void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
  173. {
  174. if (adev->kfd)
  175. kgd2kfd->suspend(adev->kfd);
  176. }
  177. int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
  178. {
  179. int r = 0;
  180. if (adev->kfd)
  181. r = kgd2kfd->resume(adev->kfd);
  182. return r;
  183. }
  184. int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
  185. void **mem_obj, uint64_t *gpu_addr,
  186. void **cpu_ptr)
  187. {
  188. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  189. struct amdgpu_bo *bo = NULL;
  190. int r;
  191. uint64_t gpu_addr_tmp = 0;
  192. void *cpu_ptr_tmp = NULL;
  193. r = amdgpu_bo_create(adev, size, PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  194. AMDGPU_GEM_CREATE_CPU_GTT_USWC, ttm_bo_type_kernel,
  195. NULL, &bo);
  196. if (r) {
  197. dev_err(adev->dev,
  198. "failed to allocate BO for amdkfd (%d)\n", r);
  199. return r;
  200. }
  201. /* map the buffer */
  202. r = amdgpu_bo_reserve(bo, true);
  203. if (r) {
  204. dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
  205. goto allocate_mem_reserve_bo_failed;
  206. }
  207. r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT,
  208. &gpu_addr_tmp);
  209. if (r) {
  210. dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
  211. goto allocate_mem_pin_bo_failed;
  212. }
  213. r = amdgpu_bo_kmap(bo, &cpu_ptr_tmp);
  214. if (r) {
  215. dev_err(adev->dev,
  216. "(%d) failed to map bo to kernel for amdkfd\n", r);
  217. goto allocate_mem_kmap_bo_failed;
  218. }
  219. *mem_obj = bo;
  220. *gpu_addr = gpu_addr_tmp;
  221. *cpu_ptr = cpu_ptr_tmp;
  222. amdgpu_bo_unreserve(bo);
  223. return 0;
  224. allocate_mem_kmap_bo_failed:
  225. amdgpu_bo_unpin(bo);
  226. allocate_mem_pin_bo_failed:
  227. amdgpu_bo_unreserve(bo);
  228. allocate_mem_reserve_bo_failed:
  229. amdgpu_bo_unref(&bo);
  230. return r;
  231. }
  232. void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
  233. {
  234. struct amdgpu_bo *bo = (struct amdgpu_bo *) mem_obj;
  235. amdgpu_bo_reserve(bo, true);
  236. amdgpu_bo_kunmap(bo);
  237. amdgpu_bo_unpin(bo);
  238. amdgpu_bo_unreserve(bo);
  239. amdgpu_bo_unref(&(bo));
  240. }
  241. void get_local_mem_info(struct kgd_dev *kgd,
  242. struct kfd_local_mem_info *mem_info)
  243. {
  244. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  245. uint64_t address_mask = adev->dev->dma_mask ? ~*adev->dev->dma_mask :
  246. ~((1ULL << 32) - 1);
  247. resource_size_t aper_limit = adev->gmc.aper_base + adev->gmc.aper_size;
  248. memset(mem_info, 0, sizeof(*mem_info));
  249. if (!(adev->gmc.aper_base & address_mask || aper_limit & address_mask)) {
  250. mem_info->local_mem_size_public = adev->gmc.visible_vram_size;
  251. mem_info->local_mem_size_private = adev->gmc.real_vram_size -
  252. adev->gmc.visible_vram_size;
  253. } else {
  254. mem_info->local_mem_size_public = 0;
  255. mem_info->local_mem_size_private = adev->gmc.real_vram_size;
  256. }
  257. mem_info->vram_width = adev->gmc.vram_width;
  258. pr_debug("Address base: %pap limit %pap public 0x%llx private 0x%llx\n",
  259. &adev->gmc.aper_base, &aper_limit,
  260. mem_info->local_mem_size_public,
  261. mem_info->local_mem_size_private);
  262. if (amdgpu_emu_mode == 1) {
  263. mem_info->mem_clk_max = 100;
  264. return;
  265. }
  266. if (amdgpu_sriov_vf(adev))
  267. mem_info->mem_clk_max = adev->clock.default_mclk / 100;
  268. else
  269. mem_info->mem_clk_max = amdgpu_dpm_get_mclk(adev, false) / 100;
  270. }
  271. uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
  272. {
  273. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  274. if (adev->gfx.funcs->get_gpu_clock_counter)
  275. return adev->gfx.funcs->get_gpu_clock_counter(adev);
  276. return 0;
  277. }
  278. uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
  279. {
  280. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  281. /* the sclk is in quantas of 10kHz */
  282. if (amdgpu_emu_mode == 1)
  283. return 100;
  284. if (amdgpu_sriov_vf(adev))
  285. return adev->clock.default_sclk / 100;
  286. return amdgpu_dpm_get_sclk(adev, false) / 100;
  287. }
  288. void get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info)
  289. {
  290. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  291. struct amdgpu_cu_info acu_info = adev->gfx.cu_info;
  292. memset(cu_info, 0, sizeof(*cu_info));
  293. if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
  294. return;
  295. cu_info->cu_active_number = acu_info.number;
  296. cu_info->cu_ao_mask = acu_info.ao_cu_mask;
  297. memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
  298. sizeof(acu_info.bitmap));
  299. cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
  300. cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  301. cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  302. cu_info->simd_per_cu = acu_info.simd_per_cu;
  303. cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
  304. cu_info->wave_front_size = acu_info.wave_front_size;
  305. cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
  306. cu_info->lds_size = acu_info.lds_size;
  307. }
  308. uint64_t amdgpu_amdkfd_get_vram_usage(struct kgd_dev *kgd)
  309. {
  310. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  311. return amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  312. }
  313. int amdgpu_amdkfd_submit_ib(struct kgd_dev *kgd, enum kgd_engine_type engine,
  314. uint32_t vmid, uint64_t gpu_addr,
  315. uint32_t *ib_cmd, uint32_t ib_len)
  316. {
  317. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  318. struct amdgpu_job *job;
  319. struct amdgpu_ib *ib;
  320. struct amdgpu_ring *ring;
  321. struct dma_fence *f = NULL;
  322. int ret;
  323. switch (engine) {
  324. case KGD_ENGINE_MEC1:
  325. ring = &adev->gfx.compute_ring[0];
  326. break;
  327. case KGD_ENGINE_SDMA1:
  328. ring = &adev->sdma.instance[0].ring;
  329. break;
  330. case KGD_ENGINE_SDMA2:
  331. ring = &adev->sdma.instance[1].ring;
  332. break;
  333. default:
  334. pr_err("Invalid engine in IB submission: %d\n", engine);
  335. ret = -EINVAL;
  336. goto err;
  337. }
  338. ret = amdgpu_job_alloc(adev, 1, &job, NULL);
  339. if (ret)
  340. goto err;
  341. ib = &job->ibs[0];
  342. memset(ib, 0, sizeof(struct amdgpu_ib));
  343. ib->gpu_addr = gpu_addr;
  344. ib->ptr = ib_cmd;
  345. ib->length_dw = ib_len;
  346. /* This works for NO_HWS. TODO: need to handle without knowing VMID */
  347. job->vmid = vmid;
  348. ret = amdgpu_ib_schedule(ring, 1, ib, job, &f);
  349. if (ret) {
  350. DRM_ERROR("amdgpu: failed to schedule IB.\n");
  351. goto err_ib_sched;
  352. }
  353. ret = dma_fence_wait(f, false);
  354. err_ib_sched:
  355. dma_fence_put(f);
  356. amdgpu_job_free(job);
  357. err:
  358. return ret;
  359. }
  360. bool amdgpu_amdkfd_is_kfd_vmid(struct amdgpu_device *adev, u32 vmid)
  361. {
  362. if (adev->kfd) {
  363. if ((1 << vmid) & compute_vmid_bitmap)
  364. return true;
  365. }
  366. return false;
  367. }