opal-api.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * OPAL API definitions.
  3. *
  4. * Copyright 2011-2015 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_API_H
  12. #define __OPAL_API_H
  13. /****** OPAL APIs ******/
  14. /* Return codes */
  15. #define OPAL_SUCCESS 0
  16. #define OPAL_PARAMETER -1
  17. #define OPAL_BUSY -2
  18. #define OPAL_PARTIAL -3
  19. #define OPAL_CONSTRAINED -4
  20. #define OPAL_CLOSED -5
  21. #define OPAL_HARDWARE -6
  22. #define OPAL_UNSUPPORTED -7
  23. #define OPAL_PERMISSION -8
  24. #define OPAL_NO_MEM -9
  25. #define OPAL_RESOURCE -10
  26. #define OPAL_INTERNAL_ERROR -11
  27. #define OPAL_BUSY_EVENT -12
  28. #define OPAL_HARDWARE_FROZEN -13
  29. #define OPAL_WRONG_STATE -14
  30. #define OPAL_ASYNC_COMPLETION -15
  31. #define OPAL_EMPTY -16
  32. #define OPAL_I2C_TIMEOUT -17
  33. #define OPAL_I2C_INVALID_CMD -18
  34. #define OPAL_I2C_LBUS_PARITY -19
  35. #define OPAL_I2C_BKEND_OVERRUN -20
  36. #define OPAL_I2C_BKEND_ACCESS -21
  37. #define OPAL_I2C_ARBT_LOST -22
  38. #define OPAL_I2C_NACK_RCVD -23
  39. #define OPAL_I2C_STOP_ERR -24
  40. /* API Tokens (in r0) */
  41. #define OPAL_INVALID_CALL -1
  42. #define OPAL_TEST 0
  43. #define OPAL_CONSOLE_WRITE 1
  44. #define OPAL_CONSOLE_READ 2
  45. #define OPAL_RTC_READ 3
  46. #define OPAL_RTC_WRITE 4
  47. #define OPAL_CEC_POWER_DOWN 5
  48. #define OPAL_CEC_REBOOT 6
  49. #define OPAL_READ_NVRAM 7
  50. #define OPAL_WRITE_NVRAM 8
  51. #define OPAL_HANDLE_INTERRUPT 9
  52. #define OPAL_POLL_EVENTS 10
  53. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  54. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  55. #define OPAL_PCI_CONFIG_READ_BYTE 13
  56. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  57. #define OPAL_PCI_CONFIG_READ_WORD 15
  58. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  59. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  60. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  61. #define OPAL_SET_XIVE 19
  62. #define OPAL_GET_XIVE 20
  63. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  64. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  65. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  66. #define OPAL_PCI_SHPC 24
  67. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  68. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  69. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  70. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  71. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  72. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  73. #define OPAL_PCI_SET_PE 31
  74. #define OPAL_PCI_SET_PELTV 32
  75. #define OPAL_PCI_SET_MVE 33
  76. #define OPAL_PCI_SET_MVE_ENABLE 34
  77. #define OPAL_PCI_GET_XIVE_REISSUE 35
  78. #define OPAL_PCI_SET_XIVE_REISSUE 36
  79. #define OPAL_PCI_SET_XIVE_PE 37
  80. #define OPAL_GET_XIVE_SOURCE 38
  81. #define OPAL_GET_MSI_32 39
  82. #define OPAL_GET_MSI_64 40
  83. #define OPAL_START_CPU 41
  84. #define OPAL_QUERY_CPU_STATUS 42
  85. #define OPAL_WRITE_OPPANEL 43 /* unimplemented */
  86. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  87. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  88. #define OPAL_PCI_RESET 49
  89. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  90. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  91. #define OPAL_PCI_FENCE_PHB 52
  92. #define OPAL_PCI_REINIT 53
  93. #define OPAL_PCI_MASK_PE_ERROR 54
  94. #define OPAL_SET_SLOT_LED_STATUS 55
  95. #define OPAL_GET_EPOW_STATUS 56
  96. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  97. #define OPAL_RESERVED1 58
  98. #define OPAL_RESERVED2 59
  99. #define OPAL_PCI_NEXT_ERROR 60
  100. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  101. #define OPAL_PCI_POLL 62
  102. #define OPAL_PCI_MSI_EOI 63
  103. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  104. #define OPAL_XSCOM_READ 65
  105. #define OPAL_XSCOM_WRITE 66
  106. #define OPAL_LPC_READ 67
  107. #define OPAL_LPC_WRITE 68
  108. #define OPAL_RETURN_CPU 69
  109. #define OPAL_REINIT_CPUS 70
  110. #define OPAL_ELOG_READ 71
  111. #define OPAL_ELOG_WRITE 72
  112. #define OPAL_ELOG_ACK 73
  113. #define OPAL_ELOG_RESEND 74
  114. #define OPAL_ELOG_SIZE 75
  115. #define OPAL_FLASH_VALIDATE 76
  116. #define OPAL_FLASH_MANAGE 77
  117. #define OPAL_FLASH_UPDATE 78
  118. #define OPAL_RESYNC_TIMEBASE 79
  119. #define OPAL_CHECK_TOKEN 80
  120. #define OPAL_DUMP_INIT 81
  121. #define OPAL_DUMP_INFO 82
  122. #define OPAL_DUMP_READ 83
  123. #define OPAL_DUMP_ACK 84
  124. #define OPAL_GET_MSG 85
  125. #define OPAL_CHECK_ASYNC_COMPLETION 86
  126. #define OPAL_SYNC_HOST_REBOOT 87
  127. #define OPAL_SENSOR_READ 88
  128. #define OPAL_GET_PARAM 89
  129. #define OPAL_SET_PARAM 90
  130. #define OPAL_DUMP_RESEND 91
  131. #define OPAL_ELOG_SEND 92 /* Deprecated */
  132. #define OPAL_PCI_SET_PHB_CAPI_MODE 93
  133. #define OPAL_DUMP_INFO2 94
  134. #define OPAL_WRITE_OPPANEL_ASYNC 95
  135. #define OPAL_PCI_ERR_INJECT 96
  136. #define OPAL_PCI_EEH_FREEZE_SET 97
  137. #define OPAL_HANDLE_HMI 98
  138. #define OPAL_CONFIG_CPU_IDLE_STATE 99
  139. #define OPAL_SLW_SET_REG 100
  140. #define OPAL_REGISTER_DUMP_REGION 101
  141. #define OPAL_UNREGISTER_DUMP_REGION 102
  142. #define OPAL_WRITE_TPO 103
  143. #define OPAL_READ_TPO 104
  144. #define OPAL_GET_DPO_STATUS 105
  145. #define OPAL_OLD_I2C_REQUEST 106 /* Deprecated */
  146. #define OPAL_IPMI_SEND 107
  147. #define OPAL_IPMI_RECV 108
  148. #define OPAL_I2C_REQUEST 109
  149. #define OPAL_FLASH_READ 110
  150. #define OPAL_FLASH_WRITE 111
  151. #define OPAL_FLASH_ERASE 112
  152. #define OPAL_LAST 112
  153. /* Device tree flags */
  154. /* Flags set in power-mgmt nodes in device tree if
  155. * respective idle states are supported in the platform.
  156. */
  157. #define OPAL_PM_NAP_ENABLED 0x00010000
  158. #define OPAL_PM_SLEEP_ENABLED 0x00020000
  159. #define OPAL_PM_WINKLE_ENABLED 0x00040000
  160. #define OPAL_PM_SLEEP_ENABLED_ER1 0x00080000 /* with workaround */
  161. #ifndef __ASSEMBLY__
  162. /* Other enums */
  163. enum OpalFreezeState {
  164. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  165. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  166. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  167. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  168. OPAL_EEH_STOPPED_RESET = 4,
  169. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  170. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  171. };
  172. enum OpalEehFreezeActionToken {
  173. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  174. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  175. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  176. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  177. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  178. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  179. };
  180. enum OpalPciStatusToken {
  181. OPAL_EEH_NO_ERROR = 0,
  182. OPAL_EEH_IOC_ERROR = 1,
  183. OPAL_EEH_PHB_ERROR = 2,
  184. OPAL_EEH_PE_ERROR = 3,
  185. OPAL_EEH_PE_MMIO_ERROR = 4,
  186. OPAL_EEH_PE_DMA_ERROR = 5
  187. };
  188. enum OpalPciErrorSeverity {
  189. OPAL_EEH_SEV_NO_ERROR = 0,
  190. OPAL_EEH_SEV_IOC_DEAD = 1,
  191. OPAL_EEH_SEV_PHB_DEAD = 2,
  192. OPAL_EEH_SEV_PHB_FENCED = 3,
  193. OPAL_EEH_SEV_PE_ER = 4,
  194. OPAL_EEH_SEV_INF = 5
  195. };
  196. enum OpalErrinjectType {
  197. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  198. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  199. };
  200. enum OpalErrinjectFunc {
  201. /* IOA bus specific errors */
  202. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  203. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  204. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  205. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  206. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  207. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  208. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  209. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  210. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  211. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  212. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  213. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  214. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  215. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  216. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  217. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  218. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  219. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  220. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  221. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  222. };
  223. enum OpalMmioWindowType {
  224. OPAL_M32_WINDOW_TYPE = 1,
  225. OPAL_M64_WINDOW_TYPE = 2,
  226. OPAL_IO_WINDOW_TYPE = 3
  227. };
  228. enum OpalExceptionHandler {
  229. OPAL_MACHINE_CHECK_HANDLER = 1,
  230. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  231. OPAL_SOFTPATCH_HANDLER = 3
  232. };
  233. enum OpalPendingState {
  234. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  235. OPAL_EVENT_NVRAM = 0x2,
  236. OPAL_EVENT_RTC = 0x4,
  237. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  238. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  239. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  240. OPAL_EVENT_ERROR_LOG = 0x40,
  241. OPAL_EVENT_EPOW = 0x80,
  242. OPAL_EVENT_LED_STATUS = 0x100,
  243. OPAL_EVENT_PCI_ERROR = 0x200,
  244. OPAL_EVENT_DUMP_AVAIL = 0x400,
  245. OPAL_EVENT_MSG_PENDING = 0x800,
  246. };
  247. enum OpalThreadStatus {
  248. OPAL_THREAD_INACTIVE = 0x0,
  249. OPAL_THREAD_STARTED = 0x1,
  250. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  251. };
  252. enum OpalPciBusCompare {
  253. OpalPciBusAny = 0, /* Any bus number match */
  254. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  255. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  256. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  257. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  258. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  259. OpalPciBusAll = 7, /* Match bus number exactly */
  260. };
  261. enum OpalDeviceCompare {
  262. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  263. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  264. };
  265. enum OpalFuncCompare {
  266. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  267. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  268. };
  269. enum OpalPeAction {
  270. OPAL_UNMAP_PE = 0,
  271. OPAL_MAP_PE = 1
  272. };
  273. enum OpalPeltvAction {
  274. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  275. OPAL_ADD_PE_TO_DOMAIN = 1
  276. };
  277. enum OpalMveEnableAction {
  278. OPAL_DISABLE_MVE = 0,
  279. OPAL_ENABLE_MVE = 1
  280. };
  281. enum OpalM64Action {
  282. OPAL_DISABLE_M64 = 0,
  283. OPAL_ENABLE_M64_SPLIT = 1,
  284. OPAL_ENABLE_M64_NON_SPLIT = 2
  285. };
  286. enum OpalPciResetScope {
  287. OPAL_RESET_PHB_COMPLETE = 1,
  288. OPAL_RESET_PCI_LINK = 2,
  289. OPAL_RESET_PHB_ERROR = 3,
  290. OPAL_RESET_PCI_HOT = 4,
  291. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  292. OPAL_RESET_PCI_IODA_TABLE = 6
  293. };
  294. enum OpalPciReinitScope {
  295. /*
  296. * Note: we chose values that do not overlap
  297. * OpalPciResetScope as OPAL v2 used the same
  298. * enum for both
  299. */
  300. OPAL_REINIT_PCI_DEV = 1000
  301. };
  302. enum OpalPciResetState {
  303. OPAL_DEASSERT_RESET = 0,
  304. OPAL_ASSERT_RESET = 1
  305. };
  306. /*
  307. * Address cycle types for LPC accesses. These also correspond
  308. * to the content of the first cell of the "reg" property for
  309. * device nodes on the LPC bus
  310. */
  311. enum OpalLPCAddressType {
  312. OPAL_LPC_MEM = 0,
  313. OPAL_LPC_IO = 1,
  314. OPAL_LPC_FW = 2,
  315. };
  316. enum opal_msg_type {
  317. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  318. * additional params function-specific
  319. */
  320. OPAL_MSG_MEM_ERR,
  321. OPAL_MSG_EPOW,
  322. OPAL_MSG_SHUTDOWN, /* params[0] = 1 reboot, 0 shutdown */
  323. OPAL_MSG_HMI_EVT,
  324. OPAL_MSG_DPO,
  325. OPAL_MSG_TYPE_MAX,
  326. };
  327. struct opal_msg {
  328. __be32 msg_type;
  329. __be32 reserved;
  330. __be64 params[8];
  331. };
  332. /* System parameter permission */
  333. enum OpalSysparamPerm {
  334. OPAL_SYSPARAM_READ = 0x1,
  335. OPAL_SYSPARAM_WRITE = 0x2,
  336. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  337. };
  338. enum {
  339. OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
  340. };
  341. struct opal_ipmi_msg {
  342. uint8_t version;
  343. uint8_t netfn;
  344. uint8_t cmd;
  345. uint8_t data[];
  346. };
  347. /* FSP memory errors handling */
  348. enum OpalMemErr_Version {
  349. OpalMemErr_V1 = 1,
  350. };
  351. enum OpalMemErrType {
  352. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  353. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  354. };
  355. /* Memory Reilience error type */
  356. enum OpalMemErr_ResilErrType {
  357. OPAL_MEM_RESILIENCE_CE = 0,
  358. OPAL_MEM_RESILIENCE_UE,
  359. OPAL_MEM_RESILIENCE_UE_SCRUB,
  360. };
  361. /* Dynamic Memory Deallocation type */
  362. enum OpalMemErr_DynErrType {
  363. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  364. };
  365. struct OpalMemoryErrorData {
  366. enum OpalMemErr_Version version:8; /* 0x00 */
  367. enum OpalMemErrType type:8; /* 0x01 */
  368. __be16 flags; /* 0x02 */
  369. uint8_t reserved_1[4]; /* 0x04 */
  370. union {
  371. /* Memory Resilience corrected/uncorrected error info */
  372. struct {
  373. enum OpalMemErr_ResilErrType resil_err_type:8;
  374. uint8_t reserved_1[7];
  375. __be64 physical_address_start;
  376. __be64 physical_address_end;
  377. } resilience;
  378. /* Dynamic memory deallocation error info */
  379. struct {
  380. enum OpalMemErr_DynErrType dyn_err_type:8;
  381. uint8_t reserved_1[7];
  382. __be64 physical_address_start;
  383. __be64 physical_address_end;
  384. } dyn_dealloc;
  385. } u;
  386. };
  387. /* HMI interrupt event */
  388. enum OpalHMI_Version {
  389. OpalHMIEvt_V1 = 1,
  390. };
  391. enum OpalHMI_Severity {
  392. OpalHMI_SEV_NO_ERROR = 0,
  393. OpalHMI_SEV_WARNING = 1,
  394. OpalHMI_SEV_ERROR_SYNC = 2,
  395. OpalHMI_SEV_FATAL = 3,
  396. };
  397. enum OpalHMI_Disposition {
  398. OpalHMI_DISPOSITION_RECOVERED = 0,
  399. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  400. };
  401. enum OpalHMI_ErrType {
  402. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  403. OpalHMI_ERROR_PROC_RECOV_DONE,
  404. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  405. OpalHMI_ERROR_PROC_RECOV_MASKED,
  406. OpalHMI_ERROR_TFAC,
  407. OpalHMI_ERROR_TFMR_PARITY,
  408. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  409. OpalHMI_ERROR_XSCOM_FAIL,
  410. OpalHMI_ERROR_XSCOM_DONE,
  411. OpalHMI_ERROR_SCOM_FIR,
  412. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  413. OpalHMI_ERROR_HYP_RESOURCE,
  414. OpalHMI_ERROR_CAPP_RECOVERY,
  415. };
  416. struct OpalHMIEvent {
  417. uint8_t version; /* 0x00 */
  418. uint8_t severity; /* 0x01 */
  419. uint8_t type; /* 0x02 */
  420. uint8_t disposition; /* 0x03 */
  421. uint8_t reserved_1[4]; /* 0x04 */
  422. __be64 hmer;
  423. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  424. __be64 tfmr;
  425. };
  426. enum {
  427. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  428. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  429. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  430. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  431. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  432. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  433. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  434. };
  435. struct OpalIoP7IOCErrorData {
  436. __be16 type;
  437. /* GEM */
  438. __be64 gemXfir;
  439. __be64 gemRfir;
  440. __be64 gemRirqfir;
  441. __be64 gemMask;
  442. __be64 gemRwof;
  443. /* LEM */
  444. __be64 lemFir;
  445. __be64 lemErrMask;
  446. __be64 lemAction0;
  447. __be64 lemAction1;
  448. __be64 lemWof;
  449. union {
  450. struct OpalIoP7IOCRgcErrorData {
  451. __be64 rgcStatus; /* 3E1C10 */
  452. __be64 rgcLdcp; /* 3E1C18 */
  453. }rgc;
  454. struct OpalIoP7IOCBiErrorData {
  455. __be64 biLdcp0; /* 3C0100, 3C0118 */
  456. __be64 biLdcp1; /* 3C0108, 3C0120 */
  457. __be64 biLdcp2; /* 3C0110, 3C0128 */
  458. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  459. uint8_t biDownbound; /* BI Downbound or Upbound */
  460. }bi;
  461. struct OpalIoP7IOCCiErrorData {
  462. __be64 ciPortStatus; /* 3Dn008 */
  463. __be64 ciPortLdcp; /* 3Dn010 */
  464. uint8_t ciPort; /* Index of CI port: 0/1 */
  465. }ci;
  466. };
  467. };
  468. /**
  469. * This structure defines the overlay which will be used to store PHB error
  470. * data upon request.
  471. */
  472. enum {
  473. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  474. };
  475. enum {
  476. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  477. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
  478. };
  479. enum {
  480. OPAL_P7IOC_NUM_PEST_REGS = 128,
  481. OPAL_PHB3_NUM_PEST_REGS = 256
  482. };
  483. struct OpalIoPhbErrorCommon {
  484. __be32 version;
  485. __be32 ioType;
  486. __be32 len;
  487. };
  488. struct OpalIoP7IOCPhbErrorData {
  489. struct OpalIoPhbErrorCommon common;
  490. __be32 brdgCtl;
  491. // P7IOC utl regs
  492. __be32 portStatusReg;
  493. __be32 rootCmplxStatus;
  494. __be32 busAgentStatus;
  495. // P7IOC cfg regs
  496. __be32 deviceStatus;
  497. __be32 slotStatus;
  498. __be32 linkStatus;
  499. __be32 devCmdStatus;
  500. __be32 devSecStatus;
  501. // cfg AER regs
  502. __be32 rootErrorStatus;
  503. __be32 uncorrErrorStatus;
  504. __be32 corrErrorStatus;
  505. __be32 tlpHdr1;
  506. __be32 tlpHdr2;
  507. __be32 tlpHdr3;
  508. __be32 tlpHdr4;
  509. __be32 sourceId;
  510. __be32 rsv3;
  511. // Record data about the call to allocate a buffer.
  512. __be64 errorClass;
  513. __be64 correlator;
  514. //P7IOC MMIO Error Regs
  515. __be64 p7iocPlssr; // n120
  516. __be64 p7iocCsr; // n110
  517. __be64 lemFir; // nC00
  518. __be64 lemErrorMask; // nC18
  519. __be64 lemWOF; // nC40
  520. __be64 phbErrorStatus; // nC80
  521. __be64 phbFirstErrorStatus; // nC88
  522. __be64 phbErrorLog0; // nCC0
  523. __be64 phbErrorLog1; // nCC8
  524. __be64 mmioErrorStatus; // nD00
  525. __be64 mmioFirstErrorStatus; // nD08
  526. __be64 mmioErrorLog0; // nD40
  527. __be64 mmioErrorLog1; // nD48
  528. __be64 dma0ErrorStatus; // nD80
  529. __be64 dma0FirstErrorStatus; // nD88
  530. __be64 dma0ErrorLog0; // nDC0
  531. __be64 dma0ErrorLog1; // nDC8
  532. __be64 dma1ErrorStatus; // nE00
  533. __be64 dma1FirstErrorStatus; // nE08
  534. __be64 dma1ErrorLog0; // nE40
  535. __be64 dma1ErrorLog1; // nE48
  536. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  537. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  538. };
  539. struct OpalIoPhb3ErrorData {
  540. struct OpalIoPhbErrorCommon common;
  541. __be32 brdgCtl;
  542. /* PHB3 UTL regs */
  543. __be32 portStatusReg;
  544. __be32 rootCmplxStatus;
  545. __be32 busAgentStatus;
  546. /* PHB3 cfg regs */
  547. __be32 deviceStatus;
  548. __be32 slotStatus;
  549. __be32 linkStatus;
  550. __be32 devCmdStatus;
  551. __be32 devSecStatus;
  552. /* cfg AER regs */
  553. __be32 rootErrorStatus;
  554. __be32 uncorrErrorStatus;
  555. __be32 corrErrorStatus;
  556. __be32 tlpHdr1;
  557. __be32 tlpHdr2;
  558. __be32 tlpHdr3;
  559. __be32 tlpHdr4;
  560. __be32 sourceId;
  561. __be32 rsv3;
  562. /* Record data about the call to allocate a buffer */
  563. __be64 errorClass;
  564. __be64 correlator;
  565. /* PHB3 MMIO Error Regs */
  566. __be64 nFir; /* 000 */
  567. __be64 nFirMask; /* 003 */
  568. __be64 nFirWOF; /* 008 */
  569. __be64 phbPlssr; /* 120 */
  570. __be64 phbCsr; /* 110 */
  571. __be64 lemFir; /* C00 */
  572. __be64 lemErrorMask; /* C18 */
  573. __be64 lemWOF; /* C40 */
  574. __be64 phbErrorStatus; /* C80 */
  575. __be64 phbFirstErrorStatus; /* C88 */
  576. __be64 phbErrorLog0; /* CC0 */
  577. __be64 phbErrorLog1; /* CC8 */
  578. __be64 mmioErrorStatus; /* D00 */
  579. __be64 mmioFirstErrorStatus; /* D08 */
  580. __be64 mmioErrorLog0; /* D40 */
  581. __be64 mmioErrorLog1; /* D48 */
  582. __be64 dma0ErrorStatus; /* D80 */
  583. __be64 dma0FirstErrorStatus; /* D88 */
  584. __be64 dma0ErrorLog0; /* DC0 */
  585. __be64 dma0ErrorLog1; /* DC8 */
  586. __be64 dma1ErrorStatus; /* E00 */
  587. __be64 dma1FirstErrorStatus; /* E08 */
  588. __be64 dma1ErrorLog0; /* E40 */
  589. __be64 dma1ErrorLog1; /* E48 */
  590. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  591. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  592. };
  593. enum {
  594. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  595. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  596. };
  597. typedef struct oppanel_line {
  598. __be64 line;
  599. __be64 line_len;
  600. } oppanel_line_t;
  601. /*
  602. * SG entries
  603. *
  604. * WARNING: The current implementation requires each entry
  605. * to represent a block that is 4k aligned *and* each block
  606. * size except the last one in the list to be as well.
  607. */
  608. struct opal_sg_entry {
  609. __be64 data;
  610. __be64 length;
  611. };
  612. /*
  613. * Candiate image SG list.
  614. *
  615. * length = VER | length
  616. */
  617. struct opal_sg_list {
  618. __be64 length;
  619. __be64 next;
  620. struct opal_sg_entry entry[];
  621. };
  622. /*
  623. * Dump region ID range usable by the OS
  624. */
  625. #define OPAL_DUMP_REGION_HOST_START 0x80
  626. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  627. #define OPAL_DUMP_REGION_HOST_END 0xFF
  628. /* CAPI modes for PHB */
  629. enum {
  630. OPAL_PHB_CAPI_MODE_PCIE = 0,
  631. OPAL_PHB_CAPI_MODE_CAPI = 1,
  632. OPAL_PHB_CAPI_MODE_SNOOP_OFF = 2,
  633. OPAL_PHB_CAPI_MODE_SNOOP_ON = 3,
  634. };
  635. /* OPAL I2C request */
  636. struct opal_i2c_request {
  637. uint8_t type;
  638. #define OPAL_I2C_RAW_READ 0
  639. #define OPAL_I2C_RAW_WRITE 1
  640. #define OPAL_I2C_SM_READ 2
  641. #define OPAL_I2C_SM_WRITE 3
  642. uint8_t flags;
  643. #define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
  644. uint8_t subaddr_sz; /* Max 4 */
  645. uint8_t reserved;
  646. __be16 addr; /* 7 or 10 bit address */
  647. __be16 reserved2;
  648. __be32 subaddr; /* Sub-address if any */
  649. __be32 size; /* Data size */
  650. __be64 buffer_ra; /* Buffer real address */
  651. };
  652. #endif /* __ASSEMBLY__ */
  653. #endif /* __OPAL_API_H */