mipsregs.h 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000, 07 MIPS Technologies, Inc.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/linkage.h>
  16. #include <linux/types.h>
  17. #include <asm/hazards.h>
  18. #include <asm/war.h>
  19. /*
  20. * The following macros are especially useful for __asm__
  21. * inline assembler.
  22. */
  23. #ifndef __STR
  24. #define __STR(x) #x
  25. #endif
  26. #ifndef STR
  27. #define STR(x) __STR(x)
  28. #endif
  29. /*
  30. * Configure language
  31. */
  32. #ifdef __ASSEMBLY__
  33. #define _ULCAST_
  34. #define _U64CAST_
  35. #else
  36. #define _ULCAST_ (unsigned long)
  37. #define _U64CAST_ (u64)
  38. #endif
  39. /*
  40. * Coprocessor 0 register names
  41. */
  42. #define CP0_INDEX $0
  43. #define CP0_RANDOM $1
  44. #define CP0_ENTRYLO0 $2
  45. #define CP0_ENTRYLO1 $3
  46. #define CP0_CONF $3
  47. #define CP0_GLOBALNUMBER $3, 1
  48. #define CP0_CONTEXT $4
  49. #define CP0_PAGEMASK $5
  50. #define CP0_SEGCTL0 $5, 2
  51. #define CP0_SEGCTL1 $5, 3
  52. #define CP0_SEGCTL2 $5, 4
  53. #define CP0_WIRED $6
  54. #define CP0_INFO $7
  55. #define CP0_HWRENA $7
  56. #define CP0_BADVADDR $8
  57. #define CP0_BADINSTR $8, 1
  58. #define CP0_COUNT $9
  59. #define CP0_ENTRYHI $10
  60. #define CP0_GUESTCTL1 $10, 4
  61. #define CP0_GUESTCTL2 $10, 5
  62. #define CP0_GUESTCTL3 $10, 6
  63. #define CP0_COMPARE $11
  64. #define CP0_GUESTCTL0EXT $11, 4
  65. #define CP0_STATUS $12
  66. #define CP0_GUESTCTL0 $12, 6
  67. #define CP0_GTOFFSET $12, 7
  68. #define CP0_CAUSE $13
  69. #define CP0_EPC $14
  70. #define CP0_PRID $15
  71. #define CP0_EBASE $15, 1
  72. #define CP0_CMGCRBASE $15, 3
  73. #define CP0_CONFIG $16
  74. #define CP0_CONFIG3 $16, 3
  75. #define CP0_CONFIG5 $16, 5
  76. #define CP0_LLADDR $17
  77. #define CP0_WATCHLO $18
  78. #define CP0_WATCHHI $19
  79. #define CP0_XCONTEXT $20
  80. #define CP0_FRAMEMASK $21
  81. #define CP0_DIAGNOSTIC $22
  82. #define CP0_DEBUG $23
  83. #define CP0_DEPC $24
  84. #define CP0_PERFORMANCE $25
  85. #define CP0_ECC $26
  86. #define CP0_CACHEERR $27
  87. #define CP0_TAGLO $28
  88. #define CP0_TAGHI $29
  89. #define CP0_ERROREPC $30
  90. #define CP0_DESAVE $31
  91. /*
  92. * R4640/R4650 cp0 register names. These registers are listed
  93. * here only for completeness; without MMU these CPUs are not useable
  94. * by Linux. A future ELKS port might take make Linux run on them
  95. * though ...
  96. */
  97. #define CP0_IBASE $0
  98. #define CP0_IBOUND $1
  99. #define CP0_DBASE $2
  100. #define CP0_DBOUND $3
  101. #define CP0_CALG $17
  102. #define CP0_IWATCH $18
  103. #define CP0_DWATCH $19
  104. /*
  105. * Coprocessor 0 Set 1 register names
  106. */
  107. #define CP0_S1_DERRADDR0 $26
  108. #define CP0_S1_DERRADDR1 $27
  109. #define CP0_S1_INTCONTROL $20
  110. /*
  111. * Coprocessor 0 Set 2 register names
  112. */
  113. #define CP0_S2_SRSCTL $12 /* MIPSR2 */
  114. /*
  115. * Coprocessor 0 Set 3 register names
  116. */
  117. #define CP0_S3_SRSMAP $12 /* MIPSR2 */
  118. /*
  119. * TX39 Series
  120. */
  121. #define CP0_TX39_CACHE $7
  122. /* Generic EntryLo bit definitions */
  123. #define ENTRYLO_G (_ULCAST_(1) << 0)
  124. #define ENTRYLO_V (_ULCAST_(1) << 1)
  125. #define ENTRYLO_D (_ULCAST_(1) << 2)
  126. #define ENTRYLO_C_SHIFT 3
  127. #define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
  128. /* R3000 EntryLo bit definitions */
  129. #define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
  130. #define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
  131. #define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
  132. #define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
  133. /* MIPS32/64 EntryLo bit definitions */
  134. #define MIPS_ENTRYLO_PFN_SHIFT 6
  135. #define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
  136. #define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
  137. /*
  138. * MIPSr6+ GlobalNumber register definitions
  139. */
  140. #define MIPS_GLOBALNUMBER_VP_SHF 0
  141. #define MIPS_GLOBALNUMBER_VP (_ULCAST_(0xff) << MIPS_GLOBALNUMBER_VP_SHF)
  142. #define MIPS_GLOBALNUMBER_CORE_SHF 8
  143. #define MIPS_GLOBALNUMBER_CORE (_ULCAST_(0xff) << MIPS_GLOBALNUMBER_CORE_SHF)
  144. #define MIPS_GLOBALNUMBER_CLUSTER_SHF 16
  145. #define MIPS_GLOBALNUMBER_CLUSTER (_ULCAST_(0xf) << MIPS_GLOBALNUMBER_CLUSTER_SHF)
  146. /*
  147. * Values for PageMask register
  148. */
  149. #ifdef CONFIG_CPU_VR41XX
  150. /* Why doesn't stupidity hurt ... */
  151. #define PM_1K 0x00000000
  152. #define PM_4K 0x00001800
  153. #define PM_16K 0x00007800
  154. #define PM_64K 0x0001f800
  155. #define PM_256K 0x0007f800
  156. #else
  157. #define PM_4K 0x00000000
  158. #define PM_8K 0x00002000
  159. #define PM_16K 0x00006000
  160. #define PM_32K 0x0000e000
  161. #define PM_64K 0x0001e000
  162. #define PM_128K 0x0003e000
  163. #define PM_256K 0x0007e000
  164. #define PM_512K 0x000fe000
  165. #define PM_1M 0x001fe000
  166. #define PM_2M 0x003fe000
  167. #define PM_4M 0x007fe000
  168. #define PM_8M 0x00ffe000
  169. #define PM_16M 0x01ffe000
  170. #define PM_32M 0x03ffe000
  171. #define PM_64M 0x07ffe000
  172. #define PM_256M 0x1fffe000
  173. #define PM_1G 0x7fffe000
  174. #endif
  175. /*
  176. * Default page size for a given kernel configuration
  177. */
  178. #ifdef CONFIG_PAGE_SIZE_4KB
  179. #define PM_DEFAULT_MASK PM_4K
  180. #elif defined(CONFIG_PAGE_SIZE_8KB)
  181. #define PM_DEFAULT_MASK PM_8K
  182. #elif defined(CONFIG_PAGE_SIZE_16KB)
  183. #define PM_DEFAULT_MASK PM_16K
  184. #elif defined(CONFIG_PAGE_SIZE_32KB)
  185. #define PM_DEFAULT_MASK PM_32K
  186. #elif defined(CONFIG_PAGE_SIZE_64KB)
  187. #define PM_DEFAULT_MASK PM_64K
  188. #else
  189. #error Bad page size configuration!
  190. #endif
  191. /*
  192. * Default huge tlb size for a given kernel configuration
  193. */
  194. #ifdef CONFIG_PAGE_SIZE_4KB
  195. #define PM_HUGE_MASK PM_1M
  196. #elif defined(CONFIG_PAGE_SIZE_8KB)
  197. #define PM_HUGE_MASK PM_4M
  198. #elif defined(CONFIG_PAGE_SIZE_16KB)
  199. #define PM_HUGE_MASK PM_16M
  200. #elif defined(CONFIG_PAGE_SIZE_32KB)
  201. #define PM_HUGE_MASK PM_64M
  202. #elif defined(CONFIG_PAGE_SIZE_64KB)
  203. #define PM_HUGE_MASK PM_256M
  204. #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
  205. #error Bad page size configuration for hugetlbfs!
  206. #endif
  207. /*
  208. * Wired register bits
  209. */
  210. #define MIPSR6_WIRED_LIMIT_SHIFT 16
  211. #define MIPSR6_WIRED_LIMIT (_ULCAST_(0xffff) << MIPSR6_WIRED_LIMIT_SHIFT)
  212. #define MIPSR6_WIRED_WIRED_SHIFT 0
  213. #define MIPSR6_WIRED_WIRED (_ULCAST_(0xffff) << MIPSR6_WIRED_WIRED_SHIFT)
  214. /*
  215. * Values used for computation of new tlb entries
  216. */
  217. #define PL_4K 12
  218. #define PL_16K 14
  219. #define PL_64K 16
  220. #define PL_256K 18
  221. #define PL_1M 20
  222. #define PL_4M 22
  223. #define PL_16M 24
  224. #define PL_64M 26
  225. #define PL_256M 28
  226. /*
  227. * PageGrain bits
  228. */
  229. #define PG_RIE (_ULCAST_(1) << 31)
  230. #define PG_XIE (_ULCAST_(1) << 30)
  231. #define PG_ELPA (_ULCAST_(1) << 29)
  232. #define PG_ESP (_ULCAST_(1) << 28)
  233. #define PG_IEC (_ULCAST_(1) << 27)
  234. /* MIPS32/64 EntryHI bit definitions */
  235. #define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
  236. #define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
  237. #define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
  238. /*
  239. * R4x00 interrupt enable / cause bits
  240. */
  241. #define IE_SW0 (_ULCAST_(1) << 8)
  242. #define IE_SW1 (_ULCAST_(1) << 9)
  243. #define IE_IRQ0 (_ULCAST_(1) << 10)
  244. #define IE_IRQ1 (_ULCAST_(1) << 11)
  245. #define IE_IRQ2 (_ULCAST_(1) << 12)
  246. #define IE_IRQ3 (_ULCAST_(1) << 13)
  247. #define IE_IRQ4 (_ULCAST_(1) << 14)
  248. #define IE_IRQ5 (_ULCAST_(1) << 15)
  249. /*
  250. * R4x00 interrupt cause bits
  251. */
  252. #define C_SW0 (_ULCAST_(1) << 8)
  253. #define C_SW1 (_ULCAST_(1) << 9)
  254. #define C_IRQ0 (_ULCAST_(1) << 10)
  255. #define C_IRQ1 (_ULCAST_(1) << 11)
  256. #define C_IRQ2 (_ULCAST_(1) << 12)
  257. #define C_IRQ3 (_ULCAST_(1) << 13)
  258. #define C_IRQ4 (_ULCAST_(1) << 14)
  259. #define C_IRQ5 (_ULCAST_(1) << 15)
  260. /*
  261. * Bitfields in the R4xx0 cp0 status register
  262. */
  263. #define ST0_IE 0x00000001
  264. #define ST0_EXL 0x00000002
  265. #define ST0_ERL 0x00000004
  266. #define ST0_KSU 0x00000018
  267. # define KSU_USER 0x00000010
  268. # define KSU_SUPERVISOR 0x00000008
  269. # define KSU_KERNEL 0x00000000
  270. #define ST0_UX 0x00000020
  271. #define ST0_SX 0x00000040
  272. #define ST0_KX 0x00000080
  273. #define ST0_DE 0x00010000
  274. #define ST0_CE 0x00020000
  275. /*
  276. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  277. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  278. * processors.
  279. */
  280. #define ST0_CO 0x08000000
  281. /*
  282. * Bitfields in the R[23]000 cp0 status register.
  283. */
  284. #define ST0_IEC 0x00000001
  285. #define ST0_KUC 0x00000002
  286. #define ST0_IEP 0x00000004
  287. #define ST0_KUP 0x00000008
  288. #define ST0_IEO 0x00000010
  289. #define ST0_KUO 0x00000020
  290. /* bits 6 & 7 are reserved on R[23]000 */
  291. #define ST0_ISC 0x00010000
  292. #define ST0_SWC 0x00020000
  293. #define ST0_CM 0x00080000
  294. /*
  295. * Bits specific to the R4640/R4650
  296. */
  297. #define ST0_UM (_ULCAST_(1) << 4)
  298. #define ST0_IL (_ULCAST_(1) << 23)
  299. #define ST0_DL (_ULCAST_(1) << 24)
  300. /*
  301. * Enable the MIPS MDMX and DSP ASEs
  302. */
  303. #define ST0_MX 0x01000000
  304. /*
  305. * Status register bits available in all MIPS CPUs.
  306. */
  307. #define ST0_IM 0x0000ff00
  308. #define STATUSB_IP0 8
  309. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  310. #define STATUSB_IP1 9
  311. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  312. #define STATUSB_IP2 10
  313. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  314. #define STATUSB_IP3 11
  315. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  316. #define STATUSB_IP4 12
  317. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  318. #define STATUSB_IP5 13
  319. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  320. #define STATUSB_IP6 14
  321. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  322. #define STATUSB_IP7 15
  323. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  324. #define STATUSB_IP8 0
  325. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  326. #define STATUSB_IP9 1
  327. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  328. #define STATUSB_IP10 2
  329. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  330. #define STATUSB_IP11 3
  331. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  332. #define STATUSB_IP12 4
  333. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  334. #define STATUSB_IP13 5
  335. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  336. #define STATUSB_IP14 6
  337. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  338. #define STATUSB_IP15 7
  339. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  340. #define ST0_CH 0x00040000
  341. #define ST0_NMI 0x00080000
  342. #define ST0_SR 0x00100000
  343. #define ST0_TS 0x00200000
  344. #define ST0_BEV 0x00400000
  345. #define ST0_RE 0x02000000
  346. #define ST0_FR 0x04000000
  347. #define ST0_CU 0xf0000000
  348. #define ST0_CU0 0x10000000
  349. #define ST0_CU1 0x20000000
  350. #define ST0_CU2 0x40000000
  351. #define ST0_CU3 0x80000000
  352. #define ST0_XX 0x80000000 /* MIPS IV naming */
  353. /*
  354. * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
  355. */
  356. #define INTCTLB_IPFDC 23
  357. #define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
  358. #define INTCTLB_IPPCI 26
  359. #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
  360. #define INTCTLB_IPTI 29
  361. #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
  362. /*
  363. * Bitfields and bit numbers in the coprocessor 0 cause register.
  364. *
  365. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  366. */
  367. #define CAUSEB_EXCCODE 2
  368. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  369. #define CAUSEB_IP 8
  370. #define CAUSEF_IP (_ULCAST_(255) << 8)
  371. #define CAUSEB_IP0 8
  372. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  373. #define CAUSEB_IP1 9
  374. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  375. #define CAUSEB_IP2 10
  376. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  377. #define CAUSEB_IP3 11
  378. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  379. #define CAUSEB_IP4 12
  380. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  381. #define CAUSEB_IP5 13
  382. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  383. #define CAUSEB_IP6 14
  384. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  385. #define CAUSEB_IP7 15
  386. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  387. #define CAUSEB_FDCI 21
  388. #define CAUSEF_FDCI (_ULCAST_(1) << 21)
  389. #define CAUSEB_WP 22
  390. #define CAUSEF_WP (_ULCAST_(1) << 22)
  391. #define CAUSEB_IV 23
  392. #define CAUSEF_IV (_ULCAST_(1) << 23)
  393. #define CAUSEB_PCI 26
  394. #define CAUSEF_PCI (_ULCAST_(1) << 26)
  395. #define CAUSEB_DC 27
  396. #define CAUSEF_DC (_ULCAST_(1) << 27)
  397. #define CAUSEB_CE 28
  398. #define CAUSEF_CE (_ULCAST_(3) << 28)
  399. #define CAUSEB_TI 30
  400. #define CAUSEF_TI (_ULCAST_(1) << 30)
  401. #define CAUSEB_BD 31
  402. #define CAUSEF_BD (_ULCAST_(1) << 31)
  403. /*
  404. * Cause.ExcCode trap codes.
  405. */
  406. #define EXCCODE_INT 0 /* Interrupt pending */
  407. #define EXCCODE_MOD 1 /* TLB modified fault */
  408. #define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
  409. #define EXCCODE_TLBS 3 /* TLB miss on a store */
  410. #define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
  411. #define EXCCODE_ADES 5 /* Address error on a store */
  412. #define EXCCODE_IBE 6 /* Bus error on an ifetch */
  413. #define EXCCODE_DBE 7 /* Bus error on a load or store */
  414. #define EXCCODE_SYS 8 /* System call */
  415. #define EXCCODE_BP 9 /* Breakpoint */
  416. #define EXCCODE_RI 10 /* Reserved instruction exception */
  417. #define EXCCODE_CPU 11 /* Coprocessor unusable */
  418. #define EXCCODE_OV 12 /* Arithmetic overflow */
  419. #define EXCCODE_TR 13 /* Trap instruction */
  420. #define EXCCODE_MSAFPE 14 /* MSA floating point exception */
  421. #define EXCCODE_FPE 15 /* Floating point exception */
  422. #define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
  423. #define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
  424. #define EXCCODE_MSADIS 21 /* MSA disabled exception */
  425. #define EXCCODE_MDMX 22 /* MDMX unusable exception */
  426. #define EXCCODE_WATCH 23 /* Watch address reference */
  427. #define EXCCODE_MCHECK 24 /* Machine check */
  428. #define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
  429. #define EXCCODE_DSPDIS 26 /* DSP disabled exception */
  430. #define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
  431. /* Implementation specific trap codes used by MIPS cores */
  432. #define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
  433. /*
  434. * Bits in the coprocessor 0 config register.
  435. */
  436. /* Generic bits. */
  437. #define CONF_CM_CACHABLE_NO_WA 0
  438. #define CONF_CM_CACHABLE_WA 1
  439. #define CONF_CM_UNCACHED 2
  440. #define CONF_CM_CACHABLE_NONCOHERENT 3
  441. #define CONF_CM_CACHABLE_CE 4
  442. #define CONF_CM_CACHABLE_COW 5
  443. #define CONF_CM_CACHABLE_CUW 6
  444. #define CONF_CM_CACHABLE_ACCELERATED 7
  445. #define CONF_CM_CMASK 7
  446. #define CONF_BE (_ULCAST_(1) << 15)
  447. /* Bits common to various processors. */
  448. #define CONF_CU (_ULCAST_(1) << 3)
  449. #define CONF_DB (_ULCAST_(1) << 4)
  450. #define CONF_IB (_ULCAST_(1) << 5)
  451. #define CONF_DC (_ULCAST_(7) << 6)
  452. #define CONF_IC (_ULCAST_(7) << 9)
  453. #define CONF_EB (_ULCAST_(1) << 13)
  454. #define CONF_EM (_ULCAST_(1) << 14)
  455. #define CONF_SM (_ULCAST_(1) << 16)
  456. #define CONF_SC (_ULCAST_(1) << 17)
  457. #define CONF_EW (_ULCAST_(3) << 18)
  458. #define CONF_EP (_ULCAST_(15)<< 24)
  459. #define CONF_EC (_ULCAST_(7) << 28)
  460. #define CONF_CM (_ULCAST_(1) << 31)
  461. /* Bits specific to the R4xx0. */
  462. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  463. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  464. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  465. /* Bits specific to the R5000. */
  466. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  467. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  468. /* Bits specific to the RM7000. */
  469. #define RM7K_CONF_SE (_ULCAST_(1) << 3)
  470. #define RM7K_CONF_TE (_ULCAST_(1) << 12)
  471. #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
  472. #define RM7K_CONF_TC (_ULCAST_(1) << 17)
  473. #define RM7K_CONF_SI (_ULCAST_(3) << 20)
  474. #define RM7K_CONF_SC (_ULCAST_(1) << 31)
  475. /* Bits specific to the R10000. */
  476. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  477. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  478. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  479. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  480. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  481. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  482. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  483. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  484. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  485. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  486. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  487. /* Bits specific to the VR41xx. */
  488. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  489. #define VR41_CONF_P4K (_ULCAST_(1) << 13)
  490. #define VR41_CONF_BP (_ULCAST_(1) << 16)
  491. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  492. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  493. /* Bits specific to the R30xx. */
  494. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  495. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  496. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  497. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  498. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  499. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  500. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  501. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  502. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  503. /* Bits specific to the TX49. */
  504. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  505. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  506. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  507. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  508. /* Bits specific to the MIPS32/64 PRA. */
  509. #define MIPS_CONF_VI (_ULCAST_(1) << 3)
  510. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  511. #define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
  512. #define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
  513. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  514. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  515. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  516. /*
  517. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  518. */
  519. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  520. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  521. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  522. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  523. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  524. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  525. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  526. #define MIPS_CONF1_DA_SHF 7
  527. #define MIPS_CONF1_DA_SZ 3
  528. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  529. #define MIPS_CONF1_DL_SHF 10
  530. #define MIPS_CONF1_DL_SZ 3
  531. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  532. #define MIPS_CONF1_DS_SHF 13
  533. #define MIPS_CONF1_DS_SZ 3
  534. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  535. #define MIPS_CONF1_IA_SHF 16
  536. #define MIPS_CONF1_IA_SZ 3
  537. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  538. #define MIPS_CONF1_IL_SHF 19
  539. #define MIPS_CONF1_IL_SZ 3
  540. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  541. #define MIPS_CONF1_IS_SHF 22
  542. #define MIPS_CONF1_IS_SZ 3
  543. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  544. #define MIPS_CONF1_TLBS_SHIFT (25)
  545. #define MIPS_CONF1_TLBS_SIZE (6)
  546. #define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
  547. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  548. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  549. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  550. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  551. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  552. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  553. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  554. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  555. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  556. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  557. #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
  558. #define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
  559. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  560. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  561. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  562. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  563. #define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
  564. #define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
  565. #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
  566. #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
  567. #define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
  568. #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
  569. #define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
  570. #define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
  571. #define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
  572. #define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
  573. #define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
  574. #define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
  575. #define MIPS_CONF3_PW (_ULCAST_(1) << 24)
  576. #define MIPS_CONF3_SC (_ULCAST_(1) << 25)
  577. #define MIPS_CONF3_BI (_ULCAST_(1) << 26)
  578. #define MIPS_CONF3_BP (_ULCAST_(1) << 27)
  579. #define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
  580. #define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
  581. #define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
  582. #define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
  583. #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
  584. #define MIPS_CONF4_FTLBSETS_SHIFT (0)
  585. #define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
  586. #define MIPS_CONF4_FTLBWAYS_SHIFT (4)
  587. #define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
  588. #define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
  589. /* bits 10:8 in FTLB-only configurations */
  590. #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
  591. /* bits 12:8 in VTLB-FTLB only configurations */
  592. #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
  593. #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
  594. #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
  595. #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
  596. #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
  597. #define MIPS_CONF4_KSCREXIST_SHIFT (16)
  598. #define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
  599. #define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
  600. #define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
  601. #define MIPS_CONF4_AE (_ULCAST_(1) << 28)
  602. #define MIPS_CONF4_IE (_ULCAST_(3) << 29)
  603. #define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
  604. #define MIPS_CONF5_NF (_ULCAST_(1) << 0)
  605. #define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
  606. #define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
  607. #define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
  608. #define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
  609. #define MIPS_CONF5_VP (_ULCAST_(1) << 7)
  610. #define MIPS_CONF5_SBRI (_ULCAST_(1) << 6)
  611. #define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
  612. #define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
  613. #define MIPS_CONF5_CA2 (_ULCAST_(1) << 14)
  614. #define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
  615. #define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
  616. #define MIPS_CONF5_CV (_ULCAST_(1) << 29)
  617. #define MIPS_CONF5_K (_ULCAST_(1) << 30)
  618. #define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
  619. /* proAptiv FTLB on/off bit */
  620. #define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
  621. /* Loongson-3 FTLB on/off bit */
  622. #define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
  623. /* FTLB probability bits */
  624. #define MIPS_CONF6_FTLBP_SHIFT (16)
  625. #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
  626. #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
  627. #define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
  628. #define MIPS_CONF7_AR (_ULCAST_(1) << 16)
  629. /* WatchLo* register definitions */
  630. #define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
  631. /* WatchHi* register definitions */
  632. #define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
  633. #define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
  634. #define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
  635. #define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
  636. #define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
  637. #define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
  638. #define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
  639. #define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
  640. #define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
  641. #define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
  642. #define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
  643. #define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
  644. #define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
  645. /* PerfCnt control register definitions */
  646. #define MIPS_PERFCTRL_EXL (_ULCAST_(1) << 0)
  647. #define MIPS_PERFCTRL_K (_ULCAST_(1) << 1)
  648. #define MIPS_PERFCTRL_S (_ULCAST_(1) << 2)
  649. #define MIPS_PERFCTRL_U (_ULCAST_(1) << 3)
  650. #define MIPS_PERFCTRL_IE (_ULCAST_(1) << 4)
  651. #define MIPS_PERFCTRL_EVENT_S 5
  652. #define MIPS_PERFCTRL_EVENT (_ULCAST_(0x3ff) << MIPS_PERFCTRL_EVENT_S)
  653. #define MIPS_PERFCTRL_PCTD (_ULCAST_(1) << 15)
  654. #define MIPS_PERFCTRL_EC (_ULCAST_(0x3) << 23)
  655. #define MIPS_PERFCTRL_EC_R (_ULCAST_(0) << 23)
  656. #define MIPS_PERFCTRL_EC_RI (_ULCAST_(1) << 23)
  657. #define MIPS_PERFCTRL_EC_G (_ULCAST_(2) << 23)
  658. #define MIPS_PERFCTRL_EC_GRI (_ULCAST_(3) << 23)
  659. #define MIPS_PERFCTRL_W (_ULCAST_(1) << 30)
  660. #define MIPS_PERFCTRL_M (_ULCAST_(1) << 31)
  661. /* PerfCnt control register MT extensions used by MIPS cores */
  662. #define MIPS_PERFCTRL_VPEID_S 16
  663. #define MIPS_PERFCTRL_VPEID (_ULCAST_(0xf) << MIPS_PERFCTRL_VPEID_S)
  664. #define MIPS_PERFCTRL_TCID_S 22
  665. #define MIPS_PERFCTRL_TCID (_ULCAST_(0xff) << MIPS_PERFCTRL_TCID_S)
  666. #define MIPS_PERFCTRL_MT_EN (_ULCAST_(0x3) << 20)
  667. #define MIPS_PERFCTRL_MT_EN_ALL (_ULCAST_(0) << 20)
  668. #define MIPS_PERFCTRL_MT_EN_VPE (_ULCAST_(1) << 20)
  669. #define MIPS_PERFCTRL_MT_EN_TC (_ULCAST_(2) << 20)
  670. /* PerfCnt control register MT extensions used by BMIPS5000 */
  671. #define BRCM_PERFCTRL_TC (_ULCAST_(1) << 30)
  672. /* PerfCnt control register MT extensions used by Netlogic XLR */
  673. #define XLR_PERFCTRL_ALLTHREADS (_ULCAST_(1) << 13)
  674. /* MAAR bit definitions */
  675. #define MIPS_MAAR_VH (_U64CAST_(1) << 63)
  676. #define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
  677. #define MIPS_MAAR_ADDR_SHIFT 12
  678. #define MIPS_MAAR_S (_ULCAST_(1) << 1)
  679. #define MIPS_MAAR_VL (_ULCAST_(1) << 0)
  680. /* MAARI bit definitions */
  681. #define MIPS_MAARI_INDEX (_ULCAST_(0x3f) << 0)
  682. /* EBase bit definitions */
  683. #define MIPS_EBASE_CPUNUM_SHIFT 0
  684. #define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
  685. #define MIPS_EBASE_WG_SHIFT 11
  686. #define MIPS_EBASE_WG (_ULCAST_(1) << 11)
  687. #define MIPS_EBASE_BASE_SHIFT 12
  688. #define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
  689. /* CMGCRBase bit definitions */
  690. #define MIPS_CMGCRB_BASE 11
  691. #define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
  692. /* LLAddr bit definitions */
  693. #define MIPS_LLADDR_LLB_SHIFT 0
  694. #define MIPS_LLADDR_LLB (_ULCAST_(1) << MIPS_LLADDR_LLB_SHIFT)
  695. /*
  696. * Bits in the MIPS32 Memory Segmentation registers.
  697. */
  698. #define MIPS_SEGCFG_PA_SHIFT 9
  699. #define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
  700. #define MIPS_SEGCFG_AM_SHIFT 4
  701. #define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
  702. #define MIPS_SEGCFG_EU_SHIFT 3
  703. #define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
  704. #define MIPS_SEGCFG_C_SHIFT 0
  705. #define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
  706. #define MIPS_SEGCFG_UUSK _ULCAST_(7)
  707. #define MIPS_SEGCFG_USK _ULCAST_(5)
  708. #define MIPS_SEGCFG_MUSUK _ULCAST_(4)
  709. #define MIPS_SEGCFG_MUSK _ULCAST_(3)
  710. #define MIPS_SEGCFG_MSK _ULCAST_(2)
  711. #define MIPS_SEGCFG_MK _ULCAST_(1)
  712. #define MIPS_SEGCFG_UK _ULCAST_(0)
  713. #define MIPS_PWFIELD_GDI_SHIFT 24
  714. #define MIPS_PWFIELD_GDI_MASK 0x3f000000
  715. #define MIPS_PWFIELD_UDI_SHIFT 18
  716. #define MIPS_PWFIELD_UDI_MASK 0x00fc0000
  717. #define MIPS_PWFIELD_MDI_SHIFT 12
  718. #define MIPS_PWFIELD_MDI_MASK 0x0003f000
  719. #define MIPS_PWFIELD_PTI_SHIFT 6
  720. #define MIPS_PWFIELD_PTI_MASK 0x00000fc0
  721. #define MIPS_PWFIELD_PTEI_SHIFT 0
  722. #define MIPS_PWFIELD_PTEI_MASK 0x0000003f
  723. #define MIPS_PWSIZE_PS_SHIFT 30
  724. #define MIPS_PWSIZE_PS_MASK 0x40000000
  725. #define MIPS_PWSIZE_GDW_SHIFT 24
  726. #define MIPS_PWSIZE_GDW_MASK 0x3f000000
  727. #define MIPS_PWSIZE_UDW_SHIFT 18
  728. #define MIPS_PWSIZE_UDW_MASK 0x00fc0000
  729. #define MIPS_PWSIZE_MDW_SHIFT 12
  730. #define MIPS_PWSIZE_MDW_MASK 0x0003f000
  731. #define MIPS_PWSIZE_PTW_SHIFT 6
  732. #define MIPS_PWSIZE_PTW_MASK 0x00000fc0
  733. #define MIPS_PWSIZE_PTEW_SHIFT 0
  734. #define MIPS_PWSIZE_PTEW_MASK 0x0000003f
  735. #define MIPS_PWCTL_PWEN_SHIFT 31
  736. #define MIPS_PWCTL_PWEN_MASK 0x80000000
  737. #define MIPS_PWCTL_XK_SHIFT 28
  738. #define MIPS_PWCTL_XK_MASK 0x10000000
  739. #define MIPS_PWCTL_XS_SHIFT 27
  740. #define MIPS_PWCTL_XS_MASK 0x08000000
  741. #define MIPS_PWCTL_XU_SHIFT 26
  742. #define MIPS_PWCTL_XU_MASK 0x04000000
  743. #define MIPS_PWCTL_DPH_SHIFT 7
  744. #define MIPS_PWCTL_DPH_MASK 0x00000080
  745. #define MIPS_PWCTL_HUGEPG_SHIFT 6
  746. #define MIPS_PWCTL_HUGEPG_MASK 0x00000060
  747. #define MIPS_PWCTL_PSN_SHIFT 0
  748. #define MIPS_PWCTL_PSN_MASK 0x0000003f
  749. /* GuestCtl0 fields */
  750. #define MIPS_GCTL0_GM_SHIFT 31
  751. #define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
  752. #define MIPS_GCTL0_RI_SHIFT 30
  753. #define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
  754. #define MIPS_GCTL0_MC_SHIFT 29
  755. #define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
  756. #define MIPS_GCTL0_CP0_SHIFT 28
  757. #define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
  758. #define MIPS_GCTL0_AT_SHIFT 26
  759. #define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
  760. #define MIPS_GCTL0_GT_SHIFT 25
  761. #define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
  762. #define MIPS_GCTL0_CG_SHIFT 24
  763. #define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
  764. #define MIPS_GCTL0_CF_SHIFT 23
  765. #define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
  766. #define MIPS_GCTL0_G1_SHIFT 22
  767. #define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
  768. #define MIPS_GCTL0_G0E_SHIFT 19
  769. #define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
  770. #define MIPS_GCTL0_PT_SHIFT 18
  771. #define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
  772. #define MIPS_GCTL0_RAD_SHIFT 9
  773. #define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
  774. #define MIPS_GCTL0_DRG_SHIFT 8
  775. #define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
  776. #define MIPS_GCTL0_G2_SHIFT 7
  777. #define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
  778. #define MIPS_GCTL0_GEXC_SHIFT 2
  779. #define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
  780. #define MIPS_GCTL0_SFC2_SHIFT 1
  781. #define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
  782. #define MIPS_GCTL0_SFC1_SHIFT 0
  783. #define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
  784. /* GuestCtl0.AT Guest address translation control */
  785. #define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */
  786. #define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */
  787. /* GuestCtl0.GExcCode Hypervisor exception cause codes */
  788. #define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */
  789. #define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */
  790. #define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */
  791. #define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */
  792. #define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */
  793. #define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */
  794. #define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */
  795. /* GuestCtl0Ext fields */
  796. #define MIPS_GCTL0EXT_RPW_SHIFT 8
  797. #define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
  798. #define MIPS_GCTL0EXT_NCC_SHIFT 6
  799. #define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
  800. #define MIPS_GCTL0EXT_CGI_SHIFT 4
  801. #define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
  802. #define MIPS_GCTL0EXT_FCD_SHIFT 3
  803. #define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
  804. #define MIPS_GCTL0EXT_OG_SHIFT 2
  805. #define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
  806. #define MIPS_GCTL0EXT_BG_SHIFT 1
  807. #define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
  808. #define MIPS_GCTL0EXT_MG_SHIFT 0
  809. #define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
  810. /* GuestCtl0Ext.RPW Root page walk configuration */
  811. #define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */
  812. #define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */
  813. #define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */
  814. /* GuestCtl0Ext.NCC Nested cache coherency attributes */
  815. #define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */
  816. #define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */
  817. /* GuestCtl1 fields */
  818. #define MIPS_GCTL1_ID_SHIFT 0
  819. #define MIPS_GCTL1_ID_WIDTH 8
  820. #define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
  821. #define MIPS_GCTL1_RID_SHIFT 16
  822. #define MIPS_GCTL1_RID_WIDTH 8
  823. #define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
  824. #define MIPS_GCTL1_EID_SHIFT 24
  825. #define MIPS_GCTL1_EID_WIDTH 8
  826. #define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
  827. /* GuestID reserved for root context */
  828. #define MIPS_GCTL1_ROOT_GUESTID 0
  829. /* CDMMBase register bit definitions */
  830. #define MIPS_CDMMBASE_SIZE_SHIFT 0
  831. #define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
  832. #define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
  833. #define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
  834. #define MIPS_CDMMBASE_ADDR_SHIFT 11
  835. #define MIPS_CDMMBASE_ADDR_START 15
  836. /* RDHWR register numbers */
  837. #define MIPS_HWR_CPUNUM 0 /* CPU number */
  838. #define MIPS_HWR_SYNCISTEP 1 /* SYNCI step size */
  839. #define MIPS_HWR_CC 2 /* Cycle counter */
  840. #define MIPS_HWR_CCRES 3 /* Cycle counter resolution */
  841. #define MIPS_HWR_ULR 29 /* UserLocal */
  842. #define MIPS_HWR_IMPL1 30 /* Implementation dependent */
  843. #define MIPS_HWR_IMPL2 31 /* Implementation dependent */
  844. /* Bits in HWREna register */
  845. #define MIPS_HWRENA_CPUNUM (_ULCAST_(1) << MIPS_HWR_CPUNUM)
  846. #define MIPS_HWRENA_SYNCISTEP (_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
  847. #define MIPS_HWRENA_CC (_ULCAST_(1) << MIPS_HWR_CC)
  848. #define MIPS_HWRENA_CCRES (_ULCAST_(1) << MIPS_HWR_CCRES)
  849. #define MIPS_HWRENA_ULR (_ULCAST_(1) << MIPS_HWR_ULR)
  850. #define MIPS_HWRENA_IMPL1 (_ULCAST_(1) << MIPS_HWR_IMPL1)
  851. #define MIPS_HWRENA_IMPL2 (_ULCAST_(1) << MIPS_HWR_IMPL2)
  852. /*
  853. * Bitfields in the TX39 family CP0 Configuration Register 3
  854. */
  855. #define TX39_CONF_ICS_SHIFT 19
  856. #define TX39_CONF_ICS_MASK 0x00380000
  857. #define TX39_CONF_ICS_1KB 0x00000000
  858. #define TX39_CONF_ICS_2KB 0x00080000
  859. #define TX39_CONF_ICS_4KB 0x00100000
  860. #define TX39_CONF_ICS_8KB 0x00180000
  861. #define TX39_CONF_ICS_16KB 0x00200000
  862. #define TX39_CONF_DCS_SHIFT 16
  863. #define TX39_CONF_DCS_MASK 0x00070000
  864. #define TX39_CONF_DCS_1KB 0x00000000
  865. #define TX39_CONF_DCS_2KB 0x00010000
  866. #define TX39_CONF_DCS_4KB 0x00020000
  867. #define TX39_CONF_DCS_8KB 0x00030000
  868. #define TX39_CONF_DCS_16KB 0x00040000
  869. #define TX39_CONF_CWFON 0x00004000
  870. #define TX39_CONF_WBON 0x00002000
  871. #define TX39_CONF_RF_SHIFT 10
  872. #define TX39_CONF_RF_MASK 0x00000c00
  873. #define TX39_CONF_DOZE 0x00000200
  874. #define TX39_CONF_HALT 0x00000100
  875. #define TX39_CONF_LOCK 0x00000080
  876. #define TX39_CONF_ICE 0x00000020
  877. #define TX39_CONF_DCE 0x00000010
  878. #define TX39_CONF_IRSIZE_SHIFT 2
  879. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  880. #define TX39_CONF_DRSIZE_SHIFT 0
  881. #define TX39_CONF_DRSIZE_MASK 0x00000003
  882. /*
  883. * Interesting Bits in the R10K CP0 Branch Diagnostic Register
  884. */
  885. /* Disable Branch Target Address Cache */
  886. #define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
  887. /* Enable Branch Prediction Global History */
  888. #define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
  889. /* Disable Branch Return Cache */
  890. #define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
  891. /* Flush ITLB */
  892. #define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
  893. /* Flush DTLB */
  894. #define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
  895. /* Flush VTLB */
  896. #define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
  897. /* Flush FTLB */
  898. #define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
  899. /* CvmCtl register field definitions */
  900. #define CVMCTL_IPPCI_SHIFT 7
  901. #define CVMCTL_IPPCI (_U64CAST_(0x7) << CVMCTL_IPPCI_SHIFT)
  902. #define CVMCTL_IPTI_SHIFT 4
  903. #define CVMCTL_IPTI (_U64CAST_(0x7) << CVMCTL_IPTI_SHIFT)
  904. /* CvmMemCtl2 register field definitions */
  905. #define CVMMEMCTL2_INHIBITTS (_U64CAST_(1) << 17)
  906. /* CvmVMConfig register field definitions */
  907. #define CVMVMCONF_DGHT (_U64CAST_(1) << 60)
  908. #define CVMVMCONF_MMUSIZEM1_S 12
  909. #define CVMVMCONF_MMUSIZEM1 (_U64CAST_(0xff) << CVMVMCONF_MMUSIZEM1_S)
  910. #define CVMVMCONF_RMMUSIZEM1_S 0
  911. #define CVMVMCONF_RMMUSIZEM1 (_U64CAST_(0xff) << CVMVMCONF_RMMUSIZEM1_S)
  912. /*
  913. * Coprocessor 1 (FPU) register names
  914. */
  915. #define CP1_REVISION $0
  916. #define CP1_UFR $1
  917. #define CP1_UNFR $4
  918. #define CP1_FCCR $25
  919. #define CP1_FEXR $26
  920. #define CP1_FENR $28
  921. #define CP1_STATUS $31
  922. /*
  923. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  924. */
  925. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  926. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  927. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  928. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  929. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  930. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  931. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  932. #define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
  933. #define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
  934. #define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
  935. /*
  936. * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
  937. */
  938. #define MIPS_FCCR_CONDX_S 0
  939. #define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
  940. #define MIPS_FCCR_COND0_S 0
  941. #define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
  942. #define MIPS_FCCR_COND1_S 1
  943. #define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
  944. #define MIPS_FCCR_COND2_S 2
  945. #define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
  946. #define MIPS_FCCR_COND3_S 3
  947. #define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
  948. #define MIPS_FCCR_COND4_S 4
  949. #define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
  950. #define MIPS_FCCR_COND5_S 5
  951. #define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
  952. #define MIPS_FCCR_COND6_S 6
  953. #define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
  954. #define MIPS_FCCR_COND7_S 7
  955. #define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
  956. /*
  957. * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
  958. */
  959. #define MIPS_FENR_FS_S 2
  960. #define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
  961. /*
  962. * FPU Status Register Values
  963. */
  964. #define FPU_CSR_COND_S 23 /* $fcc0 */
  965. #define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
  966. #define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
  967. #define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
  968. #define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
  969. #define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
  970. #define FPU_CSR_COND1_S 25 /* $fcc1 */
  971. #define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
  972. #define FPU_CSR_COND2_S 26 /* $fcc2 */
  973. #define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
  974. #define FPU_CSR_COND3_S 27 /* $fcc3 */
  975. #define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
  976. #define FPU_CSR_COND4_S 28 /* $fcc4 */
  977. #define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
  978. #define FPU_CSR_COND5_S 29 /* $fcc5 */
  979. #define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
  980. #define FPU_CSR_COND6_S 30 /* $fcc6 */
  981. #define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
  982. #define FPU_CSR_COND7_S 31 /* $fcc7 */
  983. #define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
  984. /*
  985. * Bits 22:20 of the FPU Status Register will be read as 0,
  986. * and should be written as zero.
  987. */
  988. #define FPU_CSR_RSVD (_ULCAST_(7) << 20)
  989. #define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
  990. #define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
  991. /*
  992. * X the exception cause indicator
  993. * E the exception enable
  994. * S the sticky/flag bit
  995. */
  996. #define FPU_CSR_ALL_X 0x0003f000
  997. #define FPU_CSR_UNI_X 0x00020000
  998. #define FPU_CSR_INV_X 0x00010000
  999. #define FPU_CSR_DIV_X 0x00008000
  1000. #define FPU_CSR_OVF_X 0x00004000
  1001. #define FPU_CSR_UDF_X 0x00002000
  1002. #define FPU_CSR_INE_X 0x00001000
  1003. #define FPU_CSR_ALL_E 0x00000f80
  1004. #define FPU_CSR_INV_E 0x00000800
  1005. #define FPU_CSR_DIV_E 0x00000400
  1006. #define FPU_CSR_OVF_E 0x00000200
  1007. #define FPU_CSR_UDF_E 0x00000100
  1008. #define FPU_CSR_INE_E 0x00000080
  1009. #define FPU_CSR_ALL_S 0x0000007c
  1010. #define FPU_CSR_INV_S 0x00000040
  1011. #define FPU_CSR_DIV_S 0x00000020
  1012. #define FPU_CSR_OVF_S 0x00000010
  1013. #define FPU_CSR_UDF_S 0x00000008
  1014. #define FPU_CSR_INE_S 0x00000004
  1015. /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
  1016. #define FPU_CSR_RM 0x00000003
  1017. #define FPU_CSR_RN 0x0 /* nearest */
  1018. #define FPU_CSR_RZ 0x1 /* towards zero */
  1019. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  1020. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  1021. #ifndef __ASSEMBLY__
  1022. /*
  1023. * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
  1024. */
  1025. #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
  1026. defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
  1027. #define get_isa16_mode(x) ((x) & 0x1)
  1028. #define msk_isa16_mode(x) ((x) & ~0x1)
  1029. #define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
  1030. #else
  1031. #define get_isa16_mode(x) 0
  1032. #define msk_isa16_mode(x) (x)
  1033. #define set_isa16_mode(x) do { } while(0)
  1034. #endif
  1035. /*
  1036. * microMIPS instructions can be 16-bit or 32-bit in length. This
  1037. * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
  1038. */
  1039. static inline int mm_insn_16bit(u16 insn)
  1040. {
  1041. u16 opcode = (insn >> 10) & 0x7;
  1042. return (opcode >= 1 && opcode <= 3) ? 1 : 0;
  1043. }
  1044. /*
  1045. * Helper macros for generating raw instruction encodings in inline asm.
  1046. */
  1047. #ifdef CONFIG_CPU_MICROMIPS
  1048. #define _ASM_INSN16_IF_MM(_enc) \
  1049. ".insn\n\t" \
  1050. ".hword (" #_enc ")\n\t"
  1051. #define _ASM_INSN32_IF_MM(_enc) \
  1052. ".insn\n\t" \
  1053. ".hword ((" #_enc ") >> 16)\n\t" \
  1054. ".hword ((" #_enc ") & 0xffff)\n\t"
  1055. #else
  1056. #define _ASM_INSN_IF_MIPS(_enc) \
  1057. ".insn\n\t" \
  1058. ".word (" #_enc ")\n\t"
  1059. #endif
  1060. #ifndef _ASM_INSN16_IF_MM
  1061. #define _ASM_INSN16_IF_MM(_enc)
  1062. #endif
  1063. #ifndef _ASM_INSN32_IF_MM
  1064. #define _ASM_INSN32_IF_MM(_enc)
  1065. #endif
  1066. #ifndef _ASM_INSN_IF_MIPS
  1067. #define _ASM_INSN_IF_MIPS(_enc)
  1068. #endif
  1069. /*
  1070. * parse_r var, r - Helper assembler macro for parsing register names.
  1071. *
  1072. * This converts the register name in $n form provided in \r to the
  1073. * corresponding register number, which is assigned to the variable \var. It is
  1074. * needed to allow explicit encoding of instructions in inline assembly where
  1075. * registers are chosen by the compiler in $n form, allowing us to avoid using
  1076. * fixed register numbers.
  1077. *
  1078. * It also allows newer instructions (not implemented by the assembler) to be
  1079. * transparently implemented using assembler macros, instead of needing separate
  1080. * cases depending on toolchain support.
  1081. *
  1082. * Simple usage example:
  1083. * __asm__ __volatile__("parse_r __rt, %0\n\t"
  1084. * ".insn\n\t"
  1085. * "# di %0\n\t"
  1086. * ".word (0x41606000 | (__rt << 16))"
  1087. * : "=r" (status);
  1088. */
  1089. /* Match an individual register number and assign to \var */
  1090. #define _IFC_REG(n) \
  1091. ".ifc \\r, $" #n "\n\t" \
  1092. "\\var = " #n "\n\t" \
  1093. ".endif\n\t"
  1094. __asm__(".macro parse_r var r\n\t"
  1095. "\\var = -1\n\t"
  1096. _IFC_REG(0) _IFC_REG(1) _IFC_REG(2) _IFC_REG(3)
  1097. _IFC_REG(4) _IFC_REG(5) _IFC_REG(6) _IFC_REG(7)
  1098. _IFC_REG(8) _IFC_REG(9) _IFC_REG(10) _IFC_REG(11)
  1099. _IFC_REG(12) _IFC_REG(13) _IFC_REG(14) _IFC_REG(15)
  1100. _IFC_REG(16) _IFC_REG(17) _IFC_REG(18) _IFC_REG(19)
  1101. _IFC_REG(20) _IFC_REG(21) _IFC_REG(22) _IFC_REG(23)
  1102. _IFC_REG(24) _IFC_REG(25) _IFC_REG(26) _IFC_REG(27)
  1103. _IFC_REG(28) _IFC_REG(29) _IFC_REG(30) _IFC_REG(31)
  1104. ".iflt \\var\n\t"
  1105. ".error \"Unable to parse register name \\r\"\n\t"
  1106. ".endif\n\t"
  1107. ".endm");
  1108. #undef _IFC_REG
  1109. /*
  1110. * C macros for generating assembler macros for common instruction formats.
  1111. *
  1112. * The names of the operands can be chosen by the caller, and the encoding of
  1113. * register operand \<Rn> is assigned to __<Rn> where it can be accessed from
  1114. * the ENC encodings.
  1115. */
  1116. /* Instructions with no operands */
  1117. #define _ASM_MACRO_0(OP, ENC) \
  1118. __asm__(".macro " #OP "\n\t" \
  1119. ENC \
  1120. ".endm")
  1121. /* Instructions with 2 register operands */
  1122. #define _ASM_MACRO_2R(OP, R1, R2, ENC) \
  1123. __asm__(".macro " #OP " " #R1 ", " #R2 "\n\t" \
  1124. "parse_r __" #R1 ", \\" #R1 "\n\t" \
  1125. "parse_r __" #R2 ", \\" #R2 "\n\t" \
  1126. ENC \
  1127. ".endm")
  1128. /* Instructions with 3 register operands */
  1129. #define _ASM_MACRO_3R(OP, R1, R2, R3, ENC) \
  1130. __asm__(".macro " #OP " " #R1 ", " #R2 ", " #R3 "\n\t" \
  1131. "parse_r __" #R1 ", \\" #R1 "\n\t" \
  1132. "parse_r __" #R2 ", \\" #R2 "\n\t" \
  1133. "parse_r __" #R3 ", \\" #R3 "\n\t" \
  1134. ENC \
  1135. ".endm")
  1136. /* Instructions with 2 register operands and 1 optional select operand */
  1137. #define _ASM_MACRO_2R_1S(OP, R1, R2, SEL3, ENC) \
  1138. __asm__(".macro " #OP " " #R1 ", " #R2 ", " #SEL3 " = 0\n\t" \
  1139. "parse_r __" #R1 ", \\" #R1 "\n\t" \
  1140. "parse_r __" #R2 ", \\" #R2 "\n\t" \
  1141. ENC \
  1142. ".endm")
  1143. /*
  1144. * TLB Invalidate Flush
  1145. */
  1146. static inline void tlbinvf(void)
  1147. {
  1148. __asm__ __volatile__(
  1149. ".set push\n\t"
  1150. ".set noreorder\n\t"
  1151. "# tlbinvf\n\t"
  1152. _ASM_INSN_IF_MIPS(0x42000004)
  1153. _ASM_INSN32_IF_MM(0x0000537c)
  1154. ".set pop");
  1155. }
  1156. /*
  1157. * Functions to access the R10000 performance counters. These are basically
  1158. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  1159. * performance counter number encoded into bits 1 ... 5 of the instruction.
  1160. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  1161. * disassembler these will look like an access to sel 0 or 1.
  1162. */
  1163. #define read_r10k_perf_cntr(counter) \
  1164. ({ \
  1165. unsigned int __res; \
  1166. __asm__ __volatile__( \
  1167. "mfpc\t%0, %1" \
  1168. : "=r" (__res) \
  1169. : "i" (counter)); \
  1170. \
  1171. __res; \
  1172. })
  1173. #define write_r10k_perf_cntr(counter,val) \
  1174. do { \
  1175. __asm__ __volatile__( \
  1176. "mtpc\t%0, %1" \
  1177. : \
  1178. : "r" (val), "i" (counter)); \
  1179. } while (0)
  1180. #define read_r10k_perf_event(counter) \
  1181. ({ \
  1182. unsigned int __res; \
  1183. __asm__ __volatile__( \
  1184. "mfps\t%0, %1" \
  1185. : "=r" (__res) \
  1186. : "i" (counter)); \
  1187. \
  1188. __res; \
  1189. })
  1190. #define write_r10k_perf_cntl(counter,val) \
  1191. do { \
  1192. __asm__ __volatile__( \
  1193. "mtps\t%0, %1" \
  1194. : \
  1195. : "r" (val), "i" (counter)); \
  1196. } while (0)
  1197. /*
  1198. * Macros to access the system control coprocessor
  1199. */
  1200. #define ___read_32bit_c0_register(source, sel, vol) \
  1201. ({ unsigned int __res; \
  1202. if (sel == 0) \
  1203. __asm__ vol( \
  1204. "mfc0\t%0, " #source "\n\t" \
  1205. : "=r" (__res)); \
  1206. else \
  1207. __asm__ vol( \
  1208. ".set\tmips32\n\t" \
  1209. "mfc0\t%0, " #source ", " #sel "\n\t" \
  1210. ".set\tmips0\n\t" \
  1211. : "=r" (__res)); \
  1212. __res; \
  1213. })
  1214. #define ___read_64bit_c0_register(source, sel, vol) \
  1215. ({ unsigned long long __res; \
  1216. if (sizeof(unsigned long) == 4) \
  1217. __res = __read_64bit_c0_split(source, sel, vol); \
  1218. else if (sel == 0) \
  1219. __asm__ vol( \
  1220. ".set\tmips3\n\t" \
  1221. "dmfc0\t%0, " #source "\n\t" \
  1222. ".set\tmips0" \
  1223. : "=r" (__res)); \
  1224. else \
  1225. __asm__ vol( \
  1226. ".set\tmips64\n\t" \
  1227. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  1228. ".set\tmips0" \
  1229. : "=r" (__res)); \
  1230. __res; \
  1231. })
  1232. #define __read_32bit_c0_register(source, sel) \
  1233. ___read_32bit_c0_register(source, sel, __volatile__)
  1234. #define __read_const_32bit_c0_register(source, sel) \
  1235. ___read_32bit_c0_register(source, sel,)
  1236. #define __read_64bit_c0_register(source, sel) \
  1237. ___read_64bit_c0_register(source, sel, __volatile__)
  1238. #define __read_const_64bit_c0_register(source, sel) \
  1239. ___read_64bit_c0_register(source, sel,)
  1240. #define __write_32bit_c0_register(register, sel, value) \
  1241. do { \
  1242. if (sel == 0) \
  1243. __asm__ __volatile__( \
  1244. "mtc0\t%z0, " #register "\n\t" \
  1245. : : "Jr" ((unsigned int)(value))); \
  1246. else \
  1247. __asm__ __volatile__( \
  1248. ".set\tmips32\n\t" \
  1249. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  1250. ".set\tmips0" \
  1251. : : "Jr" ((unsigned int)(value))); \
  1252. } while (0)
  1253. #define __write_64bit_c0_register(register, sel, value) \
  1254. do { \
  1255. if (sizeof(unsigned long) == 4) \
  1256. __write_64bit_c0_split(register, sel, value); \
  1257. else if (sel == 0) \
  1258. __asm__ __volatile__( \
  1259. ".set\tmips3\n\t" \
  1260. "dmtc0\t%z0, " #register "\n\t" \
  1261. ".set\tmips0" \
  1262. : : "Jr" (value)); \
  1263. else \
  1264. __asm__ __volatile__( \
  1265. ".set\tmips64\n\t" \
  1266. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  1267. ".set\tmips0" \
  1268. : : "Jr" (value)); \
  1269. } while (0)
  1270. #define __read_ulong_c0_register(reg, sel) \
  1271. ((sizeof(unsigned long) == 4) ? \
  1272. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  1273. (unsigned long) __read_64bit_c0_register(reg, sel))
  1274. #define __read_const_ulong_c0_register(reg, sel) \
  1275. ((sizeof(unsigned long) == 4) ? \
  1276. (unsigned long) __read_const_32bit_c0_register(reg, sel) : \
  1277. (unsigned long) __read_const_64bit_c0_register(reg, sel))
  1278. #define __write_ulong_c0_register(reg, sel, val) \
  1279. do { \
  1280. if (sizeof(unsigned long) == 4) \
  1281. __write_32bit_c0_register(reg, sel, val); \
  1282. else \
  1283. __write_64bit_c0_register(reg, sel, val); \
  1284. } while (0)
  1285. /*
  1286. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  1287. */
  1288. #define __read_32bit_c0_ctrl_register(source) \
  1289. ({ unsigned int __res; \
  1290. __asm__ __volatile__( \
  1291. "cfc0\t%0, " #source "\n\t" \
  1292. : "=r" (__res)); \
  1293. __res; \
  1294. })
  1295. #define __write_32bit_c0_ctrl_register(register, value) \
  1296. do { \
  1297. __asm__ __volatile__( \
  1298. "ctc0\t%z0, " #register "\n\t" \
  1299. : : "Jr" ((unsigned int)(value))); \
  1300. } while (0)
  1301. /*
  1302. * These versions are only needed for systems with more than 38 bits of
  1303. * physical address space running the 32-bit kernel. That's none atm :-)
  1304. */
  1305. #define __read_64bit_c0_split(source, sel, vol) \
  1306. ({ \
  1307. unsigned long long __val; \
  1308. unsigned long __flags; \
  1309. \
  1310. local_irq_save(__flags); \
  1311. if (sel == 0) \
  1312. __asm__ vol( \
  1313. ".set\tmips64\n\t" \
  1314. "dmfc0\t%L0, " #source "\n\t" \
  1315. "dsra\t%M0, %L0, 32\n\t" \
  1316. "sll\t%L0, %L0, 0\n\t" \
  1317. ".set\tmips0" \
  1318. : "=r" (__val)); \
  1319. else \
  1320. __asm__ vol( \
  1321. ".set\tmips64\n\t" \
  1322. "dmfc0\t%L0, " #source ", " #sel "\n\t" \
  1323. "dsra\t%M0, %L0, 32\n\t" \
  1324. "sll\t%L0, %L0, 0\n\t" \
  1325. ".set\tmips0" \
  1326. : "=r" (__val)); \
  1327. local_irq_restore(__flags); \
  1328. \
  1329. __val; \
  1330. })
  1331. #define __write_64bit_c0_split(source, sel, val) \
  1332. do { \
  1333. unsigned long long __tmp; \
  1334. unsigned long __flags; \
  1335. \
  1336. local_irq_save(__flags); \
  1337. if (sel == 0) \
  1338. __asm__ __volatile__( \
  1339. ".set\tmips64\n\t" \
  1340. "dsll\t%L0, %L1, 32\n\t" \
  1341. "dsrl\t%L0, %L0, 32\n\t" \
  1342. "dsll\t%M0, %M1, 32\n\t" \
  1343. "or\t%L0, %L0, %M0\n\t" \
  1344. "dmtc0\t%L0, " #source "\n\t" \
  1345. ".set\tmips0" \
  1346. : "=&r,r" (__tmp) \
  1347. : "r,0" (val)); \
  1348. else \
  1349. __asm__ __volatile__( \
  1350. ".set\tmips64\n\t" \
  1351. "dsll\t%L0, %L1, 32\n\t" \
  1352. "dsrl\t%L0, %L0, 32\n\t" \
  1353. "dsll\t%M0, %M1, 32\n\t" \
  1354. "or\t%L0, %L0, %M0\n\t" \
  1355. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  1356. ".set\tmips0" \
  1357. : "=&r,r" (__tmp) \
  1358. : "r,0" (val)); \
  1359. local_irq_restore(__flags); \
  1360. } while (0)
  1361. #define __readx_32bit_c0_register(source) \
  1362. ({ \
  1363. unsigned int __res; \
  1364. \
  1365. __asm__ __volatile__( \
  1366. " .set push \n" \
  1367. " .set noat \n" \
  1368. " .set mips32r2 \n" \
  1369. " # mfhc0 $1, %1 \n" \
  1370. _ASM_INSN_IF_MIPS(0x40410000 | ((%1 & 0x1f) << 11)) \
  1371. _ASM_INSN32_IF_MM(0x002000f4 | ((%1 & 0x1f) << 16)) \
  1372. " move %0, $1 \n" \
  1373. " .set pop \n" \
  1374. : "=r" (__res) \
  1375. : "i" (source)); \
  1376. __res; \
  1377. })
  1378. #define __writex_32bit_c0_register(register, value) \
  1379. do { \
  1380. __asm__ __volatile__( \
  1381. " .set push \n" \
  1382. " .set noat \n" \
  1383. " .set mips32r2 \n" \
  1384. " move $1, %0 \n" \
  1385. " # mthc0 $1, %1 \n" \
  1386. _ASM_INSN_IF_MIPS(0x40c10000 | ((%1 & 0x1f) << 11)) \
  1387. _ASM_INSN32_IF_MM(0x002002f4 | ((%1 & 0x1f) << 16)) \
  1388. " .set pop \n" \
  1389. : \
  1390. : "r" (value), "i" (register)); \
  1391. } while (0)
  1392. #define read_c0_index() __read_32bit_c0_register($0, 0)
  1393. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  1394. #define read_c0_random() __read_32bit_c0_register($1, 0)
  1395. #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
  1396. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  1397. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  1398. #define readx_c0_entrylo0() __readx_32bit_c0_register(2)
  1399. #define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
  1400. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  1401. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  1402. #define readx_c0_entrylo1() __readx_32bit_c0_register(3)
  1403. #define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
  1404. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  1405. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  1406. #define read_c0_globalnumber() __read_32bit_c0_register($3, 1)
  1407. #define read_c0_context() __read_ulong_c0_register($4, 0)
  1408. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  1409. #define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
  1410. #define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
  1411. #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
  1412. #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
  1413. #define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
  1414. #define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
  1415. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  1416. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  1417. #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
  1418. #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
  1419. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  1420. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  1421. #define read_c0_info() __read_32bit_c0_register($7, 0)
  1422. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  1423. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  1424. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  1425. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  1426. #define read_c0_badinstr() __read_32bit_c0_register($8, 1)
  1427. #define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
  1428. #define read_c0_count() __read_32bit_c0_register($9, 0)
  1429. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  1430. #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
  1431. #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
  1432. #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
  1433. #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
  1434. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  1435. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  1436. #define read_c0_guestctl1() __read_32bit_c0_register($10, 4)
  1437. #define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val)
  1438. #define read_c0_guestctl2() __read_32bit_c0_register($10, 5)
  1439. #define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val)
  1440. #define read_c0_guestctl3() __read_32bit_c0_register($10, 6)
  1441. #define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val)
  1442. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  1443. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  1444. #define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4)
  1445. #define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
  1446. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  1447. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  1448. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  1449. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  1450. #define read_c0_status() __read_32bit_c0_register($12, 0)
  1451. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  1452. #define read_c0_guestctl0() __read_32bit_c0_register($12, 6)
  1453. #define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val)
  1454. #define read_c0_gtoffset() __read_32bit_c0_register($12, 7)
  1455. #define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val)
  1456. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  1457. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  1458. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  1459. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  1460. #define read_c0_prid() __read_const_32bit_c0_register($15, 0)
  1461. #define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
  1462. #define read_c0_config() __read_32bit_c0_register($16, 0)
  1463. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  1464. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  1465. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  1466. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  1467. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  1468. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  1469. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  1470. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  1471. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  1472. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  1473. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  1474. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  1475. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  1476. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  1477. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  1478. #define read_c0_lladdr() __read_ulong_c0_register($17, 0)
  1479. #define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
  1480. #define read_c0_maar() __read_ulong_c0_register($17, 1)
  1481. #define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
  1482. #define read_c0_maari() __read_32bit_c0_register($17, 2)
  1483. #define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
  1484. /*
  1485. * The WatchLo register. There may be up to 8 of them.
  1486. */
  1487. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  1488. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  1489. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  1490. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  1491. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  1492. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  1493. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  1494. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  1495. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  1496. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  1497. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  1498. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  1499. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  1500. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  1501. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  1502. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  1503. /*
  1504. * The WatchHi register. There may be up to 8 of them.
  1505. */
  1506. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  1507. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  1508. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  1509. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  1510. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  1511. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  1512. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  1513. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  1514. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  1515. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  1516. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  1517. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  1518. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  1519. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  1520. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  1521. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  1522. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  1523. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  1524. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  1525. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  1526. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  1527. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  1528. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  1529. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  1530. /* R10K CP0 Branch Diagnostic register is 64bits wide */
  1531. #define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
  1532. #define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
  1533. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  1534. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  1535. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  1536. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  1537. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  1538. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  1539. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  1540. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  1541. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  1542. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  1543. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  1544. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  1545. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  1546. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  1547. /*
  1548. * MIPS32 / MIPS64 performance counters
  1549. */
  1550. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  1551. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  1552. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  1553. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  1554. #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
  1555. #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
  1556. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  1557. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  1558. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  1559. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  1560. #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
  1561. #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
  1562. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  1563. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  1564. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  1565. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  1566. #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
  1567. #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
  1568. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  1569. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  1570. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  1571. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  1572. #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
  1573. #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
  1574. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  1575. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  1576. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  1577. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  1578. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  1579. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  1580. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  1581. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  1582. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  1583. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  1584. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  1585. #define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
  1586. #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
  1587. #define read_c0_staglo() __read_32bit_c0_register($28, 4)
  1588. #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
  1589. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  1590. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  1591. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  1592. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  1593. /* MIPSR2 */
  1594. #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
  1595. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  1596. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  1597. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  1598. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  1599. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  1600. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  1601. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  1602. #define read_c0_ebase() __read_32bit_c0_register($15, 1)
  1603. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  1604. #define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
  1605. #define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
  1606. #define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
  1607. #define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
  1608. /* MIPSR3 */
  1609. #define read_c0_segctl0() __read_32bit_c0_register($5, 2)
  1610. #define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
  1611. #define read_c0_segctl1() __read_32bit_c0_register($5, 3)
  1612. #define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
  1613. #define read_c0_segctl2() __read_32bit_c0_register($5, 4)
  1614. #define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
  1615. /* Hardware Page Table Walker */
  1616. #define read_c0_pwbase() __read_ulong_c0_register($5, 5)
  1617. #define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
  1618. #define read_c0_pwfield() __read_ulong_c0_register($5, 6)
  1619. #define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
  1620. #define read_c0_pwsize() __read_ulong_c0_register($5, 7)
  1621. #define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
  1622. #define read_c0_pwctl() __read_32bit_c0_register($6, 6)
  1623. #define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
  1624. #define read_c0_pgd() __read_64bit_c0_register($9, 7)
  1625. #define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
  1626. #define read_c0_kpgd() __read_64bit_c0_register($31, 7)
  1627. #define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
  1628. /* Cavium OCTEON (cnMIPS) */
  1629. #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
  1630. #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
  1631. #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
  1632. #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
  1633. #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
  1634. #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
  1635. #define read_c0_cvmmemctl2() __read_64bit_c0_register($16, 6)
  1636. #define write_c0_cvmmemctl2(val) __write_64bit_c0_register($16, 6, val)
  1637. #define read_c0_cvmvmconfig() __read_64bit_c0_register($16, 7)
  1638. #define write_c0_cvmvmconfig(val) __write_64bit_c0_register($16, 7, val)
  1639. /*
  1640. * The cacheerr registers are not standardized. On OCTEON, they are
  1641. * 64 bits wide.
  1642. */
  1643. #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
  1644. #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
  1645. #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
  1646. #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
  1647. /* BMIPS3300 */
  1648. #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
  1649. #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
  1650. #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
  1651. #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
  1652. #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
  1653. #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
  1654. /* BMIPS43xx */
  1655. #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
  1656. #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
  1657. #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
  1658. #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
  1659. #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
  1660. #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
  1661. #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
  1662. #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
  1663. #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
  1664. #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
  1665. /* BMIPS5000 */
  1666. #define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
  1667. #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
  1668. #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
  1669. #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
  1670. #define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
  1671. #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
  1672. #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
  1673. #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
  1674. #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
  1675. #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
  1676. #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
  1677. #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
  1678. /*
  1679. * Macros to access the guest system control coprocessor
  1680. */
  1681. #ifndef TOOLCHAIN_SUPPORTS_VIRT
  1682. _ASM_MACRO_2R_1S(mfgc0, rt, rs, sel,
  1683. _ASM_INSN_IF_MIPS(0x40600000 | __rt << 16 | __rs << 11 | \\sel)
  1684. _ASM_INSN32_IF_MM(0x000004fc | __rt << 21 | __rs << 16 | \\sel << 11));
  1685. _ASM_MACRO_2R_1S(dmfgc0, rt, rs, sel,
  1686. _ASM_INSN_IF_MIPS(0x40600100 | __rt << 16 | __rs << 11 | \\sel)
  1687. _ASM_INSN32_IF_MM(0x580004fc | __rt << 21 | __rs << 16 | \\sel << 11));
  1688. _ASM_MACRO_2R_1S(mtgc0, rt, rd, sel,
  1689. _ASM_INSN_IF_MIPS(0x40600200 | __rt << 16 | __rd << 11 | \\sel)
  1690. _ASM_INSN32_IF_MM(0x000006fc | __rt << 21 | __rd << 16 | \\sel << 11));
  1691. _ASM_MACRO_2R_1S(dmtgc0, rt, rd, sel,
  1692. _ASM_INSN_IF_MIPS(0x40600300 | __rt << 16 | __rd << 11 | \\sel)
  1693. _ASM_INSN32_IF_MM(0x580006fc | __rt << 21 | __rd << 16 | \\sel << 11));
  1694. _ASM_MACRO_0(tlbgp, _ASM_INSN_IF_MIPS(0x42000010)
  1695. _ASM_INSN32_IF_MM(0x0000017c));
  1696. _ASM_MACRO_0(tlbgr, _ASM_INSN_IF_MIPS(0x42000009)
  1697. _ASM_INSN32_IF_MM(0x0000117c));
  1698. _ASM_MACRO_0(tlbgwi, _ASM_INSN_IF_MIPS(0x4200000a)
  1699. _ASM_INSN32_IF_MM(0x0000217c));
  1700. _ASM_MACRO_0(tlbgwr, _ASM_INSN_IF_MIPS(0x4200000e)
  1701. _ASM_INSN32_IF_MM(0x0000317c));
  1702. _ASM_MACRO_0(tlbginvf, _ASM_INSN_IF_MIPS(0x4200000c)
  1703. _ASM_INSN32_IF_MM(0x0000517c));
  1704. #define _ASM_SET_VIRT ""
  1705. #else /* !TOOLCHAIN_SUPPORTS_VIRT */
  1706. #define _ASM_SET_VIRT ".set\tvirt\n\t"
  1707. #endif
  1708. #define __read_32bit_gc0_register(source, sel) \
  1709. ({ int __res; \
  1710. __asm__ __volatile__( \
  1711. ".set\tpush\n\t" \
  1712. ".set\tmips32r2\n\t" \
  1713. _ASM_SET_VIRT \
  1714. "mfgc0\t%0, " #source ", %1\n\t" \
  1715. ".set\tpop" \
  1716. : "=r" (__res) \
  1717. : "i" (sel)); \
  1718. __res; \
  1719. })
  1720. #define __read_64bit_gc0_register(source, sel) \
  1721. ({ unsigned long long __res; \
  1722. __asm__ __volatile__( \
  1723. ".set\tpush\n\t" \
  1724. ".set\tmips64r2\n\t" \
  1725. _ASM_SET_VIRT \
  1726. "dmfgc0\t%0, " #source ", %1\n\t" \
  1727. ".set\tpop" \
  1728. : "=r" (__res) \
  1729. : "i" (sel)); \
  1730. __res; \
  1731. })
  1732. #define __write_32bit_gc0_register(register, sel, value) \
  1733. do { \
  1734. __asm__ __volatile__( \
  1735. ".set\tpush\n\t" \
  1736. ".set\tmips32r2\n\t" \
  1737. _ASM_SET_VIRT \
  1738. "mtgc0\t%z0, " #register ", %1\n\t" \
  1739. ".set\tpop" \
  1740. : : "Jr" ((unsigned int)(value)), \
  1741. "i" (sel)); \
  1742. } while (0)
  1743. #define __write_64bit_gc0_register(register, sel, value) \
  1744. do { \
  1745. __asm__ __volatile__( \
  1746. ".set\tpush\n\t" \
  1747. ".set\tmips64r2\n\t" \
  1748. _ASM_SET_VIRT \
  1749. "dmtgc0\t%z0, " #register ", %1\n\t" \
  1750. ".set\tpop" \
  1751. : : "Jr" (value), \
  1752. "i" (sel)); \
  1753. } while (0)
  1754. #define __read_ulong_gc0_register(reg, sel) \
  1755. ((sizeof(unsigned long) == 4) ? \
  1756. (unsigned long) __read_32bit_gc0_register(reg, sel) : \
  1757. (unsigned long) __read_64bit_gc0_register(reg, sel))
  1758. #define __write_ulong_gc0_register(reg, sel, val) \
  1759. do { \
  1760. if (sizeof(unsigned long) == 4) \
  1761. __write_32bit_gc0_register(reg, sel, val); \
  1762. else \
  1763. __write_64bit_gc0_register(reg, sel, val); \
  1764. } while (0)
  1765. #define read_gc0_index() __read_32bit_gc0_register($0, 0)
  1766. #define write_gc0_index(val) __write_32bit_gc0_register($0, 0, val)
  1767. #define read_gc0_entrylo0() __read_ulong_gc0_register($2, 0)
  1768. #define write_gc0_entrylo0(val) __write_ulong_gc0_register($2, 0, val)
  1769. #define read_gc0_entrylo1() __read_ulong_gc0_register($3, 0)
  1770. #define write_gc0_entrylo1(val) __write_ulong_gc0_register($3, 0, val)
  1771. #define read_gc0_context() __read_ulong_gc0_register($4, 0)
  1772. #define write_gc0_context(val) __write_ulong_gc0_register($4, 0, val)
  1773. #define read_gc0_contextconfig() __read_32bit_gc0_register($4, 1)
  1774. #define write_gc0_contextconfig(val) __write_32bit_gc0_register($4, 1, val)
  1775. #define read_gc0_userlocal() __read_ulong_gc0_register($4, 2)
  1776. #define write_gc0_userlocal(val) __write_ulong_gc0_register($4, 2, val)
  1777. #define read_gc0_xcontextconfig() __read_ulong_gc0_register($4, 3)
  1778. #define write_gc0_xcontextconfig(val) __write_ulong_gc0_register($4, 3, val)
  1779. #define read_gc0_pagemask() __read_32bit_gc0_register($5, 0)
  1780. #define write_gc0_pagemask(val) __write_32bit_gc0_register($5, 0, val)
  1781. #define read_gc0_pagegrain() __read_32bit_gc0_register($5, 1)
  1782. #define write_gc0_pagegrain(val) __write_32bit_gc0_register($5, 1, val)
  1783. #define read_gc0_segctl0() __read_ulong_gc0_register($5, 2)
  1784. #define write_gc0_segctl0(val) __write_ulong_gc0_register($5, 2, val)
  1785. #define read_gc0_segctl1() __read_ulong_gc0_register($5, 3)
  1786. #define write_gc0_segctl1(val) __write_ulong_gc0_register($5, 3, val)
  1787. #define read_gc0_segctl2() __read_ulong_gc0_register($5, 4)
  1788. #define write_gc0_segctl2(val) __write_ulong_gc0_register($5, 4, val)
  1789. #define read_gc0_pwbase() __read_ulong_gc0_register($5, 5)
  1790. #define write_gc0_pwbase(val) __write_ulong_gc0_register($5, 5, val)
  1791. #define read_gc0_pwfield() __read_ulong_gc0_register($5, 6)
  1792. #define write_gc0_pwfield(val) __write_ulong_gc0_register($5, 6, val)
  1793. #define read_gc0_pwsize() __read_ulong_gc0_register($5, 7)
  1794. #define write_gc0_pwsize(val) __write_ulong_gc0_register($5, 7, val)
  1795. #define read_gc0_wired() __read_32bit_gc0_register($6, 0)
  1796. #define write_gc0_wired(val) __write_32bit_gc0_register($6, 0, val)
  1797. #define read_gc0_pwctl() __read_32bit_gc0_register($6, 6)
  1798. #define write_gc0_pwctl(val) __write_32bit_gc0_register($6, 6, val)
  1799. #define read_gc0_hwrena() __read_32bit_gc0_register($7, 0)
  1800. #define write_gc0_hwrena(val) __write_32bit_gc0_register($7, 0, val)
  1801. #define read_gc0_badvaddr() __read_ulong_gc0_register($8, 0)
  1802. #define write_gc0_badvaddr(val) __write_ulong_gc0_register($8, 0, val)
  1803. #define read_gc0_badinstr() __read_32bit_gc0_register($8, 1)
  1804. #define write_gc0_badinstr(val) __write_32bit_gc0_register($8, 1, val)
  1805. #define read_gc0_badinstrp() __read_32bit_gc0_register($8, 2)
  1806. #define write_gc0_badinstrp(val) __write_32bit_gc0_register($8, 2, val)
  1807. #define read_gc0_count() __read_32bit_gc0_register($9, 0)
  1808. #define read_gc0_entryhi() __read_ulong_gc0_register($10, 0)
  1809. #define write_gc0_entryhi(val) __write_ulong_gc0_register($10, 0, val)
  1810. #define read_gc0_compare() __read_32bit_gc0_register($11, 0)
  1811. #define write_gc0_compare(val) __write_32bit_gc0_register($11, 0, val)
  1812. #define read_gc0_status() __read_32bit_gc0_register($12, 0)
  1813. #define write_gc0_status(val) __write_32bit_gc0_register($12, 0, val)
  1814. #define read_gc0_intctl() __read_32bit_gc0_register($12, 1)
  1815. #define write_gc0_intctl(val) __write_32bit_gc0_register($12, 1, val)
  1816. #define read_gc0_cause() __read_32bit_gc0_register($13, 0)
  1817. #define write_gc0_cause(val) __write_32bit_gc0_register($13, 0, val)
  1818. #define read_gc0_epc() __read_ulong_gc0_register($14, 0)
  1819. #define write_gc0_epc(val) __write_ulong_gc0_register($14, 0, val)
  1820. #define read_gc0_prid() __read_32bit_gc0_register($15, 0)
  1821. #define read_gc0_ebase() __read_32bit_gc0_register($15, 1)
  1822. #define write_gc0_ebase(val) __write_32bit_gc0_register($15, 1, val)
  1823. #define read_gc0_ebase_64() __read_64bit_gc0_register($15, 1)
  1824. #define write_gc0_ebase_64(val) __write_64bit_gc0_register($15, 1, val)
  1825. #define read_gc0_config() __read_32bit_gc0_register($16, 0)
  1826. #define read_gc0_config1() __read_32bit_gc0_register($16, 1)
  1827. #define read_gc0_config2() __read_32bit_gc0_register($16, 2)
  1828. #define read_gc0_config3() __read_32bit_gc0_register($16, 3)
  1829. #define read_gc0_config4() __read_32bit_gc0_register($16, 4)
  1830. #define read_gc0_config5() __read_32bit_gc0_register($16, 5)
  1831. #define read_gc0_config6() __read_32bit_gc0_register($16, 6)
  1832. #define read_gc0_config7() __read_32bit_gc0_register($16, 7)
  1833. #define write_gc0_config(val) __write_32bit_gc0_register($16, 0, val)
  1834. #define write_gc0_config1(val) __write_32bit_gc0_register($16, 1, val)
  1835. #define write_gc0_config2(val) __write_32bit_gc0_register($16, 2, val)
  1836. #define write_gc0_config3(val) __write_32bit_gc0_register($16, 3, val)
  1837. #define write_gc0_config4(val) __write_32bit_gc0_register($16, 4, val)
  1838. #define write_gc0_config5(val) __write_32bit_gc0_register($16, 5, val)
  1839. #define write_gc0_config6(val) __write_32bit_gc0_register($16, 6, val)
  1840. #define write_gc0_config7(val) __write_32bit_gc0_register($16, 7, val)
  1841. #define read_gc0_lladdr() __read_ulong_gc0_register($17, 0)
  1842. #define write_gc0_lladdr(val) __write_ulong_gc0_register($17, 0, val)
  1843. #define read_gc0_watchlo0() __read_ulong_gc0_register($18, 0)
  1844. #define read_gc0_watchlo1() __read_ulong_gc0_register($18, 1)
  1845. #define read_gc0_watchlo2() __read_ulong_gc0_register($18, 2)
  1846. #define read_gc0_watchlo3() __read_ulong_gc0_register($18, 3)
  1847. #define read_gc0_watchlo4() __read_ulong_gc0_register($18, 4)
  1848. #define read_gc0_watchlo5() __read_ulong_gc0_register($18, 5)
  1849. #define read_gc0_watchlo6() __read_ulong_gc0_register($18, 6)
  1850. #define read_gc0_watchlo7() __read_ulong_gc0_register($18, 7)
  1851. #define write_gc0_watchlo0(val) __write_ulong_gc0_register($18, 0, val)
  1852. #define write_gc0_watchlo1(val) __write_ulong_gc0_register($18, 1, val)
  1853. #define write_gc0_watchlo2(val) __write_ulong_gc0_register($18, 2, val)
  1854. #define write_gc0_watchlo3(val) __write_ulong_gc0_register($18, 3, val)
  1855. #define write_gc0_watchlo4(val) __write_ulong_gc0_register($18, 4, val)
  1856. #define write_gc0_watchlo5(val) __write_ulong_gc0_register($18, 5, val)
  1857. #define write_gc0_watchlo6(val) __write_ulong_gc0_register($18, 6, val)
  1858. #define write_gc0_watchlo7(val) __write_ulong_gc0_register($18, 7, val)
  1859. #define read_gc0_watchhi0() __read_32bit_gc0_register($19, 0)
  1860. #define read_gc0_watchhi1() __read_32bit_gc0_register($19, 1)
  1861. #define read_gc0_watchhi2() __read_32bit_gc0_register($19, 2)
  1862. #define read_gc0_watchhi3() __read_32bit_gc0_register($19, 3)
  1863. #define read_gc0_watchhi4() __read_32bit_gc0_register($19, 4)
  1864. #define read_gc0_watchhi5() __read_32bit_gc0_register($19, 5)
  1865. #define read_gc0_watchhi6() __read_32bit_gc0_register($19, 6)
  1866. #define read_gc0_watchhi7() __read_32bit_gc0_register($19, 7)
  1867. #define write_gc0_watchhi0(val) __write_32bit_gc0_register($19, 0, val)
  1868. #define write_gc0_watchhi1(val) __write_32bit_gc0_register($19, 1, val)
  1869. #define write_gc0_watchhi2(val) __write_32bit_gc0_register($19, 2, val)
  1870. #define write_gc0_watchhi3(val) __write_32bit_gc0_register($19, 3, val)
  1871. #define write_gc0_watchhi4(val) __write_32bit_gc0_register($19, 4, val)
  1872. #define write_gc0_watchhi5(val) __write_32bit_gc0_register($19, 5, val)
  1873. #define write_gc0_watchhi6(val) __write_32bit_gc0_register($19, 6, val)
  1874. #define write_gc0_watchhi7(val) __write_32bit_gc0_register($19, 7, val)
  1875. #define read_gc0_xcontext() __read_ulong_gc0_register($20, 0)
  1876. #define write_gc0_xcontext(val) __write_ulong_gc0_register($20, 0, val)
  1877. #define read_gc0_perfctrl0() __read_32bit_gc0_register($25, 0)
  1878. #define write_gc0_perfctrl0(val) __write_32bit_gc0_register($25, 0, val)
  1879. #define read_gc0_perfcntr0() __read_32bit_gc0_register($25, 1)
  1880. #define write_gc0_perfcntr0(val) __write_32bit_gc0_register($25, 1, val)
  1881. #define read_gc0_perfcntr0_64() __read_64bit_gc0_register($25, 1)
  1882. #define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register($25, 1, val)
  1883. #define read_gc0_perfctrl1() __read_32bit_gc0_register($25, 2)
  1884. #define write_gc0_perfctrl1(val) __write_32bit_gc0_register($25, 2, val)
  1885. #define read_gc0_perfcntr1() __read_32bit_gc0_register($25, 3)
  1886. #define write_gc0_perfcntr1(val) __write_32bit_gc0_register($25, 3, val)
  1887. #define read_gc0_perfcntr1_64() __read_64bit_gc0_register($25, 3)
  1888. #define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register($25, 3, val)
  1889. #define read_gc0_perfctrl2() __read_32bit_gc0_register($25, 4)
  1890. #define write_gc0_perfctrl2(val) __write_32bit_gc0_register($25, 4, val)
  1891. #define read_gc0_perfcntr2() __read_32bit_gc0_register($25, 5)
  1892. #define write_gc0_perfcntr2(val) __write_32bit_gc0_register($25, 5, val)
  1893. #define read_gc0_perfcntr2_64() __read_64bit_gc0_register($25, 5)
  1894. #define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register($25, 5, val)
  1895. #define read_gc0_perfctrl3() __read_32bit_gc0_register($25, 6)
  1896. #define write_gc0_perfctrl3(val) __write_32bit_gc0_register($25, 6, val)
  1897. #define read_gc0_perfcntr3() __read_32bit_gc0_register($25, 7)
  1898. #define write_gc0_perfcntr3(val) __write_32bit_gc0_register($25, 7, val)
  1899. #define read_gc0_perfcntr3_64() __read_64bit_gc0_register($25, 7)
  1900. #define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register($25, 7, val)
  1901. #define read_gc0_errorepc() __read_ulong_gc0_register($30, 0)
  1902. #define write_gc0_errorepc(val) __write_ulong_gc0_register($30, 0, val)
  1903. #define read_gc0_kscratch1() __read_ulong_gc0_register($31, 2)
  1904. #define read_gc0_kscratch2() __read_ulong_gc0_register($31, 3)
  1905. #define read_gc0_kscratch3() __read_ulong_gc0_register($31, 4)
  1906. #define read_gc0_kscratch4() __read_ulong_gc0_register($31, 5)
  1907. #define read_gc0_kscratch5() __read_ulong_gc0_register($31, 6)
  1908. #define read_gc0_kscratch6() __read_ulong_gc0_register($31, 7)
  1909. #define write_gc0_kscratch1(val) __write_ulong_gc0_register($31, 2, val)
  1910. #define write_gc0_kscratch2(val) __write_ulong_gc0_register($31, 3, val)
  1911. #define write_gc0_kscratch3(val) __write_ulong_gc0_register($31, 4, val)
  1912. #define write_gc0_kscratch4(val) __write_ulong_gc0_register($31, 5, val)
  1913. #define write_gc0_kscratch5(val) __write_ulong_gc0_register($31, 6, val)
  1914. #define write_gc0_kscratch6(val) __write_ulong_gc0_register($31, 7, val)
  1915. /* Cavium OCTEON (cnMIPS) */
  1916. #define read_gc0_cvmcount() __read_ulong_gc0_register($9, 6)
  1917. #define write_gc0_cvmcount(val) __write_ulong_gc0_register($9, 6, val)
  1918. #define read_gc0_cvmctl() __read_64bit_gc0_register($9, 7)
  1919. #define write_gc0_cvmctl(val) __write_64bit_gc0_register($9, 7, val)
  1920. #define read_gc0_cvmmemctl() __read_64bit_gc0_register($11, 7)
  1921. #define write_gc0_cvmmemctl(val) __write_64bit_gc0_register($11, 7, val)
  1922. #define read_gc0_cvmmemctl2() __read_64bit_gc0_register($16, 6)
  1923. #define write_gc0_cvmmemctl2(val) __write_64bit_gc0_register($16, 6, val)
  1924. /*
  1925. * Macros to access the floating point coprocessor control registers
  1926. */
  1927. #define _read_32bit_cp1_register(source, gas_hardfloat) \
  1928. ({ \
  1929. unsigned int __res; \
  1930. \
  1931. __asm__ __volatile__( \
  1932. " .set push \n" \
  1933. " .set reorder \n" \
  1934. " # gas fails to assemble cfc1 for some archs, \n" \
  1935. " # like Octeon. \n" \
  1936. " .set mips1 \n" \
  1937. " "STR(gas_hardfloat)" \n" \
  1938. " cfc1 %0,"STR(source)" \n" \
  1939. " .set pop \n" \
  1940. : "=r" (__res)); \
  1941. __res; \
  1942. })
  1943. #define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
  1944. do { \
  1945. __asm__ __volatile__( \
  1946. " .set push \n" \
  1947. " .set reorder \n" \
  1948. " "STR(gas_hardfloat)" \n" \
  1949. " ctc1 %0,"STR(dest)" \n" \
  1950. " .set pop \n" \
  1951. : : "r" (val)); \
  1952. } while (0)
  1953. #ifdef GAS_HAS_SET_HARDFLOAT
  1954. #define read_32bit_cp1_register(source) \
  1955. _read_32bit_cp1_register(source, .set hardfloat)
  1956. #define write_32bit_cp1_register(dest, val) \
  1957. _write_32bit_cp1_register(dest, val, .set hardfloat)
  1958. #else
  1959. #define read_32bit_cp1_register(source) \
  1960. _read_32bit_cp1_register(source, )
  1961. #define write_32bit_cp1_register(dest, val) \
  1962. _write_32bit_cp1_register(dest, val, )
  1963. #endif
  1964. #ifdef HAVE_AS_DSP
  1965. #define rddsp(mask) \
  1966. ({ \
  1967. unsigned int __dspctl; \
  1968. \
  1969. __asm__ __volatile__( \
  1970. " .set push \n" \
  1971. " .set dsp \n" \
  1972. " rddsp %0, %x1 \n" \
  1973. " .set pop \n" \
  1974. : "=r" (__dspctl) \
  1975. : "i" (mask)); \
  1976. __dspctl; \
  1977. })
  1978. #define wrdsp(val, mask) \
  1979. do { \
  1980. __asm__ __volatile__( \
  1981. " .set push \n" \
  1982. " .set dsp \n" \
  1983. " wrdsp %0, %x1 \n" \
  1984. " .set pop \n" \
  1985. : \
  1986. : "r" (val), "i" (mask)); \
  1987. } while (0)
  1988. #define mflo0() \
  1989. ({ \
  1990. long mflo0; \
  1991. __asm__( \
  1992. " .set push \n" \
  1993. " .set dsp \n" \
  1994. " mflo %0, $ac0 \n" \
  1995. " .set pop \n" \
  1996. : "=r" (mflo0)); \
  1997. mflo0; \
  1998. })
  1999. #define mflo1() \
  2000. ({ \
  2001. long mflo1; \
  2002. __asm__( \
  2003. " .set push \n" \
  2004. " .set dsp \n" \
  2005. " mflo %0, $ac1 \n" \
  2006. " .set pop \n" \
  2007. : "=r" (mflo1)); \
  2008. mflo1; \
  2009. })
  2010. #define mflo2() \
  2011. ({ \
  2012. long mflo2; \
  2013. __asm__( \
  2014. " .set push \n" \
  2015. " .set dsp \n" \
  2016. " mflo %0, $ac2 \n" \
  2017. " .set pop \n" \
  2018. : "=r" (mflo2)); \
  2019. mflo2; \
  2020. })
  2021. #define mflo3() \
  2022. ({ \
  2023. long mflo3; \
  2024. __asm__( \
  2025. " .set push \n" \
  2026. " .set dsp \n" \
  2027. " mflo %0, $ac3 \n" \
  2028. " .set pop \n" \
  2029. : "=r" (mflo3)); \
  2030. mflo3; \
  2031. })
  2032. #define mfhi0() \
  2033. ({ \
  2034. long mfhi0; \
  2035. __asm__( \
  2036. " .set push \n" \
  2037. " .set dsp \n" \
  2038. " mfhi %0, $ac0 \n" \
  2039. " .set pop \n" \
  2040. : "=r" (mfhi0)); \
  2041. mfhi0; \
  2042. })
  2043. #define mfhi1() \
  2044. ({ \
  2045. long mfhi1; \
  2046. __asm__( \
  2047. " .set push \n" \
  2048. " .set dsp \n" \
  2049. " mfhi %0, $ac1 \n" \
  2050. " .set pop \n" \
  2051. : "=r" (mfhi1)); \
  2052. mfhi1; \
  2053. })
  2054. #define mfhi2() \
  2055. ({ \
  2056. long mfhi2; \
  2057. __asm__( \
  2058. " .set push \n" \
  2059. " .set dsp \n" \
  2060. " mfhi %0, $ac2 \n" \
  2061. " .set pop \n" \
  2062. : "=r" (mfhi2)); \
  2063. mfhi2; \
  2064. })
  2065. #define mfhi3() \
  2066. ({ \
  2067. long mfhi3; \
  2068. __asm__( \
  2069. " .set push \n" \
  2070. " .set dsp \n" \
  2071. " mfhi %0, $ac3 \n" \
  2072. " .set pop \n" \
  2073. : "=r" (mfhi3)); \
  2074. mfhi3; \
  2075. })
  2076. #define mtlo0(x) \
  2077. ({ \
  2078. __asm__( \
  2079. " .set push \n" \
  2080. " .set dsp \n" \
  2081. " mtlo %0, $ac0 \n" \
  2082. " .set pop \n" \
  2083. : \
  2084. : "r" (x)); \
  2085. })
  2086. #define mtlo1(x) \
  2087. ({ \
  2088. __asm__( \
  2089. " .set push \n" \
  2090. " .set dsp \n" \
  2091. " mtlo %0, $ac1 \n" \
  2092. " .set pop \n" \
  2093. : \
  2094. : "r" (x)); \
  2095. })
  2096. #define mtlo2(x) \
  2097. ({ \
  2098. __asm__( \
  2099. " .set push \n" \
  2100. " .set dsp \n" \
  2101. " mtlo %0, $ac2 \n" \
  2102. " .set pop \n" \
  2103. : \
  2104. : "r" (x)); \
  2105. })
  2106. #define mtlo3(x) \
  2107. ({ \
  2108. __asm__( \
  2109. " .set push \n" \
  2110. " .set dsp \n" \
  2111. " mtlo %0, $ac3 \n" \
  2112. " .set pop \n" \
  2113. : \
  2114. : "r" (x)); \
  2115. })
  2116. #define mthi0(x) \
  2117. ({ \
  2118. __asm__( \
  2119. " .set push \n" \
  2120. " .set dsp \n" \
  2121. " mthi %0, $ac0 \n" \
  2122. " .set pop \n" \
  2123. : \
  2124. : "r" (x)); \
  2125. })
  2126. #define mthi1(x) \
  2127. ({ \
  2128. __asm__( \
  2129. " .set push \n" \
  2130. " .set dsp \n" \
  2131. " mthi %0, $ac1 \n" \
  2132. " .set pop \n" \
  2133. : \
  2134. : "r" (x)); \
  2135. })
  2136. #define mthi2(x) \
  2137. ({ \
  2138. __asm__( \
  2139. " .set push \n" \
  2140. " .set dsp \n" \
  2141. " mthi %0, $ac2 \n" \
  2142. " .set pop \n" \
  2143. : \
  2144. : "r" (x)); \
  2145. })
  2146. #define mthi3(x) \
  2147. ({ \
  2148. __asm__( \
  2149. " .set push \n" \
  2150. " .set dsp \n" \
  2151. " mthi %0, $ac3 \n" \
  2152. " .set pop \n" \
  2153. : \
  2154. : "r" (x)); \
  2155. })
  2156. #else
  2157. #define rddsp(mask) \
  2158. ({ \
  2159. unsigned int __res; \
  2160. \
  2161. __asm__ __volatile__( \
  2162. " .set push \n" \
  2163. " .set noat \n" \
  2164. " # rddsp $1, %x1 \n" \
  2165. _ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16)) \
  2166. _ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14)) \
  2167. " move %0, $1 \n" \
  2168. " .set pop \n" \
  2169. : "=r" (__res) \
  2170. : "i" (mask)); \
  2171. __res; \
  2172. })
  2173. #define wrdsp(val, mask) \
  2174. do { \
  2175. __asm__ __volatile__( \
  2176. " .set push \n" \
  2177. " .set noat \n" \
  2178. " move $1, %0 \n" \
  2179. " # wrdsp $1, %x1 \n" \
  2180. _ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11)) \
  2181. _ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14)) \
  2182. " .set pop \n" \
  2183. : \
  2184. : "r" (val), "i" (mask)); \
  2185. } while (0)
  2186. #define _dsp_mfxxx(ins) \
  2187. ({ \
  2188. unsigned long __treg; \
  2189. \
  2190. __asm__ __volatile__( \
  2191. " .set push \n" \
  2192. " .set noat \n" \
  2193. _ASM_INSN_IF_MIPS(0x00000810 | %X1) \
  2194. _ASM_INSN32_IF_MM(0x0001007c | %x1) \
  2195. " move %0, $1 \n" \
  2196. " .set pop \n" \
  2197. : "=r" (__treg) \
  2198. : "i" (ins)); \
  2199. __treg; \
  2200. })
  2201. #define _dsp_mtxxx(val, ins) \
  2202. do { \
  2203. __asm__ __volatile__( \
  2204. " .set push \n" \
  2205. " .set noat \n" \
  2206. " move $1, %0 \n" \
  2207. _ASM_INSN_IF_MIPS(0x00200011 | %X1) \
  2208. _ASM_INSN32_IF_MM(0x0001207c | %x1) \
  2209. " .set pop \n" \
  2210. : \
  2211. : "r" (val), "i" (ins)); \
  2212. } while (0)
  2213. #ifdef CONFIG_CPU_MICROMIPS
  2214. #define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
  2215. #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
  2216. #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
  2217. #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
  2218. #else /* !CONFIG_CPU_MICROMIPS */
  2219. #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
  2220. #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
  2221. #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
  2222. #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
  2223. #endif /* CONFIG_CPU_MICROMIPS */
  2224. #define mflo0() _dsp_mflo(0)
  2225. #define mflo1() _dsp_mflo(1)
  2226. #define mflo2() _dsp_mflo(2)
  2227. #define mflo3() _dsp_mflo(3)
  2228. #define mfhi0() _dsp_mfhi(0)
  2229. #define mfhi1() _dsp_mfhi(1)
  2230. #define mfhi2() _dsp_mfhi(2)
  2231. #define mfhi3() _dsp_mfhi(3)
  2232. #define mtlo0(x) _dsp_mtlo(x, 0)
  2233. #define mtlo1(x) _dsp_mtlo(x, 1)
  2234. #define mtlo2(x) _dsp_mtlo(x, 2)
  2235. #define mtlo3(x) _dsp_mtlo(x, 3)
  2236. #define mthi0(x) _dsp_mthi(x, 0)
  2237. #define mthi1(x) _dsp_mthi(x, 1)
  2238. #define mthi2(x) _dsp_mthi(x, 2)
  2239. #define mthi3(x) _dsp_mthi(x, 3)
  2240. #endif
  2241. /*
  2242. * TLB operations.
  2243. *
  2244. * It is responsibility of the caller to take care of any TLB hazards.
  2245. */
  2246. static inline void tlb_probe(void)
  2247. {
  2248. __asm__ __volatile__(
  2249. ".set noreorder\n\t"
  2250. "tlbp\n\t"
  2251. ".set reorder");
  2252. }
  2253. static inline void tlb_read(void)
  2254. {
  2255. #if MIPS34K_MISSED_ITLB_WAR
  2256. int res = 0;
  2257. __asm__ __volatile__(
  2258. " .set push \n"
  2259. " .set noreorder \n"
  2260. " .set noat \n"
  2261. " .set mips32r2 \n"
  2262. " .word 0x41610001 # dvpe $1 \n"
  2263. " move %0, $1 \n"
  2264. " ehb \n"
  2265. " .set pop \n"
  2266. : "=r" (res));
  2267. instruction_hazard();
  2268. #endif
  2269. __asm__ __volatile__(
  2270. ".set noreorder\n\t"
  2271. "tlbr\n\t"
  2272. ".set reorder");
  2273. #if MIPS34K_MISSED_ITLB_WAR
  2274. if ((res & _ULCAST_(1)))
  2275. __asm__ __volatile__(
  2276. " .set push \n"
  2277. " .set noreorder \n"
  2278. " .set noat \n"
  2279. " .set mips32r2 \n"
  2280. " .word 0x41600021 # evpe \n"
  2281. " ehb \n"
  2282. " .set pop \n");
  2283. #endif
  2284. }
  2285. static inline void tlb_write_indexed(void)
  2286. {
  2287. __asm__ __volatile__(
  2288. ".set noreorder\n\t"
  2289. "tlbwi\n\t"
  2290. ".set reorder");
  2291. }
  2292. static inline void tlb_write_random(void)
  2293. {
  2294. __asm__ __volatile__(
  2295. ".set noreorder\n\t"
  2296. "tlbwr\n\t"
  2297. ".set reorder");
  2298. }
  2299. /*
  2300. * Guest TLB operations.
  2301. *
  2302. * It is responsibility of the caller to take care of any TLB hazards.
  2303. */
  2304. static inline void guest_tlb_probe(void)
  2305. {
  2306. __asm__ __volatile__(
  2307. ".set push\n\t"
  2308. ".set noreorder\n\t"
  2309. _ASM_SET_VIRT
  2310. "tlbgp\n\t"
  2311. ".set pop");
  2312. }
  2313. static inline void guest_tlb_read(void)
  2314. {
  2315. __asm__ __volatile__(
  2316. ".set push\n\t"
  2317. ".set noreorder\n\t"
  2318. _ASM_SET_VIRT
  2319. "tlbgr\n\t"
  2320. ".set pop");
  2321. }
  2322. static inline void guest_tlb_write_indexed(void)
  2323. {
  2324. __asm__ __volatile__(
  2325. ".set push\n\t"
  2326. ".set noreorder\n\t"
  2327. _ASM_SET_VIRT
  2328. "tlbgwi\n\t"
  2329. ".set pop");
  2330. }
  2331. static inline void guest_tlb_write_random(void)
  2332. {
  2333. __asm__ __volatile__(
  2334. ".set push\n\t"
  2335. ".set noreorder\n\t"
  2336. _ASM_SET_VIRT
  2337. "tlbgwr\n\t"
  2338. ".set pop");
  2339. }
  2340. /*
  2341. * Guest TLB Invalidate Flush
  2342. */
  2343. static inline void guest_tlbinvf(void)
  2344. {
  2345. __asm__ __volatile__(
  2346. ".set push\n\t"
  2347. ".set noreorder\n\t"
  2348. _ASM_SET_VIRT
  2349. "tlbginvf\n\t"
  2350. ".set pop");
  2351. }
  2352. /*
  2353. * Manipulate bits in a register.
  2354. */
  2355. #define __BUILD_SET_COMMON(name) \
  2356. static inline unsigned int \
  2357. set_##name(unsigned int set) \
  2358. { \
  2359. unsigned int res, new; \
  2360. \
  2361. res = read_##name(); \
  2362. new = res | set; \
  2363. write_##name(new); \
  2364. \
  2365. return res; \
  2366. } \
  2367. \
  2368. static inline unsigned int \
  2369. clear_##name(unsigned int clear) \
  2370. { \
  2371. unsigned int res, new; \
  2372. \
  2373. res = read_##name(); \
  2374. new = res & ~clear; \
  2375. write_##name(new); \
  2376. \
  2377. return res; \
  2378. } \
  2379. \
  2380. static inline unsigned int \
  2381. change_##name(unsigned int change, unsigned int val) \
  2382. { \
  2383. unsigned int res, new; \
  2384. \
  2385. res = read_##name(); \
  2386. new = res & ~change; \
  2387. new |= (val & change); \
  2388. write_##name(new); \
  2389. \
  2390. return res; \
  2391. }
  2392. /*
  2393. * Manipulate bits in a c0 register.
  2394. */
  2395. #define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name)
  2396. __BUILD_SET_C0(status)
  2397. __BUILD_SET_C0(cause)
  2398. __BUILD_SET_C0(config)
  2399. __BUILD_SET_C0(config5)
  2400. __BUILD_SET_C0(intcontrol)
  2401. __BUILD_SET_C0(intctl)
  2402. __BUILD_SET_C0(srsmap)
  2403. __BUILD_SET_C0(pagegrain)
  2404. __BUILD_SET_C0(guestctl0)
  2405. __BUILD_SET_C0(guestctl0ext)
  2406. __BUILD_SET_C0(guestctl1)
  2407. __BUILD_SET_C0(guestctl2)
  2408. __BUILD_SET_C0(guestctl3)
  2409. __BUILD_SET_C0(brcm_config_0)
  2410. __BUILD_SET_C0(brcm_bus_pll)
  2411. __BUILD_SET_C0(brcm_reset)
  2412. __BUILD_SET_C0(brcm_cmt_intr)
  2413. __BUILD_SET_C0(brcm_cmt_ctrl)
  2414. __BUILD_SET_C0(brcm_config)
  2415. __BUILD_SET_C0(brcm_mode)
  2416. /*
  2417. * Manipulate bits in a guest c0 register.
  2418. */
  2419. #define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name)
  2420. __BUILD_SET_GC0(wired)
  2421. __BUILD_SET_GC0(status)
  2422. __BUILD_SET_GC0(cause)
  2423. __BUILD_SET_GC0(ebase)
  2424. __BUILD_SET_GC0(config1)
  2425. /*
  2426. * Return low 10 bits of ebase.
  2427. * Note that under KVM (MIPSVZ) this returns vcpu id.
  2428. */
  2429. static inline unsigned int get_ebase_cpunum(void)
  2430. {
  2431. return read_c0_ebase() & MIPS_EBASE_CPUNUM;
  2432. }
  2433. #endif /* !__ASSEMBLY__ */
  2434. #endif /* _ASM_MIPSREGS_H */