intel_ringbuffer.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
  35. * but keeps the logic simple. Indeed, the whole purpose of this macro is just
  36. * to give some inclination as to some of the magic values used in the various
  37. * workarounds!
  38. */
  39. #define CACHELINE_BYTES 64
  40. static inline int __ring_space(int head, int tail, int size)
  41. {
  42. int space = head - (tail + I915_RING_FREE_SPACE);
  43. if (space < 0)
  44. space += size;
  45. return space;
  46. }
  47. static inline int ring_space(struct intel_ringbuffer *ringbuf)
  48. {
  49. return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
  50. }
  51. static bool intel_ring_stopped(struct intel_engine_cs *ring)
  52. {
  53. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  54. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  55. }
  56. void __intel_ring_advance(struct intel_engine_cs *ring)
  57. {
  58. struct intel_ringbuffer *ringbuf = ring->buffer;
  59. ringbuf->tail &= ringbuf->size - 1;
  60. if (intel_ring_stopped(ring))
  61. return;
  62. ring->write_tail(ring, ringbuf->tail);
  63. }
  64. static int
  65. gen2_render_ring_flush(struct intel_engine_cs *ring,
  66. u32 invalidate_domains,
  67. u32 flush_domains)
  68. {
  69. u32 cmd;
  70. int ret;
  71. cmd = MI_FLUSH;
  72. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  73. cmd |= MI_NO_WRITE_FLUSH;
  74. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  75. cmd |= MI_READ_FLUSH;
  76. ret = intel_ring_begin(ring, 2);
  77. if (ret)
  78. return ret;
  79. intel_ring_emit(ring, cmd);
  80. intel_ring_emit(ring, MI_NOOP);
  81. intel_ring_advance(ring);
  82. return 0;
  83. }
  84. static int
  85. gen4_render_ring_flush(struct intel_engine_cs *ring,
  86. u32 invalidate_domains,
  87. u32 flush_domains)
  88. {
  89. struct drm_device *dev = ring->dev;
  90. u32 cmd;
  91. int ret;
  92. /*
  93. * read/write caches:
  94. *
  95. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  96. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  97. * also flushed at 2d versus 3d pipeline switches.
  98. *
  99. * read-only caches:
  100. *
  101. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  102. * MI_READ_FLUSH is set, and is always flushed on 965.
  103. *
  104. * I915_GEM_DOMAIN_COMMAND may not exist?
  105. *
  106. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  107. * invalidated when MI_EXE_FLUSH is set.
  108. *
  109. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  110. * invalidated with every MI_FLUSH.
  111. *
  112. * TLBs:
  113. *
  114. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  115. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  116. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  117. * are flushed at any MI_FLUSH.
  118. */
  119. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  120. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  121. cmd &= ~MI_NO_WRITE_FLUSH;
  122. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  123. cmd |= MI_EXE_FLUSH;
  124. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  125. (IS_G4X(dev) || IS_GEN5(dev)))
  126. cmd |= MI_INVALIDATE_ISP;
  127. ret = intel_ring_begin(ring, 2);
  128. if (ret)
  129. return ret;
  130. intel_ring_emit(ring, cmd);
  131. intel_ring_emit(ring, MI_NOOP);
  132. intel_ring_advance(ring);
  133. return 0;
  134. }
  135. /**
  136. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  137. * implementing two workarounds on gen6. From section 1.4.7.1
  138. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  139. *
  140. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  141. * produced by non-pipelined state commands), software needs to first
  142. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  143. * 0.
  144. *
  145. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  146. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  147. *
  148. * And the workaround for these two requires this workaround first:
  149. *
  150. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  151. * BEFORE the pipe-control with a post-sync op and no write-cache
  152. * flushes.
  153. *
  154. * And this last workaround is tricky because of the requirements on
  155. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  156. * volume 2 part 1:
  157. *
  158. * "1 of the following must also be set:
  159. * - Render Target Cache Flush Enable ([12] of DW1)
  160. * - Depth Cache Flush Enable ([0] of DW1)
  161. * - Stall at Pixel Scoreboard ([1] of DW1)
  162. * - Depth Stall ([13] of DW1)
  163. * - Post-Sync Operation ([13] of DW1)
  164. * - Notify Enable ([8] of DW1)"
  165. *
  166. * The cache flushes require the workaround flush that triggered this
  167. * one, so we can't use it. Depth stall would trigger the same.
  168. * Post-sync nonzero is what triggered this second workaround, so we
  169. * can't use that one either. Notify enable is IRQs, which aren't
  170. * really our business. That leaves only stall at scoreboard.
  171. */
  172. static int
  173. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  174. {
  175. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  176. int ret;
  177. ret = intel_ring_begin(ring, 6);
  178. if (ret)
  179. return ret;
  180. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  181. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  182. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  183. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  184. intel_ring_emit(ring, 0); /* low dword */
  185. intel_ring_emit(ring, 0); /* high dword */
  186. intel_ring_emit(ring, MI_NOOP);
  187. intel_ring_advance(ring);
  188. ret = intel_ring_begin(ring, 6);
  189. if (ret)
  190. return ret;
  191. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  192. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  193. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  194. intel_ring_emit(ring, 0);
  195. intel_ring_emit(ring, 0);
  196. intel_ring_emit(ring, MI_NOOP);
  197. intel_ring_advance(ring);
  198. return 0;
  199. }
  200. static int
  201. gen6_render_ring_flush(struct intel_engine_cs *ring,
  202. u32 invalidate_domains, u32 flush_domains)
  203. {
  204. u32 flags = 0;
  205. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  206. int ret;
  207. /* Force SNB workarounds for PIPE_CONTROL flushes */
  208. ret = intel_emit_post_sync_nonzero_flush(ring);
  209. if (ret)
  210. return ret;
  211. /* Just flush everything. Experiments have shown that reducing the
  212. * number of bits based on the write domains has little performance
  213. * impact.
  214. */
  215. if (flush_domains) {
  216. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  217. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  218. /*
  219. * Ensure that any following seqno writes only happen
  220. * when the render cache is indeed flushed.
  221. */
  222. flags |= PIPE_CONTROL_CS_STALL;
  223. }
  224. if (invalidate_domains) {
  225. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  226. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  227. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  228. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  229. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  230. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  231. /*
  232. * TLB invalidate requires a post-sync write.
  233. */
  234. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  235. }
  236. ret = intel_ring_begin(ring, 4);
  237. if (ret)
  238. return ret;
  239. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  240. intel_ring_emit(ring, flags);
  241. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  242. intel_ring_emit(ring, 0);
  243. intel_ring_advance(ring);
  244. return 0;
  245. }
  246. static int
  247. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  248. {
  249. int ret;
  250. ret = intel_ring_begin(ring, 4);
  251. if (ret)
  252. return ret;
  253. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  254. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  255. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  256. intel_ring_emit(ring, 0);
  257. intel_ring_emit(ring, 0);
  258. intel_ring_advance(ring);
  259. return 0;
  260. }
  261. static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
  262. {
  263. int ret;
  264. if (!ring->fbc_dirty)
  265. return 0;
  266. ret = intel_ring_begin(ring, 6);
  267. if (ret)
  268. return ret;
  269. /* WaFbcNukeOn3DBlt:ivb/hsw */
  270. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  271. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  272. intel_ring_emit(ring, value);
  273. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  274. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  275. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  276. intel_ring_advance(ring);
  277. ring->fbc_dirty = false;
  278. return 0;
  279. }
  280. static int
  281. gen7_render_ring_flush(struct intel_engine_cs *ring,
  282. u32 invalidate_domains, u32 flush_domains)
  283. {
  284. u32 flags = 0;
  285. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  286. int ret;
  287. /*
  288. * Ensure that any following seqno writes only happen when the render
  289. * cache is indeed flushed.
  290. *
  291. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  292. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  293. * don't try to be clever and just set it unconditionally.
  294. */
  295. flags |= PIPE_CONTROL_CS_STALL;
  296. /* Just flush everything. Experiments have shown that reducing the
  297. * number of bits based on the write domains has little performance
  298. * impact.
  299. */
  300. if (flush_domains) {
  301. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  302. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  303. }
  304. if (invalidate_domains) {
  305. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  306. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  307. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  308. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  309. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  310. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  311. /*
  312. * TLB invalidate requires a post-sync write.
  313. */
  314. flags |= PIPE_CONTROL_QW_WRITE;
  315. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  316. /* Workaround: we must issue a pipe_control with CS-stall bit
  317. * set before a pipe_control command that has the state cache
  318. * invalidate bit set. */
  319. gen7_render_ring_cs_stall_wa(ring);
  320. }
  321. ret = intel_ring_begin(ring, 4);
  322. if (ret)
  323. return ret;
  324. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  325. intel_ring_emit(ring, flags);
  326. intel_ring_emit(ring, scratch_addr);
  327. intel_ring_emit(ring, 0);
  328. intel_ring_advance(ring);
  329. if (!invalidate_domains && flush_domains)
  330. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  331. return 0;
  332. }
  333. static int
  334. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  335. u32 flags, u32 scratch_addr)
  336. {
  337. int ret;
  338. ret = intel_ring_begin(ring, 6);
  339. if (ret)
  340. return ret;
  341. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  342. intel_ring_emit(ring, flags);
  343. intel_ring_emit(ring, scratch_addr);
  344. intel_ring_emit(ring, 0);
  345. intel_ring_emit(ring, 0);
  346. intel_ring_emit(ring, 0);
  347. intel_ring_advance(ring);
  348. return 0;
  349. }
  350. static int
  351. gen8_render_ring_flush(struct intel_engine_cs *ring,
  352. u32 invalidate_domains, u32 flush_domains)
  353. {
  354. u32 flags = 0;
  355. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  356. int ret;
  357. flags |= PIPE_CONTROL_CS_STALL;
  358. if (flush_domains) {
  359. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  360. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  361. }
  362. if (invalidate_domains) {
  363. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  364. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  365. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  366. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  367. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  368. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  369. flags |= PIPE_CONTROL_QW_WRITE;
  370. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  371. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  372. ret = gen8_emit_pipe_control(ring,
  373. PIPE_CONTROL_CS_STALL |
  374. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  375. 0);
  376. if (ret)
  377. return ret;
  378. }
  379. return gen8_emit_pipe_control(ring, flags, scratch_addr);
  380. }
  381. static void ring_write_tail(struct intel_engine_cs *ring,
  382. u32 value)
  383. {
  384. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  385. I915_WRITE_TAIL(ring, value);
  386. }
  387. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  388. {
  389. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  390. u64 acthd;
  391. if (INTEL_INFO(ring->dev)->gen >= 8)
  392. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  393. RING_ACTHD_UDW(ring->mmio_base));
  394. else if (INTEL_INFO(ring->dev)->gen >= 4)
  395. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  396. else
  397. acthd = I915_READ(ACTHD);
  398. return acthd;
  399. }
  400. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  401. {
  402. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  403. u32 addr;
  404. addr = dev_priv->status_page_dmah->busaddr;
  405. if (INTEL_INFO(ring->dev)->gen >= 4)
  406. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  407. I915_WRITE(HWS_PGA, addr);
  408. }
  409. static bool stop_ring(struct intel_engine_cs *ring)
  410. {
  411. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  412. if (!IS_GEN2(ring->dev)) {
  413. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  414. if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  415. DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
  416. return false;
  417. }
  418. }
  419. I915_WRITE_CTL(ring, 0);
  420. I915_WRITE_HEAD(ring, 0);
  421. ring->write_tail(ring, 0);
  422. if (!IS_GEN2(ring->dev)) {
  423. (void)I915_READ_CTL(ring);
  424. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  425. }
  426. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  427. }
  428. static int init_ring_common(struct intel_engine_cs *ring)
  429. {
  430. struct drm_device *dev = ring->dev;
  431. struct drm_i915_private *dev_priv = dev->dev_private;
  432. struct intel_ringbuffer *ringbuf = ring->buffer;
  433. struct drm_i915_gem_object *obj = ringbuf->obj;
  434. int ret = 0;
  435. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  436. if (!stop_ring(ring)) {
  437. /* G45 ring initialization often fails to reset head to zero */
  438. DRM_DEBUG_KMS("%s head not reset to zero "
  439. "ctl %08x head %08x tail %08x start %08x\n",
  440. ring->name,
  441. I915_READ_CTL(ring),
  442. I915_READ_HEAD(ring),
  443. I915_READ_TAIL(ring),
  444. I915_READ_START(ring));
  445. if (!stop_ring(ring)) {
  446. DRM_ERROR("failed to set %s head to zero "
  447. "ctl %08x head %08x tail %08x start %08x\n",
  448. ring->name,
  449. I915_READ_CTL(ring),
  450. I915_READ_HEAD(ring),
  451. I915_READ_TAIL(ring),
  452. I915_READ_START(ring));
  453. ret = -EIO;
  454. goto out;
  455. }
  456. }
  457. if (I915_NEED_GFX_HWS(dev))
  458. intel_ring_setup_status_page(ring);
  459. else
  460. ring_setup_phys_status_page(ring);
  461. /* Enforce ordering by reading HEAD register back */
  462. I915_READ_HEAD(ring);
  463. /* Initialize the ring. This must happen _after_ we've cleared the ring
  464. * registers with the above sequence (the readback of the HEAD registers
  465. * also enforces ordering), otherwise the hw might lose the new ring
  466. * register values. */
  467. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  468. I915_WRITE_CTL(ring,
  469. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  470. | RING_VALID);
  471. /* If the head is still not zero, the ring is dead */
  472. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  473. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  474. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  475. DRM_ERROR("%s initialization failed "
  476. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  477. ring->name,
  478. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  479. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  480. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  481. ret = -EIO;
  482. goto out;
  483. }
  484. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  485. i915_kernel_lost_context(ring->dev);
  486. else {
  487. ringbuf->head = I915_READ_HEAD(ring);
  488. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  489. ringbuf->space = ring_space(ringbuf);
  490. ringbuf->last_retired_head = -1;
  491. }
  492. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  493. out:
  494. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  495. return ret;
  496. }
  497. static int
  498. init_pipe_control(struct intel_engine_cs *ring)
  499. {
  500. int ret;
  501. if (ring->scratch.obj)
  502. return 0;
  503. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  504. if (ring->scratch.obj == NULL) {
  505. DRM_ERROR("Failed to allocate seqno page\n");
  506. ret = -ENOMEM;
  507. goto err;
  508. }
  509. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  510. if (ret)
  511. goto err_unref;
  512. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  513. if (ret)
  514. goto err_unref;
  515. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  516. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  517. if (ring->scratch.cpu_page == NULL) {
  518. ret = -ENOMEM;
  519. goto err_unpin;
  520. }
  521. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  522. ring->name, ring->scratch.gtt_offset);
  523. return 0;
  524. err_unpin:
  525. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  526. err_unref:
  527. drm_gem_object_unreference(&ring->scratch.obj->base);
  528. err:
  529. return ret;
  530. }
  531. static int init_render_ring(struct intel_engine_cs *ring)
  532. {
  533. struct drm_device *dev = ring->dev;
  534. struct drm_i915_private *dev_priv = dev->dev_private;
  535. int ret = init_ring_common(ring);
  536. if (ret)
  537. return ret;
  538. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  539. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  540. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  541. /* We need to disable the AsyncFlip performance optimisations in order
  542. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  543. * programmed to '1' on all products.
  544. *
  545. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  546. */
  547. if (INTEL_INFO(dev)->gen >= 6)
  548. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  549. /* Required for the hardware to program scanline values for waiting */
  550. /* WaEnableFlushTlbInvalidationMode:snb */
  551. if (INTEL_INFO(dev)->gen == 6)
  552. I915_WRITE(GFX_MODE,
  553. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  554. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  555. if (IS_GEN7(dev))
  556. I915_WRITE(GFX_MODE_GEN7,
  557. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  558. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  559. if (INTEL_INFO(dev)->gen >= 5) {
  560. ret = init_pipe_control(ring);
  561. if (ret)
  562. return ret;
  563. }
  564. if (IS_GEN6(dev)) {
  565. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  566. * "If this bit is set, STCunit will have LRA as replacement
  567. * policy. [...] This bit must be reset. LRA replacement
  568. * policy is not supported."
  569. */
  570. I915_WRITE(CACHE_MODE_0,
  571. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  572. }
  573. if (INTEL_INFO(dev)->gen >= 6)
  574. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  575. if (HAS_L3_DPF(dev))
  576. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  577. return ret;
  578. }
  579. static void render_ring_cleanup(struct intel_engine_cs *ring)
  580. {
  581. struct drm_device *dev = ring->dev;
  582. struct drm_i915_private *dev_priv = dev->dev_private;
  583. if (dev_priv->semaphore_obj) {
  584. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  585. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  586. dev_priv->semaphore_obj = NULL;
  587. }
  588. if (ring->scratch.obj == NULL)
  589. return;
  590. if (INTEL_INFO(dev)->gen >= 5) {
  591. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  592. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  593. }
  594. drm_gem_object_unreference(&ring->scratch.obj->base);
  595. ring->scratch.obj = NULL;
  596. }
  597. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  598. unsigned int num_dwords)
  599. {
  600. #define MBOX_UPDATE_DWORDS 8
  601. struct drm_device *dev = signaller->dev;
  602. struct drm_i915_private *dev_priv = dev->dev_private;
  603. struct intel_engine_cs *waiter;
  604. int i, ret, num_rings;
  605. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  606. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  607. #undef MBOX_UPDATE_DWORDS
  608. ret = intel_ring_begin(signaller, num_dwords);
  609. if (ret)
  610. return ret;
  611. for_each_ring(waiter, dev_priv, i) {
  612. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  613. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  614. continue;
  615. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  616. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  617. PIPE_CONTROL_QW_WRITE |
  618. PIPE_CONTROL_FLUSH_ENABLE);
  619. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  620. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  621. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  622. intel_ring_emit(signaller, 0);
  623. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  624. MI_SEMAPHORE_TARGET(waiter->id));
  625. intel_ring_emit(signaller, 0);
  626. }
  627. return 0;
  628. }
  629. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  630. unsigned int num_dwords)
  631. {
  632. #define MBOX_UPDATE_DWORDS 6
  633. struct drm_device *dev = signaller->dev;
  634. struct drm_i915_private *dev_priv = dev->dev_private;
  635. struct intel_engine_cs *waiter;
  636. int i, ret, num_rings;
  637. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  638. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  639. #undef MBOX_UPDATE_DWORDS
  640. ret = intel_ring_begin(signaller, num_dwords);
  641. if (ret)
  642. return ret;
  643. for_each_ring(waiter, dev_priv, i) {
  644. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  645. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  646. continue;
  647. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  648. MI_FLUSH_DW_OP_STOREDW);
  649. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  650. MI_FLUSH_DW_USE_GTT);
  651. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  652. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  653. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  654. MI_SEMAPHORE_TARGET(waiter->id));
  655. intel_ring_emit(signaller, 0);
  656. }
  657. return 0;
  658. }
  659. static int gen6_signal(struct intel_engine_cs *signaller,
  660. unsigned int num_dwords)
  661. {
  662. struct drm_device *dev = signaller->dev;
  663. struct drm_i915_private *dev_priv = dev->dev_private;
  664. struct intel_engine_cs *useless;
  665. int i, ret, num_rings;
  666. #define MBOX_UPDATE_DWORDS 3
  667. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  668. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  669. #undef MBOX_UPDATE_DWORDS
  670. ret = intel_ring_begin(signaller, num_dwords);
  671. if (ret)
  672. return ret;
  673. for_each_ring(useless, dev_priv, i) {
  674. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  675. if (mbox_reg != GEN6_NOSYNC) {
  676. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  677. intel_ring_emit(signaller, mbox_reg);
  678. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  679. }
  680. }
  681. /* If num_dwords was rounded, make sure the tail pointer is correct */
  682. if (num_rings % 2 == 0)
  683. intel_ring_emit(signaller, MI_NOOP);
  684. return 0;
  685. }
  686. /**
  687. * gen6_add_request - Update the semaphore mailbox registers
  688. *
  689. * @ring - ring that is adding a request
  690. * @seqno - return seqno stuck into the ring
  691. *
  692. * Update the mailbox registers in the *other* rings with the current seqno.
  693. * This acts like a signal in the canonical semaphore.
  694. */
  695. static int
  696. gen6_add_request(struct intel_engine_cs *ring)
  697. {
  698. int ret;
  699. if (ring->semaphore.signal)
  700. ret = ring->semaphore.signal(ring, 4);
  701. else
  702. ret = intel_ring_begin(ring, 4);
  703. if (ret)
  704. return ret;
  705. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  706. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  707. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  708. intel_ring_emit(ring, MI_USER_INTERRUPT);
  709. __intel_ring_advance(ring);
  710. return 0;
  711. }
  712. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  713. u32 seqno)
  714. {
  715. struct drm_i915_private *dev_priv = dev->dev_private;
  716. return dev_priv->last_seqno < seqno;
  717. }
  718. /**
  719. * intel_ring_sync - sync the waiter to the signaller on seqno
  720. *
  721. * @waiter - ring that is waiting
  722. * @signaller - ring which has, or will signal
  723. * @seqno - seqno which the waiter will block on
  724. */
  725. static int
  726. gen8_ring_sync(struct intel_engine_cs *waiter,
  727. struct intel_engine_cs *signaller,
  728. u32 seqno)
  729. {
  730. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  731. int ret;
  732. ret = intel_ring_begin(waiter, 4);
  733. if (ret)
  734. return ret;
  735. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  736. MI_SEMAPHORE_GLOBAL_GTT |
  737. MI_SEMAPHORE_POLL |
  738. MI_SEMAPHORE_SAD_GTE_SDD);
  739. intel_ring_emit(waiter, seqno);
  740. intel_ring_emit(waiter,
  741. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  742. intel_ring_emit(waiter,
  743. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  744. intel_ring_advance(waiter);
  745. return 0;
  746. }
  747. static int
  748. gen6_ring_sync(struct intel_engine_cs *waiter,
  749. struct intel_engine_cs *signaller,
  750. u32 seqno)
  751. {
  752. u32 dw1 = MI_SEMAPHORE_MBOX |
  753. MI_SEMAPHORE_COMPARE |
  754. MI_SEMAPHORE_REGISTER;
  755. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  756. int ret;
  757. /* Throughout all of the GEM code, seqno passed implies our current
  758. * seqno is >= the last seqno executed. However for hardware the
  759. * comparison is strictly greater than.
  760. */
  761. seqno -= 1;
  762. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  763. ret = intel_ring_begin(waiter, 4);
  764. if (ret)
  765. return ret;
  766. /* If seqno wrap happened, omit the wait with no-ops */
  767. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  768. intel_ring_emit(waiter, dw1 | wait_mbox);
  769. intel_ring_emit(waiter, seqno);
  770. intel_ring_emit(waiter, 0);
  771. intel_ring_emit(waiter, MI_NOOP);
  772. } else {
  773. intel_ring_emit(waiter, MI_NOOP);
  774. intel_ring_emit(waiter, MI_NOOP);
  775. intel_ring_emit(waiter, MI_NOOP);
  776. intel_ring_emit(waiter, MI_NOOP);
  777. }
  778. intel_ring_advance(waiter);
  779. return 0;
  780. }
  781. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  782. do { \
  783. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  784. PIPE_CONTROL_DEPTH_STALL); \
  785. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  786. intel_ring_emit(ring__, 0); \
  787. intel_ring_emit(ring__, 0); \
  788. } while (0)
  789. static int
  790. pc_render_add_request(struct intel_engine_cs *ring)
  791. {
  792. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  793. int ret;
  794. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  795. * incoherent with writes to memory, i.e. completely fubar,
  796. * so we need to use PIPE_NOTIFY instead.
  797. *
  798. * However, we also need to workaround the qword write
  799. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  800. * memory before requesting an interrupt.
  801. */
  802. ret = intel_ring_begin(ring, 32);
  803. if (ret)
  804. return ret;
  805. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  806. PIPE_CONTROL_WRITE_FLUSH |
  807. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  808. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  809. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  810. intel_ring_emit(ring, 0);
  811. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  812. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  813. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  814. scratch_addr += 2 * CACHELINE_BYTES;
  815. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  816. scratch_addr += 2 * CACHELINE_BYTES;
  817. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  818. scratch_addr += 2 * CACHELINE_BYTES;
  819. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  820. scratch_addr += 2 * CACHELINE_BYTES;
  821. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  822. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  823. PIPE_CONTROL_WRITE_FLUSH |
  824. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  825. PIPE_CONTROL_NOTIFY);
  826. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  827. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  828. intel_ring_emit(ring, 0);
  829. __intel_ring_advance(ring);
  830. return 0;
  831. }
  832. static u32
  833. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  834. {
  835. /* Workaround to force correct ordering between irq and seqno writes on
  836. * ivb (and maybe also on snb) by reading from a CS register (like
  837. * ACTHD) before reading the status page. */
  838. if (!lazy_coherency) {
  839. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  840. POSTING_READ(RING_ACTHD(ring->mmio_base));
  841. }
  842. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  843. }
  844. static u32
  845. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  846. {
  847. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  848. }
  849. static void
  850. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  851. {
  852. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  853. }
  854. static u32
  855. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  856. {
  857. return ring->scratch.cpu_page[0];
  858. }
  859. static void
  860. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  861. {
  862. ring->scratch.cpu_page[0] = seqno;
  863. }
  864. static bool
  865. gen5_ring_get_irq(struct intel_engine_cs *ring)
  866. {
  867. struct drm_device *dev = ring->dev;
  868. struct drm_i915_private *dev_priv = dev->dev_private;
  869. unsigned long flags;
  870. if (!dev->irq_enabled)
  871. return false;
  872. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  873. if (ring->irq_refcount++ == 0)
  874. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  875. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  876. return true;
  877. }
  878. static void
  879. gen5_ring_put_irq(struct intel_engine_cs *ring)
  880. {
  881. struct drm_device *dev = ring->dev;
  882. struct drm_i915_private *dev_priv = dev->dev_private;
  883. unsigned long flags;
  884. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  885. if (--ring->irq_refcount == 0)
  886. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  887. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  888. }
  889. static bool
  890. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  891. {
  892. struct drm_device *dev = ring->dev;
  893. struct drm_i915_private *dev_priv = dev->dev_private;
  894. unsigned long flags;
  895. if (!dev->irq_enabled)
  896. return false;
  897. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  898. if (ring->irq_refcount++ == 0) {
  899. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  900. I915_WRITE(IMR, dev_priv->irq_mask);
  901. POSTING_READ(IMR);
  902. }
  903. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  904. return true;
  905. }
  906. static void
  907. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  908. {
  909. struct drm_device *dev = ring->dev;
  910. struct drm_i915_private *dev_priv = dev->dev_private;
  911. unsigned long flags;
  912. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  913. if (--ring->irq_refcount == 0) {
  914. dev_priv->irq_mask |= ring->irq_enable_mask;
  915. I915_WRITE(IMR, dev_priv->irq_mask);
  916. POSTING_READ(IMR);
  917. }
  918. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  919. }
  920. static bool
  921. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  922. {
  923. struct drm_device *dev = ring->dev;
  924. struct drm_i915_private *dev_priv = dev->dev_private;
  925. unsigned long flags;
  926. if (!dev->irq_enabled)
  927. return false;
  928. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  929. if (ring->irq_refcount++ == 0) {
  930. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  931. I915_WRITE16(IMR, dev_priv->irq_mask);
  932. POSTING_READ16(IMR);
  933. }
  934. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  935. return true;
  936. }
  937. static void
  938. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  939. {
  940. struct drm_device *dev = ring->dev;
  941. struct drm_i915_private *dev_priv = dev->dev_private;
  942. unsigned long flags;
  943. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  944. if (--ring->irq_refcount == 0) {
  945. dev_priv->irq_mask |= ring->irq_enable_mask;
  946. I915_WRITE16(IMR, dev_priv->irq_mask);
  947. POSTING_READ16(IMR);
  948. }
  949. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  950. }
  951. void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  952. {
  953. struct drm_device *dev = ring->dev;
  954. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  955. u32 mmio = 0;
  956. /* The ring status page addresses are no longer next to the rest of
  957. * the ring registers as of gen7.
  958. */
  959. if (IS_GEN7(dev)) {
  960. switch (ring->id) {
  961. case RCS:
  962. mmio = RENDER_HWS_PGA_GEN7;
  963. break;
  964. case BCS:
  965. mmio = BLT_HWS_PGA_GEN7;
  966. break;
  967. /*
  968. * VCS2 actually doesn't exist on Gen7. Only shut up
  969. * gcc switch check warning
  970. */
  971. case VCS2:
  972. case VCS:
  973. mmio = BSD_HWS_PGA_GEN7;
  974. break;
  975. case VECS:
  976. mmio = VEBOX_HWS_PGA_GEN7;
  977. break;
  978. }
  979. } else if (IS_GEN6(ring->dev)) {
  980. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  981. } else {
  982. /* XXX: gen8 returns to sanity */
  983. mmio = RING_HWS_PGA(ring->mmio_base);
  984. }
  985. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  986. POSTING_READ(mmio);
  987. /*
  988. * Flush the TLB for this page
  989. *
  990. * FIXME: These two bits have disappeared on gen8, so a question
  991. * arises: do we still need this and if so how should we go about
  992. * invalidating the TLB?
  993. */
  994. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  995. u32 reg = RING_INSTPM(ring->mmio_base);
  996. /* ring should be idle before issuing a sync flush*/
  997. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  998. I915_WRITE(reg,
  999. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  1000. INSTPM_SYNC_FLUSH));
  1001. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  1002. 1000))
  1003. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  1004. ring->name);
  1005. }
  1006. }
  1007. static int
  1008. bsd_ring_flush(struct intel_engine_cs *ring,
  1009. u32 invalidate_domains,
  1010. u32 flush_domains)
  1011. {
  1012. int ret;
  1013. ret = intel_ring_begin(ring, 2);
  1014. if (ret)
  1015. return ret;
  1016. intel_ring_emit(ring, MI_FLUSH);
  1017. intel_ring_emit(ring, MI_NOOP);
  1018. intel_ring_advance(ring);
  1019. return 0;
  1020. }
  1021. static int
  1022. i9xx_add_request(struct intel_engine_cs *ring)
  1023. {
  1024. int ret;
  1025. ret = intel_ring_begin(ring, 4);
  1026. if (ret)
  1027. return ret;
  1028. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1029. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1030. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  1031. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1032. __intel_ring_advance(ring);
  1033. return 0;
  1034. }
  1035. static bool
  1036. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1037. {
  1038. struct drm_device *dev = ring->dev;
  1039. struct drm_i915_private *dev_priv = dev->dev_private;
  1040. unsigned long flags;
  1041. if (!dev->irq_enabled)
  1042. return false;
  1043. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1044. if (ring->irq_refcount++ == 0) {
  1045. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1046. I915_WRITE_IMR(ring,
  1047. ~(ring->irq_enable_mask |
  1048. GT_PARITY_ERROR(dev)));
  1049. else
  1050. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1051. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1052. }
  1053. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1054. return true;
  1055. }
  1056. static void
  1057. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1058. {
  1059. struct drm_device *dev = ring->dev;
  1060. struct drm_i915_private *dev_priv = dev->dev_private;
  1061. unsigned long flags;
  1062. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1063. if (--ring->irq_refcount == 0) {
  1064. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1065. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1066. else
  1067. I915_WRITE_IMR(ring, ~0);
  1068. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1069. }
  1070. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1071. }
  1072. static bool
  1073. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1074. {
  1075. struct drm_device *dev = ring->dev;
  1076. struct drm_i915_private *dev_priv = dev->dev_private;
  1077. unsigned long flags;
  1078. if (!dev->irq_enabled)
  1079. return false;
  1080. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1081. if (ring->irq_refcount++ == 0) {
  1082. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1083. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1084. }
  1085. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1086. return true;
  1087. }
  1088. static void
  1089. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1090. {
  1091. struct drm_device *dev = ring->dev;
  1092. struct drm_i915_private *dev_priv = dev->dev_private;
  1093. unsigned long flags;
  1094. if (!dev->irq_enabled)
  1095. return;
  1096. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1097. if (--ring->irq_refcount == 0) {
  1098. I915_WRITE_IMR(ring, ~0);
  1099. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1100. }
  1101. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1102. }
  1103. static bool
  1104. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1105. {
  1106. struct drm_device *dev = ring->dev;
  1107. struct drm_i915_private *dev_priv = dev->dev_private;
  1108. unsigned long flags;
  1109. if (!dev->irq_enabled)
  1110. return false;
  1111. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1112. if (ring->irq_refcount++ == 0) {
  1113. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1114. I915_WRITE_IMR(ring,
  1115. ~(ring->irq_enable_mask |
  1116. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1117. } else {
  1118. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1119. }
  1120. POSTING_READ(RING_IMR(ring->mmio_base));
  1121. }
  1122. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1123. return true;
  1124. }
  1125. static void
  1126. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1127. {
  1128. struct drm_device *dev = ring->dev;
  1129. struct drm_i915_private *dev_priv = dev->dev_private;
  1130. unsigned long flags;
  1131. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1132. if (--ring->irq_refcount == 0) {
  1133. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1134. I915_WRITE_IMR(ring,
  1135. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1136. } else {
  1137. I915_WRITE_IMR(ring, ~0);
  1138. }
  1139. POSTING_READ(RING_IMR(ring->mmio_base));
  1140. }
  1141. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1142. }
  1143. static int
  1144. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1145. u64 offset, u32 length,
  1146. unsigned flags)
  1147. {
  1148. int ret;
  1149. ret = intel_ring_begin(ring, 2);
  1150. if (ret)
  1151. return ret;
  1152. intel_ring_emit(ring,
  1153. MI_BATCH_BUFFER_START |
  1154. MI_BATCH_GTT |
  1155. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1156. intel_ring_emit(ring, offset);
  1157. intel_ring_advance(ring);
  1158. return 0;
  1159. }
  1160. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1161. #define I830_BATCH_LIMIT (256*1024)
  1162. static int
  1163. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1164. u64 offset, u32 len,
  1165. unsigned flags)
  1166. {
  1167. int ret;
  1168. if (flags & I915_DISPATCH_PINNED) {
  1169. ret = intel_ring_begin(ring, 4);
  1170. if (ret)
  1171. return ret;
  1172. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1173. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1174. intel_ring_emit(ring, offset + len - 8);
  1175. intel_ring_emit(ring, MI_NOOP);
  1176. intel_ring_advance(ring);
  1177. } else {
  1178. u32 cs_offset = ring->scratch.gtt_offset;
  1179. if (len > I830_BATCH_LIMIT)
  1180. return -ENOSPC;
  1181. ret = intel_ring_begin(ring, 9+3);
  1182. if (ret)
  1183. return ret;
  1184. /* Blit the batch (which has now all relocs applied) to the stable batch
  1185. * scratch bo area (so that the CS never stumbles over its tlb
  1186. * invalidation bug) ... */
  1187. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  1188. XY_SRC_COPY_BLT_WRITE_ALPHA |
  1189. XY_SRC_COPY_BLT_WRITE_RGB);
  1190. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  1191. intel_ring_emit(ring, 0);
  1192. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  1193. intel_ring_emit(ring, cs_offset);
  1194. intel_ring_emit(ring, 0);
  1195. intel_ring_emit(ring, 4096);
  1196. intel_ring_emit(ring, offset);
  1197. intel_ring_emit(ring, MI_FLUSH);
  1198. /* ... and execute it. */
  1199. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1200. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1201. intel_ring_emit(ring, cs_offset + len - 8);
  1202. intel_ring_advance(ring);
  1203. }
  1204. return 0;
  1205. }
  1206. static int
  1207. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1208. u64 offset, u32 len,
  1209. unsigned flags)
  1210. {
  1211. int ret;
  1212. ret = intel_ring_begin(ring, 2);
  1213. if (ret)
  1214. return ret;
  1215. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1216. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1217. intel_ring_advance(ring);
  1218. return 0;
  1219. }
  1220. static void cleanup_status_page(struct intel_engine_cs *ring)
  1221. {
  1222. struct drm_i915_gem_object *obj;
  1223. obj = ring->status_page.obj;
  1224. if (obj == NULL)
  1225. return;
  1226. kunmap(sg_page(obj->pages->sgl));
  1227. i915_gem_object_ggtt_unpin(obj);
  1228. drm_gem_object_unreference(&obj->base);
  1229. ring->status_page.obj = NULL;
  1230. }
  1231. static int init_status_page(struct intel_engine_cs *ring)
  1232. {
  1233. struct drm_i915_gem_object *obj;
  1234. if ((obj = ring->status_page.obj) == NULL) {
  1235. unsigned flags;
  1236. int ret;
  1237. obj = i915_gem_alloc_object(ring->dev, 4096);
  1238. if (obj == NULL) {
  1239. DRM_ERROR("Failed to allocate status page\n");
  1240. return -ENOMEM;
  1241. }
  1242. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1243. if (ret)
  1244. goto err_unref;
  1245. flags = 0;
  1246. if (!HAS_LLC(ring->dev))
  1247. /* On g33, we cannot place HWS above 256MiB, so
  1248. * restrict its pinning to the low mappable arena.
  1249. * Though this restriction is not documented for
  1250. * gen4, gen5, or byt, they also behave similarly
  1251. * and hang if the HWS is placed at the top of the
  1252. * GTT. To generalise, it appears that all !llc
  1253. * platforms have issues with us placing the HWS
  1254. * above the mappable region (even though we never
  1255. * actualy map it).
  1256. */
  1257. flags |= PIN_MAPPABLE;
  1258. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1259. if (ret) {
  1260. err_unref:
  1261. drm_gem_object_unreference(&obj->base);
  1262. return ret;
  1263. }
  1264. ring->status_page.obj = obj;
  1265. }
  1266. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1267. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1268. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1269. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1270. ring->name, ring->status_page.gfx_addr);
  1271. return 0;
  1272. }
  1273. static int init_phys_status_page(struct intel_engine_cs *ring)
  1274. {
  1275. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1276. if (!dev_priv->status_page_dmah) {
  1277. dev_priv->status_page_dmah =
  1278. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1279. if (!dev_priv->status_page_dmah)
  1280. return -ENOMEM;
  1281. }
  1282. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1283. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1284. return 0;
  1285. }
  1286. static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1287. {
  1288. if (!ringbuf->obj)
  1289. return;
  1290. iounmap(ringbuf->virtual_start);
  1291. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1292. drm_gem_object_unreference(&ringbuf->obj->base);
  1293. ringbuf->obj = NULL;
  1294. }
  1295. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1296. struct intel_ringbuffer *ringbuf)
  1297. {
  1298. struct drm_i915_private *dev_priv = to_i915(dev);
  1299. struct drm_i915_gem_object *obj;
  1300. int ret;
  1301. if (ringbuf->obj)
  1302. return 0;
  1303. obj = NULL;
  1304. if (!HAS_LLC(dev))
  1305. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1306. if (obj == NULL)
  1307. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1308. if (obj == NULL)
  1309. return -ENOMEM;
  1310. /* mark ring buffers as read-only from GPU side by default */
  1311. obj->gt_ro = 1;
  1312. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1313. if (ret)
  1314. goto err_unref;
  1315. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1316. if (ret)
  1317. goto err_unpin;
  1318. ringbuf->virtual_start =
  1319. ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
  1320. ringbuf->size);
  1321. if (ringbuf->virtual_start == NULL) {
  1322. ret = -EINVAL;
  1323. goto err_unpin;
  1324. }
  1325. ringbuf->obj = obj;
  1326. return 0;
  1327. err_unpin:
  1328. i915_gem_object_ggtt_unpin(obj);
  1329. err_unref:
  1330. drm_gem_object_unreference(&obj->base);
  1331. return ret;
  1332. }
  1333. static int intel_init_ring_buffer(struct drm_device *dev,
  1334. struct intel_engine_cs *ring)
  1335. {
  1336. struct intel_ringbuffer *ringbuf = ring->buffer;
  1337. int ret;
  1338. if (ringbuf == NULL) {
  1339. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1340. if (!ringbuf)
  1341. return -ENOMEM;
  1342. ring->buffer = ringbuf;
  1343. }
  1344. ring->dev = dev;
  1345. INIT_LIST_HEAD(&ring->active_list);
  1346. INIT_LIST_HEAD(&ring->request_list);
  1347. ringbuf->size = 32 * PAGE_SIZE;
  1348. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1349. init_waitqueue_head(&ring->irq_queue);
  1350. if (I915_NEED_GFX_HWS(dev)) {
  1351. ret = init_status_page(ring);
  1352. if (ret)
  1353. goto error;
  1354. } else {
  1355. BUG_ON(ring->id != RCS);
  1356. ret = init_phys_status_page(ring);
  1357. if (ret)
  1358. goto error;
  1359. }
  1360. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1361. if (ret) {
  1362. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
  1363. goto error;
  1364. }
  1365. /* Workaround an erratum on the i830 which causes a hang if
  1366. * the TAIL pointer points to within the last 2 cachelines
  1367. * of the buffer.
  1368. */
  1369. ringbuf->effective_size = ringbuf->size;
  1370. if (IS_I830(dev) || IS_845G(dev))
  1371. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1372. ret = i915_cmd_parser_init_ring(ring);
  1373. if (ret)
  1374. goto error;
  1375. ret = ring->init(ring);
  1376. if (ret)
  1377. goto error;
  1378. return 0;
  1379. error:
  1380. kfree(ringbuf);
  1381. ring->buffer = NULL;
  1382. return ret;
  1383. }
  1384. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1385. {
  1386. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  1387. struct intel_ringbuffer *ringbuf = ring->buffer;
  1388. if (!intel_ring_initialized(ring))
  1389. return;
  1390. intel_stop_ring_buffer(ring);
  1391. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1392. intel_destroy_ringbuffer_obj(ringbuf);
  1393. ring->preallocated_lazy_request = NULL;
  1394. ring->outstanding_lazy_seqno = 0;
  1395. if (ring->cleanup)
  1396. ring->cleanup(ring);
  1397. cleanup_status_page(ring);
  1398. i915_cmd_parser_fini_ring(ring);
  1399. kfree(ringbuf);
  1400. ring->buffer = NULL;
  1401. }
  1402. static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
  1403. {
  1404. struct intel_ringbuffer *ringbuf = ring->buffer;
  1405. struct drm_i915_gem_request *request;
  1406. u32 seqno = 0;
  1407. int ret;
  1408. if (ringbuf->last_retired_head != -1) {
  1409. ringbuf->head = ringbuf->last_retired_head;
  1410. ringbuf->last_retired_head = -1;
  1411. ringbuf->space = ring_space(ringbuf);
  1412. if (ringbuf->space >= n)
  1413. return 0;
  1414. }
  1415. list_for_each_entry(request, &ring->request_list, list) {
  1416. if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
  1417. seqno = request->seqno;
  1418. break;
  1419. }
  1420. }
  1421. if (seqno == 0)
  1422. return -ENOSPC;
  1423. ret = i915_wait_seqno(ring, seqno);
  1424. if (ret)
  1425. return ret;
  1426. i915_gem_retire_requests_ring(ring);
  1427. ringbuf->head = ringbuf->last_retired_head;
  1428. ringbuf->last_retired_head = -1;
  1429. ringbuf->space = ring_space(ringbuf);
  1430. return 0;
  1431. }
  1432. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1433. {
  1434. struct drm_device *dev = ring->dev;
  1435. struct drm_i915_private *dev_priv = dev->dev_private;
  1436. struct intel_ringbuffer *ringbuf = ring->buffer;
  1437. unsigned long end;
  1438. int ret;
  1439. ret = intel_ring_wait_request(ring, n);
  1440. if (ret != -ENOSPC)
  1441. return ret;
  1442. /* force the tail write in case we have been skipping them */
  1443. __intel_ring_advance(ring);
  1444. /* With GEM the hangcheck timer should kick us out of the loop,
  1445. * leaving it early runs the risk of corrupting GEM state (due
  1446. * to running on almost untested codepaths). But on resume
  1447. * timers don't work yet, so prevent a complete hang in that
  1448. * case by choosing an insanely large timeout. */
  1449. end = jiffies + 60 * HZ;
  1450. trace_i915_ring_wait_begin(ring);
  1451. do {
  1452. ringbuf->head = I915_READ_HEAD(ring);
  1453. ringbuf->space = ring_space(ringbuf);
  1454. if (ringbuf->space >= n) {
  1455. ret = 0;
  1456. break;
  1457. }
  1458. if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
  1459. dev->primary->master) {
  1460. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1461. if (master_priv->sarea_priv)
  1462. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1463. }
  1464. msleep(1);
  1465. if (dev_priv->mm.interruptible && signal_pending(current)) {
  1466. ret = -ERESTARTSYS;
  1467. break;
  1468. }
  1469. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1470. dev_priv->mm.interruptible);
  1471. if (ret)
  1472. break;
  1473. if (time_after(jiffies, end)) {
  1474. ret = -EBUSY;
  1475. break;
  1476. }
  1477. } while (1);
  1478. trace_i915_ring_wait_end(ring);
  1479. return ret;
  1480. }
  1481. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1482. {
  1483. uint32_t __iomem *virt;
  1484. struct intel_ringbuffer *ringbuf = ring->buffer;
  1485. int rem = ringbuf->size - ringbuf->tail;
  1486. if (ringbuf->space < rem) {
  1487. int ret = ring_wait_for_space(ring, rem);
  1488. if (ret)
  1489. return ret;
  1490. }
  1491. virt = ringbuf->virtual_start + ringbuf->tail;
  1492. rem /= 4;
  1493. while (rem--)
  1494. iowrite32(MI_NOOP, virt++);
  1495. ringbuf->tail = 0;
  1496. ringbuf->space = ring_space(ringbuf);
  1497. return 0;
  1498. }
  1499. int intel_ring_idle(struct intel_engine_cs *ring)
  1500. {
  1501. u32 seqno;
  1502. int ret;
  1503. /* We need to add any requests required to flush the objects and ring */
  1504. if (ring->outstanding_lazy_seqno) {
  1505. ret = i915_add_request(ring, NULL);
  1506. if (ret)
  1507. return ret;
  1508. }
  1509. /* Wait upon the last request to be completed */
  1510. if (list_empty(&ring->request_list))
  1511. return 0;
  1512. seqno = list_entry(ring->request_list.prev,
  1513. struct drm_i915_gem_request,
  1514. list)->seqno;
  1515. return i915_wait_seqno(ring, seqno);
  1516. }
  1517. static int
  1518. intel_ring_alloc_seqno(struct intel_engine_cs *ring)
  1519. {
  1520. if (ring->outstanding_lazy_seqno)
  1521. return 0;
  1522. if (ring->preallocated_lazy_request == NULL) {
  1523. struct drm_i915_gem_request *request;
  1524. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1525. if (request == NULL)
  1526. return -ENOMEM;
  1527. ring->preallocated_lazy_request = request;
  1528. }
  1529. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
  1530. }
  1531. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1532. int bytes)
  1533. {
  1534. struct intel_ringbuffer *ringbuf = ring->buffer;
  1535. int ret;
  1536. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1537. ret = intel_wrap_ring_buffer(ring);
  1538. if (unlikely(ret))
  1539. return ret;
  1540. }
  1541. if (unlikely(ringbuf->space < bytes)) {
  1542. ret = ring_wait_for_space(ring, bytes);
  1543. if (unlikely(ret))
  1544. return ret;
  1545. }
  1546. return 0;
  1547. }
  1548. int intel_ring_begin(struct intel_engine_cs *ring,
  1549. int num_dwords)
  1550. {
  1551. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1552. int ret;
  1553. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1554. dev_priv->mm.interruptible);
  1555. if (ret)
  1556. return ret;
  1557. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1558. if (ret)
  1559. return ret;
  1560. /* Preallocate the olr before touching the ring */
  1561. ret = intel_ring_alloc_seqno(ring);
  1562. if (ret)
  1563. return ret;
  1564. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1565. return 0;
  1566. }
  1567. /* Align the ring tail to a cacheline boundary */
  1568. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1569. {
  1570. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1571. int ret;
  1572. if (num_dwords == 0)
  1573. return 0;
  1574. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1575. ret = intel_ring_begin(ring, num_dwords);
  1576. if (ret)
  1577. return ret;
  1578. while (num_dwords--)
  1579. intel_ring_emit(ring, MI_NOOP);
  1580. intel_ring_advance(ring);
  1581. return 0;
  1582. }
  1583. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1584. {
  1585. struct drm_device *dev = ring->dev;
  1586. struct drm_i915_private *dev_priv = dev->dev_private;
  1587. BUG_ON(ring->outstanding_lazy_seqno);
  1588. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1589. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1590. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1591. if (HAS_VEBOX(dev))
  1592. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1593. }
  1594. ring->set_seqno(ring, seqno);
  1595. ring->hangcheck.seqno = seqno;
  1596. }
  1597. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1598. u32 value)
  1599. {
  1600. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1601. /* Every tail move must follow the sequence below */
  1602. /* Disable notification that the ring is IDLE. The GT
  1603. * will then assume that it is busy and bring it out of rc6.
  1604. */
  1605. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1606. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1607. /* Clear the context id. Here be magic! */
  1608. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1609. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1610. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1611. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1612. 50))
  1613. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1614. /* Now that the ring is fully powered up, update the tail */
  1615. I915_WRITE_TAIL(ring, value);
  1616. POSTING_READ(RING_TAIL(ring->mmio_base));
  1617. /* Let the ring send IDLE messages to the GT again,
  1618. * and so let it sleep to conserve power when idle.
  1619. */
  1620. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1621. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1622. }
  1623. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1624. u32 invalidate, u32 flush)
  1625. {
  1626. uint32_t cmd;
  1627. int ret;
  1628. ret = intel_ring_begin(ring, 4);
  1629. if (ret)
  1630. return ret;
  1631. cmd = MI_FLUSH_DW;
  1632. if (INTEL_INFO(ring->dev)->gen >= 8)
  1633. cmd += 1;
  1634. /*
  1635. * Bspec vol 1c.5 - video engine command streamer:
  1636. * "If ENABLED, all TLBs will be invalidated once the flush
  1637. * operation is complete. This bit is only valid when the
  1638. * Post-Sync Operation field is a value of 1h or 3h."
  1639. */
  1640. if (invalidate & I915_GEM_GPU_DOMAINS)
  1641. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1642. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1643. intel_ring_emit(ring, cmd);
  1644. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1645. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1646. intel_ring_emit(ring, 0); /* upper addr */
  1647. intel_ring_emit(ring, 0); /* value */
  1648. } else {
  1649. intel_ring_emit(ring, 0);
  1650. intel_ring_emit(ring, MI_NOOP);
  1651. }
  1652. intel_ring_advance(ring);
  1653. return 0;
  1654. }
  1655. static int
  1656. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1657. u64 offset, u32 len,
  1658. unsigned flags)
  1659. {
  1660. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1661. bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
  1662. !(flags & I915_DISPATCH_SECURE);
  1663. int ret;
  1664. ret = intel_ring_begin(ring, 4);
  1665. if (ret)
  1666. return ret;
  1667. /* FIXME(BDW): Address space and security selectors. */
  1668. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1669. intel_ring_emit(ring, lower_32_bits(offset));
  1670. intel_ring_emit(ring, upper_32_bits(offset));
  1671. intel_ring_emit(ring, MI_NOOP);
  1672. intel_ring_advance(ring);
  1673. return 0;
  1674. }
  1675. static int
  1676. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1677. u64 offset, u32 len,
  1678. unsigned flags)
  1679. {
  1680. int ret;
  1681. ret = intel_ring_begin(ring, 2);
  1682. if (ret)
  1683. return ret;
  1684. intel_ring_emit(ring,
  1685. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1686. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1687. /* bit0-7 is the length on GEN6+ */
  1688. intel_ring_emit(ring, offset);
  1689. intel_ring_advance(ring);
  1690. return 0;
  1691. }
  1692. static int
  1693. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1694. u64 offset, u32 len,
  1695. unsigned flags)
  1696. {
  1697. int ret;
  1698. ret = intel_ring_begin(ring, 2);
  1699. if (ret)
  1700. return ret;
  1701. intel_ring_emit(ring,
  1702. MI_BATCH_BUFFER_START |
  1703. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1704. /* bit0-7 is the length on GEN6+ */
  1705. intel_ring_emit(ring, offset);
  1706. intel_ring_advance(ring);
  1707. return 0;
  1708. }
  1709. /* Blitter support (SandyBridge+) */
  1710. static int gen6_ring_flush(struct intel_engine_cs *ring,
  1711. u32 invalidate, u32 flush)
  1712. {
  1713. struct drm_device *dev = ring->dev;
  1714. uint32_t cmd;
  1715. int ret;
  1716. ret = intel_ring_begin(ring, 4);
  1717. if (ret)
  1718. return ret;
  1719. cmd = MI_FLUSH_DW;
  1720. if (INTEL_INFO(ring->dev)->gen >= 8)
  1721. cmd += 1;
  1722. /*
  1723. * Bspec vol 1c.3 - blitter engine command streamer:
  1724. * "If ENABLED, all TLBs will be invalidated once the flush
  1725. * operation is complete. This bit is only valid when the
  1726. * Post-Sync Operation field is a value of 1h or 3h."
  1727. */
  1728. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1729. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1730. MI_FLUSH_DW_OP_STOREDW;
  1731. intel_ring_emit(ring, cmd);
  1732. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1733. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1734. intel_ring_emit(ring, 0); /* upper addr */
  1735. intel_ring_emit(ring, 0); /* value */
  1736. } else {
  1737. intel_ring_emit(ring, 0);
  1738. intel_ring_emit(ring, MI_NOOP);
  1739. }
  1740. intel_ring_advance(ring);
  1741. if (IS_GEN7(dev) && !invalidate && flush)
  1742. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1743. return 0;
  1744. }
  1745. int intel_init_render_ring_buffer(struct drm_device *dev)
  1746. {
  1747. struct drm_i915_private *dev_priv = dev->dev_private;
  1748. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  1749. struct drm_i915_gem_object *obj;
  1750. int ret;
  1751. ring->name = "render ring";
  1752. ring->id = RCS;
  1753. ring->mmio_base = RENDER_RING_BASE;
  1754. if (INTEL_INFO(dev)->gen >= 8) {
  1755. if (i915_semaphore_is_enabled(dev)) {
  1756. obj = i915_gem_alloc_object(dev, 4096);
  1757. if (obj == NULL) {
  1758. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  1759. i915.semaphores = 0;
  1760. } else {
  1761. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1762. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  1763. if (ret != 0) {
  1764. drm_gem_object_unreference(&obj->base);
  1765. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  1766. i915.semaphores = 0;
  1767. } else
  1768. dev_priv->semaphore_obj = obj;
  1769. }
  1770. }
  1771. ring->add_request = gen6_add_request;
  1772. ring->flush = gen8_render_ring_flush;
  1773. ring->irq_get = gen8_ring_get_irq;
  1774. ring->irq_put = gen8_ring_put_irq;
  1775. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1776. ring->get_seqno = gen6_ring_get_seqno;
  1777. ring->set_seqno = ring_set_seqno;
  1778. if (i915_semaphore_is_enabled(dev)) {
  1779. WARN_ON(!dev_priv->semaphore_obj);
  1780. ring->semaphore.sync_to = gen8_ring_sync;
  1781. ring->semaphore.signal = gen8_rcs_signal;
  1782. GEN8_RING_SEMAPHORE_INIT;
  1783. }
  1784. } else if (INTEL_INFO(dev)->gen >= 6) {
  1785. ring->add_request = gen6_add_request;
  1786. ring->flush = gen7_render_ring_flush;
  1787. if (INTEL_INFO(dev)->gen == 6)
  1788. ring->flush = gen6_render_ring_flush;
  1789. ring->irq_get = gen6_ring_get_irq;
  1790. ring->irq_put = gen6_ring_put_irq;
  1791. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1792. ring->get_seqno = gen6_ring_get_seqno;
  1793. ring->set_seqno = ring_set_seqno;
  1794. if (i915_semaphore_is_enabled(dev)) {
  1795. ring->semaphore.sync_to = gen6_ring_sync;
  1796. ring->semaphore.signal = gen6_signal;
  1797. /*
  1798. * The current semaphore is only applied on pre-gen8
  1799. * platform. And there is no VCS2 ring on the pre-gen8
  1800. * platform. So the semaphore between RCS and VCS2 is
  1801. * initialized as INVALID. Gen8 will initialize the
  1802. * sema between VCS2 and RCS later.
  1803. */
  1804. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1805. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  1806. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  1807. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1808. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1809. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  1810. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  1811. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  1812. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  1813. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1814. }
  1815. } else if (IS_GEN5(dev)) {
  1816. ring->add_request = pc_render_add_request;
  1817. ring->flush = gen4_render_ring_flush;
  1818. ring->get_seqno = pc_render_get_seqno;
  1819. ring->set_seqno = pc_render_set_seqno;
  1820. ring->irq_get = gen5_ring_get_irq;
  1821. ring->irq_put = gen5_ring_put_irq;
  1822. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1823. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1824. } else {
  1825. ring->add_request = i9xx_add_request;
  1826. if (INTEL_INFO(dev)->gen < 4)
  1827. ring->flush = gen2_render_ring_flush;
  1828. else
  1829. ring->flush = gen4_render_ring_flush;
  1830. ring->get_seqno = ring_get_seqno;
  1831. ring->set_seqno = ring_set_seqno;
  1832. if (IS_GEN2(dev)) {
  1833. ring->irq_get = i8xx_ring_get_irq;
  1834. ring->irq_put = i8xx_ring_put_irq;
  1835. } else {
  1836. ring->irq_get = i9xx_ring_get_irq;
  1837. ring->irq_put = i9xx_ring_put_irq;
  1838. }
  1839. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1840. }
  1841. ring->write_tail = ring_write_tail;
  1842. if (IS_HASWELL(dev))
  1843. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1844. else if (IS_GEN8(dev))
  1845. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1846. else if (INTEL_INFO(dev)->gen >= 6)
  1847. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1848. else if (INTEL_INFO(dev)->gen >= 4)
  1849. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1850. else if (IS_I830(dev) || IS_845G(dev))
  1851. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1852. else
  1853. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1854. ring->init = init_render_ring;
  1855. ring->cleanup = render_ring_cleanup;
  1856. /* Workaround batchbuffer to combat CS tlb bug. */
  1857. if (HAS_BROKEN_CS_TLB(dev)) {
  1858. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1859. if (obj == NULL) {
  1860. DRM_ERROR("Failed to allocate batch bo\n");
  1861. return -ENOMEM;
  1862. }
  1863. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  1864. if (ret != 0) {
  1865. drm_gem_object_unreference(&obj->base);
  1866. DRM_ERROR("Failed to ping batch bo\n");
  1867. return ret;
  1868. }
  1869. ring->scratch.obj = obj;
  1870. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1871. }
  1872. return intel_init_ring_buffer(dev, ring);
  1873. }
  1874. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1875. {
  1876. struct drm_i915_private *dev_priv = dev->dev_private;
  1877. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  1878. struct intel_ringbuffer *ringbuf = ring->buffer;
  1879. int ret;
  1880. if (ringbuf == NULL) {
  1881. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1882. if (!ringbuf)
  1883. return -ENOMEM;
  1884. ring->buffer = ringbuf;
  1885. }
  1886. ring->name = "render ring";
  1887. ring->id = RCS;
  1888. ring->mmio_base = RENDER_RING_BASE;
  1889. if (INTEL_INFO(dev)->gen >= 6) {
  1890. /* non-kms not supported on gen6+ */
  1891. ret = -ENODEV;
  1892. goto err_ringbuf;
  1893. }
  1894. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1895. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1896. * the special gen5 functions. */
  1897. ring->add_request = i9xx_add_request;
  1898. if (INTEL_INFO(dev)->gen < 4)
  1899. ring->flush = gen2_render_ring_flush;
  1900. else
  1901. ring->flush = gen4_render_ring_flush;
  1902. ring->get_seqno = ring_get_seqno;
  1903. ring->set_seqno = ring_set_seqno;
  1904. if (IS_GEN2(dev)) {
  1905. ring->irq_get = i8xx_ring_get_irq;
  1906. ring->irq_put = i8xx_ring_put_irq;
  1907. } else {
  1908. ring->irq_get = i9xx_ring_get_irq;
  1909. ring->irq_put = i9xx_ring_put_irq;
  1910. }
  1911. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1912. ring->write_tail = ring_write_tail;
  1913. if (INTEL_INFO(dev)->gen >= 4)
  1914. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1915. else if (IS_I830(dev) || IS_845G(dev))
  1916. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1917. else
  1918. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1919. ring->init = init_render_ring;
  1920. ring->cleanup = render_ring_cleanup;
  1921. ring->dev = dev;
  1922. INIT_LIST_HEAD(&ring->active_list);
  1923. INIT_LIST_HEAD(&ring->request_list);
  1924. ringbuf->size = size;
  1925. ringbuf->effective_size = ringbuf->size;
  1926. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1927. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1928. ringbuf->virtual_start = ioremap_wc(start, size);
  1929. if (ringbuf->virtual_start == NULL) {
  1930. DRM_ERROR("can not ioremap virtual address for"
  1931. " ring buffer\n");
  1932. ret = -ENOMEM;
  1933. goto err_ringbuf;
  1934. }
  1935. if (!I915_NEED_GFX_HWS(dev)) {
  1936. ret = init_phys_status_page(ring);
  1937. if (ret)
  1938. goto err_vstart;
  1939. }
  1940. return 0;
  1941. err_vstart:
  1942. iounmap(ringbuf->virtual_start);
  1943. err_ringbuf:
  1944. kfree(ringbuf);
  1945. ring->buffer = NULL;
  1946. return ret;
  1947. }
  1948. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1949. {
  1950. struct drm_i915_private *dev_priv = dev->dev_private;
  1951. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  1952. ring->name = "bsd ring";
  1953. ring->id = VCS;
  1954. ring->write_tail = ring_write_tail;
  1955. if (INTEL_INFO(dev)->gen >= 6) {
  1956. ring->mmio_base = GEN6_BSD_RING_BASE;
  1957. /* gen6 bsd needs a special wa for tail updates */
  1958. if (IS_GEN6(dev))
  1959. ring->write_tail = gen6_bsd_ring_write_tail;
  1960. ring->flush = gen6_bsd_ring_flush;
  1961. ring->add_request = gen6_add_request;
  1962. ring->get_seqno = gen6_ring_get_seqno;
  1963. ring->set_seqno = ring_set_seqno;
  1964. if (INTEL_INFO(dev)->gen >= 8) {
  1965. ring->irq_enable_mask =
  1966. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  1967. ring->irq_get = gen8_ring_get_irq;
  1968. ring->irq_put = gen8_ring_put_irq;
  1969. ring->dispatch_execbuffer =
  1970. gen8_ring_dispatch_execbuffer;
  1971. if (i915_semaphore_is_enabled(dev)) {
  1972. ring->semaphore.sync_to = gen8_ring_sync;
  1973. ring->semaphore.signal = gen8_xcs_signal;
  1974. GEN8_RING_SEMAPHORE_INIT;
  1975. }
  1976. } else {
  1977. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1978. ring->irq_get = gen6_ring_get_irq;
  1979. ring->irq_put = gen6_ring_put_irq;
  1980. ring->dispatch_execbuffer =
  1981. gen6_ring_dispatch_execbuffer;
  1982. if (i915_semaphore_is_enabled(dev)) {
  1983. ring->semaphore.sync_to = gen6_ring_sync;
  1984. ring->semaphore.signal = gen6_signal;
  1985. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  1986. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1987. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  1988. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1989. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1990. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  1991. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  1992. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  1993. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  1994. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1995. }
  1996. }
  1997. } else {
  1998. ring->mmio_base = BSD_RING_BASE;
  1999. ring->flush = bsd_ring_flush;
  2000. ring->add_request = i9xx_add_request;
  2001. ring->get_seqno = ring_get_seqno;
  2002. ring->set_seqno = ring_set_seqno;
  2003. if (IS_GEN5(dev)) {
  2004. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2005. ring->irq_get = gen5_ring_get_irq;
  2006. ring->irq_put = gen5_ring_put_irq;
  2007. } else {
  2008. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2009. ring->irq_get = i9xx_ring_get_irq;
  2010. ring->irq_put = i9xx_ring_put_irq;
  2011. }
  2012. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2013. }
  2014. ring->init = init_ring_common;
  2015. return intel_init_ring_buffer(dev, ring);
  2016. }
  2017. /**
  2018. * Initialize the second BSD ring for Broadwell GT3.
  2019. * It is noted that this only exists on Broadwell GT3.
  2020. */
  2021. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2022. {
  2023. struct drm_i915_private *dev_priv = dev->dev_private;
  2024. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2025. if ((INTEL_INFO(dev)->gen != 8)) {
  2026. DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
  2027. return -EINVAL;
  2028. }
  2029. ring->name = "bsd2 ring";
  2030. ring->id = VCS2;
  2031. ring->write_tail = ring_write_tail;
  2032. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2033. ring->flush = gen6_bsd_ring_flush;
  2034. ring->add_request = gen6_add_request;
  2035. ring->get_seqno = gen6_ring_get_seqno;
  2036. ring->set_seqno = ring_set_seqno;
  2037. ring->irq_enable_mask =
  2038. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2039. ring->irq_get = gen8_ring_get_irq;
  2040. ring->irq_put = gen8_ring_put_irq;
  2041. ring->dispatch_execbuffer =
  2042. gen8_ring_dispatch_execbuffer;
  2043. if (i915_semaphore_is_enabled(dev)) {
  2044. ring->semaphore.sync_to = gen8_ring_sync;
  2045. ring->semaphore.signal = gen8_xcs_signal;
  2046. GEN8_RING_SEMAPHORE_INIT;
  2047. }
  2048. ring->init = init_ring_common;
  2049. return intel_init_ring_buffer(dev, ring);
  2050. }
  2051. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2052. {
  2053. struct drm_i915_private *dev_priv = dev->dev_private;
  2054. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2055. ring->name = "blitter ring";
  2056. ring->id = BCS;
  2057. ring->mmio_base = BLT_RING_BASE;
  2058. ring->write_tail = ring_write_tail;
  2059. ring->flush = gen6_ring_flush;
  2060. ring->add_request = gen6_add_request;
  2061. ring->get_seqno = gen6_ring_get_seqno;
  2062. ring->set_seqno = ring_set_seqno;
  2063. if (INTEL_INFO(dev)->gen >= 8) {
  2064. ring->irq_enable_mask =
  2065. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2066. ring->irq_get = gen8_ring_get_irq;
  2067. ring->irq_put = gen8_ring_put_irq;
  2068. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2069. if (i915_semaphore_is_enabled(dev)) {
  2070. ring->semaphore.sync_to = gen8_ring_sync;
  2071. ring->semaphore.signal = gen8_xcs_signal;
  2072. GEN8_RING_SEMAPHORE_INIT;
  2073. }
  2074. } else {
  2075. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2076. ring->irq_get = gen6_ring_get_irq;
  2077. ring->irq_put = gen6_ring_put_irq;
  2078. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2079. if (i915_semaphore_is_enabled(dev)) {
  2080. ring->semaphore.signal = gen6_signal;
  2081. ring->semaphore.sync_to = gen6_ring_sync;
  2082. /*
  2083. * The current semaphore is only applied on pre-gen8
  2084. * platform. And there is no VCS2 ring on the pre-gen8
  2085. * platform. So the semaphore between BCS and VCS2 is
  2086. * initialized as INVALID. Gen8 will initialize the
  2087. * sema between BCS and VCS2 later.
  2088. */
  2089. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2090. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2091. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2092. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2093. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2094. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2095. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2096. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2097. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2098. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2099. }
  2100. }
  2101. ring->init = init_ring_common;
  2102. return intel_init_ring_buffer(dev, ring);
  2103. }
  2104. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2105. {
  2106. struct drm_i915_private *dev_priv = dev->dev_private;
  2107. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2108. ring->name = "video enhancement ring";
  2109. ring->id = VECS;
  2110. ring->mmio_base = VEBOX_RING_BASE;
  2111. ring->write_tail = ring_write_tail;
  2112. ring->flush = gen6_ring_flush;
  2113. ring->add_request = gen6_add_request;
  2114. ring->get_seqno = gen6_ring_get_seqno;
  2115. ring->set_seqno = ring_set_seqno;
  2116. if (INTEL_INFO(dev)->gen >= 8) {
  2117. ring->irq_enable_mask =
  2118. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2119. ring->irq_get = gen8_ring_get_irq;
  2120. ring->irq_put = gen8_ring_put_irq;
  2121. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2122. if (i915_semaphore_is_enabled(dev)) {
  2123. ring->semaphore.sync_to = gen8_ring_sync;
  2124. ring->semaphore.signal = gen8_xcs_signal;
  2125. GEN8_RING_SEMAPHORE_INIT;
  2126. }
  2127. } else {
  2128. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2129. ring->irq_get = hsw_vebox_get_irq;
  2130. ring->irq_put = hsw_vebox_put_irq;
  2131. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2132. if (i915_semaphore_is_enabled(dev)) {
  2133. ring->semaphore.sync_to = gen6_ring_sync;
  2134. ring->semaphore.signal = gen6_signal;
  2135. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2136. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2137. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2138. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2139. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2140. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2141. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2142. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2143. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2144. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2145. }
  2146. }
  2147. ring->init = init_ring_common;
  2148. return intel_init_ring_buffer(dev, ring);
  2149. }
  2150. int
  2151. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2152. {
  2153. int ret;
  2154. if (!ring->gpu_caches_dirty)
  2155. return 0;
  2156. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2157. if (ret)
  2158. return ret;
  2159. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2160. ring->gpu_caches_dirty = false;
  2161. return 0;
  2162. }
  2163. int
  2164. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2165. {
  2166. uint32_t flush_domains;
  2167. int ret;
  2168. flush_domains = 0;
  2169. if (ring->gpu_caches_dirty)
  2170. flush_domains = I915_GEM_GPU_DOMAINS;
  2171. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2172. if (ret)
  2173. return ret;
  2174. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2175. ring->gpu_caches_dirty = false;
  2176. return 0;
  2177. }
  2178. void
  2179. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2180. {
  2181. int ret;
  2182. if (!intel_ring_initialized(ring))
  2183. return;
  2184. ret = intel_ring_idle(ring);
  2185. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2186. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2187. ring->name, ret);
  2188. stop_ring(ring);
  2189. }