amdgpu_uvd.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Christian König <deathsimple@vodafone.de>
  29. */
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_pm.h"
  36. #include "amdgpu_uvd.h"
  37. #include "cikd.h"
  38. #include "uvd/uvd_4_2_d.h"
  39. /* 1 second timeout */
  40. #define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
  41. /* Firmware versions for VI */
  42. #define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
  43. #define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
  44. #define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
  45. #define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
  46. /* Polaris10/11 firmware version */
  47. #define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
  48. /* Firmware Names */
  49. #ifdef CONFIG_DRM_AMDGPU_CIK
  50. #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
  51. #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
  52. #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
  53. #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
  54. #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
  55. #endif
  56. #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
  57. #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
  58. #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
  59. #define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
  60. #define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
  61. #define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
  62. #define FIRMWARE_POLARIS12 "amdgpu/polaris12_uvd.bin"
  63. #define FIRMWARE_VEGA10 "amdgpu/vega10_uvd.bin"
  64. #define mmUVD_GPCOM_VCPU_DATA0_VEGA10 (0x03c4 + 0x7e00)
  65. #define mmUVD_GPCOM_VCPU_DATA1_VEGA10 (0x03c5 + 0x7e00)
  66. #define mmUVD_GPCOM_VCPU_CMD_VEGA10 (0x03c3 + 0x7e00)
  67. #define mmUVD_NO_OP_VEGA10 (0x03ff + 0x7e00)
  68. #define mmUVD_ENGINE_CNTL_VEGA10 (0x03c6 + 0x7e00)
  69. /**
  70. * amdgpu_uvd_cs_ctx - Command submission parser context
  71. *
  72. * Used for emulating virtual memory support on UVD 4.2.
  73. */
  74. struct amdgpu_uvd_cs_ctx {
  75. struct amdgpu_cs_parser *parser;
  76. unsigned reg, count;
  77. unsigned data0, data1;
  78. unsigned idx;
  79. unsigned ib_idx;
  80. /* does the IB has a msg command */
  81. bool has_msg_cmd;
  82. /* minimum buffer sizes */
  83. unsigned *buf_sizes;
  84. };
  85. #ifdef CONFIG_DRM_AMDGPU_CIK
  86. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  87. MODULE_FIRMWARE(FIRMWARE_KABINI);
  88. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  89. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  90. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  91. #endif
  92. MODULE_FIRMWARE(FIRMWARE_TONGA);
  93. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  94. MODULE_FIRMWARE(FIRMWARE_FIJI);
  95. MODULE_FIRMWARE(FIRMWARE_STONEY);
  96. MODULE_FIRMWARE(FIRMWARE_POLARIS10);
  97. MODULE_FIRMWARE(FIRMWARE_POLARIS11);
  98. MODULE_FIRMWARE(FIRMWARE_POLARIS12);
  99. MODULE_FIRMWARE(FIRMWARE_VEGA10);
  100. static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
  101. int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
  102. {
  103. struct amdgpu_ring *ring;
  104. struct drm_sched_rq *rq;
  105. unsigned long bo_size;
  106. const char *fw_name;
  107. const struct common_firmware_header *hdr;
  108. unsigned version_major, version_minor, family_id;
  109. int i, r;
  110. INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
  111. switch (adev->asic_type) {
  112. #ifdef CONFIG_DRM_AMDGPU_CIK
  113. case CHIP_BONAIRE:
  114. fw_name = FIRMWARE_BONAIRE;
  115. break;
  116. case CHIP_KABINI:
  117. fw_name = FIRMWARE_KABINI;
  118. break;
  119. case CHIP_KAVERI:
  120. fw_name = FIRMWARE_KAVERI;
  121. break;
  122. case CHIP_HAWAII:
  123. fw_name = FIRMWARE_HAWAII;
  124. break;
  125. case CHIP_MULLINS:
  126. fw_name = FIRMWARE_MULLINS;
  127. break;
  128. #endif
  129. case CHIP_TONGA:
  130. fw_name = FIRMWARE_TONGA;
  131. break;
  132. case CHIP_FIJI:
  133. fw_name = FIRMWARE_FIJI;
  134. break;
  135. case CHIP_CARRIZO:
  136. fw_name = FIRMWARE_CARRIZO;
  137. break;
  138. case CHIP_STONEY:
  139. fw_name = FIRMWARE_STONEY;
  140. break;
  141. case CHIP_POLARIS10:
  142. fw_name = FIRMWARE_POLARIS10;
  143. break;
  144. case CHIP_POLARIS11:
  145. fw_name = FIRMWARE_POLARIS11;
  146. break;
  147. case CHIP_VEGA10:
  148. fw_name = FIRMWARE_VEGA10;
  149. break;
  150. case CHIP_POLARIS12:
  151. fw_name = FIRMWARE_POLARIS12;
  152. break;
  153. default:
  154. return -EINVAL;
  155. }
  156. r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
  157. if (r) {
  158. dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
  159. fw_name);
  160. return r;
  161. }
  162. r = amdgpu_ucode_validate(adev->uvd.fw);
  163. if (r) {
  164. dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
  165. fw_name);
  166. release_firmware(adev->uvd.fw);
  167. adev->uvd.fw = NULL;
  168. return r;
  169. }
  170. /* Set the default UVD handles that the firmware can handle */
  171. adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
  172. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  173. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  174. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  175. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  176. DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
  177. version_major, version_minor, family_id);
  178. /*
  179. * Limit the number of UVD handles depending on microcode major
  180. * and minor versions. The firmware version which has 40 UVD
  181. * instances support is 1.80. So all subsequent versions should
  182. * also have the same support.
  183. */
  184. if ((version_major > 0x01) ||
  185. ((version_major == 0x01) && (version_minor >= 0x50)))
  186. adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
  187. adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
  188. (family_id << 8));
  189. if ((adev->asic_type == CHIP_POLARIS10 ||
  190. adev->asic_type == CHIP_POLARIS11) &&
  191. (adev->uvd.fw_version < FW_1_66_16))
  192. DRM_ERROR("POLARIS10/11 UVD firmware version %hu.%hu is too old.\n",
  193. version_major, version_minor);
  194. bo_size = AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
  195. + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
  196. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  197. bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
  198. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  199. AMDGPU_GEM_DOMAIN_VRAM, &adev->uvd.vcpu_bo,
  200. &adev->uvd.gpu_addr, &adev->uvd.cpu_addr);
  201. if (r) {
  202. dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
  203. return r;
  204. }
  205. ring = &adev->uvd.ring;
  206. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  207. r = drm_sched_entity_init(&ring->sched, &adev->uvd.entity,
  208. rq, amdgpu_sched_jobs, NULL);
  209. if (r != 0) {
  210. DRM_ERROR("Failed setting up UVD run queue.\n");
  211. return r;
  212. }
  213. for (i = 0; i < adev->uvd.max_handles; ++i) {
  214. atomic_set(&adev->uvd.handles[i], 0);
  215. adev->uvd.filp[i] = NULL;
  216. }
  217. /* from uvd v5.0 HW addressing capacity increased to 64 bits */
  218. if (!amdgpu_device_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
  219. adev->uvd.address_64_bit = true;
  220. switch (adev->asic_type) {
  221. case CHIP_TONGA:
  222. adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
  223. break;
  224. case CHIP_CARRIZO:
  225. adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
  226. break;
  227. case CHIP_FIJI:
  228. adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
  229. break;
  230. case CHIP_STONEY:
  231. adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
  232. break;
  233. default:
  234. adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
  235. }
  236. return 0;
  237. }
  238. int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
  239. {
  240. int i;
  241. kfree(adev->uvd.saved_bo);
  242. drm_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
  243. amdgpu_bo_free_kernel(&adev->uvd.vcpu_bo,
  244. &adev->uvd.gpu_addr,
  245. (void **)&adev->uvd.cpu_addr);
  246. amdgpu_ring_fini(&adev->uvd.ring);
  247. for (i = 0; i < AMDGPU_MAX_UVD_ENC_RINGS; ++i)
  248. amdgpu_ring_fini(&adev->uvd.ring_enc[i]);
  249. release_firmware(adev->uvd.fw);
  250. return 0;
  251. }
  252. int amdgpu_uvd_suspend(struct amdgpu_device *adev)
  253. {
  254. unsigned size;
  255. void *ptr;
  256. int i;
  257. if (adev->uvd.vcpu_bo == NULL)
  258. return 0;
  259. cancel_delayed_work_sync(&adev->uvd.idle_work);
  260. for (i = 0; i < adev->uvd.max_handles; ++i)
  261. if (atomic_read(&adev->uvd.handles[i]))
  262. break;
  263. if (i == adev->uvd.max_handles)
  264. return 0;
  265. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  266. ptr = adev->uvd.cpu_addr;
  267. adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
  268. if (!adev->uvd.saved_bo)
  269. return -ENOMEM;
  270. memcpy_fromio(adev->uvd.saved_bo, ptr, size);
  271. return 0;
  272. }
  273. int amdgpu_uvd_resume(struct amdgpu_device *adev)
  274. {
  275. unsigned size;
  276. void *ptr;
  277. if (adev->uvd.vcpu_bo == NULL)
  278. return -EINVAL;
  279. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  280. ptr = adev->uvd.cpu_addr;
  281. if (adev->uvd.saved_bo != NULL) {
  282. memcpy_toio(ptr, adev->uvd.saved_bo, size);
  283. kfree(adev->uvd.saved_bo);
  284. adev->uvd.saved_bo = NULL;
  285. } else {
  286. const struct common_firmware_header *hdr;
  287. unsigned offset;
  288. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  289. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  290. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  291. memcpy_toio(adev->uvd.cpu_addr, adev->uvd.fw->data + offset,
  292. le32_to_cpu(hdr->ucode_size_bytes));
  293. size -= le32_to_cpu(hdr->ucode_size_bytes);
  294. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  295. }
  296. memset_io(ptr, 0, size);
  297. /* to restore uvd fence seq */
  298. amdgpu_fence_driver_force_completion(&adev->uvd.ring);
  299. }
  300. return 0;
  301. }
  302. void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  303. {
  304. struct amdgpu_ring *ring = &adev->uvd.ring;
  305. int i, r;
  306. for (i = 0; i < adev->uvd.max_handles; ++i) {
  307. uint32_t handle = atomic_read(&adev->uvd.handles[i]);
  308. if (handle != 0 && adev->uvd.filp[i] == filp) {
  309. struct dma_fence *fence;
  310. r = amdgpu_uvd_get_destroy_msg(ring, handle,
  311. false, &fence);
  312. if (r) {
  313. DRM_ERROR("Error destroying UVD (%d)!\n", r);
  314. continue;
  315. }
  316. dma_fence_wait(fence, false);
  317. dma_fence_put(fence);
  318. adev->uvd.filp[i] = NULL;
  319. atomic_set(&adev->uvd.handles[i], 0);
  320. }
  321. }
  322. }
  323. static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
  324. {
  325. int i;
  326. for (i = 0; i < abo->placement.num_placement; ++i) {
  327. abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
  328. abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
  329. }
  330. }
  331. static u64 amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx *ctx)
  332. {
  333. uint32_t lo, hi;
  334. uint64_t addr;
  335. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  336. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  337. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  338. return addr;
  339. }
  340. /**
  341. * amdgpu_uvd_cs_pass1 - first parsing round
  342. *
  343. * @ctx: UVD parser context
  344. *
  345. * Make sure UVD message and feedback buffers are in VRAM and
  346. * nobody is violating an 256MB boundary.
  347. */
  348. static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
  349. {
  350. struct ttm_operation_ctx tctx = { false, false };
  351. struct amdgpu_bo_va_mapping *mapping;
  352. struct amdgpu_bo *bo;
  353. uint32_t cmd;
  354. uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
  355. int r = 0;
  356. r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
  357. if (r) {
  358. DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
  359. return r;
  360. }
  361. if (!ctx->parser->adev->uvd.address_64_bit) {
  362. /* check if it's a message or feedback command */
  363. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  364. if (cmd == 0x0 || cmd == 0x3) {
  365. /* yes, force it into VRAM */
  366. uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
  367. amdgpu_ttm_placement_from_domain(bo, domain);
  368. }
  369. amdgpu_uvd_force_into_uvd_segment(bo);
  370. r = ttm_bo_validate(&bo->tbo, &bo->placement, &tctx);
  371. }
  372. return r;
  373. }
  374. /**
  375. * amdgpu_uvd_cs_msg_decode - handle UVD decode message
  376. *
  377. * @msg: pointer to message structure
  378. * @buf_sizes: returned buffer sizes
  379. *
  380. * Peek into the decode message and calculate the necessary buffer sizes.
  381. */
  382. static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
  383. unsigned buf_sizes[])
  384. {
  385. unsigned stream_type = msg[4];
  386. unsigned width = msg[6];
  387. unsigned height = msg[7];
  388. unsigned dpb_size = msg[9];
  389. unsigned pitch = msg[28];
  390. unsigned level = msg[57];
  391. unsigned width_in_mb = width / 16;
  392. unsigned height_in_mb = ALIGN(height / 16, 2);
  393. unsigned fs_in_mb = width_in_mb * height_in_mb;
  394. unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
  395. unsigned min_ctx_size = ~0;
  396. image_size = width * height;
  397. image_size += image_size / 2;
  398. image_size = ALIGN(image_size, 1024);
  399. switch (stream_type) {
  400. case 0: /* H264 */
  401. switch(level) {
  402. case 30:
  403. num_dpb_buffer = 8100 / fs_in_mb;
  404. break;
  405. case 31:
  406. num_dpb_buffer = 18000 / fs_in_mb;
  407. break;
  408. case 32:
  409. num_dpb_buffer = 20480 / fs_in_mb;
  410. break;
  411. case 41:
  412. num_dpb_buffer = 32768 / fs_in_mb;
  413. break;
  414. case 42:
  415. num_dpb_buffer = 34816 / fs_in_mb;
  416. break;
  417. case 50:
  418. num_dpb_buffer = 110400 / fs_in_mb;
  419. break;
  420. case 51:
  421. num_dpb_buffer = 184320 / fs_in_mb;
  422. break;
  423. default:
  424. num_dpb_buffer = 184320 / fs_in_mb;
  425. break;
  426. }
  427. num_dpb_buffer++;
  428. if (num_dpb_buffer > 17)
  429. num_dpb_buffer = 17;
  430. /* reference picture buffer */
  431. min_dpb_size = image_size * num_dpb_buffer;
  432. /* macroblock context buffer */
  433. min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
  434. /* IT surface buffer */
  435. min_dpb_size += width_in_mb * height_in_mb * 32;
  436. break;
  437. case 1: /* VC1 */
  438. /* reference picture buffer */
  439. min_dpb_size = image_size * 3;
  440. /* CONTEXT_BUFFER */
  441. min_dpb_size += width_in_mb * height_in_mb * 128;
  442. /* IT surface buffer */
  443. min_dpb_size += width_in_mb * 64;
  444. /* DB surface buffer */
  445. min_dpb_size += width_in_mb * 128;
  446. /* BP */
  447. tmp = max(width_in_mb, height_in_mb);
  448. min_dpb_size += ALIGN(tmp * 7 * 16, 64);
  449. break;
  450. case 3: /* MPEG2 */
  451. /* reference picture buffer */
  452. min_dpb_size = image_size * 3;
  453. break;
  454. case 4: /* MPEG4 */
  455. /* reference picture buffer */
  456. min_dpb_size = image_size * 3;
  457. /* CM */
  458. min_dpb_size += width_in_mb * height_in_mb * 64;
  459. /* IT surface buffer */
  460. min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
  461. break;
  462. case 7: /* H264 Perf */
  463. switch(level) {
  464. case 30:
  465. num_dpb_buffer = 8100 / fs_in_mb;
  466. break;
  467. case 31:
  468. num_dpb_buffer = 18000 / fs_in_mb;
  469. break;
  470. case 32:
  471. num_dpb_buffer = 20480 / fs_in_mb;
  472. break;
  473. case 41:
  474. num_dpb_buffer = 32768 / fs_in_mb;
  475. break;
  476. case 42:
  477. num_dpb_buffer = 34816 / fs_in_mb;
  478. break;
  479. case 50:
  480. num_dpb_buffer = 110400 / fs_in_mb;
  481. break;
  482. case 51:
  483. num_dpb_buffer = 184320 / fs_in_mb;
  484. break;
  485. default:
  486. num_dpb_buffer = 184320 / fs_in_mb;
  487. break;
  488. }
  489. num_dpb_buffer++;
  490. if (num_dpb_buffer > 17)
  491. num_dpb_buffer = 17;
  492. /* reference picture buffer */
  493. min_dpb_size = image_size * num_dpb_buffer;
  494. if (!adev->uvd.use_ctx_buf){
  495. /* macroblock context buffer */
  496. min_dpb_size +=
  497. width_in_mb * height_in_mb * num_dpb_buffer * 192;
  498. /* IT surface buffer */
  499. min_dpb_size += width_in_mb * height_in_mb * 32;
  500. } else {
  501. /* macroblock context buffer */
  502. min_ctx_size =
  503. width_in_mb * height_in_mb * num_dpb_buffer * 192;
  504. }
  505. break;
  506. case 8: /* MJPEG */
  507. min_dpb_size = 0;
  508. break;
  509. case 16: /* H265 */
  510. image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
  511. image_size = ALIGN(image_size, 256);
  512. num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
  513. min_dpb_size = image_size * num_dpb_buffer;
  514. min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
  515. * 16 * num_dpb_buffer + 52 * 1024;
  516. break;
  517. default:
  518. DRM_ERROR("UVD codec not handled %d!\n", stream_type);
  519. return -EINVAL;
  520. }
  521. if (width > pitch) {
  522. DRM_ERROR("Invalid UVD decoding target pitch!\n");
  523. return -EINVAL;
  524. }
  525. if (dpb_size < min_dpb_size) {
  526. DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
  527. dpb_size, min_dpb_size);
  528. return -EINVAL;
  529. }
  530. buf_sizes[0x1] = dpb_size;
  531. buf_sizes[0x2] = image_size;
  532. buf_sizes[0x4] = min_ctx_size;
  533. return 0;
  534. }
  535. /**
  536. * amdgpu_uvd_cs_msg - handle UVD message
  537. *
  538. * @ctx: UVD parser context
  539. * @bo: buffer object containing the message
  540. * @offset: offset into the buffer object
  541. *
  542. * Peek into the UVD message and extract the session id.
  543. * Make sure that we don't open up to many sessions.
  544. */
  545. static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
  546. struct amdgpu_bo *bo, unsigned offset)
  547. {
  548. struct amdgpu_device *adev = ctx->parser->adev;
  549. int32_t *msg, msg_type, handle;
  550. void *ptr;
  551. long r;
  552. int i;
  553. if (offset & 0x3F) {
  554. DRM_ERROR("UVD messages must be 64 byte aligned!\n");
  555. return -EINVAL;
  556. }
  557. r = amdgpu_bo_kmap(bo, &ptr);
  558. if (r) {
  559. DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
  560. return r;
  561. }
  562. msg = ptr + offset;
  563. msg_type = msg[1];
  564. handle = msg[2];
  565. if (handle == 0) {
  566. DRM_ERROR("Invalid UVD handle!\n");
  567. return -EINVAL;
  568. }
  569. switch (msg_type) {
  570. case 0:
  571. /* it's a create msg, calc image size (width * height) */
  572. amdgpu_bo_kunmap(bo);
  573. /* try to alloc a new handle */
  574. for (i = 0; i < adev->uvd.max_handles; ++i) {
  575. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  576. DRM_ERROR("Handle 0x%x already in use!\n", handle);
  577. return -EINVAL;
  578. }
  579. if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
  580. adev->uvd.filp[i] = ctx->parser->filp;
  581. return 0;
  582. }
  583. }
  584. DRM_ERROR("No more free UVD handles!\n");
  585. return -ENOSPC;
  586. case 1:
  587. /* it's a decode msg, calc buffer sizes */
  588. r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
  589. amdgpu_bo_kunmap(bo);
  590. if (r)
  591. return r;
  592. /* validate the handle */
  593. for (i = 0; i < adev->uvd.max_handles; ++i) {
  594. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  595. if (adev->uvd.filp[i] != ctx->parser->filp) {
  596. DRM_ERROR("UVD handle collision detected!\n");
  597. return -EINVAL;
  598. }
  599. return 0;
  600. }
  601. }
  602. DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
  603. return -ENOENT;
  604. case 2:
  605. /* it's a destroy msg, free the handle */
  606. for (i = 0; i < adev->uvd.max_handles; ++i)
  607. atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
  608. amdgpu_bo_kunmap(bo);
  609. return 0;
  610. default:
  611. DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
  612. return -EINVAL;
  613. }
  614. BUG();
  615. return -EINVAL;
  616. }
  617. /**
  618. * amdgpu_uvd_cs_pass2 - second parsing round
  619. *
  620. * @ctx: UVD parser context
  621. *
  622. * Patch buffer addresses, make sure buffer sizes are correct.
  623. */
  624. static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
  625. {
  626. struct amdgpu_bo_va_mapping *mapping;
  627. struct amdgpu_bo *bo;
  628. uint32_t cmd;
  629. uint64_t start, end;
  630. uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
  631. int r;
  632. r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
  633. if (r) {
  634. DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
  635. return r;
  636. }
  637. start = amdgpu_bo_gpu_offset(bo);
  638. end = (mapping->last + 1 - mapping->start);
  639. end = end * AMDGPU_GPU_PAGE_SIZE + start;
  640. addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
  641. start += addr;
  642. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
  643. lower_32_bits(start));
  644. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
  645. upper_32_bits(start));
  646. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  647. if (cmd < 0x4) {
  648. if ((end - start) < ctx->buf_sizes[cmd]) {
  649. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  650. (unsigned)(end - start),
  651. ctx->buf_sizes[cmd]);
  652. return -EINVAL;
  653. }
  654. } else if (cmd == 0x206) {
  655. if ((end - start) < ctx->buf_sizes[4]) {
  656. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  657. (unsigned)(end - start),
  658. ctx->buf_sizes[4]);
  659. return -EINVAL;
  660. }
  661. } else if ((cmd != 0x100) && (cmd != 0x204)) {
  662. DRM_ERROR("invalid UVD command %X!\n", cmd);
  663. return -EINVAL;
  664. }
  665. if (!ctx->parser->adev->uvd.address_64_bit) {
  666. if ((start >> 28) != ((end - 1) >> 28)) {
  667. DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
  668. start, end);
  669. return -EINVAL;
  670. }
  671. if ((cmd == 0 || cmd == 0x3) &&
  672. (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
  673. DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
  674. start, end);
  675. return -EINVAL;
  676. }
  677. }
  678. if (cmd == 0) {
  679. ctx->has_msg_cmd = true;
  680. r = amdgpu_uvd_cs_msg(ctx, bo, addr);
  681. if (r)
  682. return r;
  683. } else if (!ctx->has_msg_cmd) {
  684. DRM_ERROR("Message needed before other commands are send!\n");
  685. return -EINVAL;
  686. }
  687. return 0;
  688. }
  689. /**
  690. * amdgpu_uvd_cs_reg - parse register writes
  691. *
  692. * @ctx: UVD parser context
  693. * @cb: callback function
  694. *
  695. * Parse the register writes, call cb on each complete command.
  696. */
  697. static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
  698. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  699. {
  700. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  701. int i, r;
  702. ctx->idx++;
  703. for (i = 0; i <= ctx->count; ++i) {
  704. unsigned reg = ctx->reg + i;
  705. if (ctx->idx >= ib->length_dw) {
  706. DRM_ERROR("Register command after end of CS!\n");
  707. return -EINVAL;
  708. }
  709. switch (reg) {
  710. case mmUVD_GPCOM_VCPU_DATA0:
  711. ctx->data0 = ctx->idx;
  712. break;
  713. case mmUVD_GPCOM_VCPU_DATA1:
  714. ctx->data1 = ctx->idx;
  715. break;
  716. case mmUVD_GPCOM_VCPU_CMD:
  717. r = cb(ctx);
  718. if (r)
  719. return r;
  720. break;
  721. case mmUVD_ENGINE_CNTL:
  722. case mmUVD_NO_OP:
  723. break;
  724. default:
  725. DRM_ERROR("Invalid reg 0x%X!\n", reg);
  726. return -EINVAL;
  727. }
  728. ctx->idx++;
  729. }
  730. return 0;
  731. }
  732. /**
  733. * amdgpu_uvd_cs_packets - parse UVD packets
  734. *
  735. * @ctx: UVD parser context
  736. * @cb: callback function
  737. *
  738. * Parse the command stream packets.
  739. */
  740. static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
  741. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  742. {
  743. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  744. int r;
  745. for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
  746. uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
  747. unsigned type = CP_PACKET_GET_TYPE(cmd);
  748. switch (type) {
  749. case PACKET_TYPE0:
  750. ctx->reg = CP_PACKET0_GET_REG(cmd);
  751. ctx->count = CP_PACKET_GET_COUNT(cmd);
  752. r = amdgpu_uvd_cs_reg(ctx, cb);
  753. if (r)
  754. return r;
  755. break;
  756. case PACKET_TYPE2:
  757. ++ctx->idx;
  758. break;
  759. default:
  760. DRM_ERROR("Unknown packet type %d !\n", type);
  761. return -EINVAL;
  762. }
  763. }
  764. return 0;
  765. }
  766. /**
  767. * amdgpu_uvd_ring_parse_cs - UVD command submission parser
  768. *
  769. * @parser: Command submission parser context
  770. *
  771. * Parse the command stream, patch in addresses as necessary.
  772. */
  773. int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
  774. {
  775. struct amdgpu_uvd_cs_ctx ctx = {};
  776. unsigned buf_sizes[] = {
  777. [0x00000000] = 2048,
  778. [0x00000001] = 0xFFFFFFFF,
  779. [0x00000002] = 0xFFFFFFFF,
  780. [0x00000003] = 2048,
  781. [0x00000004] = 0xFFFFFFFF,
  782. };
  783. struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
  784. int r;
  785. parser->job->vm = NULL;
  786. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  787. if (ib->length_dw % 16) {
  788. DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
  789. ib->length_dw);
  790. return -EINVAL;
  791. }
  792. ctx.parser = parser;
  793. ctx.buf_sizes = buf_sizes;
  794. ctx.ib_idx = ib_idx;
  795. /* first round only required on chips without UVD 64 bit address support */
  796. if (!parser->adev->uvd.address_64_bit) {
  797. /* first round, make sure the buffers are actually in the UVD segment */
  798. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
  799. if (r)
  800. return r;
  801. }
  802. /* second round, patch buffer addresses into the command stream */
  803. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
  804. if (r)
  805. return r;
  806. if (!ctx.has_msg_cmd) {
  807. DRM_ERROR("UVD-IBs need a msg command!\n");
  808. return -EINVAL;
  809. }
  810. return 0;
  811. }
  812. static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
  813. bool direct, struct dma_fence **fence)
  814. {
  815. struct amdgpu_device *adev = ring->adev;
  816. struct dma_fence *f = NULL;
  817. struct amdgpu_job *job;
  818. struct amdgpu_ib *ib;
  819. uint32_t data[4];
  820. uint64_t addr;
  821. long r;
  822. int i;
  823. amdgpu_bo_kunmap(bo);
  824. amdgpu_bo_unpin(bo);
  825. if (!ring->adev->uvd.address_64_bit) {
  826. struct ttm_operation_ctx ctx = { true, false };
  827. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  828. amdgpu_uvd_force_into_uvd_segment(bo);
  829. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  830. if (r)
  831. goto err;
  832. }
  833. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  834. if (r)
  835. goto err;
  836. if (adev->asic_type >= CHIP_VEGA10) {
  837. data[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0_VEGA10, 0);
  838. data[1] = PACKET0(mmUVD_GPCOM_VCPU_DATA1_VEGA10, 0);
  839. data[2] = PACKET0(mmUVD_GPCOM_VCPU_CMD_VEGA10, 0);
  840. data[3] = PACKET0(mmUVD_NO_OP_VEGA10, 0);
  841. } else {
  842. data[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
  843. data[1] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
  844. data[2] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
  845. data[3] = PACKET0(mmUVD_NO_OP, 0);
  846. }
  847. ib = &job->ibs[0];
  848. addr = amdgpu_bo_gpu_offset(bo);
  849. ib->ptr[0] = data[0];
  850. ib->ptr[1] = addr;
  851. ib->ptr[2] = data[1];
  852. ib->ptr[3] = addr >> 32;
  853. ib->ptr[4] = data[2];
  854. ib->ptr[5] = 0;
  855. for (i = 6; i < 16; i += 2) {
  856. ib->ptr[i] = data[3];
  857. ib->ptr[i+1] = 0;
  858. }
  859. ib->length_dw = 16;
  860. if (direct) {
  861. r = reservation_object_wait_timeout_rcu(bo->tbo.resv,
  862. true, false,
  863. msecs_to_jiffies(10));
  864. if (r == 0)
  865. r = -ETIMEDOUT;
  866. if (r < 0)
  867. goto err_free;
  868. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  869. job->fence = dma_fence_get(f);
  870. if (r)
  871. goto err_free;
  872. amdgpu_job_free(job);
  873. } else {
  874. r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
  875. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  876. if (r)
  877. goto err_free;
  878. r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
  879. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  880. if (r)
  881. goto err_free;
  882. }
  883. amdgpu_bo_fence(bo, f, false);
  884. amdgpu_bo_unreserve(bo);
  885. amdgpu_bo_unref(&bo);
  886. if (fence)
  887. *fence = dma_fence_get(f);
  888. dma_fence_put(f);
  889. return 0;
  890. err_free:
  891. amdgpu_job_free(job);
  892. err:
  893. amdgpu_bo_unreserve(bo);
  894. amdgpu_bo_unref(&bo);
  895. return r;
  896. }
  897. /* multiple fence commands without any stream commands in between can
  898. crash the vcpu so just try to emmit a dummy create/destroy msg to
  899. avoid this */
  900. int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  901. struct dma_fence **fence)
  902. {
  903. struct amdgpu_device *adev = ring->adev;
  904. struct amdgpu_bo *bo = NULL;
  905. uint32_t *msg;
  906. int r, i;
  907. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  908. AMDGPU_GEM_DOMAIN_VRAM,
  909. &bo, NULL, (void **)&msg);
  910. if (r)
  911. return r;
  912. /* stitch together an UVD create msg */
  913. msg[0] = cpu_to_le32(0x00000de4);
  914. msg[1] = cpu_to_le32(0x00000000);
  915. msg[2] = cpu_to_le32(handle);
  916. msg[3] = cpu_to_le32(0x00000000);
  917. msg[4] = cpu_to_le32(0x00000000);
  918. msg[5] = cpu_to_le32(0x00000000);
  919. msg[6] = cpu_to_le32(0x00000000);
  920. msg[7] = cpu_to_le32(0x00000780);
  921. msg[8] = cpu_to_le32(0x00000440);
  922. msg[9] = cpu_to_le32(0x00000000);
  923. msg[10] = cpu_to_le32(0x01b37000);
  924. for (i = 11; i < 1024; ++i)
  925. msg[i] = cpu_to_le32(0x0);
  926. return amdgpu_uvd_send_msg(ring, bo, true, fence);
  927. }
  928. int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  929. bool direct, struct dma_fence **fence)
  930. {
  931. struct amdgpu_device *adev = ring->adev;
  932. struct amdgpu_bo *bo = NULL;
  933. uint32_t *msg;
  934. int r, i;
  935. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  936. AMDGPU_GEM_DOMAIN_VRAM,
  937. &bo, NULL, (void **)&msg);
  938. if (r)
  939. return r;
  940. /* stitch together an UVD destroy msg */
  941. msg[0] = cpu_to_le32(0x00000de4);
  942. msg[1] = cpu_to_le32(0x00000002);
  943. msg[2] = cpu_to_le32(handle);
  944. msg[3] = cpu_to_le32(0x00000000);
  945. for (i = 4; i < 1024; ++i)
  946. msg[i] = cpu_to_le32(0x0);
  947. return amdgpu_uvd_send_msg(ring, bo, direct, fence);
  948. }
  949. static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
  950. {
  951. struct amdgpu_device *adev =
  952. container_of(work, struct amdgpu_device, uvd.idle_work.work);
  953. unsigned fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
  954. if (fences == 0) {
  955. if (adev->pm.dpm_enabled) {
  956. amdgpu_dpm_enable_uvd(adev, false);
  957. } else {
  958. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  959. /* shutdown the UVD block */
  960. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  961. AMD_PG_STATE_GATE);
  962. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  963. AMD_CG_STATE_GATE);
  964. }
  965. } else {
  966. schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
  967. }
  968. }
  969. void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
  970. {
  971. struct amdgpu_device *adev = ring->adev;
  972. bool set_clocks;
  973. if (amdgpu_sriov_vf(adev))
  974. return;
  975. set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
  976. if (set_clocks) {
  977. if (adev->pm.dpm_enabled) {
  978. amdgpu_dpm_enable_uvd(adev, true);
  979. } else {
  980. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  981. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  982. AMD_CG_STATE_UNGATE);
  983. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  984. AMD_PG_STATE_UNGATE);
  985. }
  986. }
  987. }
  988. void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
  989. {
  990. if (!amdgpu_sriov_vf(ring->adev))
  991. schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
  992. }
  993. /**
  994. * amdgpu_uvd_ring_test_ib - test ib execution
  995. *
  996. * @ring: amdgpu_ring pointer
  997. *
  998. * Test if we can successfully execute an IB
  999. */
  1000. int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1001. {
  1002. struct dma_fence *fence;
  1003. long r;
  1004. r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
  1005. if (r) {
  1006. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  1007. goto error;
  1008. }
  1009. r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
  1010. if (r) {
  1011. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  1012. goto error;
  1013. }
  1014. r = dma_fence_wait_timeout(fence, false, timeout);
  1015. if (r == 0) {
  1016. DRM_ERROR("amdgpu: IB test timed out.\n");
  1017. r = -ETIMEDOUT;
  1018. } else if (r < 0) {
  1019. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1020. } else {
  1021. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  1022. r = 0;
  1023. }
  1024. dma_fence_put(fence);
  1025. error:
  1026. return r;
  1027. }
  1028. /**
  1029. * amdgpu_uvd_used_handles - returns used UVD handles
  1030. *
  1031. * @adev: amdgpu_device pointer
  1032. *
  1033. * Returns the number of UVD handles in use
  1034. */
  1035. uint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev)
  1036. {
  1037. unsigned i;
  1038. uint32_t used_handles = 0;
  1039. for (i = 0; i < adev->uvd.max_handles; ++i) {
  1040. /*
  1041. * Handles can be freed in any order, and not
  1042. * necessarily linear. So we need to count
  1043. * all non-zero handles.
  1044. */
  1045. if (atomic_read(&adev->uvd.handles[i]))
  1046. used_handles++;
  1047. }
  1048. return used_handles;
  1049. }