amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. unsigned long max_size;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  57. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  58. * handle vram to system pool migrations.
  59. */
  60. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  61. if (size > max_size) {
  62. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  63. size >> 20, max_size >> 20);
  64. return -ENOMEM;
  65. }
  66. }
  67. retry:
  68. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  69. flags, NULL, NULL, &robj);
  70. if (r) {
  71. if (r != -ERESTARTSYS) {
  72. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  73. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  74. goto retry;
  75. }
  76. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  77. size, initial_domain, alignment, r);
  78. }
  79. return r;
  80. }
  81. *obj = &robj->gem_base;
  82. return 0;
  83. }
  84. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  85. {
  86. struct drm_device *ddev = adev->ddev;
  87. struct drm_file *file;
  88. mutex_lock(&ddev->filelist_mutex);
  89. list_for_each_entry(file, &ddev->filelist, lhead) {
  90. struct drm_gem_object *gobj;
  91. int handle;
  92. WARN_ONCE(1, "Still active user space clients!\n");
  93. spin_lock(&file->table_lock);
  94. idr_for_each_entry(&file->object_idr, gobj, handle) {
  95. WARN_ONCE(1, "And also active allocations!\n");
  96. drm_gem_object_unreference_unlocked(gobj);
  97. }
  98. idr_destroy(&file->object_idr);
  99. spin_unlock(&file->table_lock);
  100. }
  101. mutex_unlock(&ddev->filelist_mutex);
  102. }
  103. /*
  104. * Call from drm_gem_handle_create which appear in both new and open ioctl
  105. * case.
  106. */
  107. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  108. struct drm_file *file_priv)
  109. {
  110. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  111. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  112. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  113. struct amdgpu_vm *vm = &fpriv->vm;
  114. struct amdgpu_bo_va *bo_va;
  115. int r;
  116. r = amdgpu_bo_reserve(abo, false);
  117. if (r)
  118. return r;
  119. bo_va = amdgpu_vm_bo_find(vm, abo);
  120. if (!bo_va) {
  121. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  122. } else {
  123. ++bo_va->ref_count;
  124. }
  125. amdgpu_bo_unreserve(abo);
  126. return 0;
  127. }
  128. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  129. struct drm_file *file_priv)
  130. {
  131. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  132. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  133. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  134. struct amdgpu_vm *vm = &fpriv->vm;
  135. struct amdgpu_bo_list_entry vm_pd;
  136. struct list_head list, duplicates;
  137. struct ttm_validate_buffer tv;
  138. struct ww_acquire_ctx ticket;
  139. struct amdgpu_bo_va *bo_va;
  140. struct dma_fence *fence = NULL;
  141. int r;
  142. INIT_LIST_HEAD(&list);
  143. INIT_LIST_HEAD(&duplicates);
  144. tv.bo = &bo->tbo;
  145. tv.shared = true;
  146. list_add(&tv.head, &list);
  147. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  148. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  149. if (r) {
  150. dev_err(adev->dev, "leaking bo va because "
  151. "we fail to reserve bo (%d)\n", r);
  152. return;
  153. }
  154. bo_va = amdgpu_vm_bo_find(vm, bo);
  155. if (bo_va) {
  156. if (--bo_va->ref_count == 0) {
  157. amdgpu_vm_bo_rmv(adev, bo_va);
  158. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  159. if (unlikely(r)) {
  160. dev_err(adev->dev, "failed to clear page "
  161. "tables on GEM object close (%d)\n", r);
  162. }
  163. if (fence) {
  164. amdgpu_bo_fence(bo, fence, true);
  165. dma_fence_put(fence);
  166. }
  167. }
  168. }
  169. ttm_eu_backoff_reservation(&ticket, &list);
  170. }
  171. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  172. {
  173. if (r == -EDEADLK) {
  174. r = amdgpu_gpu_reset(adev);
  175. if (!r)
  176. r = -EAGAIN;
  177. }
  178. return r;
  179. }
  180. /*
  181. * GEM ioctls.
  182. */
  183. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  184. struct drm_file *filp)
  185. {
  186. struct amdgpu_device *adev = dev->dev_private;
  187. union drm_amdgpu_gem_create *args = data;
  188. uint64_t size = args->in.bo_size;
  189. struct drm_gem_object *gobj;
  190. uint32_t handle;
  191. bool kernel = false;
  192. int r;
  193. /* reject invalid gem flags */
  194. if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  195. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  196. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  197. AMDGPU_GEM_CREATE_VRAM_CLEARED|
  198. AMDGPU_GEM_CREATE_SHADOW |
  199. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
  200. r = -EINVAL;
  201. goto error_unlock;
  202. }
  203. /* reject invalid gem domains */
  204. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  205. AMDGPU_GEM_DOMAIN_GTT |
  206. AMDGPU_GEM_DOMAIN_VRAM |
  207. AMDGPU_GEM_DOMAIN_GDS |
  208. AMDGPU_GEM_DOMAIN_GWS |
  209. AMDGPU_GEM_DOMAIN_OA)) {
  210. r = -EINVAL;
  211. goto error_unlock;
  212. }
  213. /* create a gem object to contain this object in */
  214. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  215. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  216. kernel = true;
  217. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  218. size = size << AMDGPU_GDS_SHIFT;
  219. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  220. size = size << AMDGPU_GWS_SHIFT;
  221. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  222. size = size << AMDGPU_OA_SHIFT;
  223. else {
  224. r = -EINVAL;
  225. goto error_unlock;
  226. }
  227. }
  228. size = roundup(size, PAGE_SIZE);
  229. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  230. (u32)(0xffffffff & args->in.domains),
  231. args->in.domain_flags,
  232. kernel, &gobj);
  233. if (r)
  234. goto error_unlock;
  235. r = drm_gem_handle_create(filp, gobj, &handle);
  236. /* drop reference from allocate - handle holds it now */
  237. drm_gem_object_unreference_unlocked(gobj);
  238. if (r)
  239. goto error_unlock;
  240. memset(args, 0, sizeof(*args));
  241. args->out.handle = handle;
  242. return 0;
  243. error_unlock:
  244. r = amdgpu_gem_handle_lockup(adev, r);
  245. return r;
  246. }
  247. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  248. struct drm_file *filp)
  249. {
  250. struct amdgpu_device *adev = dev->dev_private;
  251. struct drm_amdgpu_gem_userptr *args = data;
  252. struct drm_gem_object *gobj;
  253. struct amdgpu_bo *bo;
  254. uint32_t handle;
  255. int r;
  256. if (offset_in_page(args->addr | args->size))
  257. return -EINVAL;
  258. /* reject unknown flag values */
  259. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  260. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  261. AMDGPU_GEM_USERPTR_REGISTER))
  262. return -EINVAL;
  263. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  264. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  265. /* if we want to write to it we must install a MMU notifier */
  266. return -EACCES;
  267. }
  268. /* create a gem object to contain this object in */
  269. r = amdgpu_gem_object_create(adev, args->size, 0,
  270. AMDGPU_GEM_DOMAIN_CPU, 0,
  271. 0, &gobj);
  272. if (r)
  273. goto handle_lockup;
  274. bo = gem_to_amdgpu_bo(gobj);
  275. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  276. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  277. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  278. if (r)
  279. goto release_object;
  280. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  281. r = amdgpu_mn_register(bo, args->addr);
  282. if (r)
  283. goto release_object;
  284. }
  285. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  286. down_read(&current->mm->mmap_sem);
  287. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  288. bo->tbo.ttm->pages);
  289. if (r)
  290. goto unlock_mmap_sem;
  291. r = amdgpu_bo_reserve(bo, true);
  292. if (r)
  293. goto free_pages;
  294. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  295. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  296. amdgpu_bo_unreserve(bo);
  297. if (r)
  298. goto free_pages;
  299. up_read(&current->mm->mmap_sem);
  300. }
  301. r = drm_gem_handle_create(filp, gobj, &handle);
  302. /* drop reference from allocate - handle holds it now */
  303. drm_gem_object_unreference_unlocked(gobj);
  304. if (r)
  305. goto handle_lockup;
  306. args->handle = handle;
  307. return 0;
  308. free_pages:
  309. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  310. unlock_mmap_sem:
  311. up_read(&current->mm->mmap_sem);
  312. release_object:
  313. drm_gem_object_unreference_unlocked(gobj);
  314. handle_lockup:
  315. r = amdgpu_gem_handle_lockup(adev, r);
  316. return r;
  317. }
  318. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  319. struct drm_device *dev,
  320. uint32_t handle, uint64_t *offset_p)
  321. {
  322. struct drm_gem_object *gobj;
  323. struct amdgpu_bo *robj;
  324. gobj = drm_gem_object_lookup(filp, handle);
  325. if (gobj == NULL) {
  326. return -ENOENT;
  327. }
  328. robj = gem_to_amdgpu_bo(gobj);
  329. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  330. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  331. drm_gem_object_unreference_unlocked(gobj);
  332. return -EPERM;
  333. }
  334. *offset_p = amdgpu_bo_mmap_offset(robj);
  335. drm_gem_object_unreference_unlocked(gobj);
  336. return 0;
  337. }
  338. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  339. struct drm_file *filp)
  340. {
  341. union drm_amdgpu_gem_mmap *args = data;
  342. uint32_t handle = args->in.handle;
  343. memset(args, 0, sizeof(*args));
  344. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  345. }
  346. /**
  347. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  348. *
  349. * @timeout_ns: timeout in ns
  350. *
  351. * Calculate the timeout in jiffies from an absolute timeout in ns.
  352. */
  353. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  354. {
  355. unsigned long timeout_jiffies;
  356. ktime_t timeout;
  357. /* clamp timeout if it's to large */
  358. if (((int64_t)timeout_ns) < 0)
  359. return MAX_SCHEDULE_TIMEOUT;
  360. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  361. if (ktime_to_ns(timeout) < 0)
  362. return 0;
  363. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  364. /* clamp timeout to avoid unsigned-> signed overflow */
  365. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  366. return MAX_SCHEDULE_TIMEOUT - 1;
  367. return timeout_jiffies;
  368. }
  369. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  370. struct drm_file *filp)
  371. {
  372. struct amdgpu_device *adev = dev->dev_private;
  373. union drm_amdgpu_gem_wait_idle *args = data;
  374. struct drm_gem_object *gobj;
  375. struct amdgpu_bo *robj;
  376. uint32_t handle = args->in.handle;
  377. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  378. int r = 0;
  379. long ret;
  380. gobj = drm_gem_object_lookup(filp, handle);
  381. if (gobj == NULL) {
  382. return -ENOENT;
  383. }
  384. robj = gem_to_amdgpu_bo(gobj);
  385. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  386. timeout);
  387. /* ret == 0 means not signaled,
  388. * ret > 0 means signaled
  389. * ret < 0 means interrupted before timeout
  390. */
  391. if (ret >= 0) {
  392. memset(args, 0, sizeof(*args));
  393. args->out.status = (ret == 0);
  394. } else
  395. r = ret;
  396. drm_gem_object_unreference_unlocked(gobj);
  397. r = amdgpu_gem_handle_lockup(adev, r);
  398. return r;
  399. }
  400. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  401. struct drm_file *filp)
  402. {
  403. struct drm_amdgpu_gem_metadata *args = data;
  404. struct drm_gem_object *gobj;
  405. struct amdgpu_bo *robj;
  406. int r = -1;
  407. DRM_DEBUG("%d \n", args->handle);
  408. gobj = drm_gem_object_lookup(filp, args->handle);
  409. if (gobj == NULL)
  410. return -ENOENT;
  411. robj = gem_to_amdgpu_bo(gobj);
  412. r = amdgpu_bo_reserve(robj, false);
  413. if (unlikely(r != 0))
  414. goto out;
  415. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  416. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  417. r = amdgpu_bo_get_metadata(robj, args->data.data,
  418. sizeof(args->data.data),
  419. &args->data.data_size_bytes,
  420. &args->data.flags);
  421. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  422. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  423. r = -EINVAL;
  424. goto unreserve;
  425. }
  426. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  427. if (!r)
  428. r = amdgpu_bo_set_metadata(robj, args->data.data,
  429. args->data.data_size_bytes,
  430. args->data.flags);
  431. }
  432. unreserve:
  433. amdgpu_bo_unreserve(robj);
  434. out:
  435. drm_gem_object_unreference_unlocked(gobj);
  436. return r;
  437. }
  438. static int amdgpu_gem_va_check(void *param, struct amdgpu_bo *bo)
  439. {
  440. /* if anything is swapped out don't swap it in here,
  441. just abort and wait for the next CS */
  442. if (!amdgpu_bo_gpu_accessible(bo))
  443. return -ERESTARTSYS;
  444. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  445. return -ERESTARTSYS;
  446. return 0;
  447. }
  448. /**
  449. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  450. *
  451. * @adev: amdgpu_device pointer
  452. * @vm: vm to update
  453. * @bo_va: bo_va to update
  454. * @list: validation list
  455. * @operation: map, unmap or clear
  456. *
  457. * Update the bo_va directly after setting its address. Errors are not
  458. * vital here, so they are not reported back to userspace.
  459. */
  460. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  461. struct amdgpu_vm *vm,
  462. struct amdgpu_bo_va *bo_va,
  463. struct list_head *list,
  464. uint32_t operation)
  465. {
  466. struct ttm_validate_buffer *entry;
  467. int r = -ERESTARTSYS;
  468. list_for_each_entry(entry, list, head) {
  469. struct amdgpu_bo *bo =
  470. container_of(entry->bo, struct amdgpu_bo, tbo);
  471. if (amdgpu_gem_va_check(NULL, bo))
  472. goto error;
  473. }
  474. r = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_gem_va_check,
  475. NULL);
  476. if (r)
  477. goto error;
  478. r = amdgpu_vm_update_directories(adev, vm);
  479. if (r)
  480. goto error;
  481. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  482. if (r)
  483. goto error;
  484. if (operation == AMDGPU_VA_OP_MAP ||
  485. operation == AMDGPU_VA_OP_REPLACE)
  486. r = amdgpu_vm_bo_update(adev, bo_va, false);
  487. error:
  488. if (r && r != -ERESTARTSYS)
  489. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  490. }
  491. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  492. struct drm_file *filp)
  493. {
  494. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  495. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  496. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  497. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  498. AMDGPU_VM_PAGE_PRT;
  499. struct drm_amdgpu_gem_va *args = data;
  500. struct drm_gem_object *gobj;
  501. struct amdgpu_device *adev = dev->dev_private;
  502. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  503. struct amdgpu_bo *abo;
  504. struct amdgpu_bo_va *bo_va;
  505. struct amdgpu_bo_list_entry vm_pd;
  506. struct ttm_validate_buffer tv;
  507. struct ww_acquire_ctx ticket;
  508. struct list_head list;
  509. uint64_t va_flags;
  510. int r = 0;
  511. if (!adev->vm_manager.enabled)
  512. return -ENOTTY;
  513. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  514. dev_err(&dev->pdev->dev,
  515. "va_address 0x%lX is in reserved area 0x%X\n",
  516. (unsigned long)args->va_address,
  517. AMDGPU_VA_RESERVED_SIZE);
  518. return -EINVAL;
  519. }
  520. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  521. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  522. args->flags);
  523. return -EINVAL;
  524. }
  525. switch (args->operation) {
  526. case AMDGPU_VA_OP_MAP:
  527. case AMDGPU_VA_OP_UNMAP:
  528. case AMDGPU_VA_OP_CLEAR:
  529. case AMDGPU_VA_OP_REPLACE:
  530. break;
  531. default:
  532. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  533. args->operation);
  534. return -EINVAL;
  535. }
  536. INIT_LIST_HEAD(&list);
  537. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  538. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  539. gobj = drm_gem_object_lookup(filp, args->handle);
  540. if (gobj == NULL)
  541. return -ENOENT;
  542. abo = gem_to_amdgpu_bo(gobj);
  543. tv.bo = &abo->tbo;
  544. tv.shared = false;
  545. list_add(&tv.head, &list);
  546. } else {
  547. gobj = NULL;
  548. abo = NULL;
  549. }
  550. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  551. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  552. if (r)
  553. goto error_unref;
  554. if (abo) {
  555. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  556. if (!bo_va) {
  557. r = -ENOENT;
  558. goto error_backoff;
  559. }
  560. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  561. bo_va = fpriv->prt_va;
  562. } else {
  563. bo_va = NULL;
  564. }
  565. switch (args->operation) {
  566. case AMDGPU_VA_OP_MAP:
  567. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  568. args->map_size);
  569. if (r)
  570. goto error_backoff;
  571. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  572. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  573. args->offset_in_bo, args->map_size,
  574. va_flags);
  575. break;
  576. case AMDGPU_VA_OP_UNMAP:
  577. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  578. break;
  579. case AMDGPU_VA_OP_CLEAR:
  580. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  581. args->va_address,
  582. args->map_size);
  583. break;
  584. case AMDGPU_VA_OP_REPLACE:
  585. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  586. args->map_size);
  587. if (r)
  588. goto error_backoff;
  589. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  590. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  591. args->offset_in_bo, args->map_size,
  592. va_flags);
  593. break;
  594. default:
  595. break;
  596. }
  597. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  598. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  599. args->operation);
  600. error_backoff:
  601. ttm_eu_backoff_reservation(&ticket, &list);
  602. error_unref:
  603. drm_gem_object_unreference_unlocked(gobj);
  604. return r;
  605. }
  606. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  607. struct drm_file *filp)
  608. {
  609. struct drm_amdgpu_gem_op *args = data;
  610. struct drm_gem_object *gobj;
  611. struct amdgpu_bo *robj;
  612. int r;
  613. gobj = drm_gem_object_lookup(filp, args->handle);
  614. if (gobj == NULL) {
  615. return -ENOENT;
  616. }
  617. robj = gem_to_amdgpu_bo(gobj);
  618. r = amdgpu_bo_reserve(robj, false);
  619. if (unlikely(r))
  620. goto out;
  621. switch (args->op) {
  622. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  623. struct drm_amdgpu_gem_create_in info;
  624. void __user *out = (void __user *)(uintptr_t)args->value;
  625. info.bo_size = robj->gem_base.size;
  626. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  627. info.domains = robj->prefered_domains;
  628. info.domain_flags = robj->flags;
  629. amdgpu_bo_unreserve(robj);
  630. if (copy_to_user(out, &info, sizeof(info)))
  631. r = -EFAULT;
  632. break;
  633. }
  634. case AMDGPU_GEM_OP_SET_PLACEMENT:
  635. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  636. r = -EPERM;
  637. amdgpu_bo_unreserve(robj);
  638. break;
  639. }
  640. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  641. AMDGPU_GEM_DOMAIN_GTT |
  642. AMDGPU_GEM_DOMAIN_CPU);
  643. robj->allowed_domains = robj->prefered_domains;
  644. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  645. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  646. amdgpu_bo_unreserve(robj);
  647. break;
  648. default:
  649. amdgpu_bo_unreserve(robj);
  650. r = -EINVAL;
  651. }
  652. out:
  653. drm_gem_object_unreference_unlocked(gobj);
  654. return r;
  655. }
  656. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  657. struct drm_device *dev,
  658. struct drm_mode_create_dumb *args)
  659. {
  660. struct amdgpu_device *adev = dev->dev_private;
  661. struct drm_gem_object *gobj;
  662. uint32_t handle;
  663. int r;
  664. args->pitch = amdgpu_align_pitch(adev, args->width,
  665. DIV_ROUND_UP(args->bpp, 8), 0);
  666. args->size = (u64)args->pitch * args->height;
  667. args->size = ALIGN(args->size, PAGE_SIZE);
  668. r = amdgpu_gem_object_create(adev, args->size, 0,
  669. AMDGPU_GEM_DOMAIN_VRAM,
  670. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  671. ttm_bo_type_device,
  672. &gobj);
  673. if (r)
  674. return -ENOMEM;
  675. r = drm_gem_handle_create(file_priv, gobj, &handle);
  676. /* drop reference from allocate - handle holds it now */
  677. drm_gem_object_unreference_unlocked(gobj);
  678. if (r) {
  679. return r;
  680. }
  681. args->handle = handle;
  682. return 0;
  683. }
  684. #if defined(CONFIG_DEBUG_FS)
  685. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  686. {
  687. struct drm_gem_object *gobj = ptr;
  688. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  689. struct seq_file *m = data;
  690. unsigned domain;
  691. const char *placement;
  692. unsigned pin_count;
  693. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  694. switch (domain) {
  695. case AMDGPU_GEM_DOMAIN_VRAM:
  696. placement = "VRAM";
  697. break;
  698. case AMDGPU_GEM_DOMAIN_GTT:
  699. placement = " GTT";
  700. break;
  701. case AMDGPU_GEM_DOMAIN_CPU:
  702. default:
  703. placement = " CPU";
  704. break;
  705. }
  706. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  707. id, amdgpu_bo_size(bo), placement,
  708. amdgpu_bo_gpu_offset(bo));
  709. pin_count = ACCESS_ONCE(bo->pin_count);
  710. if (pin_count)
  711. seq_printf(m, " pin count %d", pin_count);
  712. seq_printf(m, "\n");
  713. return 0;
  714. }
  715. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  716. {
  717. struct drm_info_node *node = (struct drm_info_node *)m->private;
  718. struct drm_device *dev = node->minor->dev;
  719. struct drm_file *file;
  720. int r;
  721. r = mutex_lock_interruptible(&dev->filelist_mutex);
  722. if (r)
  723. return r;
  724. list_for_each_entry(file, &dev->filelist, lhead) {
  725. struct task_struct *task;
  726. /*
  727. * Although we have a valid reference on file->pid, that does
  728. * not guarantee that the task_struct who called get_pid() is
  729. * still alive (e.g. get_pid(current) => fork() => exit()).
  730. * Therefore, we need to protect this ->comm access using RCU.
  731. */
  732. rcu_read_lock();
  733. task = pid_task(file->pid, PIDTYPE_PID);
  734. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  735. task ? task->comm : "<unknown>");
  736. rcu_read_unlock();
  737. spin_lock(&file->table_lock);
  738. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  739. spin_unlock(&file->table_lock);
  740. }
  741. mutex_unlock(&dev->filelist_mutex);
  742. return 0;
  743. }
  744. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  745. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  746. };
  747. #endif
  748. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  749. {
  750. #if defined(CONFIG_DEBUG_FS)
  751. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  752. #endif
  753. return 0;
  754. }