iommu.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  3. * Rewrite, cleanup:
  4. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef _ASM_IOMMU_H
  21. #define _ASM_IOMMU_H
  22. #ifdef __KERNEL__
  23. #include <linux/compiler.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/device.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/bitops.h>
  28. #include <asm/machdep.h>
  29. #include <asm/types.h>
  30. #include <asm/pci-bridge.h>
  31. #include <asm/asm-const.h>
  32. #define IOMMU_PAGE_SHIFT_4K 12
  33. #define IOMMU_PAGE_SIZE_4K (ASM_CONST(1) << IOMMU_PAGE_SHIFT_4K)
  34. #define IOMMU_PAGE_MASK_4K (~((1 << IOMMU_PAGE_SHIFT_4K) - 1))
  35. #define IOMMU_PAGE_ALIGN_4K(addr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE_4K)
  36. #define IOMMU_PAGE_SIZE(tblptr) (ASM_CONST(1) << (tblptr)->it_page_shift)
  37. #define IOMMU_PAGE_MASK(tblptr) (~((1 << (tblptr)->it_page_shift) - 1))
  38. #define IOMMU_PAGE_ALIGN(addr, tblptr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE(tblptr))
  39. /* Boot time flags */
  40. extern int iommu_is_off;
  41. extern int iommu_force_on;
  42. struct iommu_table_ops {
  43. /*
  44. * When called with direction==DMA_NONE, it is equal to clear().
  45. * uaddr is a linear map address.
  46. */
  47. int (*set)(struct iommu_table *tbl,
  48. long index, long npages,
  49. unsigned long uaddr,
  50. enum dma_data_direction direction,
  51. unsigned long attrs);
  52. #ifdef CONFIG_IOMMU_API
  53. /*
  54. * Exchanges existing TCE with new TCE plus direction bits;
  55. * returns old TCE and DMA direction mask.
  56. * @tce is a physical address.
  57. */
  58. int (*exchange)(struct iommu_table *tbl,
  59. long index,
  60. unsigned long *hpa,
  61. enum dma_data_direction *direction);
  62. /* Real mode */
  63. int (*exchange_rm)(struct iommu_table *tbl,
  64. long index,
  65. unsigned long *hpa,
  66. enum dma_data_direction *direction);
  67. __be64 *(*useraddrptr)(struct iommu_table *tbl, long index, bool alloc);
  68. #endif
  69. void (*clear)(struct iommu_table *tbl,
  70. long index, long npages);
  71. /* get() returns a physical address */
  72. unsigned long (*get)(struct iommu_table *tbl, long index);
  73. void (*flush)(struct iommu_table *tbl);
  74. void (*free)(struct iommu_table *tbl);
  75. };
  76. /* These are used by VIO */
  77. extern struct iommu_table_ops iommu_table_lpar_multi_ops;
  78. extern struct iommu_table_ops iommu_table_pseries_ops;
  79. /*
  80. * IOMAP_MAX_ORDER defines the largest contiguous block
  81. * of dma space we can get. IOMAP_MAX_ORDER = 13
  82. * allows up to 2**12 pages (4096 * 4096) = 16 MB
  83. */
  84. #define IOMAP_MAX_ORDER 13
  85. #define IOMMU_POOL_HASHBITS 2
  86. #define IOMMU_NR_POOLS (1 << IOMMU_POOL_HASHBITS)
  87. struct iommu_pool {
  88. unsigned long start;
  89. unsigned long end;
  90. unsigned long hint;
  91. spinlock_t lock;
  92. } ____cacheline_aligned_in_smp;
  93. struct iommu_table {
  94. unsigned long it_busno; /* Bus number this table belongs to */
  95. unsigned long it_size; /* Size of iommu table in entries */
  96. unsigned long it_indirect_levels;
  97. unsigned long it_level_size;
  98. unsigned long it_allocated_size;
  99. unsigned long it_offset; /* Offset into global table */
  100. unsigned long it_base; /* mapped address of tce table */
  101. unsigned long it_index; /* which iommu table this is */
  102. unsigned long it_type; /* type: PCI or Virtual Bus */
  103. unsigned long it_blocksize; /* Entries in each block (cacheline) */
  104. unsigned long poolsize;
  105. unsigned long nr_pools;
  106. struct iommu_pool large_pool;
  107. struct iommu_pool pools[IOMMU_NR_POOLS];
  108. unsigned long *it_map; /* A simple allocation bitmap for now */
  109. unsigned long it_page_shift;/* table iommu page size */
  110. struct list_head it_group_list;/* List of iommu_table_group_link */
  111. __be64 *it_userspace; /* userspace view of the table */
  112. struct iommu_table_ops *it_ops;
  113. struct kref it_kref;
  114. int it_nid;
  115. };
  116. #define IOMMU_TABLE_USERSPACE_ENTRY_RM(tbl, entry) \
  117. ((tbl)->it_ops->useraddrptr((tbl), (entry), false))
  118. #define IOMMU_TABLE_USERSPACE_ENTRY(tbl, entry) \
  119. ((tbl)->it_ops->useraddrptr((tbl), (entry), true))
  120. /* Pure 2^n version of get_order */
  121. static inline __attribute_const__
  122. int get_iommu_order(unsigned long size, struct iommu_table *tbl)
  123. {
  124. return __ilog2((size - 1) >> tbl->it_page_shift) + 1;
  125. }
  126. struct scatterlist;
  127. #ifdef CONFIG_PPC64
  128. #define IOMMU_MAPPING_ERROR (~(dma_addr_t)0x0)
  129. static inline void set_iommu_table_base(struct device *dev,
  130. struct iommu_table *base)
  131. {
  132. dev->archdata.iommu_table_base = base;
  133. }
  134. static inline void *get_iommu_table_base(struct device *dev)
  135. {
  136. return dev->archdata.iommu_table_base;
  137. }
  138. extern int dma_iommu_dma_supported(struct device *dev, u64 mask);
  139. extern struct iommu_table *iommu_tce_table_get(struct iommu_table *tbl);
  140. extern int iommu_tce_table_put(struct iommu_table *tbl);
  141. /* Initializes an iommu_table based in values set in the passed-in
  142. * structure
  143. */
  144. extern struct iommu_table *iommu_init_table(struct iommu_table * tbl,
  145. int nid);
  146. #define IOMMU_TABLE_GROUP_MAX_TABLES 2
  147. struct iommu_table_group;
  148. struct iommu_table_group_ops {
  149. unsigned long (*get_table_size)(
  150. __u32 page_shift,
  151. __u64 window_size,
  152. __u32 levels);
  153. long (*create_table)(struct iommu_table_group *table_group,
  154. int num,
  155. __u32 page_shift,
  156. __u64 window_size,
  157. __u32 levels,
  158. struct iommu_table **ptbl);
  159. long (*set_window)(struct iommu_table_group *table_group,
  160. int num,
  161. struct iommu_table *tblnew);
  162. long (*unset_window)(struct iommu_table_group *table_group,
  163. int num);
  164. /* Switch ownership from platform code to external user (e.g. VFIO) */
  165. void (*take_ownership)(struct iommu_table_group *table_group);
  166. /* Switch ownership from external user (e.g. VFIO) back to core */
  167. void (*release_ownership)(struct iommu_table_group *table_group);
  168. };
  169. struct iommu_table_group_link {
  170. struct list_head next;
  171. struct rcu_head rcu;
  172. struct iommu_table_group *table_group;
  173. };
  174. struct iommu_table_group {
  175. /* IOMMU properties */
  176. __u32 tce32_start;
  177. __u32 tce32_size;
  178. __u64 pgsizes; /* Bitmap of supported page sizes */
  179. __u32 max_dynamic_windows_supported;
  180. __u32 max_levels;
  181. struct iommu_group *group;
  182. struct iommu_table *tables[IOMMU_TABLE_GROUP_MAX_TABLES];
  183. struct iommu_table_group_ops *ops;
  184. };
  185. #ifdef CONFIG_IOMMU_API
  186. extern void iommu_register_group(struct iommu_table_group *table_group,
  187. int pci_domain_number, unsigned long pe_num);
  188. extern int iommu_add_device(struct device *dev);
  189. extern void iommu_del_device(struct device *dev);
  190. extern int __init tce_iommu_bus_notifier_init(void);
  191. extern long iommu_tce_xchg(struct iommu_table *tbl, unsigned long entry,
  192. unsigned long *hpa, enum dma_data_direction *direction);
  193. extern long iommu_tce_xchg_rm(struct iommu_table *tbl, unsigned long entry,
  194. unsigned long *hpa, enum dma_data_direction *direction);
  195. #else
  196. static inline void iommu_register_group(struct iommu_table_group *table_group,
  197. int pci_domain_number,
  198. unsigned long pe_num)
  199. {
  200. }
  201. static inline int iommu_add_device(struct device *dev)
  202. {
  203. return 0;
  204. }
  205. static inline void iommu_del_device(struct device *dev)
  206. {
  207. }
  208. static inline int __init tce_iommu_bus_notifier_init(void)
  209. {
  210. return 0;
  211. }
  212. #endif /* !CONFIG_IOMMU_API */
  213. int dma_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr);
  214. #else
  215. static inline void *get_iommu_table_base(struct device *dev)
  216. {
  217. return NULL;
  218. }
  219. static inline int dma_iommu_dma_supported(struct device *dev, u64 mask)
  220. {
  221. return 0;
  222. }
  223. #endif /* CONFIG_PPC64 */
  224. extern int ppc_iommu_map_sg(struct device *dev, struct iommu_table *tbl,
  225. struct scatterlist *sglist, int nelems,
  226. unsigned long mask,
  227. enum dma_data_direction direction,
  228. unsigned long attrs);
  229. extern void ppc_iommu_unmap_sg(struct iommu_table *tbl,
  230. struct scatterlist *sglist,
  231. int nelems,
  232. enum dma_data_direction direction,
  233. unsigned long attrs);
  234. extern void *iommu_alloc_coherent(struct device *dev, struct iommu_table *tbl,
  235. size_t size, dma_addr_t *dma_handle,
  236. unsigned long mask, gfp_t flag, int node);
  237. extern void iommu_free_coherent(struct iommu_table *tbl, size_t size,
  238. void *vaddr, dma_addr_t dma_handle);
  239. extern dma_addr_t iommu_map_page(struct device *dev, struct iommu_table *tbl,
  240. struct page *page, unsigned long offset,
  241. size_t size, unsigned long mask,
  242. enum dma_data_direction direction,
  243. unsigned long attrs);
  244. extern void iommu_unmap_page(struct iommu_table *tbl, dma_addr_t dma_handle,
  245. size_t size, enum dma_data_direction direction,
  246. unsigned long attrs);
  247. extern void iommu_init_early_pSeries(void);
  248. extern void iommu_init_early_dart(struct pci_controller_ops *controller_ops);
  249. extern void iommu_init_early_pasemi(void);
  250. #if defined(CONFIG_PPC64) && defined(CONFIG_PM)
  251. static inline void iommu_save(void)
  252. {
  253. if (ppc_md.iommu_save)
  254. ppc_md.iommu_save();
  255. }
  256. static inline void iommu_restore(void)
  257. {
  258. if (ppc_md.iommu_restore)
  259. ppc_md.iommu_restore();
  260. }
  261. #endif
  262. /* The API to support IOMMU operations for VFIO */
  263. extern int iommu_tce_check_ioba(unsigned long page_shift,
  264. unsigned long offset, unsigned long size,
  265. unsigned long ioba, unsigned long npages);
  266. extern int iommu_tce_check_gpa(unsigned long page_shift,
  267. unsigned long gpa);
  268. #define iommu_tce_clear_param_check(tbl, ioba, tce_value, npages) \
  269. (iommu_tce_check_ioba((tbl)->it_page_shift, \
  270. (tbl)->it_offset, (tbl)->it_size, \
  271. (ioba), (npages)) || (tce_value))
  272. #define iommu_tce_put_param_check(tbl, ioba, gpa) \
  273. (iommu_tce_check_ioba((tbl)->it_page_shift, \
  274. (tbl)->it_offset, (tbl)->it_size, \
  275. (ioba), 1) || \
  276. iommu_tce_check_gpa((tbl)->it_page_shift, (gpa)))
  277. extern void iommu_flush_tce(struct iommu_table *tbl);
  278. extern int iommu_take_ownership(struct iommu_table *tbl);
  279. extern void iommu_release_ownership(struct iommu_table *tbl);
  280. extern enum dma_data_direction iommu_tce_direction(unsigned long tce);
  281. extern unsigned long iommu_direction_to_tce_perm(enum dma_data_direction dir);
  282. #endif /* __KERNEL__ */
  283. #endif /* _ASM_IOMMU_H */