musb_gadget.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* ----------------------------------------------------------------------- */
  46. #define is_buffer_mapped(req) (is_dma_capable() && \
  47. (req->map_state != UN_MAPPED))
  48. /* Maps the buffer to dma */
  49. static inline void map_dma_buffer(struct musb_request *request,
  50. struct musb *musb, struct musb_ep *musb_ep)
  51. {
  52. int compatible = true;
  53. struct dma_controller *dma = musb->dma_controller;
  54. request->map_state = UN_MAPPED;
  55. if (!is_dma_capable() || !musb_ep->dma)
  56. return;
  57. /* Check if DMA engine can handle this request.
  58. * DMA code must reject the USB request explicitly.
  59. * Default behaviour is to map the request.
  60. */
  61. if (dma->is_compatible)
  62. compatible = dma->is_compatible(musb_ep->dma,
  63. musb_ep->packet_sz, request->request.buf,
  64. request->request.length);
  65. if (!compatible)
  66. return;
  67. if (request->request.dma == DMA_ADDR_INVALID) {
  68. dma_addr_t dma_addr;
  69. int ret;
  70. dma_addr = dma_map_single(
  71. musb->controller,
  72. request->request.buf,
  73. request->request.length,
  74. request->tx
  75. ? DMA_TO_DEVICE
  76. : DMA_FROM_DEVICE);
  77. ret = dma_mapping_error(musb->controller, dma_addr);
  78. if (ret)
  79. return;
  80. request->request.dma = dma_addr;
  81. request->map_state = MUSB_MAPPED;
  82. } else {
  83. dma_sync_single_for_device(musb->controller,
  84. request->request.dma,
  85. request->request.length,
  86. request->tx
  87. ? DMA_TO_DEVICE
  88. : DMA_FROM_DEVICE);
  89. request->map_state = PRE_MAPPED;
  90. }
  91. }
  92. /* Unmap the buffer from dma and maps it back to cpu */
  93. static inline void unmap_dma_buffer(struct musb_request *request,
  94. struct musb *musb)
  95. {
  96. struct musb_ep *musb_ep = request->ep;
  97. if (!is_buffer_mapped(request) || !musb_ep->dma)
  98. return;
  99. if (request->request.dma == DMA_ADDR_INVALID) {
  100. dev_vdbg(musb->controller,
  101. "not unmapping a never mapped buffer\n");
  102. return;
  103. }
  104. if (request->map_state == MUSB_MAPPED) {
  105. dma_unmap_single(musb->controller,
  106. request->request.dma,
  107. request->request.length,
  108. request->tx
  109. ? DMA_TO_DEVICE
  110. : DMA_FROM_DEVICE);
  111. request->request.dma = DMA_ADDR_INVALID;
  112. } else { /* PRE_MAPPED */
  113. dma_sync_single_for_cpu(musb->controller,
  114. request->request.dma,
  115. request->request.length,
  116. request->tx
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. }
  120. request->map_state = UN_MAPPED;
  121. }
  122. /*
  123. * Immediately complete a request.
  124. *
  125. * @param request the request to complete
  126. * @param status the status to complete the request with
  127. * Context: controller locked, IRQs blocked.
  128. */
  129. void musb_g_giveback(
  130. struct musb_ep *ep,
  131. struct usb_request *request,
  132. int status)
  133. __releases(ep->musb->lock)
  134. __acquires(ep->musb->lock)
  135. {
  136. struct musb_request *req;
  137. struct musb *musb;
  138. int busy = ep->busy;
  139. req = to_musb_request(request);
  140. list_del(&req->list);
  141. if (req->request.status == -EINPROGRESS)
  142. req->request.status = status;
  143. musb = req->musb;
  144. ep->busy = 1;
  145. spin_unlock(&musb->lock);
  146. if (!dma_mapping_error(&musb->g.dev, request->dma))
  147. unmap_dma_buffer(req, musb);
  148. if (request->status == 0)
  149. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  150. ep->end_point.name, request,
  151. req->request.actual, req->request.length);
  152. else
  153. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  154. ep->end_point.name, request,
  155. req->request.actual, req->request.length,
  156. request->status);
  157. usb_gadget_giveback_request(&req->ep->end_point, &req->request);
  158. spin_lock(&musb->lock);
  159. ep->busy = busy;
  160. }
  161. /* ----------------------------------------------------------------------- */
  162. /*
  163. * Abort requests queued to an endpoint using the status. Synchronous.
  164. * caller locked controller and blocked irqs, and selected this ep.
  165. */
  166. static void nuke(struct musb_ep *ep, const int status)
  167. {
  168. struct musb *musb = ep->musb;
  169. struct musb_request *req = NULL;
  170. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  171. ep->busy = 1;
  172. if (is_dma_capable() && ep->dma) {
  173. struct dma_controller *c = ep->musb->dma_controller;
  174. int value;
  175. if (ep->is_in) {
  176. /*
  177. * The programming guide says that we must not clear
  178. * the DMAMODE bit before DMAENAB, so we only
  179. * clear it in the second write...
  180. */
  181. musb_writew(epio, MUSB_TXCSR,
  182. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  183. musb_writew(epio, MUSB_TXCSR,
  184. 0 | MUSB_TXCSR_FLUSHFIFO);
  185. } else {
  186. musb_writew(epio, MUSB_RXCSR,
  187. 0 | MUSB_RXCSR_FLUSHFIFO);
  188. musb_writew(epio, MUSB_RXCSR,
  189. 0 | MUSB_RXCSR_FLUSHFIFO);
  190. }
  191. value = c->channel_abort(ep->dma);
  192. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  193. ep->name, value);
  194. c->channel_release(ep->dma);
  195. ep->dma = NULL;
  196. }
  197. while (!list_empty(&ep->req_list)) {
  198. req = list_first_entry(&ep->req_list, struct musb_request, list);
  199. musb_g_giveback(ep, &req->request, status);
  200. }
  201. }
  202. /* ----------------------------------------------------------------------- */
  203. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  204. /*
  205. * This assumes the separate CPPI engine is responding to DMA requests
  206. * from the usb core ... sequenced a bit differently from mentor dma.
  207. */
  208. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  209. {
  210. if (can_bulk_split(musb, ep->type))
  211. return ep->hw_ep->max_packet_sz_tx;
  212. else
  213. return ep->packet_sz;
  214. }
  215. /*
  216. * An endpoint is transmitting data. This can be called either from
  217. * the IRQ routine or from ep.queue() to kickstart a request on an
  218. * endpoint.
  219. *
  220. * Context: controller locked, IRQs blocked, endpoint selected
  221. */
  222. static void txstate(struct musb *musb, struct musb_request *req)
  223. {
  224. u8 epnum = req->epnum;
  225. struct musb_ep *musb_ep;
  226. void __iomem *epio = musb->endpoints[epnum].regs;
  227. struct usb_request *request;
  228. u16 fifo_count = 0, csr;
  229. int use_dma = 0;
  230. musb_ep = req->ep;
  231. /* Check if EP is disabled */
  232. if (!musb_ep->desc) {
  233. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  234. musb_ep->end_point.name);
  235. return;
  236. }
  237. /* we shouldn't get here while DMA is active ... but we do ... */
  238. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  239. dev_dbg(musb->controller, "dma pending...\n");
  240. return;
  241. }
  242. /* read TXCSR before */
  243. csr = musb_readw(epio, MUSB_TXCSR);
  244. request = &req->request;
  245. fifo_count = min(max_ep_writesize(musb, musb_ep),
  246. (int)(request->length - request->actual));
  247. if (csr & MUSB_TXCSR_TXPKTRDY) {
  248. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  249. musb_ep->end_point.name, csr);
  250. return;
  251. }
  252. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  253. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  254. musb_ep->end_point.name, csr);
  255. return;
  256. }
  257. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  258. epnum, musb_ep->packet_sz, fifo_count,
  259. csr);
  260. #ifndef CONFIG_MUSB_PIO_ONLY
  261. if (is_buffer_mapped(req)) {
  262. struct dma_controller *c = musb->dma_controller;
  263. size_t request_size;
  264. /* setup DMA, then program endpoint CSR */
  265. request_size = min_t(size_t, request->length - request->actual,
  266. musb_ep->dma->max_len);
  267. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  268. /* MUSB_TXCSR_P_ISO is still set correctly */
  269. if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
  270. if (request_size < musb_ep->packet_sz)
  271. musb_ep->dma->desired_mode = 0;
  272. else
  273. musb_ep->dma->desired_mode = 1;
  274. use_dma = use_dma && c->channel_program(
  275. musb_ep->dma, musb_ep->packet_sz,
  276. musb_ep->dma->desired_mode,
  277. request->dma + request->actual, request_size);
  278. if (use_dma) {
  279. if (musb_ep->dma->desired_mode == 0) {
  280. /*
  281. * We must not clear the DMAMODE bit
  282. * before the DMAENAB bit -- and the
  283. * latter doesn't always get cleared
  284. * before we get here...
  285. */
  286. csr &= ~(MUSB_TXCSR_AUTOSET
  287. | MUSB_TXCSR_DMAENAB);
  288. musb_writew(epio, MUSB_TXCSR, csr
  289. | MUSB_TXCSR_P_WZC_BITS);
  290. csr &= ~MUSB_TXCSR_DMAMODE;
  291. csr |= (MUSB_TXCSR_DMAENAB |
  292. MUSB_TXCSR_MODE);
  293. /* against programming guide */
  294. } else {
  295. csr |= (MUSB_TXCSR_DMAENAB
  296. | MUSB_TXCSR_DMAMODE
  297. | MUSB_TXCSR_MODE);
  298. /*
  299. * Enable Autoset according to table
  300. * below
  301. * bulk_split hb_mult Autoset_Enable
  302. * 0 0 Yes(Normal)
  303. * 0 >0 No(High BW ISO)
  304. * 1 0 Yes(HS bulk)
  305. * 1 >0 Yes(FS bulk)
  306. */
  307. if (!musb_ep->hb_mult ||
  308. can_bulk_split(musb,
  309. musb_ep->type))
  310. csr |= MUSB_TXCSR_AUTOSET;
  311. }
  312. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  313. musb_writew(epio, MUSB_TXCSR, csr);
  314. }
  315. }
  316. if (is_cppi_enabled(musb)) {
  317. /* program endpoint CSR first, then setup DMA */
  318. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  319. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  320. MUSB_TXCSR_MODE;
  321. musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
  322. ~MUSB_TXCSR_P_UNDERRUN) | csr);
  323. /* ensure writebuffer is empty */
  324. csr = musb_readw(epio, MUSB_TXCSR);
  325. /*
  326. * NOTE host side sets DMAENAB later than this; both are
  327. * OK since the transfer dma glue (between CPPI and
  328. * Mentor fifos) just tells CPPI it could start. Data
  329. * only moves to the USB TX fifo when both fifos are
  330. * ready.
  331. */
  332. /*
  333. * "mode" is irrelevant here; handle terminating ZLPs
  334. * like PIO does, since the hardware RNDIS mode seems
  335. * unreliable except for the
  336. * last-packet-is-already-short case.
  337. */
  338. use_dma = use_dma && c->channel_program(
  339. musb_ep->dma, musb_ep->packet_sz,
  340. 0,
  341. request->dma + request->actual,
  342. request_size);
  343. if (!use_dma) {
  344. c->channel_release(musb_ep->dma);
  345. musb_ep->dma = NULL;
  346. csr &= ~MUSB_TXCSR_DMAENAB;
  347. musb_writew(epio, MUSB_TXCSR, csr);
  348. /* invariant: prequest->buf is non-null */
  349. }
  350. } else if (tusb_dma_omap(musb))
  351. use_dma = use_dma && c->channel_program(
  352. musb_ep->dma, musb_ep->packet_sz,
  353. request->zero,
  354. request->dma + request->actual,
  355. request_size);
  356. }
  357. #endif
  358. if (!use_dma) {
  359. /*
  360. * Unmap the dma buffer back to cpu if dma channel
  361. * programming fails
  362. */
  363. unmap_dma_buffer(req, musb);
  364. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  365. (u8 *) (request->buf + request->actual));
  366. request->actual += fifo_count;
  367. csr |= MUSB_TXCSR_TXPKTRDY;
  368. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  369. musb_writew(epio, MUSB_TXCSR, csr);
  370. }
  371. /* host may already have the data when this message shows... */
  372. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  373. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  374. request->actual, request->length,
  375. musb_readw(epio, MUSB_TXCSR),
  376. fifo_count,
  377. musb_readw(epio, MUSB_TXMAXP));
  378. }
  379. /*
  380. * FIFO state update (e.g. data ready).
  381. * Called from IRQ, with controller locked.
  382. */
  383. void musb_g_tx(struct musb *musb, u8 epnum)
  384. {
  385. u16 csr;
  386. struct musb_request *req;
  387. struct usb_request *request;
  388. u8 __iomem *mbase = musb->mregs;
  389. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  390. void __iomem *epio = musb->endpoints[epnum].regs;
  391. struct dma_channel *dma;
  392. musb_ep_select(mbase, epnum);
  393. req = next_request(musb_ep);
  394. request = &req->request;
  395. csr = musb_readw(epio, MUSB_TXCSR);
  396. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  397. dma = is_dma_capable() ? musb_ep->dma : NULL;
  398. /*
  399. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  400. * probably rates reporting as a host error.
  401. */
  402. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  403. csr |= MUSB_TXCSR_P_WZC_BITS;
  404. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  405. musb_writew(epio, MUSB_TXCSR, csr);
  406. return;
  407. }
  408. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  409. /* We NAKed, no big deal... little reason to care. */
  410. csr |= MUSB_TXCSR_P_WZC_BITS;
  411. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  412. musb_writew(epio, MUSB_TXCSR, csr);
  413. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  414. epnum, request);
  415. }
  416. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  417. /*
  418. * SHOULD NOT HAPPEN... has with CPPI though, after
  419. * changing SENDSTALL (and other cases); harmless?
  420. */
  421. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  422. return;
  423. }
  424. if (request) {
  425. u8 is_dma = 0;
  426. bool short_packet = false;
  427. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  428. is_dma = 1;
  429. csr |= MUSB_TXCSR_P_WZC_BITS;
  430. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  431. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  432. musb_writew(epio, MUSB_TXCSR, csr);
  433. /* Ensure writebuffer is empty. */
  434. csr = musb_readw(epio, MUSB_TXCSR);
  435. request->actual += musb_ep->dma->actual_len;
  436. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  437. epnum, csr, musb_ep->dma->actual_len, request);
  438. }
  439. /*
  440. * First, maybe a terminating short packet. Some DMA
  441. * engines might handle this by themselves.
  442. */
  443. if ((request->zero && request->length)
  444. && (request->length % musb_ep->packet_sz == 0)
  445. && (request->actual == request->length))
  446. short_packet = true;
  447. if ((musb_dma_inventra(musb) || musb_dma_ux500(musb)) &&
  448. (is_dma && (!dma->desired_mode ||
  449. (request->actual &
  450. (musb_ep->packet_sz - 1)))))
  451. short_packet = true;
  452. if (short_packet) {
  453. /*
  454. * On DMA completion, FIFO may not be
  455. * available yet...
  456. */
  457. if (csr & MUSB_TXCSR_TXPKTRDY)
  458. return;
  459. dev_dbg(musb->controller, "sending zero pkt\n");
  460. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  461. | MUSB_TXCSR_TXPKTRDY);
  462. request->zero = 0;
  463. }
  464. if (request->actual == request->length) {
  465. musb_g_giveback(musb_ep, request, 0);
  466. /*
  467. * In the giveback function the MUSB lock is
  468. * released and acquired after sometime. During
  469. * this time period the INDEX register could get
  470. * changed by the gadget_queue function especially
  471. * on SMP systems. Reselect the INDEX to be sure
  472. * we are reading/modifying the right registers
  473. */
  474. musb_ep_select(mbase, epnum);
  475. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  476. if (!req) {
  477. dev_dbg(musb->controller, "%s idle now\n",
  478. musb_ep->end_point.name);
  479. return;
  480. }
  481. }
  482. txstate(musb, req);
  483. }
  484. }
  485. /* ------------------------------------------------------------ */
  486. /*
  487. * Context: controller locked, IRQs blocked, endpoint selected
  488. */
  489. static void rxstate(struct musb *musb, struct musb_request *req)
  490. {
  491. const u8 epnum = req->epnum;
  492. struct usb_request *request = &req->request;
  493. struct musb_ep *musb_ep;
  494. void __iomem *epio = musb->endpoints[epnum].regs;
  495. unsigned len = 0;
  496. u16 fifo_count;
  497. u16 csr = musb_readw(epio, MUSB_RXCSR);
  498. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  499. u8 use_mode_1;
  500. if (hw_ep->is_shared_fifo)
  501. musb_ep = &hw_ep->ep_in;
  502. else
  503. musb_ep = &hw_ep->ep_out;
  504. fifo_count = musb_ep->packet_sz;
  505. /* Check if EP is disabled */
  506. if (!musb_ep->desc) {
  507. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  508. musb_ep->end_point.name);
  509. return;
  510. }
  511. /* We shouldn't get here while DMA is active, but we do... */
  512. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  513. dev_dbg(musb->controller, "DMA pending...\n");
  514. return;
  515. }
  516. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  517. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  518. musb_ep->end_point.name, csr);
  519. return;
  520. }
  521. if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
  522. struct dma_controller *c = musb->dma_controller;
  523. struct dma_channel *channel = musb_ep->dma;
  524. /* NOTE: CPPI won't actually stop advancing the DMA
  525. * queue after short packet transfers, so this is almost
  526. * always going to run as IRQ-per-packet DMA so that
  527. * faults will be handled correctly.
  528. */
  529. if (c->channel_program(channel,
  530. musb_ep->packet_sz,
  531. !request->short_not_ok,
  532. request->dma + request->actual,
  533. request->length - request->actual)) {
  534. /* make sure that if an rxpkt arrived after the irq,
  535. * the cppi engine will be ready to take it as soon
  536. * as DMA is enabled
  537. */
  538. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  539. | MUSB_RXCSR_DMAMODE);
  540. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  541. musb_writew(epio, MUSB_RXCSR, csr);
  542. return;
  543. }
  544. }
  545. if (csr & MUSB_RXCSR_RXPKTRDY) {
  546. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  547. /*
  548. * Enable Mode 1 on RX transfers only when short_not_ok flag
  549. * is set. Currently short_not_ok flag is set only from
  550. * file_storage and f_mass_storage drivers
  551. */
  552. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  553. use_mode_1 = 1;
  554. else
  555. use_mode_1 = 0;
  556. if (request->actual < request->length) {
  557. if (!is_buffer_mapped(req))
  558. goto buffer_aint_mapped;
  559. if (musb_dma_inventra(musb)) {
  560. struct dma_controller *c;
  561. struct dma_channel *channel;
  562. int use_dma = 0;
  563. unsigned int transfer_size;
  564. c = musb->dma_controller;
  565. channel = musb_ep->dma;
  566. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  567. * mode 0 only. So we do not get endpoint interrupts due to DMA
  568. * completion. We only get interrupts from DMA controller.
  569. *
  570. * We could operate in DMA mode 1 if we knew the size of the tranfer
  571. * in advance. For mass storage class, request->length = what the host
  572. * sends, so that'd work. But for pretty much everything else,
  573. * request->length is routinely more than what the host sends. For
  574. * most these gadgets, end of is signified either by a short packet,
  575. * or filling the last byte of the buffer. (Sending extra data in
  576. * that last pckate should trigger an overflow fault.) But in mode 1,
  577. * we don't get DMA completion interrupt for short packets.
  578. *
  579. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  580. * to get endpoint interrupt on every DMA req, but that didn't seem
  581. * to work reliably.
  582. *
  583. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  584. * then becomes usable as a runtime "use mode 1" hint...
  585. */
  586. /* Experimental: Mode1 works with mass storage use cases */
  587. if (use_mode_1) {
  588. csr |= MUSB_RXCSR_AUTOCLEAR;
  589. musb_writew(epio, MUSB_RXCSR, csr);
  590. csr |= MUSB_RXCSR_DMAENAB;
  591. musb_writew(epio, MUSB_RXCSR, csr);
  592. /*
  593. * this special sequence (enabling and then
  594. * disabling MUSB_RXCSR_DMAMODE) is required
  595. * to get DMAReq to activate
  596. */
  597. musb_writew(epio, MUSB_RXCSR,
  598. csr | MUSB_RXCSR_DMAMODE);
  599. musb_writew(epio, MUSB_RXCSR, csr);
  600. transfer_size = min_t(unsigned int,
  601. request->length -
  602. request->actual,
  603. channel->max_len);
  604. musb_ep->dma->desired_mode = 1;
  605. } else {
  606. if (!musb_ep->hb_mult &&
  607. musb_ep->hw_ep->rx_double_buffered)
  608. csr |= MUSB_RXCSR_AUTOCLEAR;
  609. csr |= MUSB_RXCSR_DMAENAB;
  610. musb_writew(epio, MUSB_RXCSR, csr);
  611. transfer_size = min(request->length - request->actual,
  612. (unsigned)fifo_count);
  613. musb_ep->dma->desired_mode = 0;
  614. }
  615. use_dma = c->channel_program(
  616. channel,
  617. musb_ep->packet_sz,
  618. channel->desired_mode,
  619. request->dma
  620. + request->actual,
  621. transfer_size);
  622. if (use_dma)
  623. return;
  624. }
  625. if ((musb_dma_ux500(musb)) &&
  626. (request->actual < request->length)) {
  627. struct dma_controller *c;
  628. struct dma_channel *channel;
  629. unsigned int transfer_size = 0;
  630. c = musb->dma_controller;
  631. channel = musb_ep->dma;
  632. /* In case first packet is short */
  633. if (fifo_count < musb_ep->packet_sz)
  634. transfer_size = fifo_count;
  635. else if (request->short_not_ok)
  636. transfer_size = min_t(unsigned int,
  637. request->length -
  638. request->actual,
  639. channel->max_len);
  640. else
  641. transfer_size = min_t(unsigned int,
  642. request->length -
  643. request->actual,
  644. (unsigned)fifo_count);
  645. csr &= ~MUSB_RXCSR_DMAMODE;
  646. csr |= (MUSB_RXCSR_DMAENAB |
  647. MUSB_RXCSR_AUTOCLEAR);
  648. musb_writew(epio, MUSB_RXCSR, csr);
  649. if (transfer_size <= musb_ep->packet_sz) {
  650. musb_ep->dma->desired_mode = 0;
  651. } else {
  652. musb_ep->dma->desired_mode = 1;
  653. /* Mode must be set after DMAENAB */
  654. csr |= MUSB_RXCSR_DMAMODE;
  655. musb_writew(epio, MUSB_RXCSR, csr);
  656. }
  657. if (c->channel_program(channel,
  658. musb_ep->packet_sz,
  659. channel->desired_mode,
  660. request->dma
  661. + request->actual,
  662. transfer_size))
  663. return;
  664. }
  665. len = request->length - request->actual;
  666. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  667. musb_ep->end_point.name,
  668. fifo_count, len,
  669. musb_ep->packet_sz);
  670. fifo_count = min_t(unsigned, len, fifo_count);
  671. if (tusb_dma_omap(musb)) {
  672. struct dma_controller *c = musb->dma_controller;
  673. struct dma_channel *channel = musb_ep->dma;
  674. u32 dma_addr = request->dma + request->actual;
  675. int ret;
  676. ret = c->channel_program(channel,
  677. musb_ep->packet_sz,
  678. channel->desired_mode,
  679. dma_addr,
  680. fifo_count);
  681. if (ret)
  682. return;
  683. }
  684. /*
  685. * Unmap the dma buffer back to cpu if dma channel
  686. * programming fails. This buffer is mapped if the
  687. * channel allocation is successful
  688. */
  689. unmap_dma_buffer(req, musb);
  690. /*
  691. * Clear DMAENAB and AUTOCLEAR for the
  692. * PIO mode transfer
  693. */
  694. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  695. musb_writew(epio, MUSB_RXCSR, csr);
  696. buffer_aint_mapped:
  697. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  698. (request->buf + request->actual));
  699. request->actual += fifo_count;
  700. /* REVISIT if we left anything in the fifo, flush
  701. * it and report -EOVERFLOW
  702. */
  703. /* ack the read! */
  704. csr |= MUSB_RXCSR_P_WZC_BITS;
  705. csr &= ~MUSB_RXCSR_RXPKTRDY;
  706. musb_writew(epio, MUSB_RXCSR, csr);
  707. }
  708. }
  709. /* reach the end or short packet detected */
  710. if (request->actual == request->length ||
  711. fifo_count < musb_ep->packet_sz)
  712. musb_g_giveback(musb_ep, request, 0);
  713. }
  714. /*
  715. * Data ready for a request; called from IRQ
  716. */
  717. void musb_g_rx(struct musb *musb, u8 epnum)
  718. {
  719. u16 csr;
  720. struct musb_request *req;
  721. struct usb_request *request;
  722. void __iomem *mbase = musb->mregs;
  723. struct musb_ep *musb_ep;
  724. void __iomem *epio = musb->endpoints[epnum].regs;
  725. struct dma_channel *dma;
  726. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  727. if (hw_ep->is_shared_fifo)
  728. musb_ep = &hw_ep->ep_in;
  729. else
  730. musb_ep = &hw_ep->ep_out;
  731. musb_ep_select(mbase, epnum);
  732. req = next_request(musb_ep);
  733. if (!req)
  734. return;
  735. request = &req->request;
  736. csr = musb_readw(epio, MUSB_RXCSR);
  737. dma = is_dma_capable() ? musb_ep->dma : NULL;
  738. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  739. csr, dma ? " (dma)" : "", request);
  740. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  741. csr |= MUSB_RXCSR_P_WZC_BITS;
  742. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  743. musb_writew(epio, MUSB_RXCSR, csr);
  744. return;
  745. }
  746. if (csr & MUSB_RXCSR_P_OVERRUN) {
  747. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  748. csr &= ~MUSB_RXCSR_P_OVERRUN;
  749. musb_writew(epio, MUSB_RXCSR, csr);
  750. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  751. if (request->status == -EINPROGRESS)
  752. request->status = -EOVERFLOW;
  753. }
  754. if (csr & MUSB_RXCSR_INCOMPRX) {
  755. /* REVISIT not necessarily an error */
  756. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  757. }
  758. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  759. /* "should not happen"; likely RXPKTRDY pending for DMA */
  760. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  761. musb_ep->end_point.name, csr);
  762. return;
  763. }
  764. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  765. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  766. | MUSB_RXCSR_DMAENAB
  767. | MUSB_RXCSR_DMAMODE);
  768. musb_writew(epio, MUSB_RXCSR,
  769. MUSB_RXCSR_P_WZC_BITS | csr);
  770. request->actual += musb_ep->dma->actual_len;
  771. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  772. epnum, csr,
  773. musb_readw(epio, MUSB_RXCSR),
  774. musb_ep->dma->actual_len, request);
  775. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  776. defined(CONFIG_USB_UX500_DMA)
  777. /* Autoclear doesn't clear RxPktRdy for short packets */
  778. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  779. || (dma->actual_len
  780. & (musb_ep->packet_sz - 1))) {
  781. /* ack the read! */
  782. csr &= ~MUSB_RXCSR_RXPKTRDY;
  783. musb_writew(epio, MUSB_RXCSR, csr);
  784. }
  785. /* incomplete, and not short? wait for next IN packet */
  786. if ((request->actual < request->length)
  787. && (musb_ep->dma->actual_len
  788. == musb_ep->packet_sz)) {
  789. /* In double buffer case, continue to unload fifo if
  790. * there is Rx packet in FIFO.
  791. **/
  792. csr = musb_readw(epio, MUSB_RXCSR);
  793. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  794. hw_ep->rx_double_buffered)
  795. goto exit;
  796. return;
  797. }
  798. #endif
  799. musb_g_giveback(musb_ep, request, 0);
  800. /*
  801. * In the giveback function the MUSB lock is
  802. * released and acquired after sometime. During
  803. * this time period the INDEX register could get
  804. * changed by the gadget_queue function especially
  805. * on SMP systems. Reselect the INDEX to be sure
  806. * we are reading/modifying the right registers
  807. */
  808. musb_ep_select(mbase, epnum);
  809. req = next_request(musb_ep);
  810. if (!req)
  811. return;
  812. }
  813. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  814. defined(CONFIG_USB_UX500_DMA)
  815. exit:
  816. #endif
  817. /* Analyze request */
  818. rxstate(musb, req);
  819. }
  820. /* ------------------------------------------------------------ */
  821. static int musb_gadget_enable(struct usb_ep *ep,
  822. const struct usb_endpoint_descriptor *desc)
  823. {
  824. unsigned long flags;
  825. struct musb_ep *musb_ep;
  826. struct musb_hw_ep *hw_ep;
  827. void __iomem *regs;
  828. struct musb *musb;
  829. void __iomem *mbase;
  830. u8 epnum;
  831. u16 csr;
  832. unsigned tmp;
  833. int status = -EINVAL;
  834. if (!ep || !desc)
  835. return -EINVAL;
  836. musb_ep = to_musb_ep(ep);
  837. hw_ep = musb_ep->hw_ep;
  838. regs = hw_ep->regs;
  839. musb = musb_ep->musb;
  840. mbase = musb->mregs;
  841. epnum = musb_ep->current_epnum;
  842. spin_lock_irqsave(&musb->lock, flags);
  843. if (musb_ep->desc) {
  844. status = -EBUSY;
  845. goto fail;
  846. }
  847. musb_ep->type = usb_endpoint_type(desc);
  848. /* check direction and (later) maxpacket size against endpoint */
  849. if (usb_endpoint_num(desc) != epnum)
  850. goto fail;
  851. /* REVISIT this rules out high bandwidth periodic transfers */
  852. tmp = usb_endpoint_maxp(desc);
  853. if (tmp & ~0x07ff) {
  854. int ok;
  855. if (usb_endpoint_dir_in(desc))
  856. ok = musb->hb_iso_tx;
  857. else
  858. ok = musb->hb_iso_rx;
  859. if (!ok) {
  860. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  861. goto fail;
  862. }
  863. musb_ep->hb_mult = (tmp >> 11) & 3;
  864. } else {
  865. musb_ep->hb_mult = 0;
  866. }
  867. musb_ep->packet_sz = tmp & 0x7ff;
  868. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  869. /* enable the interrupts for the endpoint, set the endpoint
  870. * packet size (or fail), set the mode, clear the fifo
  871. */
  872. musb_ep_select(mbase, epnum);
  873. if (usb_endpoint_dir_in(desc)) {
  874. if (hw_ep->is_shared_fifo)
  875. musb_ep->is_in = 1;
  876. if (!musb_ep->is_in)
  877. goto fail;
  878. if (tmp > hw_ep->max_packet_sz_tx) {
  879. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  880. goto fail;
  881. }
  882. musb->intrtxe |= (1 << epnum);
  883. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  884. /* REVISIT if can_bulk_split(), use by updating "tmp";
  885. * likewise high bandwidth periodic tx
  886. */
  887. /* Set TXMAXP with the FIFO size of the endpoint
  888. * to disable double buffering mode.
  889. */
  890. if (musb->double_buffer_not_ok) {
  891. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  892. } else {
  893. if (can_bulk_split(musb, musb_ep->type))
  894. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  895. musb_ep->packet_sz) - 1;
  896. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  897. | (musb_ep->hb_mult << 11));
  898. }
  899. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  900. if (musb_readw(regs, MUSB_TXCSR)
  901. & MUSB_TXCSR_FIFONOTEMPTY)
  902. csr |= MUSB_TXCSR_FLUSHFIFO;
  903. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  904. csr |= MUSB_TXCSR_P_ISO;
  905. /* set twice in case of double buffering */
  906. musb_writew(regs, MUSB_TXCSR, csr);
  907. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  908. musb_writew(regs, MUSB_TXCSR, csr);
  909. } else {
  910. if (hw_ep->is_shared_fifo)
  911. musb_ep->is_in = 0;
  912. if (musb_ep->is_in)
  913. goto fail;
  914. if (tmp > hw_ep->max_packet_sz_rx) {
  915. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  916. goto fail;
  917. }
  918. musb->intrrxe |= (1 << epnum);
  919. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  920. /* REVISIT if can_bulk_combine() use by updating "tmp"
  921. * likewise high bandwidth periodic rx
  922. */
  923. /* Set RXMAXP with the FIFO size of the endpoint
  924. * to disable double buffering mode.
  925. */
  926. if (musb->double_buffer_not_ok)
  927. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  928. else
  929. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  930. | (musb_ep->hb_mult << 11));
  931. /* force shared fifo to OUT-only mode */
  932. if (hw_ep->is_shared_fifo) {
  933. csr = musb_readw(regs, MUSB_TXCSR);
  934. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  935. musb_writew(regs, MUSB_TXCSR, csr);
  936. }
  937. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  938. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  939. csr |= MUSB_RXCSR_P_ISO;
  940. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  941. csr |= MUSB_RXCSR_DISNYET;
  942. /* set twice in case of double buffering */
  943. musb_writew(regs, MUSB_RXCSR, csr);
  944. musb_writew(regs, MUSB_RXCSR, csr);
  945. }
  946. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  947. * for some reason you run out of channels here.
  948. */
  949. if (is_dma_capable() && musb->dma_controller) {
  950. struct dma_controller *c = musb->dma_controller;
  951. musb_ep->dma = c->channel_alloc(c, hw_ep,
  952. (desc->bEndpointAddress & USB_DIR_IN));
  953. } else
  954. musb_ep->dma = NULL;
  955. musb_ep->desc = desc;
  956. musb_ep->busy = 0;
  957. musb_ep->wedged = 0;
  958. status = 0;
  959. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  960. musb_driver_name, musb_ep->end_point.name,
  961. ({ char *s; switch (musb_ep->type) {
  962. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  963. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  964. default: s = "iso"; break;
  965. } s; }),
  966. musb_ep->is_in ? "IN" : "OUT",
  967. musb_ep->dma ? "dma, " : "",
  968. musb_ep->packet_sz);
  969. schedule_work(&musb->irq_work);
  970. fail:
  971. spin_unlock_irqrestore(&musb->lock, flags);
  972. return status;
  973. }
  974. /*
  975. * Disable an endpoint flushing all requests queued.
  976. */
  977. static int musb_gadget_disable(struct usb_ep *ep)
  978. {
  979. unsigned long flags;
  980. struct musb *musb;
  981. u8 epnum;
  982. struct musb_ep *musb_ep;
  983. void __iomem *epio;
  984. int status = 0;
  985. musb_ep = to_musb_ep(ep);
  986. musb = musb_ep->musb;
  987. epnum = musb_ep->current_epnum;
  988. epio = musb->endpoints[epnum].regs;
  989. spin_lock_irqsave(&musb->lock, flags);
  990. musb_ep_select(musb->mregs, epnum);
  991. /* zero the endpoint sizes */
  992. if (musb_ep->is_in) {
  993. musb->intrtxe &= ~(1 << epnum);
  994. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  995. musb_writew(epio, MUSB_TXMAXP, 0);
  996. } else {
  997. musb->intrrxe &= ~(1 << epnum);
  998. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  999. musb_writew(epio, MUSB_RXMAXP, 0);
  1000. }
  1001. musb_ep->desc = NULL;
  1002. musb_ep->end_point.desc = NULL;
  1003. /* abort all pending DMA and requests */
  1004. nuke(musb_ep, -ESHUTDOWN);
  1005. schedule_work(&musb->irq_work);
  1006. spin_unlock_irqrestore(&(musb->lock), flags);
  1007. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1008. return status;
  1009. }
  1010. /*
  1011. * Allocate a request for an endpoint.
  1012. * Reused by ep0 code.
  1013. */
  1014. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1015. {
  1016. struct musb_ep *musb_ep = to_musb_ep(ep);
  1017. struct musb *musb = musb_ep->musb;
  1018. struct musb_request *request = NULL;
  1019. request = kzalloc(sizeof *request, gfp_flags);
  1020. if (!request) {
  1021. dev_dbg(musb->controller, "not enough memory\n");
  1022. return NULL;
  1023. }
  1024. request->request.dma = DMA_ADDR_INVALID;
  1025. request->epnum = musb_ep->current_epnum;
  1026. request->ep = musb_ep;
  1027. return &request->request;
  1028. }
  1029. /*
  1030. * Free a request
  1031. * Reused by ep0 code.
  1032. */
  1033. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1034. {
  1035. kfree(to_musb_request(req));
  1036. }
  1037. static LIST_HEAD(buffers);
  1038. struct free_record {
  1039. struct list_head list;
  1040. struct device *dev;
  1041. unsigned bytes;
  1042. dma_addr_t dma;
  1043. };
  1044. /*
  1045. * Context: controller locked, IRQs blocked.
  1046. */
  1047. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1048. {
  1049. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1050. req->tx ? "TX/IN" : "RX/OUT",
  1051. &req->request, req->request.length, req->epnum);
  1052. musb_ep_select(musb->mregs, req->epnum);
  1053. if (req->tx)
  1054. txstate(musb, req);
  1055. else
  1056. rxstate(musb, req);
  1057. }
  1058. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1059. gfp_t gfp_flags)
  1060. {
  1061. struct musb_ep *musb_ep;
  1062. struct musb_request *request;
  1063. struct musb *musb;
  1064. int status = 0;
  1065. unsigned long lockflags;
  1066. if (!ep || !req)
  1067. return -EINVAL;
  1068. if (!req->buf)
  1069. return -ENODATA;
  1070. musb_ep = to_musb_ep(ep);
  1071. musb = musb_ep->musb;
  1072. request = to_musb_request(req);
  1073. request->musb = musb;
  1074. if (request->ep != musb_ep)
  1075. return -EINVAL;
  1076. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1077. /* request is mine now... */
  1078. request->request.actual = 0;
  1079. request->request.status = -EINPROGRESS;
  1080. request->epnum = musb_ep->current_epnum;
  1081. request->tx = musb_ep->is_in;
  1082. map_dma_buffer(request, musb, musb_ep);
  1083. spin_lock_irqsave(&musb->lock, lockflags);
  1084. /* don't queue if the ep is down */
  1085. if (!musb_ep->desc) {
  1086. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1087. req, ep->name, "disabled");
  1088. status = -ESHUTDOWN;
  1089. unmap_dma_buffer(request, musb);
  1090. goto unlock;
  1091. }
  1092. /* add request to the list */
  1093. list_add_tail(&request->list, &musb_ep->req_list);
  1094. /* it this is the head of the queue, start i/o ... */
  1095. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1096. musb_ep_restart(musb, request);
  1097. unlock:
  1098. spin_unlock_irqrestore(&musb->lock, lockflags);
  1099. return status;
  1100. }
  1101. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1102. {
  1103. struct musb_ep *musb_ep = to_musb_ep(ep);
  1104. struct musb_request *req = to_musb_request(request);
  1105. struct musb_request *r;
  1106. unsigned long flags;
  1107. int status = 0;
  1108. struct musb *musb = musb_ep->musb;
  1109. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1110. return -EINVAL;
  1111. spin_lock_irqsave(&musb->lock, flags);
  1112. list_for_each_entry(r, &musb_ep->req_list, list) {
  1113. if (r == req)
  1114. break;
  1115. }
  1116. if (r != req) {
  1117. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1118. status = -EINVAL;
  1119. goto done;
  1120. }
  1121. /* if the hardware doesn't have the request, easy ... */
  1122. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1123. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1124. /* ... else abort the dma transfer ... */
  1125. else if (is_dma_capable() && musb_ep->dma) {
  1126. struct dma_controller *c = musb->dma_controller;
  1127. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1128. if (c->channel_abort)
  1129. status = c->channel_abort(musb_ep->dma);
  1130. else
  1131. status = -EBUSY;
  1132. if (status == 0)
  1133. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1134. } else {
  1135. /* NOTE: by sticking to easily tested hardware/driver states,
  1136. * we leave counting of in-flight packets imprecise.
  1137. */
  1138. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1139. }
  1140. done:
  1141. spin_unlock_irqrestore(&musb->lock, flags);
  1142. return status;
  1143. }
  1144. /*
  1145. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1146. * data but will queue requests.
  1147. *
  1148. * exported to ep0 code
  1149. */
  1150. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1151. {
  1152. struct musb_ep *musb_ep = to_musb_ep(ep);
  1153. u8 epnum = musb_ep->current_epnum;
  1154. struct musb *musb = musb_ep->musb;
  1155. void __iomem *epio = musb->endpoints[epnum].regs;
  1156. void __iomem *mbase;
  1157. unsigned long flags;
  1158. u16 csr;
  1159. struct musb_request *request;
  1160. int status = 0;
  1161. if (!ep)
  1162. return -EINVAL;
  1163. mbase = musb->mregs;
  1164. spin_lock_irqsave(&musb->lock, flags);
  1165. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1166. status = -EINVAL;
  1167. goto done;
  1168. }
  1169. musb_ep_select(mbase, epnum);
  1170. request = next_request(musb_ep);
  1171. if (value) {
  1172. if (request) {
  1173. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1174. ep->name);
  1175. status = -EAGAIN;
  1176. goto done;
  1177. }
  1178. /* Cannot portably stall with non-empty FIFO */
  1179. if (musb_ep->is_in) {
  1180. csr = musb_readw(epio, MUSB_TXCSR);
  1181. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1182. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1183. status = -EAGAIN;
  1184. goto done;
  1185. }
  1186. }
  1187. } else
  1188. musb_ep->wedged = 0;
  1189. /* set/clear the stall and toggle bits */
  1190. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1191. if (musb_ep->is_in) {
  1192. csr = musb_readw(epio, MUSB_TXCSR);
  1193. csr |= MUSB_TXCSR_P_WZC_BITS
  1194. | MUSB_TXCSR_CLRDATATOG;
  1195. if (value)
  1196. csr |= MUSB_TXCSR_P_SENDSTALL;
  1197. else
  1198. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1199. | MUSB_TXCSR_P_SENTSTALL);
  1200. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1201. musb_writew(epio, MUSB_TXCSR, csr);
  1202. } else {
  1203. csr = musb_readw(epio, MUSB_RXCSR);
  1204. csr |= MUSB_RXCSR_P_WZC_BITS
  1205. | MUSB_RXCSR_FLUSHFIFO
  1206. | MUSB_RXCSR_CLRDATATOG;
  1207. if (value)
  1208. csr |= MUSB_RXCSR_P_SENDSTALL;
  1209. else
  1210. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1211. | MUSB_RXCSR_P_SENTSTALL);
  1212. musb_writew(epio, MUSB_RXCSR, csr);
  1213. }
  1214. /* maybe start the first request in the queue */
  1215. if (!musb_ep->busy && !value && request) {
  1216. dev_dbg(musb->controller, "restarting the request\n");
  1217. musb_ep_restart(musb, request);
  1218. }
  1219. done:
  1220. spin_unlock_irqrestore(&musb->lock, flags);
  1221. return status;
  1222. }
  1223. /*
  1224. * Sets the halt feature with the clear requests ignored
  1225. */
  1226. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1227. {
  1228. struct musb_ep *musb_ep = to_musb_ep(ep);
  1229. if (!ep)
  1230. return -EINVAL;
  1231. musb_ep->wedged = 1;
  1232. return usb_ep_set_halt(ep);
  1233. }
  1234. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1235. {
  1236. struct musb_ep *musb_ep = to_musb_ep(ep);
  1237. void __iomem *epio = musb_ep->hw_ep->regs;
  1238. int retval = -EINVAL;
  1239. if (musb_ep->desc && !musb_ep->is_in) {
  1240. struct musb *musb = musb_ep->musb;
  1241. int epnum = musb_ep->current_epnum;
  1242. void __iomem *mbase = musb->mregs;
  1243. unsigned long flags;
  1244. spin_lock_irqsave(&musb->lock, flags);
  1245. musb_ep_select(mbase, epnum);
  1246. /* FIXME return zero unless RXPKTRDY is set */
  1247. retval = musb_readw(epio, MUSB_RXCOUNT);
  1248. spin_unlock_irqrestore(&musb->lock, flags);
  1249. }
  1250. return retval;
  1251. }
  1252. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1253. {
  1254. struct musb_ep *musb_ep = to_musb_ep(ep);
  1255. struct musb *musb = musb_ep->musb;
  1256. u8 epnum = musb_ep->current_epnum;
  1257. void __iomem *epio = musb->endpoints[epnum].regs;
  1258. void __iomem *mbase;
  1259. unsigned long flags;
  1260. u16 csr;
  1261. mbase = musb->mregs;
  1262. spin_lock_irqsave(&musb->lock, flags);
  1263. musb_ep_select(mbase, (u8) epnum);
  1264. /* disable interrupts */
  1265. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1266. if (musb_ep->is_in) {
  1267. csr = musb_readw(epio, MUSB_TXCSR);
  1268. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1269. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1270. /*
  1271. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1272. * to interrupt current FIFO loading, but not flushing
  1273. * the already loaded ones.
  1274. */
  1275. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1276. musb_writew(epio, MUSB_TXCSR, csr);
  1277. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1278. musb_writew(epio, MUSB_TXCSR, csr);
  1279. }
  1280. } else {
  1281. csr = musb_readw(epio, MUSB_RXCSR);
  1282. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1283. musb_writew(epio, MUSB_RXCSR, csr);
  1284. musb_writew(epio, MUSB_RXCSR, csr);
  1285. }
  1286. /* re-enable interrupt */
  1287. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1288. spin_unlock_irqrestore(&musb->lock, flags);
  1289. }
  1290. static const struct usb_ep_ops musb_ep_ops = {
  1291. .enable = musb_gadget_enable,
  1292. .disable = musb_gadget_disable,
  1293. .alloc_request = musb_alloc_request,
  1294. .free_request = musb_free_request,
  1295. .queue = musb_gadget_queue,
  1296. .dequeue = musb_gadget_dequeue,
  1297. .set_halt = musb_gadget_set_halt,
  1298. .set_wedge = musb_gadget_set_wedge,
  1299. .fifo_status = musb_gadget_fifo_status,
  1300. .fifo_flush = musb_gadget_fifo_flush
  1301. };
  1302. /* ----------------------------------------------------------------------- */
  1303. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1304. {
  1305. struct musb *musb = gadget_to_musb(gadget);
  1306. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1307. }
  1308. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1309. {
  1310. struct musb *musb = gadget_to_musb(gadget);
  1311. void __iomem *mregs = musb->mregs;
  1312. unsigned long flags;
  1313. int status = -EINVAL;
  1314. u8 power, devctl;
  1315. int retries;
  1316. spin_lock_irqsave(&musb->lock, flags);
  1317. switch (musb->xceiv->otg->state) {
  1318. case OTG_STATE_B_PERIPHERAL:
  1319. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1320. * that's part of the standard usb 1.1 state machine, and
  1321. * doesn't affect OTG transitions.
  1322. */
  1323. if (musb->may_wakeup && musb->is_suspended)
  1324. break;
  1325. goto done;
  1326. case OTG_STATE_B_IDLE:
  1327. /* Start SRP ... OTG not required. */
  1328. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1329. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1330. devctl |= MUSB_DEVCTL_SESSION;
  1331. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1332. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1333. retries = 100;
  1334. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1335. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1336. if (retries-- < 1)
  1337. break;
  1338. }
  1339. retries = 10000;
  1340. while (devctl & MUSB_DEVCTL_SESSION) {
  1341. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1342. if (retries-- < 1)
  1343. break;
  1344. }
  1345. spin_unlock_irqrestore(&musb->lock, flags);
  1346. otg_start_srp(musb->xceiv->otg);
  1347. spin_lock_irqsave(&musb->lock, flags);
  1348. /* Block idling for at least 1s */
  1349. musb_platform_try_idle(musb,
  1350. jiffies + msecs_to_jiffies(1 * HZ));
  1351. status = 0;
  1352. goto done;
  1353. default:
  1354. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1355. usb_otg_state_string(musb->xceiv->otg->state));
  1356. goto done;
  1357. }
  1358. status = 0;
  1359. power = musb_readb(mregs, MUSB_POWER);
  1360. power |= MUSB_POWER_RESUME;
  1361. musb_writeb(mregs, MUSB_POWER, power);
  1362. dev_dbg(musb->controller, "issue wakeup\n");
  1363. /* FIXME do this next chunk in a timer callback, no udelay */
  1364. mdelay(2);
  1365. power = musb_readb(mregs, MUSB_POWER);
  1366. power &= ~MUSB_POWER_RESUME;
  1367. musb_writeb(mregs, MUSB_POWER, power);
  1368. done:
  1369. spin_unlock_irqrestore(&musb->lock, flags);
  1370. return status;
  1371. }
  1372. static int
  1373. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1374. {
  1375. gadget->is_selfpowered = !!is_selfpowered;
  1376. return 0;
  1377. }
  1378. static void musb_pullup(struct musb *musb, int is_on)
  1379. {
  1380. u8 power;
  1381. power = musb_readb(musb->mregs, MUSB_POWER);
  1382. if (is_on)
  1383. power |= MUSB_POWER_SOFTCONN;
  1384. else
  1385. power &= ~MUSB_POWER_SOFTCONN;
  1386. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1387. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1388. is_on ? "on" : "off");
  1389. musb_writeb(musb->mregs, MUSB_POWER, power);
  1390. }
  1391. #if 0
  1392. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1393. {
  1394. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1395. /*
  1396. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1397. * though that can clear it), just musb_pullup().
  1398. */
  1399. return -EINVAL;
  1400. }
  1401. #endif
  1402. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1403. {
  1404. struct musb *musb = gadget_to_musb(gadget);
  1405. if (!musb->xceiv->set_power)
  1406. return -EOPNOTSUPP;
  1407. return usb_phy_set_power(musb->xceiv, mA);
  1408. }
  1409. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1410. {
  1411. struct musb *musb = gadget_to_musb(gadget);
  1412. unsigned long flags;
  1413. is_on = !!is_on;
  1414. pm_runtime_get_sync(musb->controller);
  1415. /* NOTE: this assumes we are sensing vbus; we'd rather
  1416. * not pullup unless the B-session is active.
  1417. */
  1418. spin_lock_irqsave(&musb->lock, flags);
  1419. if (is_on != musb->softconnect) {
  1420. musb->softconnect = is_on;
  1421. musb_pullup(musb, is_on);
  1422. }
  1423. spin_unlock_irqrestore(&musb->lock, flags);
  1424. pm_runtime_put(musb->controller);
  1425. return 0;
  1426. }
  1427. #ifdef CONFIG_BLACKFIN
  1428. static struct usb_ep *musb_match_ep(struct usb_gadget *g,
  1429. struct usb_endpoint_descriptor *desc,
  1430. struct usb_ss_ep_comp_descriptor *ep_comp)
  1431. {
  1432. struct usb_ep *ep = NULL;
  1433. switch (usb_endpoint_type(desc)) {
  1434. case USB_ENDPOINT_XFER_ISOC:
  1435. case USB_ENDPOINT_XFER_BULK:
  1436. if (usb_endpoint_dir_in(desc))
  1437. ep = gadget_find_ep_by_name(g, "ep5in");
  1438. else
  1439. ep = gadget_find_ep_by_name(g, "ep6out");
  1440. break;
  1441. case USB_ENDPOINT_XFER_INT:
  1442. if (usb_endpoint_dir_in(desc))
  1443. ep = gadget_find_ep_by_name(g, "ep1in");
  1444. else
  1445. ep = gadget_find_ep_by_name(g, "ep2out");
  1446. break;
  1447. default:
  1448. break;
  1449. }
  1450. if (ep && usb_gadget_ep_match_desc(g, ep, desc, ep_comp))
  1451. return ep;
  1452. return NULL;
  1453. }
  1454. #else
  1455. #define musb_match_ep NULL
  1456. #endif
  1457. static int musb_gadget_start(struct usb_gadget *g,
  1458. struct usb_gadget_driver *driver);
  1459. static int musb_gadget_stop(struct usb_gadget *g);
  1460. static const struct usb_gadget_ops musb_gadget_operations = {
  1461. .get_frame = musb_gadget_get_frame,
  1462. .wakeup = musb_gadget_wakeup,
  1463. .set_selfpowered = musb_gadget_set_self_powered,
  1464. /* .vbus_session = musb_gadget_vbus_session, */
  1465. .vbus_draw = musb_gadget_vbus_draw,
  1466. .pullup = musb_gadget_pullup,
  1467. .udc_start = musb_gadget_start,
  1468. .udc_stop = musb_gadget_stop,
  1469. .match_ep = musb_match_ep,
  1470. };
  1471. /* ----------------------------------------------------------------------- */
  1472. /* Registration */
  1473. /* Only this registration code "knows" the rule (from USB standards)
  1474. * about there being only one external upstream port. It assumes
  1475. * all peripheral ports are external...
  1476. */
  1477. static void
  1478. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1479. {
  1480. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1481. memset(ep, 0, sizeof *ep);
  1482. ep->current_epnum = epnum;
  1483. ep->musb = musb;
  1484. ep->hw_ep = hw_ep;
  1485. ep->is_in = is_in;
  1486. INIT_LIST_HEAD(&ep->req_list);
  1487. sprintf(ep->name, "ep%d%s", epnum,
  1488. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1489. is_in ? "in" : "out"));
  1490. ep->end_point.name = ep->name;
  1491. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1492. if (!epnum) {
  1493. usb_ep_set_maxpacket_limit(&ep->end_point, 64);
  1494. ep->end_point.caps.type_control = true;
  1495. ep->end_point.ops = &musb_g_ep0_ops;
  1496. musb->g.ep0 = &ep->end_point;
  1497. } else {
  1498. if (is_in)
  1499. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
  1500. else
  1501. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
  1502. ep->end_point.caps.type_iso = true;
  1503. ep->end_point.caps.type_bulk = true;
  1504. ep->end_point.caps.type_int = true;
  1505. ep->end_point.ops = &musb_ep_ops;
  1506. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1507. }
  1508. if (!epnum || hw_ep->is_shared_fifo) {
  1509. ep->end_point.caps.dir_in = true;
  1510. ep->end_point.caps.dir_out = true;
  1511. } else if (is_in)
  1512. ep->end_point.caps.dir_in = true;
  1513. else
  1514. ep->end_point.caps.dir_out = true;
  1515. }
  1516. /*
  1517. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1518. * to the rest of the driver state.
  1519. */
  1520. static inline void musb_g_init_endpoints(struct musb *musb)
  1521. {
  1522. u8 epnum;
  1523. struct musb_hw_ep *hw_ep;
  1524. unsigned count = 0;
  1525. /* initialize endpoint list just once */
  1526. INIT_LIST_HEAD(&(musb->g.ep_list));
  1527. for (epnum = 0, hw_ep = musb->endpoints;
  1528. epnum < musb->nr_endpoints;
  1529. epnum++, hw_ep++) {
  1530. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1531. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1532. count++;
  1533. } else {
  1534. if (hw_ep->max_packet_sz_tx) {
  1535. init_peripheral_ep(musb, &hw_ep->ep_in,
  1536. epnum, 1);
  1537. count++;
  1538. }
  1539. if (hw_ep->max_packet_sz_rx) {
  1540. init_peripheral_ep(musb, &hw_ep->ep_out,
  1541. epnum, 0);
  1542. count++;
  1543. }
  1544. }
  1545. }
  1546. }
  1547. /* called once during driver setup to initialize and link into
  1548. * the driver model; memory is zeroed.
  1549. */
  1550. int musb_gadget_setup(struct musb *musb)
  1551. {
  1552. int status;
  1553. /* REVISIT minor race: if (erroneously) setting up two
  1554. * musb peripherals at the same time, only the bus lock
  1555. * is probably held.
  1556. */
  1557. musb->g.ops = &musb_gadget_operations;
  1558. musb->g.max_speed = USB_SPEED_HIGH;
  1559. musb->g.speed = USB_SPEED_UNKNOWN;
  1560. MUSB_DEV_MODE(musb);
  1561. musb->xceiv->otg->default_a = 0;
  1562. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1563. /* this "gadget" abstracts/virtualizes the controller */
  1564. musb->g.name = musb_driver_name;
  1565. #if IS_ENABLED(CONFIG_USB_MUSB_DUAL_ROLE)
  1566. musb->g.is_otg = 1;
  1567. #elif IS_ENABLED(CONFIG_USB_MUSB_GADGET)
  1568. musb->g.is_otg = 0;
  1569. #endif
  1570. musb_g_init_endpoints(musb);
  1571. musb->is_active = 0;
  1572. musb_platform_try_idle(musb, 0);
  1573. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1574. if (status)
  1575. goto err;
  1576. return 0;
  1577. err:
  1578. musb->g.dev.parent = NULL;
  1579. device_unregister(&musb->g.dev);
  1580. return status;
  1581. }
  1582. void musb_gadget_cleanup(struct musb *musb)
  1583. {
  1584. if (musb->port_mode == MUSB_PORT_MODE_HOST)
  1585. return;
  1586. usb_del_gadget_udc(&musb->g);
  1587. }
  1588. /*
  1589. * Register the gadget driver. Used by gadget drivers when
  1590. * registering themselves with the controller.
  1591. *
  1592. * -EINVAL something went wrong (not driver)
  1593. * -EBUSY another gadget is already using the controller
  1594. * -ENOMEM no memory to perform the operation
  1595. *
  1596. * @param driver the gadget driver
  1597. * @return <0 if error, 0 if everything is fine
  1598. */
  1599. static int musb_gadget_start(struct usb_gadget *g,
  1600. struct usb_gadget_driver *driver)
  1601. {
  1602. struct musb *musb = gadget_to_musb(g);
  1603. struct usb_otg *otg = musb->xceiv->otg;
  1604. unsigned long flags;
  1605. int retval = 0;
  1606. if (driver->max_speed < USB_SPEED_HIGH) {
  1607. retval = -EINVAL;
  1608. goto err;
  1609. }
  1610. pm_runtime_get_sync(musb->controller);
  1611. musb->softconnect = 0;
  1612. musb->gadget_driver = driver;
  1613. spin_lock_irqsave(&musb->lock, flags);
  1614. musb->is_active = 1;
  1615. otg_set_peripheral(otg, &musb->g);
  1616. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1617. spin_unlock_irqrestore(&musb->lock, flags);
  1618. musb_start(musb);
  1619. /* REVISIT: funcall to other code, which also
  1620. * handles power budgeting ... this way also
  1621. * ensures HdrcStart is indirectly called.
  1622. */
  1623. if (musb->xceiv->last_event == USB_EVENT_ID)
  1624. musb_platform_set_vbus(musb, 1);
  1625. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1626. pm_runtime_put(musb->controller);
  1627. return 0;
  1628. err:
  1629. return retval;
  1630. }
  1631. /*
  1632. * Unregister the gadget driver. Used by gadget drivers when
  1633. * unregistering themselves from the controller.
  1634. *
  1635. * @param driver the gadget driver to unregister
  1636. */
  1637. static int musb_gadget_stop(struct usb_gadget *g)
  1638. {
  1639. struct musb *musb = gadget_to_musb(g);
  1640. unsigned long flags;
  1641. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1642. pm_runtime_get_sync(musb->controller);
  1643. /*
  1644. * REVISIT always use otg_set_peripheral() here too;
  1645. * this needs to shut down the OTG engine.
  1646. */
  1647. spin_lock_irqsave(&musb->lock, flags);
  1648. musb_hnp_stop(musb);
  1649. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1650. musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
  1651. musb_stop(musb);
  1652. otg_set_peripheral(musb->xceiv->otg, NULL);
  1653. musb->is_active = 0;
  1654. musb->gadget_driver = NULL;
  1655. musb_platform_try_idle(musb, 0);
  1656. spin_unlock_irqrestore(&musb->lock, flags);
  1657. /*
  1658. * FIXME we need to be able to register another
  1659. * gadget driver here and have everything work;
  1660. * that currently misbehaves.
  1661. */
  1662. pm_runtime_put(musb->controller);
  1663. return 0;
  1664. }
  1665. /* ----------------------------------------------------------------------- */
  1666. /* lifecycle operations called through plat_uds.c */
  1667. void musb_g_resume(struct musb *musb)
  1668. {
  1669. musb->is_suspended = 0;
  1670. switch (musb->xceiv->otg->state) {
  1671. case OTG_STATE_B_IDLE:
  1672. break;
  1673. case OTG_STATE_B_WAIT_ACON:
  1674. case OTG_STATE_B_PERIPHERAL:
  1675. musb->is_active = 1;
  1676. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1677. spin_unlock(&musb->lock);
  1678. musb->gadget_driver->resume(&musb->g);
  1679. spin_lock(&musb->lock);
  1680. }
  1681. break;
  1682. default:
  1683. WARNING("unhandled RESUME transition (%s)\n",
  1684. usb_otg_state_string(musb->xceiv->otg->state));
  1685. }
  1686. }
  1687. /* called when SOF packets stop for 3+ msec */
  1688. void musb_g_suspend(struct musb *musb)
  1689. {
  1690. u8 devctl;
  1691. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1692. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1693. switch (musb->xceiv->otg->state) {
  1694. case OTG_STATE_B_IDLE:
  1695. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1696. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1697. break;
  1698. case OTG_STATE_B_PERIPHERAL:
  1699. musb->is_suspended = 1;
  1700. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1701. spin_unlock(&musb->lock);
  1702. musb->gadget_driver->suspend(&musb->g);
  1703. spin_lock(&musb->lock);
  1704. }
  1705. break;
  1706. default:
  1707. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1708. * A_PERIPHERAL may need care too
  1709. */
  1710. WARNING("unhandled SUSPEND transition (%s)\n",
  1711. usb_otg_state_string(musb->xceiv->otg->state));
  1712. }
  1713. }
  1714. /* Called during SRP */
  1715. void musb_g_wakeup(struct musb *musb)
  1716. {
  1717. musb_gadget_wakeup(&musb->g);
  1718. }
  1719. /* called when VBUS drops below session threshold, and in other cases */
  1720. void musb_g_disconnect(struct musb *musb)
  1721. {
  1722. void __iomem *mregs = musb->mregs;
  1723. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1724. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1725. /* clear HR */
  1726. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1727. /* don't draw vbus until new b-default session */
  1728. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1729. musb->g.speed = USB_SPEED_UNKNOWN;
  1730. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1731. spin_unlock(&musb->lock);
  1732. musb->gadget_driver->disconnect(&musb->g);
  1733. spin_lock(&musb->lock);
  1734. }
  1735. switch (musb->xceiv->otg->state) {
  1736. default:
  1737. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1738. usb_otg_state_string(musb->xceiv->otg->state));
  1739. musb->xceiv->otg->state = OTG_STATE_A_IDLE;
  1740. MUSB_HST_MODE(musb);
  1741. break;
  1742. case OTG_STATE_A_PERIPHERAL:
  1743. musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
  1744. MUSB_HST_MODE(musb);
  1745. break;
  1746. case OTG_STATE_B_WAIT_ACON:
  1747. case OTG_STATE_B_HOST:
  1748. case OTG_STATE_B_PERIPHERAL:
  1749. case OTG_STATE_B_IDLE:
  1750. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1751. break;
  1752. case OTG_STATE_B_SRP_INIT:
  1753. break;
  1754. }
  1755. musb->is_active = 0;
  1756. }
  1757. void musb_g_reset(struct musb *musb)
  1758. __releases(musb->lock)
  1759. __acquires(musb->lock)
  1760. {
  1761. void __iomem *mbase = musb->mregs;
  1762. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1763. u8 power;
  1764. dev_dbg(musb->controller, "<== %s driver '%s'\n",
  1765. (devctl & MUSB_DEVCTL_BDEVICE)
  1766. ? "B-Device" : "A-Device",
  1767. musb->gadget_driver
  1768. ? musb->gadget_driver->driver.name
  1769. : NULL
  1770. );
  1771. /* report reset, if we didn't already (flushing EP state) */
  1772. if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
  1773. spin_unlock(&musb->lock);
  1774. usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
  1775. spin_lock(&musb->lock);
  1776. }
  1777. /* clear HR */
  1778. else if (devctl & MUSB_DEVCTL_HR)
  1779. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1780. /* what speed did we negotiate? */
  1781. power = musb_readb(mbase, MUSB_POWER);
  1782. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1783. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1784. /* start in USB_STATE_DEFAULT */
  1785. musb->is_active = 1;
  1786. musb->is_suspended = 0;
  1787. MUSB_DEV_MODE(musb);
  1788. musb->address = 0;
  1789. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1790. musb->may_wakeup = 0;
  1791. musb->g.b_hnp_enable = 0;
  1792. musb->g.a_alt_hnp_support = 0;
  1793. musb->g.a_hnp_support = 0;
  1794. musb->g.quirk_zlp_not_supp = 1;
  1795. /* Normal reset, as B-Device;
  1796. * or else after HNP, as A-Device
  1797. */
  1798. if (!musb->g.is_otg) {
  1799. /* USB device controllers that are not OTG compatible
  1800. * may not have DEVCTL register in silicon.
  1801. * In that case, do not rely on devctl for setting
  1802. * peripheral mode.
  1803. */
  1804. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1805. musb->g.is_a_peripheral = 0;
  1806. } else if (devctl & MUSB_DEVCTL_BDEVICE) {
  1807. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1808. musb->g.is_a_peripheral = 0;
  1809. } else {
  1810. musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
  1811. musb->g.is_a_peripheral = 1;
  1812. }
  1813. /* start with default limits on VBUS power draw */
  1814. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1815. }