pinctrl-stm32.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * Copyright (C) Maxime Coquelin 2015
  3. * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
  4. * License terms: GNU General Public License (GPL), version 2
  5. *
  6. * Heavily based on Mediatek's pinctrl driver
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/gpio/driver.h>
  10. #include <linux/io.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_device.h>
  15. #include <linux/of_irq.h>
  16. #include <linux/pinctrl/consumer.h>
  17. #include <linux/pinctrl/machine.h>
  18. #include <linux/pinctrl/pinconf.h>
  19. #include <linux/pinctrl/pinconf-generic.h>
  20. #include <linux/pinctrl/pinctrl.h>
  21. #include <linux/pinctrl/pinmux.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/reset.h>
  24. #include <linux/slab.h>
  25. #include "../core.h"
  26. #include "../pinconf.h"
  27. #include "../pinctrl-utils.h"
  28. #include "pinctrl-stm32.h"
  29. #define STM32_GPIO_MODER 0x00
  30. #define STM32_GPIO_TYPER 0x04
  31. #define STM32_GPIO_SPEEDR 0x08
  32. #define STM32_GPIO_PUPDR 0x0c
  33. #define STM32_GPIO_IDR 0x10
  34. #define STM32_GPIO_ODR 0x14
  35. #define STM32_GPIO_BSRR 0x18
  36. #define STM32_GPIO_LCKR 0x1c
  37. #define STM32_GPIO_AFRL 0x20
  38. #define STM32_GPIO_AFRH 0x24
  39. #define STM32_GPIO_PINS_PER_BANK 16
  40. #define gpio_range_to_bank(chip) \
  41. container_of(chip, struct stm32_gpio_bank, range)
  42. static const char * const stm32_gpio_functions[] = {
  43. "gpio", "af0", "af1",
  44. "af2", "af3", "af4",
  45. "af5", "af6", "af7",
  46. "af8", "af9", "af10",
  47. "af11", "af12", "af13",
  48. "af14", "af15", "analog",
  49. };
  50. struct stm32_pinctrl_group {
  51. const char *name;
  52. unsigned long config;
  53. unsigned pin;
  54. };
  55. struct stm32_gpio_bank {
  56. void __iomem *base;
  57. struct clk *clk;
  58. spinlock_t lock;
  59. struct gpio_chip gpio_chip;
  60. struct pinctrl_gpio_range range;
  61. };
  62. struct stm32_pinctrl {
  63. struct device *dev;
  64. struct pinctrl_dev *pctl_dev;
  65. struct pinctrl_desc pctl_desc;
  66. struct stm32_pinctrl_group *groups;
  67. unsigned ngroups;
  68. const char **grp_names;
  69. struct stm32_gpio_bank *banks;
  70. unsigned nbanks;
  71. const struct stm32_pinctrl_match_data *match_data;
  72. };
  73. static inline int stm32_gpio_pin(int gpio)
  74. {
  75. return gpio % STM32_GPIO_PINS_PER_BANK;
  76. }
  77. static inline u32 stm32_gpio_get_mode(u32 function)
  78. {
  79. switch (function) {
  80. case STM32_PIN_GPIO:
  81. return 0;
  82. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  83. return 2;
  84. case STM32_PIN_ANALOG:
  85. return 3;
  86. }
  87. return 0;
  88. }
  89. static inline u32 stm32_gpio_get_alt(u32 function)
  90. {
  91. switch (function) {
  92. case STM32_PIN_GPIO:
  93. return 0;
  94. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  95. return function - 1;
  96. case STM32_PIN_ANALOG:
  97. return 0;
  98. }
  99. return 0;
  100. }
  101. /* GPIO functions */
  102. static inline void __stm32_gpio_set(struct stm32_gpio_bank *bank,
  103. unsigned offset, int value)
  104. {
  105. if (!value)
  106. offset += STM32_GPIO_PINS_PER_BANK;
  107. clk_enable(bank->clk);
  108. writel_relaxed(BIT(offset), bank->base + STM32_GPIO_BSRR);
  109. clk_disable(bank->clk);
  110. }
  111. static int stm32_gpio_request(struct gpio_chip *chip, unsigned offset)
  112. {
  113. return pinctrl_request_gpio(chip->base + offset);
  114. }
  115. static void stm32_gpio_free(struct gpio_chip *chip, unsigned offset)
  116. {
  117. pinctrl_free_gpio(chip->base + offset);
  118. }
  119. static int stm32_gpio_get(struct gpio_chip *chip, unsigned offset)
  120. {
  121. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  122. int ret;
  123. clk_enable(bank->clk);
  124. ret = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & BIT(offset));
  125. clk_disable(bank->clk);
  126. return ret;
  127. }
  128. static void stm32_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  129. {
  130. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  131. __stm32_gpio_set(bank, offset, value);
  132. }
  133. static int stm32_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  134. {
  135. return pinctrl_gpio_direction_input(chip->base + offset);
  136. }
  137. static int stm32_gpio_direction_output(struct gpio_chip *chip,
  138. unsigned offset, int value)
  139. {
  140. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  141. __stm32_gpio_set(bank, offset, value);
  142. pinctrl_gpio_direction_output(chip->base + offset);
  143. return 0;
  144. }
  145. static struct gpio_chip stm32_gpio_template = {
  146. .request = stm32_gpio_request,
  147. .free = stm32_gpio_free,
  148. .get = stm32_gpio_get,
  149. .set = stm32_gpio_set,
  150. .direction_input = stm32_gpio_direction_input,
  151. .direction_output = stm32_gpio_direction_output,
  152. };
  153. /* Pinctrl functions */
  154. static struct stm32_pinctrl_group *
  155. stm32_pctrl_find_group_by_pin(struct stm32_pinctrl *pctl, u32 pin)
  156. {
  157. int i;
  158. for (i = 0; i < pctl->ngroups; i++) {
  159. struct stm32_pinctrl_group *grp = pctl->groups + i;
  160. if (grp->pin == pin)
  161. return grp;
  162. }
  163. return NULL;
  164. }
  165. static bool stm32_pctrl_is_function_valid(struct stm32_pinctrl *pctl,
  166. u32 pin_num, u32 fnum)
  167. {
  168. int i;
  169. for (i = 0; i < pctl->match_data->npins; i++) {
  170. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  171. const struct stm32_desc_function *func = pin->functions;
  172. if (pin->pin.number != pin_num)
  173. continue;
  174. while (func && func->name) {
  175. if (func->num == fnum)
  176. return true;
  177. func++;
  178. }
  179. break;
  180. }
  181. return false;
  182. }
  183. static int stm32_pctrl_dt_node_to_map_func(struct stm32_pinctrl *pctl,
  184. u32 pin, u32 fnum, struct stm32_pinctrl_group *grp,
  185. struct pinctrl_map **map, unsigned *reserved_maps,
  186. unsigned *num_maps)
  187. {
  188. if (*num_maps == *reserved_maps)
  189. return -ENOSPC;
  190. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  191. (*map)[*num_maps].data.mux.group = grp->name;
  192. if (!stm32_pctrl_is_function_valid(pctl, pin, fnum)) {
  193. dev_err(pctl->dev, "invalid function %d on pin %d .\n",
  194. fnum, pin);
  195. return -EINVAL;
  196. }
  197. (*map)[*num_maps].data.mux.function = stm32_gpio_functions[fnum];
  198. (*num_maps)++;
  199. return 0;
  200. }
  201. static int stm32_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  202. struct device_node *node,
  203. struct pinctrl_map **map,
  204. unsigned *reserved_maps,
  205. unsigned *num_maps)
  206. {
  207. struct stm32_pinctrl *pctl;
  208. struct stm32_pinctrl_group *grp;
  209. struct property *pins;
  210. u32 pinfunc, pin, func;
  211. unsigned long *configs;
  212. unsigned int num_configs;
  213. bool has_config = 0;
  214. unsigned reserve = 0;
  215. int num_pins, num_funcs, maps_per_pin, i, err;
  216. pctl = pinctrl_dev_get_drvdata(pctldev);
  217. pins = of_find_property(node, "pinmux", NULL);
  218. if (!pins) {
  219. dev_err(pctl->dev, "missing pins property in node %s .\n",
  220. node->name);
  221. return -EINVAL;
  222. }
  223. err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
  224. &num_configs);
  225. if (err)
  226. return err;
  227. if (num_configs)
  228. has_config = 1;
  229. num_pins = pins->length / sizeof(u32);
  230. num_funcs = num_pins;
  231. maps_per_pin = 0;
  232. if (num_funcs)
  233. maps_per_pin++;
  234. if (has_config && num_pins >= 1)
  235. maps_per_pin++;
  236. if (!num_pins || !maps_per_pin)
  237. return -EINVAL;
  238. reserve = num_pins * maps_per_pin;
  239. err = pinctrl_utils_reserve_map(pctldev, map,
  240. reserved_maps, num_maps, reserve);
  241. if (err)
  242. return err;
  243. for (i = 0; i < num_pins; i++) {
  244. err = of_property_read_u32_index(node, "pinmux",
  245. i, &pinfunc);
  246. if (err)
  247. return err;
  248. pin = STM32_GET_PIN_NO(pinfunc);
  249. func = STM32_GET_PIN_FUNC(pinfunc);
  250. if (pin >= pctl->match_data->npins) {
  251. dev_err(pctl->dev, "invalid pin number.\n");
  252. return -EINVAL;
  253. }
  254. if (!stm32_pctrl_is_function_valid(pctl, pin, func)) {
  255. dev_err(pctl->dev, "invalid function.\n");
  256. return -EINVAL;
  257. }
  258. grp = stm32_pctrl_find_group_by_pin(pctl, pin);
  259. if (!grp) {
  260. dev_err(pctl->dev, "unable to match pin %d to group\n",
  261. pin);
  262. return -EINVAL;
  263. }
  264. err = stm32_pctrl_dt_node_to_map_func(pctl, pin, func, grp, map,
  265. reserved_maps, num_maps);
  266. if (err)
  267. return err;
  268. if (has_config) {
  269. err = pinctrl_utils_add_map_configs(pctldev, map,
  270. reserved_maps, num_maps, grp->name,
  271. configs, num_configs,
  272. PIN_MAP_TYPE_CONFIGS_GROUP);
  273. if (err)
  274. return err;
  275. }
  276. }
  277. return 0;
  278. }
  279. static int stm32_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  280. struct device_node *np_config,
  281. struct pinctrl_map **map, unsigned *num_maps)
  282. {
  283. struct device_node *np;
  284. unsigned reserved_maps;
  285. int ret;
  286. *map = NULL;
  287. *num_maps = 0;
  288. reserved_maps = 0;
  289. for_each_child_of_node(np_config, np) {
  290. ret = stm32_pctrl_dt_subnode_to_map(pctldev, np, map,
  291. &reserved_maps, num_maps);
  292. if (ret < 0) {
  293. pinctrl_utils_dt_free_map(pctldev, *map, *num_maps);
  294. return ret;
  295. }
  296. }
  297. return 0;
  298. }
  299. static int stm32_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  300. {
  301. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  302. return pctl->ngroups;
  303. }
  304. static const char *stm32_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  305. unsigned group)
  306. {
  307. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  308. return pctl->groups[group].name;
  309. }
  310. static int stm32_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  311. unsigned group,
  312. const unsigned **pins,
  313. unsigned *num_pins)
  314. {
  315. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  316. *pins = (unsigned *)&pctl->groups[group].pin;
  317. *num_pins = 1;
  318. return 0;
  319. }
  320. static const struct pinctrl_ops stm32_pctrl_ops = {
  321. .dt_node_to_map = stm32_pctrl_dt_node_to_map,
  322. .dt_free_map = pinctrl_utils_dt_free_map,
  323. .get_groups_count = stm32_pctrl_get_groups_count,
  324. .get_group_name = stm32_pctrl_get_group_name,
  325. .get_group_pins = stm32_pctrl_get_group_pins,
  326. };
  327. /* Pinmux functions */
  328. static int stm32_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  329. {
  330. return ARRAY_SIZE(stm32_gpio_functions);
  331. }
  332. static const char *stm32_pmx_get_func_name(struct pinctrl_dev *pctldev,
  333. unsigned selector)
  334. {
  335. return stm32_gpio_functions[selector];
  336. }
  337. static int stm32_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  338. unsigned function,
  339. const char * const **groups,
  340. unsigned * const num_groups)
  341. {
  342. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  343. *groups = pctl->grp_names;
  344. *num_groups = pctl->ngroups;
  345. return 0;
  346. }
  347. static void stm32_pmx_set_mode(struct stm32_gpio_bank *bank,
  348. int pin, u32 mode, u32 alt)
  349. {
  350. u32 val;
  351. int alt_shift = (pin % 8) * 4;
  352. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  353. unsigned long flags;
  354. clk_enable(bank->clk);
  355. spin_lock_irqsave(&bank->lock, flags);
  356. val = readl_relaxed(bank->base + alt_offset);
  357. val &= ~GENMASK(alt_shift + 3, alt_shift);
  358. val |= (alt << alt_shift);
  359. writel_relaxed(val, bank->base + alt_offset);
  360. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  361. val &= ~GENMASK(pin * 2 + 1, pin * 2);
  362. val |= mode << (pin * 2);
  363. writel_relaxed(val, bank->base + STM32_GPIO_MODER);
  364. spin_unlock_irqrestore(&bank->lock, flags);
  365. clk_disable(bank->clk);
  366. }
  367. static int stm32_pmx_set_mux(struct pinctrl_dev *pctldev,
  368. unsigned function,
  369. unsigned group)
  370. {
  371. bool ret;
  372. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  373. struct stm32_pinctrl_group *g = pctl->groups + group;
  374. struct pinctrl_gpio_range *range;
  375. struct stm32_gpio_bank *bank;
  376. u32 mode, alt;
  377. int pin;
  378. ret = stm32_pctrl_is_function_valid(pctl, g->pin, function);
  379. if (!ret) {
  380. dev_err(pctl->dev, "invalid function %d on group %d .\n",
  381. function, group);
  382. return -EINVAL;
  383. }
  384. range = pinctrl_find_gpio_range_from_pin(pctldev, g->pin);
  385. bank = gpio_range_to_bank(range);
  386. pin = stm32_gpio_pin(g->pin);
  387. mode = stm32_gpio_get_mode(function);
  388. alt = stm32_gpio_get_alt(function);
  389. stm32_pmx_set_mode(bank, pin, mode, alt);
  390. return 0;
  391. }
  392. static int stm32_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  393. struct pinctrl_gpio_range *range, unsigned gpio,
  394. bool input)
  395. {
  396. struct stm32_gpio_bank *bank = gpio_range_to_bank(range);
  397. int pin = stm32_gpio_pin(gpio);
  398. stm32_pmx_set_mode(bank, pin, !input, 0);
  399. return 0;
  400. }
  401. static const struct pinmux_ops stm32_pmx_ops = {
  402. .get_functions_count = stm32_pmx_get_funcs_cnt,
  403. .get_function_name = stm32_pmx_get_func_name,
  404. .get_function_groups = stm32_pmx_get_func_groups,
  405. .set_mux = stm32_pmx_set_mux,
  406. .gpio_set_direction = stm32_pmx_gpio_set_direction,
  407. };
  408. /* Pinconf functions */
  409. static void stm32_pconf_set_driving(struct stm32_gpio_bank *bank,
  410. unsigned offset, u32 drive)
  411. {
  412. unsigned long flags;
  413. u32 val;
  414. clk_enable(bank->clk);
  415. spin_lock_irqsave(&bank->lock, flags);
  416. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  417. val &= ~BIT(offset);
  418. val |= drive << offset;
  419. writel_relaxed(val, bank->base + STM32_GPIO_TYPER);
  420. spin_unlock_irqrestore(&bank->lock, flags);
  421. clk_disable(bank->clk);
  422. }
  423. static void stm32_pconf_set_speed(struct stm32_gpio_bank *bank,
  424. unsigned offset, u32 speed)
  425. {
  426. unsigned long flags;
  427. u32 val;
  428. clk_enable(bank->clk);
  429. spin_lock_irqsave(&bank->lock, flags);
  430. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  431. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  432. val |= speed << (offset * 2);
  433. writel_relaxed(val, bank->base + STM32_GPIO_SPEEDR);
  434. spin_unlock_irqrestore(&bank->lock, flags);
  435. clk_disable(bank->clk);
  436. }
  437. static void stm32_pconf_set_bias(struct stm32_gpio_bank *bank,
  438. unsigned offset, u32 bias)
  439. {
  440. unsigned long flags;
  441. u32 val;
  442. clk_enable(bank->clk);
  443. spin_lock_irqsave(&bank->lock, flags);
  444. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  445. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  446. val |= bias << (offset * 2);
  447. writel_relaxed(val, bank->base + STM32_GPIO_PUPDR);
  448. spin_unlock_irqrestore(&bank->lock, flags);
  449. clk_disable(bank->clk);
  450. }
  451. static int stm32_pconf_parse_conf(struct pinctrl_dev *pctldev,
  452. unsigned int pin, enum pin_config_param param,
  453. enum pin_config_param arg)
  454. {
  455. struct pinctrl_gpio_range *range;
  456. struct stm32_gpio_bank *bank;
  457. int offset, ret = 0;
  458. range = pinctrl_find_gpio_range_from_pin(pctldev, pin);
  459. bank = gpio_range_to_bank(range);
  460. offset = stm32_gpio_pin(pin);
  461. switch (param) {
  462. case PIN_CONFIG_DRIVE_PUSH_PULL:
  463. stm32_pconf_set_driving(bank, offset, 0);
  464. break;
  465. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  466. stm32_pconf_set_driving(bank, offset, 1);
  467. break;
  468. case PIN_CONFIG_SLEW_RATE:
  469. stm32_pconf_set_speed(bank, offset, arg);
  470. break;
  471. case PIN_CONFIG_BIAS_DISABLE:
  472. stm32_pconf_set_bias(bank, offset, 0);
  473. break;
  474. case PIN_CONFIG_BIAS_PULL_UP:
  475. stm32_pconf_set_bias(bank, offset, 1);
  476. break;
  477. case PIN_CONFIG_BIAS_PULL_DOWN:
  478. stm32_pconf_set_bias(bank, offset, 2);
  479. break;
  480. case PIN_CONFIG_OUTPUT:
  481. __stm32_gpio_set(bank, offset, arg);
  482. ret = stm32_pmx_gpio_set_direction(pctldev, NULL, pin, false);
  483. break;
  484. default:
  485. ret = -EINVAL;
  486. }
  487. return ret;
  488. }
  489. static int stm32_pconf_group_get(struct pinctrl_dev *pctldev,
  490. unsigned group,
  491. unsigned long *config)
  492. {
  493. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  494. *config = pctl->groups[group].config;
  495. return 0;
  496. }
  497. static int stm32_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
  498. unsigned long *configs, unsigned num_configs)
  499. {
  500. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  501. struct stm32_pinctrl_group *g = &pctl->groups[group];
  502. int i, ret;
  503. for (i = 0; i < num_configs; i++) {
  504. ret = stm32_pconf_parse_conf(pctldev, g->pin,
  505. pinconf_to_config_param(configs[i]),
  506. pinconf_to_config_argument(configs[i]));
  507. if (ret < 0)
  508. return ret;
  509. g->config = configs[i];
  510. }
  511. return 0;
  512. }
  513. static const struct pinconf_ops stm32_pconf_ops = {
  514. .pin_config_group_get = stm32_pconf_group_get,
  515. .pin_config_group_set = stm32_pconf_group_set,
  516. };
  517. static int stm32_gpiolib_register_bank(struct stm32_pinctrl *pctl,
  518. struct device_node *np)
  519. {
  520. int bank_nr = pctl->nbanks;
  521. struct stm32_gpio_bank *bank = &pctl->banks[bank_nr];
  522. struct pinctrl_gpio_range *range = &bank->range;
  523. struct device *dev = pctl->dev;
  524. struct resource res;
  525. struct reset_control *rstc;
  526. int err, npins;
  527. rstc = of_reset_control_get(np, NULL);
  528. if (!IS_ERR(rstc))
  529. reset_control_deassert(rstc);
  530. if (of_address_to_resource(np, 0, &res))
  531. return -ENODEV;
  532. bank->base = devm_ioremap_resource(dev, &res);
  533. if (IS_ERR(bank->base))
  534. return PTR_ERR(bank->base);
  535. bank->clk = of_clk_get_by_name(np, NULL);
  536. if (IS_ERR(bank->clk)) {
  537. dev_err(dev, "failed to get clk (%ld)\n", PTR_ERR(bank->clk));
  538. return PTR_ERR(bank->clk);
  539. }
  540. err = clk_prepare(bank->clk);
  541. if (err) {
  542. dev_err(dev, "failed to prepare clk (%d)\n", err);
  543. return err;
  544. }
  545. npins = pctl->match_data->npins;
  546. npins -= bank_nr * STM32_GPIO_PINS_PER_BANK;
  547. if (npins < 0)
  548. return -EINVAL;
  549. else if (npins > STM32_GPIO_PINS_PER_BANK)
  550. npins = STM32_GPIO_PINS_PER_BANK;
  551. bank->gpio_chip = stm32_gpio_template;
  552. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  553. bank->gpio_chip.ngpio = npins;
  554. bank->gpio_chip.of_node = np;
  555. bank->gpio_chip.parent = dev;
  556. spin_lock_init(&bank->lock);
  557. of_property_read_string(np, "st,bank-name", &range->name);
  558. bank->gpio_chip.label = range->name;
  559. range->id = bank_nr;
  560. range->pin_base = range->base = range->id * STM32_GPIO_PINS_PER_BANK;
  561. range->npins = bank->gpio_chip.ngpio;
  562. range->gc = &bank->gpio_chip;
  563. err = gpiochip_add_data(&bank->gpio_chip, bank);
  564. if (err) {
  565. dev_err(dev, "Failed to add gpiochip(%d)!\n", bank_nr);
  566. return err;
  567. }
  568. dev_info(dev, "%s bank added\n", range->name);
  569. return 0;
  570. }
  571. static int stm32_pctrl_build_state(struct platform_device *pdev)
  572. {
  573. struct stm32_pinctrl *pctl = platform_get_drvdata(pdev);
  574. int i;
  575. pctl->ngroups = pctl->match_data->npins;
  576. /* Allocate groups */
  577. pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups,
  578. sizeof(*pctl->groups), GFP_KERNEL);
  579. if (!pctl->groups)
  580. return -ENOMEM;
  581. /* We assume that one pin is one group, use pin name as group name. */
  582. pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups,
  583. sizeof(*pctl->grp_names), GFP_KERNEL);
  584. if (!pctl->grp_names)
  585. return -ENOMEM;
  586. for (i = 0; i < pctl->match_data->npins; i++) {
  587. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  588. struct stm32_pinctrl_group *group = pctl->groups + i;
  589. group->name = pin->pin.name;
  590. group->pin = pin->pin.number;
  591. pctl->grp_names[i] = pin->pin.name;
  592. }
  593. return 0;
  594. }
  595. int stm32_pctl_probe(struct platform_device *pdev)
  596. {
  597. struct device_node *np = pdev->dev.of_node;
  598. struct device_node *child;
  599. const struct of_device_id *match;
  600. struct device *dev = &pdev->dev;
  601. struct stm32_pinctrl *pctl;
  602. struct pinctrl_pin_desc *pins;
  603. int i, ret, banks = 0;
  604. if (!np)
  605. return -EINVAL;
  606. match = of_match_device(dev->driver->of_match_table, dev);
  607. if (!match || !match->data)
  608. return -EINVAL;
  609. if (!of_find_property(np, "pins-are-numbered", NULL)) {
  610. dev_err(dev, "only support pins-are-numbered format\n");
  611. return -EINVAL;
  612. }
  613. pctl = devm_kzalloc(dev, sizeof(*pctl), GFP_KERNEL);
  614. if (!pctl)
  615. return -ENOMEM;
  616. platform_set_drvdata(pdev, pctl);
  617. pctl->dev = dev;
  618. pctl->match_data = match->data;
  619. ret = stm32_pctrl_build_state(pdev);
  620. if (ret) {
  621. dev_err(dev, "build state failed: %d\n", ret);
  622. return -EINVAL;
  623. }
  624. for_each_child_of_node(np, child)
  625. if (of_property_read_bool(child, "gpio-controller"))
  626. banks++;
  627. if (!banks) {
  628. dev_err(dev, "at least one GPIO bank is required\n");
  629. return -EINVAL;
  630. }
  631. pctl->banks = devm_kcalloc(dev, banks, sizeof(*pctl->banks),
  632. GFP_KERNEL);
  633. if (!pctl->banks)
  634. return -ENOMEM;
  635. for_each_child_of_node(np, child) {
  636. if (of_property_read_bool(child, "gpio-controller")) {
  637. ret = stm32_gpiolib_register_bank(pctl, child);
  638. if (ret)
  639. return ret;
  640. pctl->nbanks++;
  641. }
  642. }
  643. pins = devm_kcalloc(&pdev->dev, pctl->match_data->npins, sizeof(*pins),
  644. GFP_KERNEL);
  645. if (!pins)
  646. return -ENOMEM;
  647. for (i = 0; i < pctl->match_data->npins; i++)
  648. pins[i] = pctl->match_data->pins[i].pin;
  649. pctl->pctl_desc.name = dev_name(&pdev->dev);
  650. pctl->pctl_desc.owner = THIS_MODULE;
  651. pctl->pctl_desc.pins = pins;
  652. pctl->pctl_desc.npins = pctl->match_data->npins;
  653. pctl->pctl_desc.confops = &stm32_pconf_ops;
  654. pctl->pctl_desc.pctlops = &stm32_pctrl_ops;
  655. pctl->pctl_desc.pmxops = &stm32_pmx_ops;
  656. pctl->dev = &pdev->dev;
  657. pctl->pctl_dev = pinctrl_register(&pctl->pctl_desc, &pdev->dev, pctl);
  658. if (!pctl->pctl_dev) {
  659. dev_err(&pdev->dev, "Failed pinctrl registration\n");
  660. return -EINVAL;
  661. }
  662. for (i = 0; i < pctl->nbanks; i++)
  663. pinctrl_add_gpio_range(pctl->pctl_dev, &pctl->banks[i].range);
  664. dev_info(dev, "Pinctrl STM32 initialized\n");
  665. return 0;
  666. }