pinctrl-rockchip.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640
  1. /*
  2. * Pinctrl driver for Rockchip SoCs
  3. *
  4. * Copyright (c) 2013 MundoReader S.L.
  5. * Author: Heiko Stuebner <heiko@sntech.de>
  6. *
  7. * With some ideas taken from pinctrl-samsung:
  8. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  9. * http://www.samsung.com
  10. * Copyright (c) 2012 Linaro Ltd
  11. * http://www.linaro.org
  12. *
  13. * and pinctrl-at91:
  14. * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as published
  18. * by the Free Software Foundation.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/io.h>
  28. #include <linux/bitops.h>
  29. #include <linux/gpio.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_irq.h>
  32. #include <linux/pinctrl/machine.h>
  33. #include <linux/pinctrl/pinconf.h>
  34. #include <linux/pinctrl/pinctrl.h>
  35. #include <linux/pinctrl/pinmux.h>
  36. #include <linux/pinctrl/pinconf-generic.h>
  37. #include <linux/irqchip/chained_irq.h>
  38. #include <linux/clk.h>
  39. #include <linux/regmap.h>
  40. #include <linux/mfd/syscon.h>
  41. #include <dt-bindings/pinctrl/rockchip.h>
  42. #include "core.h"
  43. #include "pinconf.h"
  44. /* GPIO control registers */
  45. #define GPIO_SWPORT_DR 0x00
  46. #define GPIO_SWPORT_DDR 0x04
  47. #define GPIO_INTEN 0x30
  48. #define GPIO_INTMASK 0x34
  49. #define GPIO_INTTYPE_LEVEL 0x38
  50. #define GPIO_INT_POLARITY 0x3c
  51. #define GPIO_INT_STATUS 0x40
  52. #define GPIO_INT_RAWSTATUS 0x44
  53. #define GPIO_DEBOUNCE 0x48
  54. #define GPIO_PORTS_EOI 0x4c
  55. #define GPIO_EXT_PORT 0x50
  56. #define GPIO_LS_SYNC 0x60
  57. enum rockchip_pinctrl_type {
  58. RK2928,
  59. RK3066B,
  60. RK3188,
  61. RK3288,
  62. RK3368,
  63. RK3399,
  64. };
  65. /**
  66. * Encode variants of iomux registers into a type variable
  67. */
  68. #define IOMUX_GPIO_ONLY BIT(0)
  69. #define IOMUX_WIDTH_4BIT BIT(1)
  70. #define IOMUX_SOURCE_PMU BIT(2)
  71. #define IOMUX_UNROUTED BIT(3)
  72. /**
  73. * @type: iomux variant using IOMUX_* constants
  74. * @offset: if initialized to -1 it will be autocalculated, by specifying
  75. * an initial offset value the relevant source offset can be reset
  76. * to a new value for autocalculating the following iomux registers.
  77. */
  78. struct rockchip_iomux {
  79. int type;
  80. int offset;
  81. };
  82. /**
  83. * enum type index corresponding to rockchip_perpin_drv_list arrays index.
  84. */
  85. enum rockchip_pin_drv_type {
  86. DRV_TYPE_IO_DEFAULT = 0,
  87. DRV_TYPE_IO_1V8_OR_3V0,
  88. DRV_TYPE_IO_1V8_ONLY,
  89. DRV_TYPE_IO_1V8_3V0_AUTO,
  90. DRV_TYPE_IO_3V3_ONLY,
  91. DRV_TYPE_MAX
  92. };
  93. /**
  94. * @drv_type: drive strength variant using rockchip_perpin_drv_type
  95. * @offset: if initialized to -1 it will be autocalculated, by specifying
  96. * an initial offset value the relevant source offset can be reset
  97. * to a new value for autocalculating the following drive strength
  98. * registers. if used chips own cal_drv func instead to calculate
  99. * registers offset, the variant could be ignored.
  100. */
  101. struct rockchip_drv {
  102. enum rockchip_pin_drv_type drv_type;
  103. int offset;
  104. };
  105. /**
  106. * @reg_base: register base of the gpio bank
  107. * @reg_pull: optional separate register for additional pull settings
  108. * @clk: clock of the gpio bank
  109. * @irq: interrupt of the gpio bank
  110. * @saved_masks: Saved content of GPIO_INTEN at suspend time.
  111. * @pin_base: first pin number
  112. * @nr_pins: number of pins in this bank
  113. * @name: name of the bank
  114. * @bank_num: number of the bank, to account for holes
  115. * @iomux: array describing the 4 iomux sources of the bank
  116. * @drv: array describing the 4 drive strength sources of the bank
  117. * @valid: are all necessary informations present
  118. * @of_node: dt node of this bank
  119. * @drvdata: common pinctrl basedata
  120. * @domain: irqdomain of the gpio bank
  121. * @gpio_chip: gpiolib chip
  122. * @grange: gpio range
  123. * @slock: spinlock for the gpio bank
  124. */
  125. struct rockchip_pin_bank {
  126. void __iomem *reg_base;
  127. struct regmap *regmap_pull;
  128. struct clk *clk;
  129. int irq;
  130. u32 saved_masks;
  131. u32 pin_base;
  132. u8 nr_pins;
  133. char *name;
  134. u8 bank_num;
  135. struct rockchip_iomux iomux[4];
  136. struct rockchip_drv drv[4];
  137. bool valid;
  138. struct device_node *of_node;
  139. struct rockchip_pinctrl *drvdata;
  140. struct irq_domain *domain;
  141. struct gpio_chip gpio_chip;
  142. struct pinctrl_gpio_range grange;
  143. spinlock_t slock;
  144. u32 toggle_edge_mode;
  145. };
  146. #define PIN_BANK(id, pins, label) \
  147. { \
  148. .bank_num = id, \
  149. .nr_pins = pins, \
  150. .name = label, \
  151. .iomux = { \
  152. { .offset = -1 }, \
  153. { .offset = -1 }, \
  154. { .offset = -1 }, \
  155. { .offset = -1 }, \
  156. }, \
  157. }
  158. #define PIN_BANK_IOMUX_FLAGS(id, pins, label, iom0, iom1, iom2, iom3) \
  159. { \
  160. .bank_num = id, \
  161. .nr_pins = pins, \
  162. .name = label, \
  163. .iomux = { \
  164. { .type = iom0, .offset = -1 }, \
  165. { .type = iom1, .offset = -1 }, \
  166. { .type = iom2, .offset = -1 }, \
  167. { .type = iom3, .offset = -1 }, \
  168. }, \
  169. }
  170. #define PIN_BANK_DRV_FLAGS(id, pins, label, type0, type1, type2, type3) \
  171. { \
  172. .bank_num = id, \
  173. .nr_pins = pins, \
  174. .name = label, \
  175. .iomux = { \
  176. { .offset = -1 }, \
  177. { .offset = -1 }, \
  178. { .offset = -1 }, \
  179. { .offset = -1 }, \
  180. }, \
  181. .drv = { \
  182. { .drv_type = type0, .offset = -1 }, \
  183. { .drv_type = type1, .offset = -1 }, \
  184. { .drv_type = type2, .offset = -1 }, \
  185. { .drv_type = type3, .offset = -1 }, \
  186. }, \
  187. }
  188. #define PIN_BANK_IOMUX_DRV_FLAGS_OFFSET(id, pins, label, iom0, iom1, \
  189. iom2, iom3, drv0, drv1, drv2, \
  190. drv3, offset0, offset1, \
  191. offset2, offset3) \
  192. { \
  193. .bank_num = id, \
  194. .nr_pins = pins, \
  195. .name = label, \
  196. .iomux = { \
  197. { .type = iom0, .offset = -1 }, \
  198. { .type = iom1, .offset = -1 }, \
  199. { .type = iom2, .offset = -1 }, \
  200. { .type = iom3, .offset = -1 }, \
  201. }, \
  202. .drv = { \
  203. { .drv_type = drv0, .offset = offset0 }, \
  204. { .drv_type = drv1, .offset = offset1 }, \
  205. { .drv_type = drv2, .offset = offset2 }, \
  206. { .drv_type = drv3, .offset = offset3 }, \
  207. }, \
  208. }
  209. /**
  210. */
  211. struct rockchip_pin_ctrl {
  212. struct rockchip_pin_bank *pin_banks;
  213. u32 nr_banks;
  214. u32 nr_pins;
  215. char *label;
  216. enum rockchip_pinctrl_type type;
  217. int grf_mux_offset;
  218. int pmu_mux_offset;
  219. int grf_drv_offset;
  220. int pmu_drv_offset;
  221. void (*pull_calc_reg)(struct rockchip_pin_bank *bank,
  222. int pin_num, struct regmap **regmap,
  223. int *reg, u8 *bit);
  224. void (*drv_calc_reg)(struct rockchip_pin_bank *bank,
  225. int pin_num, struct regmap **regmap,
  226. int *reg, u8 *bit);
  227. };
  228. struct rockchip_pin_config {
  229. unsigned int func;
  230. unsigned long *configs;
  231. unsigned int nconfigs;
  232. };
  233. /**
  234. * struct rockchip_pin_group: represent group of pins of a pinmux function.
  235. * @name: name of the pin group, used to lookup the group.
  236. * @pins: the pins included in this group.
  237. * @npins: number of pins included in this group.
  238. * @func: the mux function number to be programmed when selected.
  239. * @configs: the config values to be set for each pin
  240. * @nconfigs: number of configs for each pin
  241. */
  242. struct rockchip_pin_group {
  243. const char *name;
  244. unsigned int npins;
  245. unsigned int *pins;
  246. struct rockchip_pin_config *data;
  247. };
  248. /**
  249. * struct rockchip_pmx_func: represent a pin function.
  250. * @name: name of the pin function, used to lookup the function.
  251. * @groups: one or more names of pin groups that provide this function.
  252. * @num_groups: number of groups included in @groups.
  253. */
  254. struct rockchip_pmx_func {
  255. const char *name;
  256. const char **groups;
  257. u8 ngroups;
  258. };
  259. struct rockchip_pinctrl {
  260. struct regmap *regmap_base;
  261. int reg_size;
  262. struct regmap *regmap_pull;
  263. struct regmap *regmap_pmu;
  264. struct device *dev;
  265. struct rockchip_pin_ctrl *ctrl;
  266. struct pinctrl_desc pctl;
  267. struct pinctrl_dev *pctl_dev;
  268. struct rockchip_pin_group *groups;
  269. unsigned int ngroups;
  270. struct rockchip_pmx_func *functions;
  271. unsigned int nfunctions;
  272. };
  273. static struct regmap_config rockchip_regmap_config = {
  274. .reg_bits = 32,
  275. .val_bits = 32,
  276. .reg_stride = 4,
  277. };
  278. static const inline struct rockchip_pin_group *pinctrl_name_to_group(
  279. const struct rockchip_pinctrl *info,
  280. const char *name)
  281. {
  282. int i;
  283. for (i = 0; i < info->ngroups; i++) {
  284. if (!strcmp(info->groups[i].name, name))
  285. return &info->groups[i];
  286. }
  287. return NULL;
  288. }
  289. /*
  290. * given a pin number that is local to a pin controller, find out the pin bank
  291. * and the register base of the pin bank.
  292. */
  293. static struct rockchip_pin_bank *pin_to_bank(struct rockchip_pinctrl *info,
  294. unsigned pin)
  295. {
  296. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  297. while (pin >= (b->pin_base + b->nr_pins))
  298. b++;
  299. return b;
  300. }
  301. static struct rockchip_pin_bank *bank_num_to_bank(
  302. struct rockchip_pinctrl *info,
  303. unsigned num)
  304. {
  305. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  306. int i;
  307. for (i = 0; i < info->ctrl->nr_banks; i++, b++) {
  308. if (b->bank_num == num)
  309. return b;
  310. }
  311. return ERR_PTR(-EINVAL);
  312. }
  313. /*
  314. * Pinctrl_ops handling
  315. */
  316. static int rockchip_get_groups_count(struct pinctrl_dev *pctldev)
  317. {
  318. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  319. return info->ngroups;
  320. }
  321. static const char *rockchip_get_group_name(struct pinctrl_dev *pctldev,
  322. unsigned selector)
  323. {
  324. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  325. return info->groups[selector].name;
  326. }
  327. static int rockchip_get_group_pins(struct pinctrl_dev *pctldev,
  328. unsigned selector, const unsigned **pins,
  329. unsigned *npins)
  330. {
  331. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  332. if (selector >= info->ngroups)
  333. return -EINVAL;
  334. *pins = info->groups[selector].pins;
  335. *npins = info->groups[selector].npins;
  336. return 0;
  337. }
  338. static int rockchip_dt_node_to_map(struct pinctrl_dev *pctldev,
  339. struct device_node *np,
  340. struct pinctrl_map **map, unsigned *num_maps)
  341. {
  342. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  343. const struct rockchip_pin_group *grp;
  344. struct pinctrl_map *new_map;
  345. struct device_node *parent;
  346. int map_num = 1;
  347. int i;
  348. /*
  349. * first find the group of this node and check if we need to create
  350. * config maps for pins
  351. */
  352. grp = pinctrl_name_to_group(info, np->name);
  353. if (!grp) {
  354. dev_err(info->dev, "unable to find group for node %s\n",
  355. np->name);
  356. return -EINVAL;
  357. }
  358. map_num += grp->npins;
  359. new_map = devm_kzalloc(pctldev->dev, sizeof(*new_map) * map_num,
  360. GFP_KERNEL);
  361. if (!new_map)
  362. return -ENOMEM;
  363. *map = new_map;
  364. *num_maps = map_num;
  365. /* create mux map */
  366. parent = of_get_parent(np);
  367. if (!parent) {
  368. devm_kfree(pctldev->dev, new_map);
  369. return -EINVAL;
  370. }
  371. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  372. new_map[0].data.mux.function = parent->name;
  373. new_map[0].data.mux.group = np->name;
  374. of_node_put(parent);
  375. /* create config map */
  376. new_map++;
  377. for (i = 0; i < grp->npins; i++) {
  378. new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
  379. new_map[i].data.configs.group_or_pin =
  380. pin_get_name(pctldev, grp->pins[i]);
  381. new_map[i].data.configs.configs = grp->data[i].configs;
  382. new_map[i].data.configs.num_configs = grp->data[i].nconfigs;
  383. }
  384. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  385. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  386. return 0;
  387. }
  388. static void rockchip_dt_free_map(struct pinctrl_dev *pctldev,
  389. struct pinctrl_map *map, unsigned num_maps)
  390. {
  391. }
  392. static const struct pinctrl_ops rockchip_pctrl_ops = {
  393. .get_groups_count = rockchip_get_groups_count,
  394. .get_group_name = rockchip_get_group_name,
  395. .get_group_pins = rockchip_get_group_pins,
  396. .dt_node_to_map = rockchip_dt_node_to_map,
  397. .dt_free_map = rockchip_dt_free_map,
  398. };
  399. /*
  400. * Hardware access
  401. */
  402. static int rockchip_get_mux(struct rockchip_pin_bank *bank, int pin)
  403. {
  404. struct rockchip_pinctrl *info = bank->drvdata;
  405. int iomux_num = (pin / 8);
  406. struct regmap *regmap;
  407. unsigned int val;
  408. int reg, ret, mask;
  409. u8 bit;
  410. if (iomux_num > 3)
  411. return -EINVAL;
  412. if (bank->iomux[iomux_num].type & IOMUX_UNROUTED) {
  413. dev_err(info->dev, "pin %d is unrouted\n", pin);
  414. return -EINVAL;
  415. }
  416. if (bank->iomux[iomux_num].type & IOMUX_GPIO_ONLY)
  417. return RK_FUNC_GPIO;
  418. regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
  419. ? info->regmap_pmu : info->regmap_base;
  420. /* get basic quadrupel of mux registers and the correct reg inside */
  421. mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
  422. reg = bank->iomux[iomux_num].offset;
  423. if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
  424. if ((pin % 8) >= 4)
  425. reg += 0x4;
  426. bit = (pin % 4) * 4;
  427. } else {
  428. bit = (pin % 8) * 2;
  429. }
  430. ret = regmap_read(regmap, reg, &val);
  431. if (ret)
  432. return ret;
  433. return ((val >> bit) & mask);
  434. }
  435. /*
  436. * Set a new mux function for a pin.
  437. *
  438. * The register is divided into the upper and lower 16 bit. When changing
  439. * a value, the previous register value is not read and changed. Instead
  440. * it seems the changed bits are marked in the upper 16 bit, while the
  441. * changed value gets set in the same offset in the lower 16 bit.
  442. * All pin settings seem to be 2 bit wide in both the upper and lower
  443. * parts.
  444. * @bank: pin bank to change
  445. * @pin: pin to change
  446. * @mux: new mux function to set
  447. */
  448. static int rockchip_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
  449. {
  450. struct rockchip_pinctrl *info = bank->drvdata;
  451. int iomux_num = (pin / 8);
  452. struct regmap *regmap;
  453. int reg, ret, mask;
  454. unsigned long flags;
  455. u8 bit;
  456. u32 data, rmask;
  457. if (iomux_num > 3)
  458. return -EINVAL;
  459. if (bank->iomux[iomux_num].type & IOMUX_UNROUTED) {
  460. dev_err(info->dev, "pin %d is unrouted\n", pin);
  461. return -EINVAL;
  462. }
  463. if (bank->iomux[iomux_num].type & IOMUX_GPIO_ONLY) {
  464. if (mux != RK_FUNC_GPIO) {
  465. dev_err(info->dev,
  466. "pin %d only supports a gpio mux\n", pin);
  467. return -ENOTSUPP;
  468. } else {
  469. return 0;
  470. }
  471. }
  472. dev_dbg(info->dev, "setting mux of GPIO%d-%d to %d\n",
  473. bank->bank_num, pin, mux);
  474. regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
  475. ? info->regmap_pmu : info->regmap_base;
  476. /* get basic quadrupel of mux registers and the correct reg inside */
  477. mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
  478. reg = bank->iomux[iomux_num].offset;
  479. if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
  480. if ((pin % 8) >= 4)
  481. reg += 0x4;
  482. bit = (pin % 4) * 4;
  483. } else {
  484. bit = (pin % 8) * 2;
  485. }
  486. spin_lock_irqsave(&bank->slock, flags);
  487. data = (mask << (bit + 16));
  488. rmask = data | (data >> 16);
  489. data |= (mux & mask) << bit;
  490. ret = regmap_update_bits(regmap, reg, rmask, data);
  491. spin_unlock_irqrestore(&bank->slock, flags);
  492. return ret;
  493. }
  494. #define RK2928_PULL_OFFSET 0x118
  495. #define RK2928_PULL_PINS_PER_REG 16
  496. #define RK2928_PULL_BANK_STRIDE 8
  497. static void rk2928_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  498. int pin_num, struct regmap **regmap,
  499. int *reg, u8 *bit)
  500. {
  501. struct rockchip_pinctrl *info = bank->drvdata;
  502. *regmap = info->regmap_base;
  503. *reg = RK2928_PULL_OFFSET;
  504. *reg += bank->bank_num * RK2928_PULL_BANK_STRIDE;
  505. *reg += (pin_num / RK2928_PULL_PINS_PER_REG) * 4;
  506. *bit = pin_num % RK2928_PULL_PINS_PER_REG;
  507. };
  508. #define RK3188_PULL_OFFSET 0x164
  509. #define RK3188_PULL_BITS_PER_PIN 2
  510. #define RK3188_PULL_PINS_PER_REG 8
  511. #define RK3188_PULL_BANK_STRIDE 16
  512. #define RK3188_PULL_PMU_OFFSET 0x64
  513. static void rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  514. int pin_num, struct regmap **regmap,
  515. int *reg, u8 *bit)
  516. {
  517. struct rockchip_pinctrl *info = bank->drvdata;
  518. /* The first 12 pins of the first bank are located elsewhere */
  519. if (bank->bank_num == 0 && pin_num < 12) {
  520. *regmap = info->regmap_pmu ? info->regmap_pmu
  521. : bank->regmap_pull;
  522. *reg = info->regmap_pmu ? RK3188_PULL_PMU_OFFSET : 0;
  523. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  524. *bit = pin_num % RK3188_PULL_PINS_PER_REG;
  525. *bit *= RK3188_PULL_BITS_PER_PIN;
  526. } else {
  527. *regmap = info->regmap_pull ? info->regmap_pull
  528. : info->regmap_base;
  529. *reg = info->regmap_pull ? 0 : RK3188_PULL_OFFSET;
  530. /* correct the offset, as it is the 2nd pull register */
  531. *reg -= 4;
  532. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  533. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  534. /*
  535. * The bits in these registers have an inverse ordering
  536. * with the lowest pin being in bits 15:14 and the highest
  537. * pin in bits 1:0
  538. */
  539. *bit = 7 - (pin_num % RK3188_PULL_PINS_PER_REG);
  540. *bit *= RK3188_PULL_BITS_PER_PIN;
  541. }
  542. }
  543. #define RK3288_PULL_OFFSET 0x140
  544. static void rk3288_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  545. int pin_num, struct regmap **regmap,
  546. int *reg, u8 *bit)
  547. {
  548. struct rockchip_pinctrl *info = bank->drvdata;
  549. /* The first 24 pins of the first bank are located in PMU */
  550. if (bank->bank_num == 0) {
  551. *regmap = info->regmap_pmu;
  552. *reg = RK3188_PULL_PMU_OFFSET;
  553. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  554. *bit = pin_num % RK3188_PULL_PINS_PER_REG;
  555. *bit *= RK3188_PULL_BITS_PER_PIN;
  556. } else {
  557. *regmap = info->regmap_base;
  558. *reg = RK3288_PULL_OFFSET;
  559. /* correct the offset, as we're starting with the 2nd bank */
  560. *reg -= 0x10;
  561. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  562. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  563. *bit = (pin_num % RK3188_PULL_PINS_PER_REG);
  564. *bit *= RK3188_PULL_BITS_PER_PIN;
  565. }
  566. }
  567. #define RK3288_DRV_PMU_OFFSET 0x70
  568. #define RK3288_DRV_GRF_OFFSET 0x1c0
  569. #define RK3288_DRV_BITS_PER_PIN 2
  570. #define RK3288_DRV_PINS_PER_REG 8
  571. #define RK3288_DRV_BANK_STRIDE 16
  572. static void rk3288_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
  573. int pin_num, struct regmap **regmap,
  574. int *reg, u8 *bit)
  575. {
  576. struct rockchip_pinctrl *info = bank->drvdata;
  577. /* The first 24 pins of the first bank are located in PMU */
  578. if (bank->bank_num == 0) {
  579. *regmap = info->regmap_pmu;
  580. *reg = RK3288_DRV_PMU_OFFSET;
  581. *reg += ((pin_num / RK3288_DRV_PINS_PER_REG) * 4);
  582. *bit = pin_num % RK3288_DRV_PINS_PER_REG;
  583. *bit *= RK3288_DRV_BITS_PER_PIN;
  584. } else {
  585. *regmap = info->regmap_base;
  586. *reg = RK3288_DRV_GRF_OFFSET;
  587. /* correct the offset, as we're starting with the 2nd bank */
  588. *reg -= 0x10;
  589. *reg += bank->bank_num * RK3288_DRV_BANK_STRIDE;
  590. *reg += ((pin_num / RK3288_DRV_PINS_PER_REG) * 4);
  591. *bit = (pin_num % RK3288_DRV_PINS_PER_REG);
  592. *bit *= RK3288_DRV_BITS_PER_PIN;
  593. }
  594. }
  595. #define RK3228_PULL_OFFSET 0x100
  596. static void rk3228_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  597. int pin_num, struct regmap **regmap,
  598. int *reg, u8 *bit)
  599. {
  600. struct rockchip_pinctrl *info = bank->drvdata;
  601. *regmap = info->regmap_base;
  602. *reg = RK3228_PULL_OFFSET;
  603. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  604. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  605. *bit = (pin_num % RK3188_PULL_PINS_PER_REG);
  606. *bit *= RK3188_PULL_BITS_PER_PIN;
  607. }
  608. #define RK3228_DRV_GRF_OFFSET 0x200
  609. static void rk3228_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
  610. int pin_num, struct regmap **regmap,
  611. int *reg, u8 *bit)
  612. {
  613. struct rockchip_pinctrl *info = bank->drvdata;
  614. *regmap = info->regmap_base;
  615. *reg = RK3228_DRV_GRF_OFFSET;
  616. *reg += bank->bank_num * RK3288_DRV_BANK_STRIDE;
  617. *reg += ((pin_num / RK3288_DRV_PINS_PER_REG) * 4);
  618. *bit = (pin_num % RK3288_DRV_PINS_PER_REG);
  619. *bit *= RK3288_DRV_BITS_PER_PIN;
  620. }
  621. #define RK3368_PULL_GRF_OFFSET 0x100
  622. #define RK3368_PULL_PMU_OFFSET 0x10
  623. static void rk3368_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  624. int pin_num, struct regmap **regmap,
  625. int *reg, u8 *bit)
  626. {
  627. struct rockchip_pinctrl *info = bank->drvdata;
  628. /* The first 32 pins of the first bank are located in PMU */
  629. if (bank->bank_num == 0) {
  630. *regmap = info->regmap_pmu;
  631. *reg = RK3368_PULL_PMU_OFFSET;
  632. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  633. *bit = pin_num % RK3188_PULL_PINS_PER_REG;
  634. *bit *= RK3188_PULL_BITS_PER_PIN;
  635. } else {
  636. *regmap = info->regmap_base;
  637. *reg = RK3368_PULL_GRF_OFFSET;
  638. /* correct the offset, as we're starting with the 2nd bank */
  639. *reg -= 0x10;
  640. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  641. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  642. *bit = (pin_num % RK3188_PULL_PINS_PER_REG);
  643. *bit *= RK3188_PULL_BITS_PER_PIN;
  644. }
  645. }
  646. #define RK3368_DRV_PMU_OFFSET 0x20
  647. #define RK3368_DRV_GRF_OFFSET 0x200
  648. static void rk3368_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
  649. int pin_num, struct regmap **regmap,
  650. int *reg, u8 *bit)
  651. {
  652. struct rockchip_pinctrl *info = bank->drvdata;
  653. /* The first 32 pins of the first bank are located in PMU */
  654. if (bank->bank_num == 0) {
  655. *regmap = info->regmap_pmu;
  656. *reg = RK3368_DRV_PMU_OFFSET;
  657. *reg += ((pin_num / RK3288_DRV_PINS_PER_REG) * 4);
  658. *bit = pin_num % RK3288_DRV_PINS_PER_REG;
  659. *bit *= RK3288_DRV_BITS_PER_PIN;
  660. } else {
  661. *regmap = info->regmap_base;
  662. *reg = RK3368_DRV_GRF_OFFSET;
  663. /* correct the offset, as we're starting with the 2nd bank */
  664. *reg -= 0x10;
  665. *reg += bank->bank_num * RK3288_DRV_BANK_STRIDE;
  666. *reg += ((pin_num / RK3288_DRV_PINS_PER_REG) * 4);
  667. *bit = (pin_num % RK3288_DRV_PINS_PER_REG);
  668. *bit *= RK3288_DRV_BITS_PER_PIN;
  669. }
  670. }
  671. #define RK3399_PULL_GRF_OFFSET 0xe040
  672. #define RK3399_PULL_PMU_OFFSET 0x40
  673. #define RK3399_DRV_3BITS_PER_PIN 3
  674. static void rk3399_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  675. int pin_num, struct regmap **regmap,
  676. int *reg, u8 *bit)
  677. {
  678. struct rockchip_pinctrl *info = bank->drvdata;
  679. /* The bank0:16 and bank1:32 pins are located in PMU */
  680. if ((bank->bank_num == 0) || (bank->bank_num == 1)) {
  681. *regmap = info->regmap_pmu;
  682. *reg = RK3399_PULL_PMU_OFFSET;
  683. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  684. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  685. *bit = pin_num % RK3188_PULL_PINS_PER_REG;
  686. *bit *= RK3188_PULL_BITS_PER_PIN;
  687. } else {
  688. *regmap = info->regmap_base;
  689. *reg = RK3399_PULL_GRF_OFFSET;
  690. /* correct the offset, as we're starting with the 3rd bank */
  691. *reg -= 0x20;
  692. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  693. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  694. *bit = (pin_num % RK3188_PULL_PINS_PER_REG);
  695. *bit *= RK3188_PULL_BITS_PER_PIN;
  696. }
  697. }
  698. static void rk3399_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
  699. int pin_num, struct regmap **regmap,
  700. int *reg, u8 *bit)
  701. {
  702. struct rockchip_pinctrl *info = bank->drvdata;
  703. int drv_num = (pin_num / 8);
  704. /* The bank0:16 and bank1:32 pins are located in PMU */
  705. if ((bank->bank_num == 0) || (bank->bank_num == 1))
  706. *regmap = info->regmap_pmu;
  707. else
  708. *regmap = info->regmap_base;
  709. *reg = bank->drv[drv_num].offset;
  710. if ((bank->drv[drv_num].drv_type == DRV_TYPE_IO_1V8_3V0_AUTO) ||
  711. (bank->drv[drv_num].drv_type == DRV_TYPE_IO_3V3_ONLY))
  712. *bit = (pin_num % 8) * 3;
  713. else
  714. *bit = (pin_num % 8) * 2;
  715. }
  716. static int rockchip_perpin_drv_list[DRV_TYPE_MAX][8] = {
  717. { 2, 4, 8, 12, -1, -1, -1, -1 },
  718. { 3, 6, 9, 12, -1, -1, -1, -1 },
  719. { 5, 10, 15, 20, -1, -1, -1, -1 },
  720. { 4, 6, 8, 10, 12, 14, 16, 18 },
  721. { 4, 7, 10, 13, 16, 19, 22, 26 }
  722. };
  723. static int rockchip_get_drive_perpin(struct rockchip_pin_bank *bank,
  724. int pin_num)
  725. {
  726. struct rockchip_pinctrl *info = bank->drvdata;
  727. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  728. struct regmap *regmap;
  729. int reg, ret;
  730. u32 data, temp, rmask_bits;
  731. u8 bit;
  732. int drv_type = bank->drv[pin_num / 8].drv_type;
  733. ctrl->drv_calc_reg(bank, pin_num, &regmap, &reg, &bit);
  734. switch (drv_type) {
  735. case DRV_TYPE_IO_1V8_3V0_AUTO:
  736. case DRV_TYPE_IO_3V3_ONLY:
  737. rmask_bits = RK3399_DRV_3BITS_PER_PIN;
  738. switch (bit) {
  739. case 0 ... 12:
  740. /* regular case, nothing to do */
  741. break;
  742. case 15:
  743. /*
  744. * drive-strength offset is special, as it is
  745. * spread over 2 registers
  746. */
  747. ret = regmap_read(regmap, reg, &data);
  748. if (ret)
  749. return ret;
  750. ret = regmap_read(regmap, reg + 0x4, &temp);
  751. if (ret)
  752. return ret;
  753. /*
  754. * the bit data[15] contains bit 0 of the value
  755. * while temp[1:0] contains bits 2 and 1
  756. */
  757. data >>= 15;
  758. temp &= 0x3;
  759. temp <<= 1;
  760. data |= temp;
  761. return rockchip_perpin_drv_list[drv_type][data];
  762. case 18 ... 21:
  763. /* setting fully enclosed in the second register */
  764. reg += 4;
  765. bit -= 16;
  766. break;
  767. default:
  768. dev_err(info->dev, "unsupported bit: %d for pinctrl drive type: %d\n",
  769. bit, drv_type);
  770. return -EINVAL;
  771. }
  772. break;
  773. case DRV_TYPE_IO_DEFAULT:
  774. case DRV_TYPE_IO_1V8_OR_3V0:
  775. case DRV_TYPE_IO_1V8_ONLY:
  776. rmask_bits = RK3288_DRV_BITS_PER_PIN;
  777. break;
  778. default:
  779. dev_err(info->dev, "unsupported pinctrl drive type: %d\n",
  780. drv_type);
  781. return -EINVAL;
  782. }
  783. ret = regmap_read(regmap, reg, &data);
  784. if (ret)
  785. return ret;
  786. data >>= bit;
  787. data &= (1 << rmask_bits) - 1;
  788. return rockchip_perpin_drv_list[drv_type][data];
  789. }
  790. static int rockchip_set_drive_perpin(struct rockchip_pin_bank *bank,
  791. int pin_num, int strength)
  792. {
  793. struct rockchip_pinctrl *info = bank->drvdata;
  794. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  795. struct regmap *regmap;
  796. unsigned long flags;
  797. int reg, ret, i;
  798. u32 data, rmask, rmask_bits, temp;
  799. u8 bit;
  800. int drv_type = bank->drv[pin_num / 8].drv_type;
  801. dev_dbg(info->dev, "setting drive of GPIO%d-%d to %d\n",
  802. bank->bank_num, pin_num, strength);
  803. ctrl->drv_calc_reg(bank, pin_num, &regmap, &reg, &bit);
  804. ret = -EINVAL;
  805. for (i = 0; i < ARRAY_SIZE(rockchip_perpin_drv_list[drv_type]); i++) {
  806. if (rockchip_perpin_drv_list[drv_type][i] == strength) {
  807. ret = i;
  808. break;
  809. } else if (rockchip_perpin_drv_list[drv_type][i] < 0) {
  810. ret = rockchip_perpin_drv_list[drv_type][i];
  811. break;
  812. }
  813. }
  814. if (ret < 0) {
  815. dev_err(info->dev, "unsupported driver strength %d\n",
  816. strength);
  817. return ret;
  818. }
  819. spin_lock_irqsave(&bank->slock, flags);
  820. switch (drv_type) {
  821. case DRV_TYPE_IO_1V8_3V0_AUTO:
  822. case DRV_TYPE_IO_3V3_ONLY:
  823. rmask_bits = RK3399_DRV_3BITS_PER_PIN;
  824. switch (bit) {
  825. case 0 ... 12:
  826. /* regular case, nothing to do */
  827. break;
  828. case 15:
  829. /*
  830. * drive-strength offset is special, as it is spread
  831. * over 2 registers, the bit data[15] contains bit 0
  832. * of the value while temp[1:0] contains bits 2 and 1
  833. */
  834. data = (ret & 0x1) << 15;
  835. temp = (ret >> 0x1) & 0x3;
  836. rmask = BIT(15) | BIT(31);
  837. data |= BIT(31);
  838. ret = regmap_update_bits(regmap, reg, rmask, data);
  839. if (ret) {
  840. spin_unlock_irqrestore(&bank->slock, flags);
  841. return ret;
  842. }
  843. rmask = 0x3 | (0x3 << 16);
  844. temp |= (0x3 << 16);
  845. reg += 0x4;
  846. ret = regmap_update_bits(regmap, reg, rmask, temp);
  847. spin_unlock_irqrestore(&bank->slock, flags);
  848. return ret;
  849. case 18 ... 21:
  850. /* setting fully enclosed in the second register */
  851. reg += 4;
  852. bit -= 16;
  853. break;
  854. default:
  855. spin_unlock_irqrestore(&bank->slock, flags);
  856. dev_err(info->dev, "unsupported bit: %d for pinctrl drive type: %d\n",
  857. bit, drv_type);
  858. return -EINVAL;
  859. }
  860. break;
  861. case DRV_TYPE_IO_DEFAULT:
  862. case DRV_TYPE_IO_1V8_OR_3V0:
  863. case DRV_TYPE_IO_1V8_ONLY:
  864. rmask_bits = RK3288_DRV_BITS_PER_PIN;
  865. break;
  866. default:
  867. spin_unlock_irqrestore(&bank->slock, flags);
  868. dev_err(info->dev, "unsupported pinctrl drive type: %d\n",
  869. drv_type);
  870. return -EINVAL;
  871. }
  872. /* enable the write to the equivalent lower bits */
  873. data = ((1 << rmask_bits) - 1) << (bit + 16);
  874. rmask = data | (data >> 16);
  875. data |= (ret << bit);
  876. ret = regmap_update_bits(regmap, reg, rmask, data);
  877. spin_unlock_irqrestore(&bank->slock, flags);
  878. return ret;
  879. }
  880. static int rockchip_get_pull(struct rockchip_pin_bank *bank, int pin_num)
  881. {
  882. struct rockchip_pinctrl *info = bank->drvdata;
  883. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  884. struct regmap *regmap;
  885. int reg, ret;
  886. u8 bit;
  887. u32 data;
  888. /* rk3066b does support any pulls */
  889. if (ctrl->type == RK3066B)
  890. return PIN_CONFIG_BIAS_DISABLE;
  891. ctrl->pull_calc_reg(bank, pin_num, &regmap, &reg, &bit);
  892. ret = regmap_read(regmap, reg, &data);
  893. if (ret)
  894. return ret;
  895. switch (ctrl->type) {
  896. case RK2928:
  897. return !(data & BIT(bit))
  898. ? PIN_CONFIG_BIAS_PULL_PIN_DEFAULT
  899. : PIN_CONFIG_BIAS_DISABLE;
  900. case RK3188:
  901. case RK3288:
  902. case RK3368:
  903. case RK3399:
  904. data >>= bit;
  905. data &= (1 << RK3188_PULL_BITS_PER_PIN) - 1;
  906. switch (data) {
  907. case 0:
  908. return PIN_CONFIG_BIAS_DISABLE;
  909. case 1:
  910. return PIN_CONFIG_BIAS_PULL_UP;
  911. case 2:
  912. return PIN_CONFIG_BIAS_PULL_DOWN;
  913. case 3:
  914. return PIN_CONFIG_BIAS_BUS_HOLD;
  915. }
  916. dev_err(info->dev, "unknown pull setting\n");
  917. return -EIO;
  918. default:
  919. dev_err(info->dev, "unsupported pinctrl type\n");
  920. return -EINVAL;
  921. };
  922. }
  923. static int rockchip_set_pull(struct rockchip_pin_bank *bank,
  924. int pin_num, int pull)
  925. {
  926. struct rockchip_pinctrl *info = bank->drvdata;
  927. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  928. struct regmap *regmap;
  929. int reg, ret;
  930. unsigned long flags;
  931. u8 bit;
  932. u32 data, rmask;
  933. dev_dbg(info->dev, "setting pull of GPIO%d-%d to %d\n",
  934. bank->bank_num, pin_num, pull);
  935. /* rk3066b does support any pulls */
  936. if (ctrl->type == RK3066B)
  937. return pull ? -EINVAL : 0;
  938. ctrl->pull_calc_reg(bank, pin_num, &regmap, &reg, &bit);
  939. switch (ctrl->type) {
  940. case RK2928:
  941. spin_lock_irqsave(&bank->slock, flags);
  942. data = BIT(bit + 16);
  943. if (pull == PIN_CONFIG_BIAS_DISABLE)
  944. data |= BIT(bit);
  945. ret = regmap_write(regmap, reg, data);
  946. spin_unlock_irqrestore(&bank->slock, flags);
  947. break;
  948. case RK3188:
  949. case RK3288:
  950. case RK3368:
  951. case RK3399:
  952. spin_lock_irqsave(&bank->slock, flags);
  953. /* enable the write to the equivalent lower bits */
  954. data = ((1 << RK3188_PULL_BITS_PER_PIN) - 1) << (bit + 16);
  955. rmask = data | (data >> 16);
  956. switch (pull) {
  957. case PIN_CONFIG_BIAS_DISABLE:
  958. break;
  959. case PIN_CONFIG_BIAS_PULL_UP:
  960. data |= (1 << bit);
  961. break;
  962. case PIN_CONFIG_BIAS_PULL_DOWN:
  963. data |= (2 << bit);
  964. break;
  965. case PIN_CONFIG_BIAS_BUS_HOLD:
  966. data |= (3 << bit);
  967. break;
  968. default:
  969. spin_unlock_irqrestore(&bank->slock, flags);
  970. dev_err(info->dev, "unsupported pull setting %d\n",
  971. pull);
  972. return -EINVAL;
  973. }
  974. ret = regmap_update_bits(regmap, reg, rmask, data);
  975. spin_unlock_irqrestore(&bank->slock, flags);
  976. break;
  977. default:
  978. dev_err(info->dev, "unsupported pinctrl type\n");
  979. return -EINVAL;
  980. }
  981. return ret;
  982. }
  983. /*
  984. * Pinmux_ops handling
  985. */
  986. static int rockchip_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  987. {
  988. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  989. return info->nfunctions;
  990. }
  991. static const char *rockchip_pmx_get_func_name(struct pinctrl_dev *pctldev,
  992. unsigned selector)
  993. {
  994. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  995. return info->functions[selector].name;
  996. }
  997. static int rockchip_pmx_get_groups(struct pinctrl_dev *pctldev,
  998. unsigned selector, const char * const **groups,
  999. unsigned * const num_groups)
  1000. {
  1001. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  1002. *groups = info->functions[selector].groups;
  1003. *num_groups = info->functions[selector].ngroups;
  1004. return 0;
  1005. }
  1006. static int rockchip_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
  1007. unsigned group)
  1008. {
  1009. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  1010. const unsigned int *pins = info->groups[group].pins;
  1011. const struct rockchip_pin_config *data = info->groups[group].data;
  1012. struct rockchip_pin_bank *bank;
  1013. int cnt, ret = 0;
  1014. dev_dbg(info->dev, "enable function %s group %s\n",
  1015. info->functions[selector].name, info->groups[group].name);
  1016. /*
  1017. * for each pin in the pin group selected, program the correspoding pin
  1018. * pin function number in the config register.
  1019. */
  1020. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  1021. bank = pin_to_bank(info, pins[cnt]);
  1022. ret = rockchip_set_mux(bank, pins[cnt] - bank->pin_base,
  1023. data[cnt].func);
  1024. if (ret)
  1025. break;
  1026. }
  1027. if (ret) {
  1028. /* revert the already done pin settings */
  1029. for (cnt--; cnt >= 0; cnt--)
  1030. rockchip_set_mux(bank, pins[cnt] - bank->pin_base, 0);
  1031. return ret;
  1032. }
  1033. return 0;
  1034. }
  1035. /*
  1036. * The calls to gpio_direction_output() and gpio_direction_input()
  1037. * leads to this function call (via the pinctrl_gpio_direction_{input|output}()
  1038. * function called from the gpiolib interface).
  1039. */
  1040. static int _rockchip_pmx_gpio_set_direction(struct gpio_chip *chip,
  1041. int pin, bool input)
  1042. {
  1043. struct rockchip_pin_bank *bank;
  1044. int ret;
  1045. unsigned long flags;
  1046. u32 data;
  1047. bank = gpiochip_get_data(chip);
  1048. ret = rockchip_set_mux(bank, pin, RK_FUNC_GPIO);
  1049. if (ret < 0)
  1050. return ret;
  1051. clk_enable(bank->clk);
  1052. spin_lock_irqsave(&bank->slock, flags);
  1053. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  1054. /* set bit to 1 for output, 0 for input */
  1055. if (!input)
  1056. data |= BIT(pin);
  1057. else
  1058. data &= ~BIT(pin);
  1059. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  1060. spin_unlock_irqrestore(&bank->slock, flags);
  1061. clk_disable(bank->clk);
  1062. return 0;
  1063. }
  1064. static int rockchip_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  1065. struct pinctrl_gpio_range *range,
  1066. unsigned offset, bool input)
  1067. {
  1068. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  1069. struct gpio_chip *chip;
  1070. int pin;
  1071. chip = range->gc;
  1072. pin = offset - chip->base;
  1073. dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
  1074. offset, range->name, pin, input ? "input" : "output");
  1075. return _rockchip_pmx_gpio_set_direction(chip, offset - chip->base,
  1076. input);
  1077. }
  1078. static const struct pinmux_ops rockchip_pmx_ops = {
  1079. .get_functions_count = rockchip_pmx_get_funcs_count,
  1080. .get_function_name = rockchip_pmx_get_func_name,
  1081. .get_function_groups = rockchip_pmx_get_groups,
  1082. .set_mux = rockchip_pmx_set,
  1083. .gpio_set_direction = rockchip_pmx_gpio_set_direction,
  1084. };
  1085. /*
  1086. * Pinconf_ops handling
  1087. */
  1088. static bool rockchip_pinconf_pull_valid(struct rockchip_pin_ctrl *ctrl,
  1089. enum pin_config_param pull)
  1090. {
  1091. switch (ctrl->type) {
  1092. case RK2928:
  1093. return (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT ||
  1094. pull == PIN_CONFIG_BIAS_DISABLE);
  1095. case RK3066B:
  1096. return pull ? false : true;
  1097. case RK3188:
  1098. case RK3288:
  1099. case RK3368:
  1100. case RK3399:
  1101. return (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT);
  1102. }
  1103. return false;
  1104. }
  1105. static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value);
  1106. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset);
  1107. /* set the pin config settings for a specified pin */
  1108. static int rockchip_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  1109. unsigned long *configs, unsigned num_configs)
  1110. {
  1111. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  1112. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  1113. enum pin_config_param param;
  1114. u16 arg;
  1115. int i;
  1116. int rc;
  1117. for (i = 0; i < num_configs; i++) {
  1118. param = pinconf_to_config_param(configs[i]);
  1119. arg = pinconf_to_config_argument(configs[i]);
  1120. switch (param) {
  1121. case PIN_CONFIG_BIAS_DISABLE:
  1122. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  1123. param);
  1124. if (rc)
  1125. return rc;
  1126. break;
  1127. case PIN_CONFIG_BIAS_PULL_UP:
  1128. case PIN_CONFIG_BIAS_PULL_DOWN:
  1129. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  1130. case PIN_CONFIG_BIAS_BUS_HOLD:
  1131. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  1132. return -ENOTSUPP;
  1133. if (!arg)
  1134. return -EINVAL;
  1135. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  1136. param);
  1137. if (rc)
  1138. return rc;
  1139. break;
  1140. case PIN_CONFIG_OUTPUT:
  1141. rockchip_gpio_set(&bank->gpio_chip,
  1142. pin - bank->pin_base, arg);
  1143. rc = _rockchip_pmx_gpio_set_direction(&bank->gpio_chip,
  1144. pin - bank->pin_base, false);
  1145. if (rc)
  1146. return rc;
  1147. break;
  1148. case PIN_CONFIG_DRIVE_STRENGTH:
  1149. /* rk3288 is the first with per-pin drive-strength */
  1150. if (!info->ctrl->drv_calc_reg)
  1151. return -ENOTSUPP;
  1152. rc = rockchip_set_drive_perpin(bank,
  1153. pin - bank->pin_base, arg);
  1154. if (rc < 0)
  1155. return rc;
  1156. break;
  1157. default:
  1158. return -ENOTSUPP;
  1159. break;
  1160. }
  1161. } /* for each config */
  1162. return 0;
  1163. }
  1164. /* get the pin config settings for a specified pin */
  1165. static int rockchip_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
  1166. unsigned long *config)
  1167. {
  1168. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  1169. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  1170. enum pin_config_param param = pinconf_to_config_param(*config);
  1171. u16 arg;
  1172. int rc;
  1173. switch (param) {
  1174. case PIN_CONFIG_BIAS_DISABLE:
  1175. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  1176. return -EINVAL;
  1177. arg = 0;
  1178. break;
  1179. case PIN_CONFIG_BIAS_PULL_UP:
  1180. case PIN_CONFIG_BIAS_PULL_DOWN:
  1181. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  1182. case PIN_CONFIG_BIAS_BUS_HOLD:
  1183. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  1184. return -ENOTSUPP;
  1185. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  1186. return -EINVAL;
  1187. arg = 1;
  1188. break;
  1189. case PIN_CONFIG_OUTPUT:
  1190. rc = rockchip_get_mux(bank, pin - bank->pin_base);
  1191. if (rc != RK_FUNC_GPIO)
  1192. return -EINVAL;
  1193. rc = rockchip_gpio_get(&bank->gpio_chip, pin - bank->pin_base);
  1194. if (rc < 0)
  1195. return rc;
  1196. arg = rc ? 1 : 0;
  1197. break;
  1198. case PIN_CONFIG_DRIVE_STRENGTH:
  1199. /* rk3288 is the first with per-pin drive-strength */
  1200. if (!info->ctrl->drv_calc_reg)
  1201. return -ENOTSUPP;
  1202. rc = rockchip_get_drive_perpin(bank, pin - bank->pin_base);
  1203. if (rc < 0)
  1204. return rc;
  1205. arg = rc;
  1206. break;
  1207. default:
  1208. return -ENOTSUPP;
  1209. break;
  1210. }
  1211. *config = pinconf_to_config_packed(param, arg);
  1212. return 0;
  1213. }
  1214. static const struct pinconf_ops rockchip_pinconf_ops = {
  1215. .pin_config_get = rockchip_pinconf_get,
  1216. .pin_config_set = rockchip_pinconf_set,
  1217. .is_generic = true,
  1218. };
  1219. static const struct of_device_id rockchip_bank_match[] = {
  1220. { .compatible = "rockchip,gpio-bank" },
  1221. { .compatible = "rockchip,rk3188-gpio-bank0" },
  1222. {},
  1223. };
  1224. static void rockchip_pinctrl_child_count(struct rockchip_pinctrl *info,
  1225. struct device_node *np)
  1226. {
  1227. struct device_node *child;
  1228. for_each_child_of_node(np, child) {
  1229. if (of_match_node(rockchip_bank_match, child))
  1230. continue;
  1231. info->nfunctions++;
  1232. info->ngroups += of_get_child_count(child);
  1233. }
  1234. }
  1235. static int rockchip_pinctrl_parse_groups(struct device_node *np,
  1236. struct rockchip_pin_group *grp,
  1237. struct rockchip_pinctrl *info,
  1238. u32 index)
  1239. {
  1240. struct rockchip_pin_bank *bank;
  1241. int size;
  1242. const __be32 *list;
  1243. int num;
  1244. int i, j;
  1245. int ret;
  1246. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  1247. /* Initialise group */
  1248. grp->name = np->name;
  1249. /*
  1250. * the binding format is rockchip,pins = <bank pin mux CONFIG>,
  1251. * do sanity check and calculate pins number
  1252. */
  1253. list = of_get_property(np, "rockchip,pins", &size);
  1254. /* we do not check return since it's safe node passed down */
  1255. size /= sizeof(*list);
  1256. if (!size || size % 4) {
  1257. dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
  1258. return -EINVAL;
  1259. }
  1260. grp->npins = size / 4;
  1261. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  1262. GFP_KERNEL);
  1263. grp->data = devm_kzalloc(info->dev, grp->npins *
  1264. sizeof(struct rockchip_pin_config),
  1265. GFP_KERNEL);
  1266. if (!grp->pins || !grp->data)
  1267. return -ENOMEM;
  1268. for (i = 0, j = 0; i < size; i += 4, j++) {
  1269. const __be32 *phandle;
  1270. struct device_node *np_config;
  1271. num = be32_to_cpu(*list++);
  1272. bank = bank_num_to_bank(info, num);
  1273. if (IS_ERR(bank))
  1274. return PTR_ERR(bank);
  1275. grp->pins[j] = bank->pin_base + be32_to_cpu(*list++);
  1276. grp->data[j].func = be32_to_cpu(*list++);
  1277. phandle = list++;
  1278. if (!phandle)
  1279. return -EINVAL;
  1280. np_config = of_find_node_by_phandle(be32_to_cpup(phandle));
  1281. ret = pinconf_generic_parse_dt_config(np_config, NULL,
  1282. &grp->data[j].configs, &grp->data[j].nconfigs);
  1283. if (ret)
  1284. return ret;
  1285. }
  1286. return 0;
  1287. }
  1288. static int rockchip_pinctrl_parse_functions(struct device_node *np,
  1289. struct rockchip_pinctrl *info,
  1290. u32 index)
  1291. {
  1292. struct device_node *child;
  1293. struct rockchip_pmx_func *func;
  1294. struct rockchip_pin_group *grp;
  1295. int ret;
  1296. static u32 grp_index;
  1297. u32 i = 0;
  1298. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  1299. func = &info->functions[index];
  1300. /* Initialise function */
  1301. func->name = np->name;
  1302. func->ngroups = of_get_child_count(np);
  1303. if (func->ngroups <= 0)
  1304. return 0;
  1305. func->groups = devm_kzalloc(info->dev,
  1306. func->ngroups * sizeof(char *), GFP_KERNEL);
  1307. if (!func->groups)
  1308. return -ENOMEM;
  1309. for_each_child_of_node(np, child) {
  1310. func->groups[i] = child->name;
  1311. grp = &info->groups[grp_index++];
  1312. ret = rockchip_pinctrl_parse_groups(child, grp, info, i++);
  1313. if (ret) {
  1314. of_node_put(child);
  1315. return ret;
  1316. }
  1317. }
  1318. return 0;
  1319. }
  1320. static int rockchip_pinctrl_parse_dt(struct platform_device *pdev,
  1321. struct rockchip_pinctrl *info)
  1322. {
  1323. struct device *dev = &pdev->dev;
  1324. struct device_node *np = dev->of_node;
  1325. struct device_node *child;
  1326. int ret;
  1327. int i;
  1328. rockchip_pinctrl_child_count(info, np);
  1329. dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
  1330. dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
  1331. info->functions = devm_kzalloc(dev, info->nfunctions *
  1332. sizeof(struct rockchip_pmx_func),
  1333. GFP_KERNEL);
  1334. if (!info->functions) {
  1335. dev_err(dev, "failed to allocate memory for function list\n");
  1336. return -EINVAL;
  1337. }
  1338. info->groups = devm_kzalloc(dev, info->ngroups *
  1339. sizeof(struct rockchip_pin_group),
  1340. GFP_KERNEL);
  1341. if (!info->groups) {
  1342. dev_err(dev, "failed allocate memory for ping group list\n");
  1343. return -EINVAL;
  1344. }
  1345. i = 0;
  1346. for_each_child_of_node(np, child) {
  1347. if (of_match_node(rockchip_bank_match, child))
  1348. continue;
  1349. ret = rockchip_pinctrl_parse_functions(child, info, i++);
  1350. if (ret) {
  1351. dev_err(&pdev->dev, "failed to parse function\n");
  1352. of_node_put(child);
  1353. return ret;
  1354. }
  1355. }
  1356. return 0;
  1357. }
  1358. static int rockchip_pinctrl_register(struct platform_device *pdev,
  1359. struct rockchip_pinctrl *info)
  1360. {
  1361. struct pinctrl_desc *ctrldesc = &info->pctl;
  1362. struct pinctrl_pin_desc *pindesc, *pdesc;
  1363. struct rockchip_pin_bank *pin_bank;
  1364. int pin, bank, ret;
  1365. int k;
  1366. ctrldesc->name = "rockchip-pinctrl";
  1367. ctrldesc->owner = THIS_MODULE;
  1368. ctrldesc->pctlops = &rockchip_pctrl_ops;
  1369. ctrldesc->pmxops = &rockchip_pmx_ops;
  1370. ctrldesc->confops = &rockchip_pinconf_ops;
  1371. pindesc = devm_kzalloc(&pdev->dev, sizeof(*pindesc) *
  1372. info->ctrl->nr_pins, GFP_KERNEL);
  1373. if (!pindesc) {
  1374. dev_err(&pdev->dev, "mem alloc for pin descriptors failed\n");
  1375. return -ENOMEM;
  1376. }
  1377. ctrldesc->pins = pindesc;
  1378. ctrldesc->npins = info->ctrl->nr_pins;
  1379. pdesc = pindesc;
  1380. for (bank = 0 , k = 0; bank < info->ctrl->nr_banks; bank++) {
  1381. pin_bank = &info->ctrl->pin_banks[bank];
  1382. for (pin = 0; pin < pin_bank->nr_pins; pin++, k++) {
  1383. pdesc->number = k;
  1384. pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
  1385. pin_bank->name, pin);
  1386. pdesc++;
  1387. }
  1388. }
  1389. ret = rockchip_pinctrl_parse_dt(pdev, info);
  1390. if (ret)
  1391. return ret;
  1392. info->pctl_dev = pinctrl_register(ctrldesc, &pdev->dev, info);
  1393. if (IS_ERR(info->pctl_dev)) {
  1394. dev_err(&pdev->dev, "could not register pinctrl driver\n");
  1395. return PTR_ERR(info->pctl_dev);
  1396. }
  1397. for (bank = 0; bank < info->ctrl->nr_banks; ++bank) {
  1398. pin_bank = &info->ctrl->pin_banks[bank];
  1399. pin_bank->grange.name = pin_bank->name;
  1400. pin_bank->grange.id = bank;
  1401. pin_bank->grange.pin_base = pin_bank->pin_base;
  1402. pin_bank->grange.base = pin_bank->gpio_chip.base;
  1403. pin_bank->grange.npins = pin_bank->gpio_chip.ngpio;
  1404. pin_bank->grange.gc = &pin_bank->gpio_chip;
  1405. pinctrl_add_gpio_range(info->pctl_dev, &pin_bank->grange);
  1406. }
  1407. return 0;
  1408. }
  1409. /*
  1410. * GPIO handling
  1411. */
  1412. static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
  1413. {
  1414. struct rockchip_pin_bank *bank = gpiochip_get_data(gc);
  1415. void __iomem *reg = bank->reg_base + GPIO_SWPORT_DR;
  1416. unsigned long flags;
  1417. u32 data;
  1418. clk_enable(bank->clk);
  1419. spin_lock_irqsave(&bank->slock, flags);
  1420. data = readl(reg);
  1421. data &= ~BIT(offset);
  1422. if (value)
  1423. data |= BIT(offset);
  1424. writel(data, reg);
  1425. spin_unlock_irqrestore(&bank->slock, flags);
  1426. clk_disable(bank->clk);
  1427. }
  1428. /*
  1429. * Returns the level of the pin for input direction and setting of the DR
  1430. * register for output gpios.
  1431. */
  1432. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset)
  1433. {
  1434. struct rockchip_pin_bank *bank = gpiochip_get_data(gc);
  1435. u32 data;
  1436. clk_enable(bank->clk);
  1437. data = readl(bank->reg_base + GPIO_EXT_PORT);
  1438. clk_disable(bank->clk);
  1439. data >>= offset;
  1440. data &= 1;
  1441. return data;
  1442. }
  1443. /*
  1444. * gpiolib gpio_direction_input callback function. The setting of the pin
  1445. * mux function as 'gpio input' will be handled by the pinctrl susbsystem
  1446. * interface.
  1447. */
  1448. static int rockchip_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  1449. {
  1450. return pinctrl_gpio_direction_input(gc->base + offset);
  1451. }
  1452. /*
  1453. * gpiolib gpio_direction_output callback function. The setting of the pin
  1454. * mux function as 'gpio output' will be handled by the pinctrl susbsystem
  1455. * interface.
  1456. */
  1457. static int rockchip_gpio_direction_output(struct gpio_chip *gc,
  1458. unsigned offset, int value)
  1459. {
  1460. rockchip_gpio_set(gc, offset, value);
  1461. return pinctrl_gpio_direction_output(gc->base + offset);
  1462. }
  1463. /*
  1464. * gpiolib gpio_to_irq callback function. Creates a mapping between a GPIO pin
  1465. * and a virtual IRQ, if not already present.
  1466. */
  1467. static int rockchip_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  1468. {
  1469. struct rockchip_pin_bank *bank = gpiochip_get_data(gc);
  1470. unsigned int virq;
  1471. if (!bank->domain)
  1472. return -ENXIO;
  1473. virq = irq_create_mapping(bank->domain, offset);
  1474. return (virq) ? : -ENXIO;
  1475. }
  1476. static const struct gpio_chip rockchip_gpiolib_chip = {
  1477. .request = gpiochip_generic_request,
  1478. .free = gpiochip_generic_free,
  1479. .set = rockchip_gpio_set,
  1480. .get = rockchip_gpio_get,
  1481. .direction_input = rockchip_gpio_direction_input,
  1482. .direction_output = rockchip_gpio_direction_output,
  1483. .to_irq = rockchip_gpio_to_irq,
  1484. .owner = THIS_MODULE,
  1485. };
  1486. /*
  1487. * Interrupt handling
  1488. */
  1489. static void rockchip_irq_demux(struct irq_desc *desc)
  1490. {
  1491. struct irq_chip *chip = irq_desc_get_chip(desc);
  1492. struct rockchip_pin_bank *bank = irq_desc_get_handler_data(desc);
  1493. u32 pend;
  1494. dev_dbg(bank->drvdata->dev, "got irq for bank %s\n", bank->name);
  1495. chained_irq_enter(chip, desc);
  1496. pend = readl_relaxed(bank->reg_base + GPIO_INT_STATUS);
  1497. while (pend) {
  1498. unsigned int irq, virq;
  1499. irq = __ffs(pend);
  1500. pend &= ~BIT(irq);
  1501. virq = irq_linear_revmap(bank->domain, irq);
  1502. if (!virq) {
  1503. dev_err(bank->drvdata->dev, "unmapped irq %d\n", irq);
  1504. continue;
  1505. }
  1506. dev_dbg(bank->drvdata->dev, "handling irq %d\n", irq);
  1507. /*
  1508. * Triggering IRQ on both rising and falling edge
  1509. * needs manual intervention.
  1510. */
  1511. if (bank->toggle_edge_mode & BIT(irq)) {
  1512. u32 data, data_old, polarity;
  1513. unsigned long flags;
  1514. data = readl_relaxed(bank->reg_base + GPIO_EXT_PORT);
  1515. do {
  1516. spin_lock_irqsave(&bank->slock, flags);
  1517. polarity = readl_relaxed(bank->reg_base +
  1518. GPIO_INT_POLARITY);
  1519. if (data & BIT(irq))
  1520. polarity &= ~BIT(irq);
  1521. else
  1522. polarity |= BIT(irq);
  1523. writel(polarity,
  1524. bank->reg_base + GPIO_INT_POLARITY);
  1525. spin_unlock_irqrestore(&bank->slock, flags);
  1526. data_old = data;
  1527. data = readl_relaxed(bank->reg_base +
  1528. GPIO_EXT_PORT);
  1529. } while ((data & BIT(irq)) != (data_old & BIT(irq)));
  1530. }
  1531. generic_handle_irq(virq);
  1532. }
  1533. chained_irq_exit(chip, desc);
  1534. }
  1535. static int rockchip_irq_set_type(struct irq_data *d, unsigned int type)
  1536. {
  1537. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  1538. struct rockchip_pin_bank *bank = gc->private;
  1539. u32 mask = BIT(d->hwirq);
  1540. u32 polarity;
  1541. u32 level;
  1542. u32 data;
  1543. unsigned long flags;
  1544. int ret;
  1545. /* make sure the pin is configured as gpio input */
  1546. ret = rockchip_set_mux(bank, d->hwirq, RK_FUNC_GPIO);
  1547. if (ret < 0)
  1548. return ret;
  1549. clk_enable(bank->clk);
  1550. spin_lock_irqsave(&bank->slock, flags);
  1551. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  1552. data &= ~mask;
  1553. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  1554. spin_unlock_irqrestore(&bank->slock, flags);
  1555. if (type & IRQ_TYPE_EDGE_BOTH)
  1556. irq_set_handler_locked(d, handle_edge_irq);
  1557. else
  1558. irq_set_handler_locked(d, handle_level_irq);
  1559. spin_lock_irqsave(&bank->slock, flags);
  1560. irq_gc_lock(gc);
  1561. level = readl_relaxed(gc->reg_base + GPIO_INTTYPE_LEVEL);
  1562. polarity = readl_relaxed(gc->reg_base + GPIO_INT_POLARITY);
  1563. switch (type) {
  1564. case IRQ_TYPE_EDGE_BOTH:
  1565. bank->toggle_edge_mode |= mask;
  1566. level |= mask;
  1567. /*
  1568. * Determine gpio state. If 1 next interrupt should be falling
  1569. * otherwise rising.
  1570. */
  1571. data = readl(bank->reg_base + GPIO_EXT_PORT);
  1572. if (data & mask)
  1573. polarity &= ~mask;
  1574. else
  1575. polarity |= mask;
  1576. break;
  1577. case IRQ_TYPE_EDGE_RISING:
  1578. bank->toggle_edge_mode &= ~mask;
  1579. level |= mask;
  1580. polarity |= mask;
  1581. break;
  1582. case IRQ_TYPE_EDGE_FALLING:
  1583. bank->toggle_edge_mode &= ~mask;
  1584. level |= mask;
  1585. polarity &= ~mask;
  1586. break;
  1587. case IRQ_TYPE_LEVEL_HIGH:
  1588. bank->toggle_edge_mode &= ~mask;
  1589. level &= ~mask;
  1590. polarity |= mask;
  1591. break;
  1592. case IRQ_TYPE_LEVEL_LOW:
  1593. bank->toggle_edge_mode &= ~mask;
  1594. level &= ~mask;
  1595. polarity &= ~mask;
  1596. break;
  1597. default:
  1598. irq_gc_unlock(gc);
  1599. spin_unlock_irqrestore(&bank->slock, flags);
  1600. clk_disable(bank->clk);
  1601. return -EINVAL;
  1602. }
  1603. writel_relaxed(level, gc->reg_base + GPIO_INTTYPE_LEVEL);
  1604. writel_relaxed(polarity, gc->reg_base + GPIO_INT_POLARITY);
  1605. irq_gc_unlock(gc);
  1606. spin_unlock_irqrestore(&bank->slock, flags);
  1607. clk_disable(bank->clk);
  1608. return 0;
  1609. }
  1610. static void rockchip_irq_suspend(struct irq_data *d)
  1611. {
  1612. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  1613. struct rockchip_pin_bank *bank = gc->private;
  1614. clk_enable(bank->clk);
  1615. bank->saved_masks = irq_reg_readl(gc, GPIO_INTMASK);
  1616. irq_reg_writel(gc, ~gc->wake_active, GPIO_INTMASK);
  1617. clk_disable(bank->clk);
  1618. }
  1619. static void rockchip_irq_resume(struct irq_data *d)
  1620. {
  1621. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  1622. struct rockchip_pin_bank *bank = gc->private;
  1623. clk_enable(bank->clk);
  1624. irq_reg_writel(gc, bank->saved_masks, GPIO_INTMASK);
  1625. clk_disable(bank->clk);
  1626. }
  1627. static void rockchip_irq_gc_mask_clr_bit(struct irq_data *d)
  1628. {
  1629. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  1630. struct rockchip_pin_bank *bank = gc->private;
  1631. clk_enable(bank->clk);
  1632. irq_gc_mask_clr_bit(d);
  1633. }
  1634. void rockchip_irq_gc_mask_set_bit(struct irq_data *d)
  1635. {
  1636. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  1637. struct rockchip_pin_bank *bank = gc->private;
  1638. irq_gc_mask_set_bit(d);
  1639. clk_disable(bank->clk);
  1640. }
  1641. static int rockchip_interrupts_register(struct platform_device *pdev,
  1642. struct rockchip_pinctrl *info)
  1643. {
  1644. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1645. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1646. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  1647. struct irq_chip_generic *gc;
  1648. int ret;
  1649. int i, j;
  1650. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1651. if (!bank->valid) {
  1652. dev_warn(&pdev->dev, "bank %s is not valid\n",
  1653. bank->name);
  1654. continue;
  1655. }
  1656. ret = clk_enable(bank->clk);
  1657. if (ret) {
  1658. dev_err(&pdev->dev, "failed to enable clock for bank %s\n",
  1659. bank->name);
  1660. continue;
  1661. }
  1662. bank->domain = irq_domain_add_linear(bank->of_node, 32,
  1663. &irq_generic_chip_ops, NULL);
  1664. if (!bank->domain) {
  1665. dev_warn(&pdev->dev, "could not initialize irq domain for bank %s\n",
  1666. bank->name);
  1667. clk_disable(bank->clk);
  1668. continue;
  1669. }
  1670. ret = irq_alloc_domain_generic_chips(bank->domain, 32, 1,
  1671. "rockchip_gpio_irq", handle_level_irq,
  1672. clr, 0, IRQ_GC_INIT_MASK_CACHE);
  1673. if (ret) {
  1674. dev_err(&pdev->dev, "could not alloc generic chips for bank %s\n",
  1675. bank->name);
  1676. irq_domain_remove(bank->domain);
  1677. clk_disable(bank->clk);
  1678. continue;
  1679. }
  1680. /*
  1681. * Linux assumes that all interrupts start out disabled/masked.
  1682. * Our driver only uses the concept of masked and always keeps
  1683. * things enabled, so for us that's all masked and all enabled.
  1684. */
  1685. writel_relaxed(0xffffffff, bank->reg_base + GPIO_INTMASK);
  1686. writel_relaxed(0xffffffff, bank->reg_base + GPIO_INTEN);
  1687. gc = irq_get_domain_generic_chip(bank->domain, 0);
  1688. gc->reg_base = bank->reg_base;
  1689. gc->private = bank;
  1690. gc->chip_types[0].regs.mask = GPIO_INTMASK;
  1691. gc->chip_types[0].regs.ack = GPIO_PORTS_EOI;
  1692. gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
  1693. gc->chip_types[0].chip.irq_mask = rockchip_irq_gc_mask_set_bit;
  1694. gc->chip_types[0].chip.irq_unmask =
  1695. rockchip_irq_gc_mask_clr_bit;
  1696. gc->chip_types[0].chip.irq_set_wake = irq_gc_set_wake;
  1697. gc->chip_types[0].chip.irq_suspend = rockchip_irq_suspend;
  1698. gc->chip_types[0].chip.irq_resume = rockchip_irq_resume;
  1699. gc->chip_types[0].chip.irq_set_type = rockchip_irq_set_type;
  1700. gc->wake_enabled = IRQ_MSK(bank->nr_pins);
  1701. irq_set_chained_handler_and_data(bank->irq,
  1702. rockchip_irq_demux, bank);
  1703. /* map the gpio irqs here, when the clock is still running */
  1704. for (j = 0 ; j < 32 ; j++)
  1705. irq_create_mapping(bank->domain, j);
  1706. clk_disable(bank->clk);
  1707. }
  1708. return 0;
  1709. }
  1710. static int rockchip_gpiolib_register(struct platform_device *pdev,
  1711. struct rockchip_pinctrl *info)
  1712. {
  1713. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1714. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1715. struct gpio_chip *gc;
  1716. int ret;
  1717. int i;
  1718. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1719. if (!bank->valid) {
  1720. dev_warn(&pdev->dev, "bank %s is not valid\n",
  1721. bank->name);
  1722. continue;
  1723. }
  1724. bank->gpio_chip = rockchip_gpiolib_chip;
  1725. gc = &bank->gpio_chip;
  1726. gc->base = bank->pin_base;
  1727. gc->ngpio = bank->nr_pins;
  1728. gc->parent = &pdev->dev;
  1729. gc->of_node = bank->of_node;
  1730. gc->label = bank->name;
  1731. ret = gpiochip_add_data(gc, bank);
  1732. if (ret) {
  1733. dev_err(&pdev->dev, "failed to register gpio_chip %s, error code: %d\n",
  1734. gc->label, ret);
  1735. goto fail;
  1736. }
  1737. }
  1738. rockchip_interrupts_register(pdev, info);
  1739. return 0;
  1740. fail:
  1741. for (--i, --bank; i >= 0; --i, --bank) {
  1742. if (!bank->valid)
  1743. continue;
  1744. gpiochip_remove(&bank->gpio_chip);
  1745. }
  1746. return ret;
  1747. }
  1748. static int rockchip_gpiolib_unregister(struct platform_device *pdev,
  1749. struct rockchip_pinctrl *info)
  1750. {
  1751. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1752. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1753. int i;
  1754. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1755. if (!bank->valid)
  1756. continue;
  1757. gpiochip_remove(&bank->gpio_chip);
  1758. }
  1759. return 0;
  1760. }
  1761. static int rockchip_get_bank_data(struct rockchip_pin_bank *bank,
  1762. struct rockchip_pinctrl *info)
  1763. {
  1764. struct resource res;
  1765. void __iomem *base;
  1766. if (of_address_to_resource(bank->of_node, 0, &res)) {
  1767. dev_err(info->dev, "cannot find IO resource for bank\n");
  1768. return -ENOENT;
  1769. }
  1770. bank->reg_base = devm_ioremap_resource(info->dev, &res);
  1771. if (IS_ERR(bank->reg_base))
  1772. return PTR_ERR(bank->reg_base);
  1773. /*
  1774. * special case, where parts of the pull setting-registers are
  1775. * part of the PMU register space
  1776. */
  1777. if (of_device_is_compatible(bank->of_node,
  1778. "rockchip,rk3188-gpio-bank0")) {
  1779. struct device_node *node;
  1780. node = of_parse_phandle(bank->of_node->parent,
  1781. "rockchip,pmu", 0);
  1782. if (!node) {
  1783. if (of_address_to_resource(bank->of_node, 1, &res)) {
  1784. dev_err(info->dev, "cannot find IO resource for bank\n");
  1785. return -ENOENT;
  1786. }
  1787. base = devm_ioremap_resource(info->dev, &res);
  1788. if (IS_ERR(base))
  1789. return PTR_ERR(base);
  1790. rockchip_regmap_config.max_register =
  1791. resource_size(&res) - 4;
  1792. rockchip_regmap_config.name =
  1793. "rockchip,rk3188-gpio-bank0-pull";
  1794. bank->regmap_pull = devm_regmap_init_mmio(info->dev,
  1795. base,
  1796. &rockchip_regmap_config);
  1797. }
  1798. }
  1799. bank->irq = irq_of_parse_and_map(bank->of_node, 0);
  1800. bank->clk = of_clk_get(bank->of_node, 0);
  1801. if (IS_ERR(bank->clk))
  1802. return PTR_ERR(bank->clk);
  1803. return clk_prepare(bank->clk);
  1804. }
  1805. static const struct of_device_id rockchip_pinctrl_dt_match[];
  1806. /* retrieve the soc specific data */
  1807. static struct rockchip_pin_ctrl *rockchip_pinctrl_get_soc_data(
  1808. struct rockchip_pinctrl *d,
  1809. struct platform_device *pdev)
  1810. {
  1811. const struct of_device_id *match;
  1812. struct device_node *node = pdev->dev.of_node;
  1813. struct device_node *np;
  1814. struct rockchip_pin_ctrl *ctrl;
  1815. struct rockchip_pin_bank *bank;
  1816. int grf_offs, pmu_offs, drv_grf_offs, drv_pmu_offs, i, j;
  1817. match = of_match_node(rockchip_pinctrl_dt_match, node);
  1818. ctrl = (struct rockchip_pin_ctrl *)match->data;
  1819. for_each_child_of_node(node, np) {
  1820. if (!of_find_property(np, "gpio-controller", NULL))
  1821. continue;
  1822. bank = ctrl->pin_banks;
  1823. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1824. if (!strcmp(bank->name, np->name)) {
  1825. bank->of_node = np;
  1826. if (!rockchip_get_bank_data(bank, d))
  1827. bank->valid = true;
  1828. break;
  1829. }
  1830. }
  1831. }
  1832. grf_offs = ctrl->grf_mux_offset;
  1833. pmu_offs = ctrl->pmu_mux_offset;
  1834. drv_pmu_offs = ctrl->pmu_drv_offset;
  1835. drv_grf_offs = ctrl->grf_drv_offset;
  1836. bank = ctrl->pin_banks;
  1837. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1838. int bank_pins = 0;
  1839. spin_lock_init(&bank->slock);
  1840. bank->drvdata = d;
  1841. bank->pin_base = ctrl->nr_pins;
  1842. ctrl->nr_pins += bank->nr_pins;
  1843. /* calculate iomux and drv offsets */
  1844. for (j = 0; j < 4; j++) {
  1845. struct rockchip_iomux *iom = &bank->iomux[j];
  1846. struct rockchip_drv *drv = &bank->drv[j];
  1847. int inc;
  1848. if (bank_pins >= bank->nr_pins)
  1849. break;
  1850. /* preset iomux offset value, set new start value */
  1851. if (iom->offset >= 0) {
  1852. if (iom->type & IOMUX_SOURCE_PMU)
  1853. pmu_offs = iom->offset;
  1854. else
  1855. grf_offs = iom->offset;
  1856. } else { /* set current iomux offset */
  1857. iom->offset = (iom->type & IOMUX_SOURCE_PMU) ?
  1858. pmu_offs : grf_offs;
  1859. }
  1860. /* preset drv offset value, set new start value */
  1861. if (drv->offset >= 0) {
  1862. if (iom->type & IOMUX_SOURCE_PMU)
  1863. drv_pmu_offs = drv->offset;
  1864. else
  1865. drv_grf_offs = drv->offset;
  1866. } else { /* set current drv offset */
  1867. drv->offset = (iom->type & IOMUX_SOURCE_PMU) ?
  1868. drv_pmu_offs : drv_grf_offs;
  1869. }
  1870. dev_dbg(d->dev, "bank %d, iomux %d has iom_offset 0x%x drv_offset 0x%x\n",
  1871. i, j, iom->offset, drv->offset);
  1872. /*
  1873. * Increase offset according to iomux width.
  1874. * 4bit iomux'es are spread over two registers.
  1875. */
  1876. inc = (iom->type & IOMUX_WIDTH_4BIT) ? 8 : 4;
  1877. if (iom->type & IOMUX_SOURCE_PMU)
  1878. pmu_offs += inc;
  1879. else
  1880. grf_offs += inc;
  1881. /*
  1882. * Increase offset according to drv width.
  1883. * 3bit drive-strenth'es are spread over two registers.
  1884. */
  1885. if ((drv->drv_type == DRV_TYPE_IO_1V8_3V0_AUTO) ||
  1886. (drv->drv_type == DRV_TYPE_IO_3V3_ONLY))
  1887. inc = 8;
  1888. else
  1889. inc = 4;
  1890. if (iom->type & IOMUX_SOURCE_PMU)
  1891. drv_pmu_offs += inc;
  1892. else
  1893. drv_grf_offs += inc;
  1894. bank_pins += 8;
  1895. }
  1896. }
  1897. return ctrl;
  1898. }
  1899. #define RK3288_GRF_GPIO6C_IOMUX 0x64
  1900. #define GPIO6C6_SEL_WRITE_ENABLE BIT(28)
  1901. static u32 rk3288_grf_gpio6c_iomux;
  1902. static int __maybe_unused rockchip_pinctrl_suspend(struct device *dev)
  1903. {
  1904. struct rockchip_pinctrl *info = dev_get_drvdata(dev);
  1905. int ret = pinctrl_force_sleep(info->pctl_dev);
  1906. if (ret)
  1907. return ret;
  1908. /*
  1909. * RK3288 GPIO6_C6 mux would be modified by Maskrom when resume, so save
  1910. * the setting here, and restore it at resume.
  1911. */
  1912. if (info->ctrl->type == RK3288) {
  1913. ret = regmap_read(info->regmap_base, RK3288_GRF_GPIO6C_IOMUX,
  1914. &rk3288_grf_gpio6c_iomux);
  1915. if (ret) {
  1916. pinctrl_force_default(info->pctl_dev);
  1917. return ret;
  1918. }
  1919. }
  1920. return 0;
  1921. }
  1922. static int __maybe_unused rockchip_pinctrl_resume(struct device *dev)
  1923. {
  1924. struct rockchip_pinctrl *info = dev_get_drvdata(dev);
  1925. int ret = regmap_write(info->regmap_base, RK3288_GRF_GPIO6C_IOMUX,
  1926. rk3288_grf_gpio6c_iomux |
  1927. GPIO6C6_SEL_WRITE_ENABLE);
  1928. if (ret)
  1929. return ret;
  1930. return pinctrl_force_default(info->pctl_dev);
  1931. }
  1932. static SIMPLE_DEV_PM_OPS(rockchip_pinctrl_dev_pm_ops, rockchip_pinctrl_suspend,
  1933. rockchip_pinctrl_resume);
  1934. static int rockchip_pinctrl_probe(struct platform_device *pdev)
  1935. {
  1936. struct rockchip_pinctrl *info;
  1937. struct device *dev = &pdev->dev;
  1938. struct rockchip_pin_ctrl *ctrl;
  1939. struct device_node *np = pdev->dev.of_node, *node;
  1940. struct resource *res;
  1941. void __iomem *base;
  1942. int ret;
  1943. if (!dev->of_node) {
  1944. dev_err(dev, "device tree node not found\n");
  1945. return -ENODEV;
  1946. }
  1947. info = devm_kzalloc(dev, sizeof(struct rockchip_pinctrl), GFP_KERNEL);
  1948. if (!info)
  1949. return -ENOMEM;
  1950. info->dev = dev;
  1951. ctrl = rockchip_pinctrl_get_soc_data(info, pdev);
  1952. if (!ctrl) {
  1953. dev_err(dev, "driver data not available\n");
  1954. return -EINVAL;
  1955. }
  1956. info->ctrl = ctrl;
  1957. node = of_parse_phandle(np, "rockchip,grf", 0);
  1958. if (node) {
  1959. info->regmap_base = syscon_node_to_regmap(node);
  1960. if (IS_ERR(info->regmap_base))
  1961. return PTR_ERR(info->regmap_base);
  1962. } else {
  1963. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1964. base = devm_ioremap_resource(&pdev->dev, res);
  1965. if (IS_ERR(base))
  1966. return PTR_ERR(base);
  1967. rockchip_regmap_config.max_register = resource_size(res) - 4;
  1968. rockchip_regmap_config.name = "rockchip,pinctrl";
  1969. info->regmap_base = devm_regmap_init_mmio(&pdev->dev, base,
  1970. &rockchip_regmap_config);
  1971. /* to check for the old dt-bindings */
  1972. info->reg_size = resource_size(res);
  1973. /* Honor the old binding, with pull registers as 2nd resource */
  1974. if (ctrl->type == RK3188 && info->reg_size < 0x200) {
  1975. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1976. base = devm_ioremap_resource(&pdev->dev, res);
  1977. if (IS_ERR(base))
  1978. return PTR_ERR(base);
  1979. rockchip_regmap_config.max_register =
  1980. resource_size(res) - 4;
  1981. rockchip_regmap_config.name = "rockchip,pinctrl-pull";
  1982. info->regmap_pull = devm_regmap_init_mmio(&pdev->dev,
  1983. base,
  1984. &rockchip_regmap_config);
  1985. }
  1986. }
  1987. /* try to find the optional reference to the pmu syscon */
  1988. node = of_parse_phandle(np, "rockchip,pmu", 0);
  1989. if (node) {
  1990. info->regmap_pmu = syscon_node_to_regmap(node);
  1991. if (IS_ERR(info->regmap_pmu))
  1992. return PTR_ERR(info->regmap_pmu);
  1993. }
  1994. ret = rockchip_gpiolib_register(pdev, info);
  1995. if (ret)
  1996. return ret;
  1997. ret = rockchip_pinctrl_register(pdev, info);
  1998. if (ret) {
  1999. rockchip_gpiolib_unregister(pdev, info);
  2000. return ret;
  2001. }
  2002. platform_set_drvdata(pdev, info);
  2003. return 0;
  2004. }
  2005. static struct rockchip_pin_bank rk2928_pin_banks[] = {
  2006. PIN_BANK(0, 32, "gpio0"),
  2007. PIN_BANK(1, 32, "gpio1"),
  2008. PIN_BANK(2, 32, "gpio2"),
  2009. PIN_BANK(3, 32, "gpio3"),
  2010. };
  2011. static struct rockchip_pin_ctrl rk2928_pin_ctrl = {
  2012. .pin_banks = rk2928_pin_banks,
  2013. .nr_banks = ARRAY_SIZE(rk2928_pin_banks),
  2014. .label = "RK2928-GPIO",
  2015. .type = RK2928,
  2016. .grf_mux_offset = 0xa8,
  2017. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  2018. };
  2019. static struct rockchip_pin_bank rk3036_pin_banks[] = {
  2020. PIN_BANK(0, 32, "gpio0"),
  2021. PIN_BANK(1, 32, "gpio1"),
  2022. PIN_BANK(2, 32, "gpio2"),
  2023. };
  2024. static struct rockchip_pin_ctrl rk3036_pin_ctrl = {
  2025. .pin_banks = rk3036_pin_banks,
  2026. .nr_banks = ARRAY_SIZE(rk3036_pin_banks),
  2027. .label = "RK3036-GPIO",
  2028. .type = RK2928,
  2029. .grf_mux_offset = 0xa8,
  2030. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  2031. };
  2032. static struct rockchip_pin_bank rk3066a_pin_banks[] = {
  2033. PIN_BANK(0, 32, "gpio0"),
  2034. PIN_BANK(1, 32, "gpio1"),
  2035. PIN_BANK(2, 32, "gpio2"),
  2036. PIN_BANK(3, 32, "gpio3"),
  2037. PIN_BANK(4, 32, "gpio4"),
  2038. PIN_BANK(6, 16, "gpio6"),
  2039. };
  2040. static struct rockchip_pin_ctrl rk3066a_pin_ctrl = {
  2041. .pin_banks = rk3066a_pin_banks,
  2042. .nr_banks = ARRAY_SIZE(rk3066a_pin_banks),
  2043. .label = "RK3066a-GPIO",
  2044. .type = RK2928,
  2045. .grf_mux_offset = 0xa8,
  2046. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  2047. };
  2048. static struct rockchip_pin_bank rk3066b_pin_banks[] = {
  2049. PIN_BANK(0, 32, "gpio0"),
  2050. PIN_BANK(1, 32, "gpio1"),
  2051. PIN_BANK(2, 32, "gpio2"),
  2052. PIN_BANK(3, 32, "gpio3"),
  2053. };
  2054. static struct rockchip_pin_ctrl rk3066b_pin_ctrl = {
  2055. .pin_banks = rk3066b_pin_banks,
  2056. .nr_banks = ARRAY_SIZE(rk3066b_pin_banks),
  2057. .label = "RK3066b-GPIO",
  2058. .type = RK3066B,
  2059. .grf_mux_offset = 0x60,
  2060. };
  2061. static struct rockchip_pin_bank rk3188_pin_banks[] = {
  2062. PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_GPIO_ONLY, 0, 0, 0),
  2063. PIN_BANK(1, 32, "gpio1"),
  2064. PIN_BANK(2, 32, "gpio2"),
  2065. PIN_BANK(3, 32, "gpio3"),
  2066. };
  2067. static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
  2068. .pin_banks = rk3188_pin_banks,
  2069. .nr_banks = ARRAY_SIZE(rk3188_pin_banks),
  2070. .label = "RK3188-GPIO",
  2071. .type = RK3188,
  2072. .grf_mux_offset = 0x60,
  2073. .pull_calc_reg = rk3188_calc_pull_reg_and_bit,
  2074. };
  2075. static struct rockchip_pin_bank rk3228_pin_banks[] = {
  2076. PIN_BANK(0, 32, "gpio0"),
  2077. PIN_BANK(1, 32, "gpio1"),
  2078. PIN_BANK(2, 32, "gpio2"),
  2079. PIN_BANK(3, 32, "gpio3"),
  2080. };
  2081. static struct rockchip_pin_ctrl rk3228_pin_ctrl = {
  2082. .pin_banks = rk3228_pin_banks,
  2083. .nr_banks = ARRAY_SIZE(rk3228_pin_banks),
  2084. .label = "RK3228-GPIO",
  2085. .type = RK3288,
  2086. .grf_mux_offset = 0x0,
  2087. .pull_calc_reg = rk3228_calc_pull_reg_and_bit,
  2088. .drv_calc_reg = rk3228_calc_drv_reg_and_bit,
  2089. };
  2090. static struct rockchip_pin_bank rk3288_pin_banks[] = {
  2091. PIN_BANK_IOMUX_FLAGS(0, 24, "gpio0", IOMUX_SOURCE_PMU,
  2092. IOMUX_SOURCE_PMU,
  2093. IOMUX_SOURCE_PMU,
  2094. IOMUX_UNROUTED
  2095. ),
  2096. PIN_BANK_IOMUX_FLAGS(1, 32, "gpio1", IOMUX_UNROUTED,
  2097. IOMUX_UNROUTED,
  2098. IOMUX_UNROUTED,
  2099. 0
  2100. ),
  2101. PIN_BANK_IOMUX_FLAGS(2, 32, "gpio2", 0, 0, 0, IOMUX_UNROUTED),
  2102. PIN_BANK_IOMUX_FLAGS(3, 32, "gpio3", 0, 0, 0, IOMUX_WIDTH_4BIT),
  2103. PIN_BANK_IOMUX_FLAGS(4, 32, "gpio4", IOMUX_WIDTH_4BIT,
  2104. IOMUX_WIDTH_4BIT,
  2105. 0,
  2106. 0
  2107. ),
  2108. PIN_BANK_IOMUX_FLAGS(5, 32, "gpio5", IOMUX_UNROUTED,
  2109. 0,
  2110. 0,
  2111. IOMUX_UNROUTED
  2112. ),
  2113. PIN_BANK_IOMUX_FLAGS(6, 32, "gpio6", 0, 0, 0, IOMUX_UNROUTED),
  2114. PIN_BANK_IOMUX_FLAGS(7, 32, "gpio7", 0,
  2115. 0,
  2116. IOMUX_WIDTH_4BIT,
  2117. IOMUX_UNROUTED
  2118. ),
  2119. PIN_BANK(8, 16, "gpio8"),
  2120. };
  2121. static struct rockchip_pin_ctrl rk3288_pin_ctrl = {
  2122. .pin_banks = rk3288_pin_banks,
  2123. .nr_banks = ARRAY_SIZE(rk3288_pin_banks),
  2124. .label = "RK3288-GPIO",
  2125. .type = RK3288,
  2126. .grf_mux_offset = 0x0,
  2127. .pmu_mux_offset = 0x84,
  2128. .pull_calc_reg = rk3288_calc_pull_reg_and_bit,
  2129. .drv_calc_reg = rk3288_calc_drv_reg_and_bit,
  2130. };
  2131. static struct rockchip_pin_bank rk3368_pin_banks[] = {
  2132. PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_SOURCE_PMU,
  2133. IOMUX_SOURCE_PMU,
  2134. IOMUX_SOURCE_PMU,
  2135. IOMUX_SOURCE_PMU
  2136. ),
  2137. PIN_BANK(1, 32, "gpio1"),
  2138. PIN_BANK(2, 32, "gpio2"),
  2139. PIN_BANK(3, 32, "gpio3"),
  2140. };
  2141. static struct rockchip_pin_ctrl rk3368_pin_ctrl = {
  2142. .pin_banks = rk3368_pin_banks,
  2143. .nr_banks = ARRAY_SIZE(rk3368_pin_banks),
  2144. .label = "RK3368-GPIO",
  2145. .type = RK3368,
  2146. .grf_mux_offset = 0x0,
  2147. .pmu_mux_offset = 0x0,
  2148. .pull_calc_reg = rk3368_calc_pull_reg_and_bit,
  2149. .drv_calc_reg = rk3368_calc_drv_reg_and_bit,
  2150. };
  2151. static struct rockchip_pin_bank rk3399_pin_banks[] = {
  2152. PIN_BANK_IOMUX_DRV_FLAGS_OFFSET(0, 32, "gpio0", IOMUX_SOURCE_PMU,
  2153. IOMUX_SOURCE_PMU,
  2154. IOMUX_SOURCE_PMU,
  2155. IOMUX_SOURCE_PMU,
  2156. DRV_TYPE_IO_1V8_ONLY,
  2157. DRV_TYPE_IO_1V8_ONLY,
  2158. DRV_TYPE_IO_DEFAULT,
  2159. DRV_TYPE_IO_DEFAULT,
  2160. 0x0,
  2161. 0x8,
  2162. -1,
  2163. -1
  2164. ),
  2165. PIN_BANK_IOMUX_DRV_FLAGS_OFFSET(1, 32, "gpio1", IOMUX_SOURCE_PMU,
  2166. IOMUX_SOURCE_PMU,
  2167. IOMUX_SOURCE_PMU,
  2168. IOMUX_SOURCE_PMU,
  2169. DRV_TYPE_IO_1V8_OR_3V0,
  2170. DRV_TYPE_IO_1V8_OR_3V0,
  2171. DRV_TYPE_IO_1V8_OR_3V0,
  2172. DRV_TYPE_IO_1V8_OR_3V0,
  2173. 0x20,
  2174. 0x28,
  2175. 0x30,
  2176. 0x38
  2177. ),
  2178. PIN_BANK_DRV_FLAGS(2, 32, "gpio2", DRV_TYPE_IO_1V8_OR_3V0,
  2179. DRV_TYPE_IO_1V8_OR_3V0,
  2180. DRV_TYPE_IO_1V8_ONLY,
  2181. DRV_TYPE_IO_1V8_ONLY
  2182. ),
  2183. PIN_BANK_DRV_FLAGS(3, 32, "gpio3", DRV_TYPE_IO_3V3_ONLY,
  2184. DRV_TYPE_IO_3V3_ONLY,
  2185. DRV_TYPE_IO_3V3_ONLY,
  2186. DRV_TYPE_IO_1V8_OR_3V0
  2187. ),
  2188. PIN_BANK_DRV_FLAGS(4, 32, "gpio4", DRV_TYPE_IO_1V8_OR_3V0,
  2189. DRV_TYPE_IO_1V8_3V0_AUTO,
  2190. DRV_TYPE_IO_1V8_OR_3V0,
  2191. DRV_TYPE_IO_1V8_OR_3V0
  2192. ),
  2193. };
  2194. static struct rockchip_pin_ctrl rk3399_pin_ctrl = {
  2195. .pin_banks = rk3399_pin_banks,
  2196. .nr_banks = ARRAY_SIZE(rk3399_pin_banks),
  2197. .label = "RK3399-GPIO",
  2198. .type = RK3399,
  2199. .grf_mux_offset = 0xe000,
  2200. .pmu_mux_offset = 0x0,
  2201. .grf_drv_offset = 0xe100,
  2202. .pmu_drv_offset = 0x80,
  2203. .pull_calc_reg = rk3399_calc_pull_reg_and_bit,
  2204. .drv_calc_reg = rk3399_calc_drv_reg_and_bit,
  2205. };
  2206. static const struct of_device_id rockchip_pinctrl_dt_match[] = {
  2207. { .compatible = "rockchip,rk2928-pinctrl",
  2208. .data = (void *)&rk2928_pin_ctrl },
  2209. { .compatible = "rockchip,rk3036-pinctrl",
  2210. .data = (void *)&rk3036_pin_ctrl },
  2211. { .compatible = "rockchip,rk3066a-pinctrl",
  2212. .data = (void *)&rk3066a_pin_ctrl },
  2213. { .compatible = "rockchip,rk3066b-pinctrl",
  2214. .data = (void *)&rk3066b_pin_ctrl },
  2215. { .compatible = "rockchip,rk3188-pinctrl",
  2216. .data = (void *)&rk3188_pin_ctrl },
  2217. { .compatible = "rockchip,rk3228-pinctrl",
  2218. .data = (void *)&rk3228_pin_ctrl },
  2219. { .compatible = "rockchip,rk3288-pinctrl",
  2220. .data = (void *)&rk3288_pin_ctrl },
  2221. { .compatible = "rockchip,rk3368-pinctrl",
  2222. .data = (void *)&rk3368_pin_ctrl },
  2223. { .compatible = "rockchip,rk3399-pinctrl",
  2224. .data = (void *)&rk3399_pin_ctrl },
  2225. {},
  2226. };
  2227. MODULE_DEVICE_TABLE(of, rockchip_pinctrl_dt_match);
  2228. static struct platform_driver rockchip_pinctrl_driver = {
  2229. .probe = rockchip_pinctrl_probe,
  2230. .driver = {
  2231. .name = "rockchip-pinctrl",
  2232. .pm = &rockchip_pinctrl_dev_pm_ops,
  2233. .of_match_table = rockchip_pinctrl_dt_match,
  2234. },
  2235. };
  2236. static int __init rockchip_pinctrl_drv_register(void)
  2237. {
  2238. return platform_driver_register(&rockchip_pinctrl_driver);
  2239. }
  2240. postcore_initcall(rockchip_pinctrl_drv_register);
  2241. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  2242. MODULE_DESCRIPTION("Rockchip pinctrl driver");
  2243. MODULE_LICENSE("GPL v2");