pinctrl-amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864
  1. /*
  2. * GPIO driver for AMD
  3. *
  4. * Copyright (c) 2014,2015 AMD Corporation.
  5. * Authors: Ken Xue <Ken.Xue@amd.com>
  6. * Wu, Jeff <Jeff.Wu@amd.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/bug.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/compiler.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/log2.h>
  21. #include <linux/io.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/list.h>
  30. #include <linux/bitops.h>
  31. #include <linux/pinctrl/pinconf.h>
  32. #include <linux/pinctrl/pinconf-generic.h>
  33. #include "pinctrl-utils.h"
  34. #include "pinctrl-amd.h"
  35. static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  36. {
  37. unsigned long flags;
  38. u32 pin_reg;
  39. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  40. spin_lock_irqsave(&gpio_dev->lock, flags);
  41. pin_reg = readl(gpio_dev->base + offset * 4);
  42. /*
  43. * Suppose BIOS or Bootloader sets specific debounce for the
  44. * GPIO. if not, set debounce to be 2.75ms and remove glitch.
  45. */
  46. if ((pin_reg & DB_TMR_OUT_MASK) == 0) {
  47. pin_reg |= 0xf;
  48. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  49. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  50. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  51. }
  52. pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
  53. writel(pin_reg, gpio_dev->base + offset * 4);
  54. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  55. return 0;
  56. }
  57. static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
  58. int value)
  59. {
  60. u32 pin_reg;
  61. unsigned long flags;
  62. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  63. spin_lock_irqsave(&gpio_dev->lock, flags);
  64. pin_reg = readl(gpio_dev->base + offset * 4);
  65. pin_reg |= BIT(OUTPUT_ENABLE_OFF);
  66. if (value)
  67. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  68. else
  69. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  70. writel(pin_reg, gpio_dev->base + offset * 4);
  71. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  72. return 0;
  73. }
  74. static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
  75. {
  76. u32 pin_reg;
  77. unsigned long flags;
  78. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  79. spin_lock_irqsave(&gpio_dev->lock, flags);
  80. pin_reg = readl(gpio_dev->base + offset * 4);
  81. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  82. return !!(pin_reg & BIT(PIN_STS_OFF));
  83. }
  84. static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
  85. {
  86. u32 pin_reg;
  87. unsigned long flags;
  88. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  89. spin_lock_irqsave(&gpio_dev->lock, flags);
  90. pin_reg = readl(gpio_dev->base + offset * 4);
  91. if (value)
  92. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  93. else
  94. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  95. writel(pin_reg, gpio_dev->base + offset * 4);
  96. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  97. }
  98. static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
  99. unsigned debounce)
  100. {
  101. u32 time;
  102. u32 pin_reg;
  103. int ret = 0;
  104. unsigned long flags;
  105. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  106. spin_lock_irqsave(&gpio_dev->lock, flags);
  107. pin_reg = readl(gpio_dev->base + offset * 4);
  108. if (debounce) {
  109. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  110. pin_reg &= ~DB_TMR_OUT_MASK;
  111. /*
  112. Debounce Debounce Timer Max
  113. TmrLarge TmrOutUnit Unit Debounce
  114. Time
  115. 0 0 61 usec (2 RtcClk) 976 usec
  116. 0 1 244 usec (8 RtcClk) 3.9 msec
  117. 1 0 15.6 msec (512 RtcClk) 250 msec
  118. 1 1 62.5 msec (2048 RtcClk) 1 sec
  119. */
  120. if (debounce < 61) {
  121. pin_reg |= 1;
  122. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  123. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  124. } else if (debounce < 976) {
  125. time = debounce / 61;
  126. pin_reg |= time & DB_TMR_OUT_MASK;
  127. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  128. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  129. } else if (debounce < 3900) {
  130. time = debounce / 244;
  131. pin_reg |= time & DB_TMR_OUT_MASK;
  132. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  133. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  134. } else if (debounce < 250000) {
  135. time = debounce / 15600;
  136. pin_reg |= time & DB_TMR_OUT_MASK;
  137. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  138. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  139. } else if (debounce < 1000000) {
  140. time = debounce / 62500;
  141. pin_reg |= time & DB_TMR_OUT_MASK;
  142. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  143. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  144. } else {
  145. pin_reg &= ~DB_CNTRl_MASK;
  146. ret = -EINVAL;
  147. }
  148. } else {
  149. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  150. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  151. pin_reg &= ~DB_TMR_OUT_MASK;
  152. pin_reg &= ~DB_CNTRl_MASK;
  153. }
  154. writel(pin_reg, gpio_dev->base + offset * 4);
  155. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  156. return ret;
  157. }
  158. #ifdef CONFIG_DEBUG_FS
  159. static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  160. {
  161. u32 pin_reg;
  162. unsigned long flags;
  163. unsigned int bank, i, pin_num;
  164. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  165. char *level_trig;
  166. char *active_level;
  167. char *interrupt_enable;
  168. char *interrupt_mask;
  169. char *wake_cntrl0;
  170. char *wake_cntrl1;
  171. char *wake_cntrl2;
  172. char *pin_sts;
  173. char *pull_up_sel;
  174. char *pull_up_enable;
  175. char *pull_down_enable;
  176. char *output_value;
  177. char *output_enable;
  178. for (bank = 0; bank < AMD_GPIO_TOTAL_BANKS; bank++) {
  179. seq_printf(s, "GPIO bank%d\t", bank);
  180. switch (bank) {
  181. case 0:
  182. i = 0;
  183. pin_num = AMD_GPIO_PINS_BANK0;
  184. break;
  185. case 1:
  186. i = 64;
  187. pin_num = AMD_GPIO_PINS_BANK1 + i;
  188. break;
  189. case 2:
  190. i = 128;
  191. pin_num = AMD_GPIO_PINS_BANK2 + i;
  192. break;
  193. }
  194. for (; i < pin_num; i++) {
  195. seq_printf(s, "pin%d\t", i);
  196. spin_lock_irqsave(&gpio_dev->lock, flags);
  197. pin_reg = readl(gpio_dev->base + i * 4);
  198. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  199. if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
  200. interrupt_enable = "interrupt is enabled|";
  201. if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  202. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  203. active_level = "Active low|";
  204. else if (pin_reg & BIT(ACTIVE_LEVEL_OFF)
  205. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  206. active_level = "Active high|";
  207. else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  208. && pin_reg & BIT(ACTIVE_LEVEL_OFF+1))
  209. active_level = "Active on both|";
  210. else
  211. active_level = "Unknow Active level|";
  212. if (pin_reg & BIT(LEVEL_TRIG_OFF))
  213. level_trig = "Level trigger|";
  214. else
  215. level_trig = "Edge trigger|";
  216. } else {
  217. interrupt_enable =
  218. "interrupt is disabled|";
  219. active_level = " ";
  220. level_trig = " ";
  221. }
  222. if (pin_reg & BIT(INTERRUPT_MASK_OFF))
  223. interrupt_mask =
  224. "interrupt is unmasked|";
  225. else
  226. interrupt_mask =
  227. "interrupt is masked|";
  228. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  229. wake_cntrl0 = "enable wakeup in S0i3 state|";
  230. else
  231. wake_cntrl0 = "disable wakeup in S0i3 state|";
  232. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  233. wake_cntrl1 = "enable wakeup in S3 state|";
  234. else
  235. wake_cntrl1 = "disable wakeup in S3 state|";
  236. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  237. wake_cntrl2 = "enable wakeup in S4/S5 state|";
  238. else
  239. wake_cntrl2 = "disable wakeup in S4/S5 state|";
  240. if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
  241. pull_up_enable = "pull-up is enabled|";
  242. if (pin_reg & BIT(PULL_UP_SEL_OFF))
  243. pull_up_sel = "8k pull-up|";
  244. else
  245. pull_up_sel = "4k pull-up|";
  246. } else {
  247. pull_up_enable = "pull-up is disabled|";
  248. pull_up_sel = " ";
  249. }
  250. if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
  251. pull_down_enable = "pull-down is enabled|";
  252. else
  253. pull_down_enable = "Pull-down is disabled|";
  254. if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
  255. pin_sts = " ";
  256. output_enable = "output is enabled|";
  257. if (pin_reg & BIT(OUTPUT_VALUE_OFF))
  258. output_value = "output is high|";
  259. else
  260. output_value = "output is low|";
  261. } else {
  262. output_enable = "output is disabled|";
  263. output_value = " ";
  264. if (pin_reg & BIT(PIN_STS_OFF))
  265. pin_sts = "input is high|";
  266. else
  267. pin_sts = "input is low|";
  268. }
  269. seq_printf(s, "%s %s %s %s %s %s\n"
  270. " %s %s %s %s %s %s %s 0x%x\n",
  271. level_trig, active_level, interrupt_enable,
  272. interrupt_mask, wake_cntrl0, wake_cntrl1,
  273. wake_cntrl2, pin_sts, pull_up_sel,
  274. pull_up_enable, pull_down_enable,
  275. output_value, output_enable, pin_reg);
  276. }
  277. }
  278. }
  279. #else
  280. #define amd_gpio_dbg_show NULL
  281. #endif
  282. static void amd_gpio_irq_enable(struct irq_data *d)
  283. {
  284. u32 pin_reg;
  285. unsigned long flags;
  286. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  287. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  288. spin_lock_irqsave(&gpio_dev->lock, flags);
  289. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  290. /*
  291. Suppose BIOS or Bootloader sets specific debounce for the
  292. GPIO. if not, set debounce to be 2.75ms.
  293. */
  294. if ((pin_reg & DB_TMR_OUT_MASK) == 0) {
  295. pin_reg |= 0xf;
  296. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  297. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  298. }
  299. pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
  300. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  301. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  302. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  303. }
  304. static void amd_gpio_irq_disable(struct irq_data *d)
  305. {
  306. u32 pin_reg;
  307. unsigned long flags;
  308. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  309. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  310. spin_lock_irqsave(&gpio_dev->lock, flags);
  311. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  312. pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
  313. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  314. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  315. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  316. }
  317. static void amd_gpio_irq_mask(struct irq_data *d)
  318. {
  319. u32 pin_reg;
  320. unsigned long flags;
  321. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  322. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  323. spin_lock_irqsave(&gpio_dev->lock, flags);
  324. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  325. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  326. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  327. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  328. }
  329. static void amd_gpio_irq_unmask(struct irq_data *d)
  330. {
  331. u32 pin_reg;
  332. unsigned long flags;
  333. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  334. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  335. spin_lock_irqsave(&gpio_dev->lock, flags);
  336. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  337. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  338. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  339. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  340. }
  341. static void amd_gpio_irq_eoi(struct irq_data *d)
  342. {
  343. u32 reg;
  344. unsigned long flags;
  345. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  346. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  347. spin_lock_irqsave(&gpio_dev->lock, flags);
  348. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  349. reg |= EOI_MASK;
  350. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  351. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  352. }
  353. static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  354. {
  355. int ret = 0;
  356. u32 pin_reg;
  357. unsigned long flags;
  358. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  359. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  360. spin_lock_irqsave(&gpio_dev->lock, flags);
  361. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  362. switch (type & IRQ_TYPE_SENSE_MASK) {
  363. case IRQ_TYPE_EDGE_RISING:
  364. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  365. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  366. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  367. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  368. irq_set_handler_locked(d, handle_edge_irq);
  369. break;
  370. case IRQ_TYPE_EDGE_FALLING:
  371. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  372. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  373. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  374. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  375. irq_set_handler_locked(d, handle_edge_irq);
  376. break;
  377. case IRQ_TYPE_EDGE_BOTH:
  378. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  379. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  380. pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
  381. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  382. irq_set_handler_locked(d, handle_edge_irq);
  383. break;
  384. case IRQ_TYPE_LEVEL_HIGH:
  385. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  386. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  387. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  388. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  389. pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
  390. irq_set_handler_locked(d, handle_level_irq);
  391. break;
  392. case IRQ_TYPE_LEVEL_LOW:
  393. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  394. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  395. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  396. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  397. pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
  398. irq_set_handler_locked(d, handle_level_irq);
  399. break;
  400. case IRQ_TYPE_NONE:
  401. break;
  402. default:
  403. dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
  404. ret = -EINVAL;
  405. }
  406. pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
  407. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  408. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  409. return ret;
  410. }
  411. static void amd_irq_ack(struct irq_data *d)
  412. {
  413. /*
  414. * based on HW design,there is no need to ack HW
  415. * before handle current irq. But this routine is
  416. * necessary for handle_edge_irq
  417. */
  418. }
  419. static struct irq_chip amd_gpio_irqchip = {
  420. .name = "amd_gpio",
  421. .irq_ack = amd_irq_ack,
  422. .irq_enable = amd_gpio_irq_enable,
  423. .irq_disable = amd_gpio_irq_disable,
  424. .irq_mask = amd_gpio_irq_mask,
  425. .irq_unmask = amd_gpio_irq_unmask,
  426. .irq_eoi = amd_gpio_irq_eoi,
  427. .irq_set_type = amd_gpio_irq_set_type,
  428. };
  429. static void amd_gpio_irq_handler(struct irq_desc *desc)
  430. {
  431. u32 i;
  432. u32 off;
  433. u32 reg;
  434. u32 pin_reg;
  435. u64 reg64;
  436. int handled = 0;
  437. unsigned int irq;
  438. unsigned long flags;
  439. struct irq_chip *chip = irq_desc_get_chip(desc);
  440. struct gpio_chip *gc = irq_desc_get_handler_data(desc);
  441. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  442. chained_irq_enter(chip, desc);
  443. /*enable GPIO interrupt again*/
  444. spin_lock_irqsave(&gpio_dev->lock, flags);
  445. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
  446. reg64 = reg;
  447. reg64 = reg64 << 32;
  448. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
  449. reg64 |= reg;
  450. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  451. /*
  452. * first 46 bits indicates interrupt status.
  453. * one bit represents four interrupt sources.
  454. */
  455. for (off = 0; off < 46 ; off++) {
  456. if (reg64 & BIT(off)) {
  457. for (i = 0; i < 4; i++) {
  458. pin_reg = readl(gpio_dev->base +
  459. (off * 4 + i) * 4);
  460. if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
  461. (pin_reg & BIT(WAKE_STS_OFF))) {
  462. irq = irq_find_mapping(gc->irqdomain,
  463. off * 4 + i);
  464. generic_handle_irq(irq);
  465. writel(pin_reg,
  466. gpio_dev->base
  467. + (off * 4 + i) * 4);
  468. handled++;
  469. }
  470. }
  471. }
  472. }
  473. if (handled == 0)
  474. handle_bad_irq(desc);
  475. spin_lock_irqsave(&gpio_dev->lock, flags);
  476. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  477. reg |= EOI_MASK;
  478. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  479. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  480. chained_irq_exit(chip, desc);
  481. }
  482. static int amd_get_groups_count(struct pinctrl_dev *pctldev)
  483. {
  484. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  485. return gpio_dev->ngroups;
  486. }
  487. static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
  488. unsigned group)
  489. {
  490. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  491. return gpio_dev->groups[group].name;
  492. }
  493. static int amd_get_group_pins(struct pinctrl_dev *pctldev,
  494. unsigned group,
  495. const unsigned **pins,
  496. unsigned *num_pins)
  497. {
  498. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  499. *pins = gpio_dev->groups[group].pins;
  500. *num_pins = gpio_dev->groups[group].npins;
  501. return 0;
  502. }
  503. static const struct pinctrl_ops amd_pinctrl_ops = {
  504. .get_groups_count = amd_get_groups_count,
  505. .get_group_name = amd_get_group_name,
  506. .get_group_pins = amd_get_group_pins,
  507. #ifdef CONFIG_OF
  508. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  509. .dt_free_map = pinctrl_utils_dt_free_map,
  510. #endif
  511. };
  512. static int amd_pinconf_get(struct pinctrl_dev *pctldev,
  513. unsigned int pin,
  514. unsigned long *config)
  515. {
  516. u32 pin_reg;
  517. unsigned arg;
  518. unsigned long flags;
  519. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  520. enum pin_config_param param = pinconf_to_config_param(*config);
  521. spin_lock_irqsave(&gpio_dev->lock, flags);
  522. pin_reg = readl(gpio_dev->base + pin*4);
  523. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  524. switch (param) {
  525. case PIN_CONFIG_INPUT_DEBOUNCE:
  526. arg = pin_reg & DB_TMR_OUT_MASK;
  527. break;
  528. case PIN_CONFIG_BIAS_PULL_DOWN:
  529. arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
  530. break;
  531. case PIN_CONFIG_BIAS_PULL_UP:
  532. arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
  533. break;
  534. case PIN_CONFIG_DRIVE_STRENGTH:
  535. arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
  536. break;
  537. default:
  538. dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
  539. param);
  540. return -ENOTSUPP;
  541. }
  542. *config = pinconf_to_config_packed(param, arg);
  543. return 0;
  544. }
  545. static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  546. unsigned long *configs, unsigned num_configs)
  547. {
  548. int i;
  549. u32 arg;
  550. int ret = 0;
  551. u32 pin_reg;
  552. unsigned long flags;
  553. enum pin_config_param param;
  554. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  555. spin_lock_irqsave(&gpio_dev->lock, flags);
  556. for (i = 0; i < num_configs; i++) {
  557. param = pinconf_to_config_param(configs[i]);
  558. arg = pinconf_to_config_argument(configs[i]);
  559. pin_reg = readl(gpio_dev->base + pin*4);
  560. switch (param) {
  561. case PIN_CONFIG_INPUT_DEBOUNCE:
  562. pin_reg &= ~DB_TMR_OUT_MASK;
  563. pin_reg |= arg & DB_TMR_OUT_MASK;
  564. break;
  565. case PIN_CONFIG_BIAS_PULL_DOWN:
  566. pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
  567. pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
  568. break;
  569. case PIN_CONFIG_BIAS_PULL_UP:
  570. pin_reg &= ~BIT(PULL_UP_SEL_OFF);
  571. pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
  572. pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
  573. pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
  574. break;
  575. case PIN_CONFIG_DRIVE_STRENGTH:
  576. pin_reg &= ~(DRV_STRENGTH_SEL_MASK
  577. << DRV_STRENGTH_SEL_OFF);
  578. pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
  579. << DRV_STRENGTH_SEL_OFF;
  580. break;
  581. default:
  582. dev_err(&gpio_dev->pdev->dev,
  583. "Invalid config param %04x\n", param);
  584. ret = -ENOTSUPP;
  585. }
  586. writel(pin_reg, gpio_dev->base + pin*4);
  587. }
  588. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  589. return ret;
  590. }
  591. static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
  592. unsigned int group,
  593. unsigned long *config)
  594. {
  595. const unsigned *pins;
  596. unsigned npins;
  597. int ret;
  598. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  599. if (ret)
  600. return ret;
  601. if (amd_pinconf_get(pctldev, pins[0], config))
  602. return -ENOTSUPP;
  603. return 0;
  604. }
  605. static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
  606. unsigned group, unsigned long *configs,
  607. unsigned num_configs)
  608. {
  609. const unsigned *pins;
  610. unsigned npins;
  611. int i, ret;
  612. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  613. if (ret)
  614. return ret;
  615. for (i = 0; i < npins; i++) {
  616. if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
  617. return -ENOTSUPP;
  618. }
  619. return 0;
  620. }
  621. static const struct pinconf_ops amd_pinconf_ops = {
  622. .pin_config_get = amd_pinconf_get,
  623. .pin_config_set = amd_pinconf_set,
  624. .pin_config_group_get = amd_pinconf_group_get,
  625. .pin_config_group_set = amd_pinconf_group_set,
  626. };
  627. static struct pinctrl_desc amd_pinctrl_desc = {
  628. .pins = kerncz_pins,
  629. .npins = ARRAY_SIZE(kerncz_pins),
  630. .pctlops = &amd_pinctrl_ops,
  631. .confops = &amd_pinconf_ops,
  632. .owner = THIS_MODULE,
  633. };
  634. static int amd_gpio_probe(struct platform_device *pdev)
  635. {
  636. int ret = 0;
  637. int irq_base;
  638. struct resource *res;
  639. struct amd_gpio *gpio_dev;
  640. gpio_dev = devm_kzalloc(&pdev->dev,
  641. sizeof(struct amd_gpio), GFP_KERNEL);
  642. if (!gpio_dev)
  643. return -ENOMEM;
  644. spin_lock_init(&gpio_dev->lock);
  645. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  646. if (!res) {
  647. dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
  648. return -EINVAL;
  649. }
  650. gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
  651. resource_size(res));
  652. if (!gpio_dev->base)
  653. return -ENOMEM;
  654. irq_base = platform_get_irq(pdev, 0);
  655. if (irq_base < 0) {
  656. dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
  657. return -EINVAL;
  658. }
  659. gpio_dev->pdev = pdev;
  660. gpio_dev->gc.direction_input = amd_gpio_direction_input;
  661. gpio_dev->gc.direction_output = amd_gpio_direction_output;
  662. gpio_dev->gc.get = amd_gpio_get_value;
  663. gpio_dev->gc.set = amd_gpio_set_value;
  664. gpio_dev->gc.set_debounce = amd_gpio_set_debounce;
  665. gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
  666. gpio_dev->gc.base = 0;
  667. gpio_dev->gc.label = pdev->name;
  668. gpio_dev->gc.owner = THIS_MODULE;
  669. gpio_dev->gc.parent = &pdev->dev;
  670. gpio_dev->gc.ngpio = TOTAL_NUMBER_OF_PINS;
  671. #if defined(CONFIG_OF_GPIO)
  672. gpio_dev->gc.of_node = pdev->dev.of_node;
  673. #endif
  674. gpio_dev->groups = kerncz_groups;
  675. gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
  676. amd_pinctrl_desc.name = dev_name(&pdev->dev);
  677. gpio_dev->pctrl = pinctrl_register(&amd_pinctrl_desc,
  678. &pdev->dev, gpio_dev);
  679. if (IS_ERR(gpio_dev->pctrl)) {
  680. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  681. return PTR_ERR(gpio_dev->pctrl);
  682. }
  683. ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
  684. if (ret)
  685. goto out1;
  686. ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
  687. 0, 0, TOTAL_NUMBER_OF_PINS);
  688. if (ret) {
  689. dev_err(&pdev->dev, "Failed to add pin range\n");
  690. goto out2;
  691. }
  692. ret = gpiochip_irqchip_add(&gpio_dev->gc,
  693. &amd_gpio_irqchip,
  694. 0,
  695. handle_simple_irq,
  696. IRQ_TYPE_NONE);
  697. if (ret) {
  698. dev_err(&pdev->dev, "could not add irqchip\n");
  699. ret = -ENODEV;
  700. goto out2;
  701. }
  702. gpiochip_set_chained_irqchip(&gpio_dev->gc,
  703. &amd_gpio_irqchip,
  704. irq_base,
  705. amd_gpio_irq_handler);
  706. platform_set_drvdata(pdev, gpio_dev);
  707. dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
  708. return ret;
  709. out2:
  710. gpiochip_remove(&gpio_dev->gc);
  711. out1:
  712. pinctrl_unregister(gpio_dev->pctrl);
  713. return ret;
  714. }
  715. static int amd_gpio_remove(struct platform_device *pdev)
  716. {
  717. struct amd_gpio *gpio_dev;
  718. gpio_dev = platform_get_drvdata(pdev);
  719. gpiochip_remove(&gpio_dev->gc);
  720. pinctrl_unregister(gpio_dev->pctrl);
  721. return 0;
  722. }
  723. static const struct acpi_device_id amd_gpio_acpi_match[] = {
  724. { "AMD0030", 0 },
  725. { },
  726. };
  727. MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
  728. static struct platform_driver amd_gpio_driver = {
  729. .driver = {
  730. .name = "amd_gpio",
  731. .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
  732. },
  733. .probe = amd_gpio_probe,
  734. .remove = amd_gpio_remove,
  735. };
  736. module_platform_driver(amd_gpio_driver);
  737. MODULE_LICENSE("GPL v2");
  738. MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
  739. MODULE_DESCRIPTION("AMD GPIO pinctrl driver");