pinctrl-meson.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * Pin controller and GPIO driver for Amlogic Meson SoCs
  3. *
  4. * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * You should have received a copy of the GNU General Public License
  11. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  12. */
  13. /*
  14. * The available pins are organized in banks (A,B,C,D,E,X,Y,Z,AO,
  15. * BOOT,CARD for meson6, X,Y,DV,H,Z,AO,BOOT,CARD for meson8 and
  16. * X,Y,DV,H,AO,BOOT,CARD,DIF for meson8b) and each bank has a
  17. * variable number of pins.
  18. *
  19. * The AO bank is special because it belongs to the Always-On power
  20. * domain which can't be powered off; the bank also uses a set of
  21. * registers different from the other banks.
  22. *
  23. * For each of the two power domains (regular and always-on) there are
  24. * 4 different register ranges that control the following properties
  25. * of the pins:
  26. * 1) pin muxing
  27. * 2) pull enable/disable
  28. * 3) pull up/down
  29. * 4) GPIO direction, output value, input value
  30. *
  31. * In some cases the register ranges for pull enable and pull
  32. * direction are the same and thus there are only 3 register ranges.
  33. *
  34. * Every pinmux group can be enabled by a specific bit in the first
  35. * register range of the domain; when all groups for a given pin are
  36. * disabled the pin acts as a GPIO.
  37. *
  38. * For the pull and GPIO configuration every bank uses a contiguous
  39. * set of bits in the register sets described above; the same register
  40. * can be shared by more banks with different offsets.
  41. *
  42. * In addition to this there are some registers shared between all
  43. * banks that control the IRQ functionality. This feature is not
  44. * supported at the moment by the driver.
  45. */
  46. #include <linux/device.h>
  47. #include <linux/gpio.h>
  48. #include <linux/init.h>
  49. #include <linux/io.h>
  50. #include <linux/of.h>
  51. #include <linux/of_address.h>
  52. #include <linux/pinctrl/pinconf-generic.h>
  53. #include <linux/pinctrl/pinconf.h>
  54. #include <linux/pinctrl/pinctrl.h>
  55. #include <linux/pinctrl/pinmux.h>
  56. #include <linux/platform_device.h>
  57. #include <linux/regmap.h>
  58. #include <linux/seq_file.h>
  59. #include "../core.h"
  60. #include "../pinctrl-utils.h"
  61. #include "pinctrl-meson.h"
  62. /**
  63. * meson_get_bank() - find the bank containing a given pin
  64. *
  65. * @domain: the domain containing the pin
  66. * @pin: the pin number
  67. * @bank: the found bank
  68. *
  69. * Return: 0 on success, a negative value on error
  70. */
  71. static int meson_get_bank(struct meson_domain *domain, unsigned int pin,
  72. struct meson_bank **bank)
  73. {
  74. int i;
  75. for (i = 0; i < domain->data->num_banks; i++) {
  76. if (pin >= domain->data->banks[i].first &&
  77. pin <= domain->data->banks[i].last) {
  78. *bank = &domain->data->banks[i];
  79. return 0;
  80. }
  81. }
  82. return -EINVAL;
  83. }
  84. /**
  85. * meson_get_domain_and_bank() - find domain and bank containing a given pin
  86. *
  87. * @pc: Meson pin controller device
  88. * @pin: the pin number
  89. * @domain: the found domain
  90. * @bank: the found bank
  91. *
  92. * Return: 0 on success, a negative value on error
  93. */
  94. static int meson_get_domain_and_bank(struct meson_pinctrl *pc, unsigned int pin,
  95. struct meson_domain **domain,
  96. struct meson_bank **bank)
  97. {
  98. struct meson_domain *d;
  99. d = pc->domain;
  100. if (pin >= d->data->pin_base &&
  101. pin < d->data->pin_base + d->data->num_pins) {
  102. *domain = d;
  103. return meson_get_bank(d, pin, bank);
  104. }
  105. return -EINVAL;
  106. }
  107. /**
  108. * meson_calc_reg_and_bit() - calculate register and bit for a pin
  109. *
  110. * @bank: the bank containing the pin
  111. * @pin: the pin number
  112. * @reg_type: the type of register needed (pull-enable, pull, etc...)
  113. * @reg: the computed register offset
  114. * @bit: the computed bit
  115. */
  116. static void meson_calc_reg_and_bit(struct meson_bank *bank, unsigned int pin,
  117. enum meson_reg_type reg_type,
  118. unsigned int *reg, unsigned int *bit)
  119. {
  120. struct meson_reg_desc *desc = &bank->regs[reg_type];
  121. *reg = desc->reg * 4;
  122. *bit = desc->bit + pin - bank->first;
  123. }
  124. static int meson_get_groups_count(struct pinctrl_dev *pcdev)
  125. {
  126. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  127. return pc->data->num_groups;
  128. }
  129. static const char *meson_get_group_name(struct pinctrl_dev *pcdev,
  130. unsigned selector)
  131. {
  132. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  133. return pc->data->groups[selector].name;
  134. }
  135. static int meson_get_group_pins(struct pinctrl_dev *pcdev, unsigned selector,
  136. const unsigned **pins, unsigned *num_pins)
  137. {
  138. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  139. *pins = pc->data->groups[selector].pins;
  140. *num_pins = pc->data->groups[selector].num_pins;
  141. return 0;
  142. }
  143. static void meson_pin_dbg_show(struct pinctrl_dev *pcdev, struct seq_file *s,
  144. unsigned offset)
  145. {
  146. seq_printf(s, " %s", dev_name(pcdev->dev));
  147. }
  148. static const struct pinctrl_ops meson_pctrl_ops = {
  149. .get_groups_count = meson_get_groups_count,
  150. .get_group_name = meson_get_group_name,
  151. .get_group_pins = meson_get_group_pins,
  152. .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
  153. .dt_free_map = pinctrl_utils_dt_free_map,
  154. .pin_dbg_show = meson_pin_dbg_show,
  155. };
  156. /**
  157. * meson_pmx_disable_other_groups() - disable other groups using a given pin
  158. *
  159. * @pc: meson pin controller device
  160. * @pin: number of the pin
  161. * @sel_group: index of the selected group, or -1 if none
  162. *
  163. * The function disables all pinmux groups using a pin except the
  164. * selected one. If @sel_group is -1 all groups are disabled, leaving
  165. * the pin in GPIO mode.
  166. */
  167. static void meson_pmx_disable_other_groups(struct meson_pinctrl *pc,
  168. unsigned int pin, int sel_group)
  169. {
  170. struct meson_pmx_group *group;
  171. struct meson_domain *domain;
  172. int i, j;
  173. for (i = 0; i < pc->data->num_groups; i++) {
  174. group = &pc->data->groups[i];
  175. if (group->is_gpio || i == sel_group)
  176. continue;
  177. for (j = 0; j < group->num_pins; j++) {
  178. if (group->pins[j] == pin) {
  179. /* We have found a group using the pin */
  180. domain = pc->domain;
  181. regmap_update_bits(domain->reg_mux,
  182. group->reg * 4,
  183. BIT(group->bit), 0);
  184. }
  185. }
  186. }
  187. }
  188. static int meson_pmx_set_mux(struct pinctrl_dev *pcdev, unsigned func_num,
  189. unsigned group_num)
  190. {
  191. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  192. struct meson_pmx_func *func = &pc->data->funcs[func_num];
  193. struct meson_pmx_group *group = &pc->data->groups[group_num];
  194. struct meson_domain *domain = pc->domain;
  195. int i, ret = 0;
  196. dev_dbg(pc->dev, "enable function %s, group %s\n", func->name,
  197. group->name);
  198. /*
  199. * Disable groups using the same pin.
  200. * The selected group is not disabled to avoid glitches.
  201. */
  202. for (i = 0; i < group->num_pins; i++)
  203. meson_pmx_disable_other_groups(pc, group->pins[i], group_num);
  204. /* Function 0 (GPIO) doesn't need any additional setting */
  205. if (func_num)
  206. ret = regmap_update_bits(domain->reg_mux, group->reg * 4,
  207. BIT(group->bit), BIT(group->bit));
  208. return ret;
  209. }
  210. static int meson_pmx_request_gpio(struct pinctrl_dev *pcdev,
  211. struct pinctrl_gpio_range *range,
  212. unsigned offset)
  213. {
  214. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  215. meson_pmx_disable_other_groups(pc, range->pin_base + offset, -1);
  216. return 0;
  217. }
  218. static int meson_pmx_get_funcs_count(struct pinctrl_dev *pcdev)
  219. {
  220. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  221. return pc->data->num_funcs;
  222. }
  223. static const char *meson_pmx_get_func_name(struct pinctrl_dev *pcdev,
  224. unsigned selector)
  225. {
  226. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  227. return pc->data->funcs[selector].name;
  228. }
  229. static int meson_pmx_get_groups(struct pinctrl_dev *pcdev, unsigned selector,
  230. const char * const **groups,
  231. unsigned * const num_groups)
  232. {
  233. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  234. *groups = pc->data->funcs[selector].groups;
  235. *num_groups = pc->data->funcs[selector].num_groups;
  236. return 0;
  237. }
  238. static const struct pinmux_ops meson_pmx_ops = {
  239. .set_mux = meson_pmx_set_mux,
  240. .get_functions_count = meson_pmx_get_funcs_count,
  241. .get_function_name = meson_pmx_get_func_name,
  242. .get_function_groups = meson_pmx_get_groups,
  243. .gpio_request_enable = meson_pmx_request_gpio,
  244. };
  245. static int meson_pinconf_set(struct pinctrl_dev *pcdev, unsigned int pin,
  246. unsigned long *configs, unsigned num_configs)
  247. {
  248. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  249. struct meson_domain *domain;
  250. struct meson_bank *bank;
  251. enum pin_config_param param;
  252. unsigned int reg, bit;
  253. int i, ret;
  254. u16 arg;
  255. ret = meson_get_domain_and_bank(pc, pin, &domain, &bank);
  256. if (ret)
  257. return ret;
  258. for (i = 0; i < num_configs; i++) {
  259. param = pinconf_to_config_param(configs[i]);
  260. arg = pinconf_to_config_argument(configs[i]);
  261. switch (param) {
  262. case PIN_CONFIG_BIAS_DISABLE:
  263. dev_dbg(pc->dev, "pin %u: disable bias\n", pin);
  264. meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
  265. ret = regmap_update_bits(domain->reg_pull, reg,
  266. BIT(bit), 0);
  267. if (ret)
  268. return ret;
  269. break;
  270. case PIN_CONFIG_BIAS_PULL_UP:
  271. dev_dbg(pc->dev, "pin %u: enable pull-up\n", pin);
  272. meson_calc_reg_and_bit(bank, pin, REG_PULLEN,
  273. &reg, &bit);
  274. ret = regmap_update_bits(domain->reg_pullen, reg,
  275. BIT(bit), BIT(bit));
  276. if (ret)
  277. return ret;
  278. meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
  279. ret = regmap_update_bits(domain->reg_pull, reg,
  280. BIT(bit), BIT(bit));
  281. if (ret)
  282. return ret;
  283. break;
  284. case PIN_CONFIG_BIAS_PULL_DOWN:
  285. dev_dbg(pc->dev, "pin %u: enable pull-down\n", pin);
  286. meson_calc_reg_and_bit(bank, pin, REG_PULLEN,
  287. &reg, &bit);
  288. ret = regmap_update_bits(domain->reg_pullen, reg,
  289. BIT(bit), BIT(bit));
  290. if (ret)
  291. return ret;
  292. meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
  293. ret = regmap_update_bits(domain->reg_pull, reg,
  294. BIT(bit), 0);
  295. if (ret)
  296. return ret;
  297. break;
  298. default:
  299. return -ENOTSUPP;
  300. }
  301. }
  302. return 0;
  303. }
  304. static int meson_pinconf_get_pull(struct meson_pinctrl *pc, unsigned int pin)
  305. {
  306. struct meson_domain *domain;
  307. struct meson_bank *bank;
  308. unsigned int reg, bit, val;
  309. int ret, conf;
  310. ret = meson_get_domain_and_bank(pc, pin, &domain, &bank);
  311. if (ret)
  312. return ret;
  313. meson_calc_reg_and_bit(bank, pin, REG_PULLEN, &reg, &bit);
  314. ret = regmap_read(domain->reg_pullen, reg, &val);
  315. if (ret)
  316. return ret;
  317. if (!(val & BIT(bit))) {
  318. conf = PIN_CONFIG_BIAS_DISABLE;
  319. } else {
  320. meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
  321. ret = regmap_read(domain->reg_pull, reg, &val);
  322. if (ret)
  323. return ret;
  324. if (val & BIT(bit))
  325. conf = PIN_CONFIG_BIAS_PULL_UP;
  326. else
  327. conf = PIN_CONFIG_BIAS_PULL_DOWN;
  328. }
  329. return conf;
  330. }
  331. static int meson_pinconf_get(struct pinctrl_dev *pcdev, unsigned int pin,
  332. unsigned long *config)
  333. {
  334. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  335. enum pin_config_param param = pinconf_to_config_param(*config);
  336. u16 arg;
  337. switch (param) {
  338. case PIN_CONFIG_BIAS_DISABLE:
  339. case PIN_CONFIG_BIAS_PULL_DOWN:
  340. case PIN_CONFIG_BIAS_PULL_UP:
  341. if (meson_pinconf_get_pull(pc, pin) == param)
  342. arg = 1;
  343. else
  344. return -EINVAL;
  345. break;
  346. default:
  347. return -ENOTSUPP;
  348. }
  349. *config = pinconf_to_config_packed(param, arg);
  350. dev_dbg(pc->dev, "pinconf for pin %u is %lu\n", pin, *config);
  351. return 0;
  352. }
  353. static int meson_pinconf_group_set(struct pinctrl_dev *pcdev,
  354. unsigned int num_group,
  355. unsigned long *configs, unsigned num_configs)
  356. {
  357. struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
  358. struct meson_pmx_group *group = &pc->data->groups[num_group];
  359. int i;
  360. dev_dbg(pc->dev, "set pinconf for group %s\n", group->name);
  361. for (i = 0; i < group->num_pins; i++) {
  362. meson_pinconf_set(pcdev, group->pins[i], configs,
  363. num_configs);
  364. }
  365. return 0;
  366. }
  367. static int meson_pinconf_group_get(struct pinctrl_dev *pcdev,
  368. unsigned int group, unsigned long *config)
  369. {
  370. return -ENOSYS;
  371. }
  372. static const struct pinconf_ops meson_pinconf_ops = {
  373. .pin_config_get = meson_pinconf_get,
  374. .pin_config_set = meson_pinconf_set,
  375. .pin_config_group_get = meson_pinconf_group_get,
  376. .pin_config_group_set = meson_pinconf_group_set,
  377. .is_generic = true,
  378. };
  379. static int meson_gpio_request(struct gpio_chip *chip, unsigned gpio)
  380. {
  381. return pinctrl_request_gpio(chip->base + gpio);
  382. }
  383. static void meson_gpio_free(struct gpio_chip *chip, unsigned gpio)
  384. {
  385. struct meson_domain *domain = gpiochip_get_data(chip);
  386. pinctrl_free_gpio(domain->data->pin_base + gpio);
  387. }
  388. static int meson_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
  389. {
  390. struct meson_domain *domain = gpiochip_get_data(chip);
  391. unsigned int reg, bit, pin;
  392. struct meson_bank *bank;
  393. int ret;
  394. pin = domain->data->pin_base + gpio;
  395. ret = meson_get_bank(domain, pin, &bank);
  396. if (ret)
  397. return ret;
  398. meson_calc_reg_and_bit(bank, pin, REG_DIR, &reg, &bit);
  399. return regmap_update_bits(domain->reg_gpio, reg, BIT(bit), BIT(bit));
  400. }
  401. static int meson_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
  402. int value)
  403. {
  404. struct meson_domain *domain = gpiochip_get_data(chip);
  405. unsigned int reg, bit, pin;
  406. struct meson_bank *bank;
  407. int ret;
  408. pin = domain->data->pin_base + gpio;
  409. ret = meson_get_bank(domain, pin, &bank);
  410. if (ret)
  411. return ret;
  412. meson_calc_reg_and_bit(bank, pin, REG_DIR, &reg, &bit);
  413. ret = regmap_update_bits(domain->reg_gpio, reg, BIT(bit), 0);
  414. if (ret)
  415. return ret;
  416. meson_calc_reg_and_bit(bank, pin, REG_OUT, &reg, &bit);
  417. return regmap_update_bits(domain->reg_gpio, reg, BIT(bit),
  418. value ? BIT(bit) : 0);
  419. }
  420. static void meson_gpio_set(struct gpio_chip *chip, unsigned gpio, int value)
  421. {
  422. struct meson_domain *domain = gpiochip_get_data(chip);
  423. unsigned int reg, bit, pin;
  424. struct meson_bank *bank;
  425. int ret;
  426. pin = domain->data->pin_base + gpio;
  427. ret = meson_get_bank(domain, pin, &bank);
  428. if (ret)
  429. return;
  430. meson_calc_reg_and_bit(bank, pin, REG_OUT, &reg, &bit);
  431. regmap_update_bits(domain->reg_gpio, reg, BIT(bit),
  432. value ? BIT(bit) : 0);
  433. }
  434. static int meson_gpio_get(struct gpio_chip *chip, unsigned gpio)
  435. {
  436. struct meson_domain *domain = gpiochip_get_data(chip);
  437. unsigned int reg, bit, val, pin;
  438. struct meson_bank *bank;
  439. int ret;
  440. pin = domain->data->pin_base + gpio;
  441. ret = meson_get_bank(domain, pin, &bank);
  442. if (ret)
  443. return ret;
  444. meson_calc_reg_and_bit(bank, pin, REG_IN, &reg, &bit);
  445. regmap_read(domain->reg_gpio, reg, &val);
  446. return !!(val & BIT(bit));
  447. }
  448. static const struct of_device_id meson_pinctrl_dt_match[] = {
  449. {
  450. .compatible = "amlogic,meson8-cbus-pinctrl",
  451. .data = &meson8_cbus_pinctrl_data,
  452. },
  453. {
  454. .compatible = "amlogic,meson8b-cbus-pinctrl",
  455. .data = &meson8b_cbus_pinctrl_data,
  456. },
  457. {
  458. .compatible = "amlogic,meson8-aobus-pinctrl",
  459. .data = &meson8_aobus_pinctrl_data,
  460. },
  461. {
  462. .compatible = "amlogic,meson8b-aobus-pinctrl",
  463. .data = &meson8b_aobus_pinctrl_data,
  464. },
  465. { },
  466. };
  467. static int meson_gpiolib_register(struct meson_pinctrl *pc)
  468. {
  469. struct meson_domain *domain;
  470. int ret;
  471. domain = pc->domain;
  472. domain->chip.label = domain->data->name;
  473. domain->chip.parent = pc->dev;
  474. domain->chip.request = meson_gpio_request;
  475. domain->chip.free = meson_gpio_free;
  476. domain->chip.direction_input = meson_gpio_direction_input;
  477. domain->chip.direction_output = meson_gpio_direction_output;
  478. domain->chip.get = meson_gpio_get;
  479. domain->chip.set = meson_gpio_set;
  480. domain->chip.base = domain->data->pin_base;
  481. domain->chip.ngpio = domain->data->num_pins;
  482. domain->chip.can_sleep = false;
  483. domain->chip.of_node = domain->of_node;
  484. domain->chip.of_gpio_n_cells = 2;
  485. ret = gpiochip_add_data(&domain->chip, domain);
  486. if (ret) {
  487. dev_err(pc->dev, "can't add gpio chip %s\n",
  488. domain->data->name);
  489. goto fail;
  490. }
  491. ret = gpiochip_add_pin_range(&domain->chip, dev_name(pc->dev),
  492. 0, domain->data->pin_base,
  493. domain->chip.ngpio);
  494. if (ret) {
  495. dev_err(pc->dev, "can't add pin range\n");
  496. goto fail;
  497. }
  498. return 0;
  499. fail:
  500. gpiochip_remove(&pc->domain->chip);
  501. return ret;
  502. }
  503. static struct regmap_config meson_regmap_config = {
  504. .reg_bits = 32,
  505. .val_bits = 32,
  506. .reg_stride = 4,
  507. };
  508. static struct regmap *meson_map_resource(struct meson_pinctrl *pc,
  509. struct device_node *node, char *name)
  510. {
  511. struct resource res;
  512. void __iomem *base;
  513. int i;
  514. i = of_property_match_string(node, "reg-names", name);
  515. if (of_address_to_resource(node, i, &res))
  516. return ERR_PTR(-ENOENT);
  517. base = devm_ioremap_resource(pc->dev, &res);
  518. if (IS_ERR(base))
  519. return ERR_CAST(base);
  520. meson_regmap_config.max_register = resource_size(&res) - 4;
  521. meson_regmap_config.name = devm_kasprintf(pc->dev, GFP_KERNEL,
  522. "%s-%s", node->name,
  523. name);
  524. if (!meson_regmap_config.name)
  525. return ERR_PTR(-ENOMEM);
  526. return devm_regmap_init_mmio(pc->dev, base, &meson_regmap_config);
  527. }
  528. static int meson_pinctrl_parse_dt(struct meson_pinctrl *pc,
  529. struct device_node *node)
  530. {
  531. struct device_node *np;
  532. struct meson_domain *domain;
  533. int num_domains = 0;
  534. for_each_child_of_node(node, np) {
  535. if (!of_find_property(np, "gpio-controller", NULL))
  536. continue;
  537. num_domains++;
  538. }
  539. if (num_domains != 1) {
  540. dev_err(pc->dev, "wrong number of subnodes\n");
  541. return -EINVAL;
  542. }
  543. pc->domain = devm_kzalloc(pc->dev, sizeof(struct meson_domain), GFP_KERNEL);
  544. if (!pc->domain)
  545. return -ENOMEM;
  546. domain = pc->domain;
  547. domain->data = pc->data->domain_data;
  548. for_each_child_of_node(node, np) {
  549. if (!of_find_property(np, "gpio-controller", NULL))
  550. continue;
  551. domain->of_node = np;
  552. domain->reg_mux = meson_map_resource(pc, np, "mux");
  553. if (IS_ERR(domain->reg_mux)) {
  554. dev_err(pc->dev, "mux registers not found\n");
  555. return PTR_ERR(domain->reg_mux);
  556. }
  557. domain->reg_pull = meson_map_resource(pc, np, "pull");
  558. if (IS_ERR(domain->reg_pull)) {
  559. dev_err(pc->dev, "pull registers not found\n");
  560. return PTR_ERR(domain->reg_pull);
  561. }
  562. domain->reg_pullen = meson_map_resource(pc, np, "pull-enable");
  563. /* Use pull region if pull-enable one is not present */
  564. if (IS_ERR(domain->reg_pullen))
  565. domain->reg_pullen = domain->reg_pull;
  566. domain->reg_gpio = meson_map_resource(pc, np, "gpio");
  567. if (IS_ERR(domain->reg_gpio)) {
  568. dev_err(pc->dev, "gpio registers not found\n");
  569. return PTR_ERR(domain->reg_gpio);
  570. }
  571. break;
  572. }
  573. return 0;
  574. }
  575. static int meson_pinctrl_probe(struct platform_device *pdev)
  576. {
  577. const struct of_device_id *match;
  578. struct device *dev = &pdev->dev;
  579. struct meson_pinctrl *pc;
  580. int ret;
  581. pc = devm_kzalloc(dev, sizeof(struct meson_pinctrl), GFP_KERNEL);
  582. if (!pc)
  583. return -ENOMEM;
  584. pc->dev = dev;
  585. match = of_match_node(meson_pinctrl_dt_match, pdev->dev.of_node);
  586. pc->data = (struct meson_pinctrl_data *) match->data;
  587. ret = meson_pinctrl_parse_dt(pc, pdev->dev.of_node);
  588. if (ret)
  589. return ret;
  590. pc->desc.name = "pinctrl-meson";
  591. pc->desc.owner = THIS_MODULE;
  592. pc->desc.pctlops = &meson_pctrl_ops;
  593. pc->desc.pmxops = &meson_pmx_ops;
  594. pc->desc.confops = &meson_pinconf_ops;
  595. pc->desc.pins = pc->data->pins;
  596. pc->desc.npins = pc->data->num_pins;
  597. pc->pcdev = pinctrl_register(&pc->desc, pc->dev, pc);
  598. if (IS_ERR(pc->pcdev)) {
  599. dev_err(pc->dev, "can't register pinctrl device");
  600. return PTR_ERR(pc->pcdev);
  601. }
  602. ret = meson_gpiolib_register(pc);
  603. if (ret) {
  604. pinctrl_unregister(pc->pcdev);
  605. return ret;
  606. }
  607. return 0;
  608. }
  609. static struct platform_driver meson_pinctrl_driver = {
  610. .probe = meson_pinctrl_probe,
  611. .driver = {
  612. .name = "meson-pinctrl",
  613. .of_match_table = meson_pinctrl_dt_match,
  614. },
  615. };
  616. builtin_platform_driver(meson_pinctrl_driver);