pinctrl-imx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /*
  2. * Core driver for the imx pin controller
  3. *
  4. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2012 Linaro Ltd.
  6. *
  7. * Author: Dong Aisheng <dong.aisheng@linaro.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/of_address.h>
  22. #include <linux/pinctrl/machine.h>
  23. #include <linux/pinctrl/pinconf.h>
  24. #include <linux/pinctrl/pinctrl.h>
  25. #include <linux/pinctrl/pinmux.h>
  26. #include <linux/slab.h>
  27. #include <linux/regmap.h>
  28. #include "../core.h"
  29. #include "pinctrl-imx.h"
  30. /* The bits in CONFIG cell defined in binding doc*/
  31. #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
  32. #define IMX_PAD_SION 0x40000000 /* set SION */
  33. /**
  34. * @dev: a pointer back to containing device
  35. * @base: the offset to the controller in virtual memory
  36. */
  37. struct imx_pinctrl {
  38. struct device *dev;
  39. struct pinctrl_dev *pctl;
  40. void __iomem *base;
  41. void __iomem *input_sel_base;
  42. const struct imx_pinctrl_soc_info *info;
  43. };
  44. static const inline struct imx_pin_group *imx_pinctrl_find_group_by_name(
  45. const struct imx_pinctrl_soc_info *info,
  46. const char *name)
  47. {
  48. const struct imx_pin_group *grp = NULL;
  49. int i;
  50. for (i = 0; i < info->ngroups; i++) {
  51. if (!strcmp(info->groups[i].name, name)) {
  52. grp = &info->groups[i];
  53. break;
  54. }
  55. }
  56. return grp;
  57. }
  58. static int imx_get_groups_count(struct pinctrl_dev *pctldev)
  59. {
  60. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  61. const struct imx_pinctrl_soc_info *info = ipctl->info;
  62. return info->ngroups;
  63. }
  64. static const char *imx_get_group_name(struct pinctrl_dev *pctldev,
  65. unsigned selector)
  66. {
  67. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  68. const struct imx_pinctrl_soc_info *info = ipctl->info;
  69. return info->groups[selector].name;
  70. }
  71. static int imx_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  72. const unsigned **pins,
  73. unsigned *npins)
  74. {
  75. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  76. const struct imx_pinctrl_soc_info *info = ipctl->info;
  77. if (selector >= info->ngroups)
  78. return -EINVAL;
  79. *pins = info->groups[selector].pin_ids;
  80. *npins = info->groups[selector].npins;
  81. return 0;
  82. }
  83. static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  84. unsigned offset)
  85. {
  86. seq_printf(s, "%s", dev_name(pctldev->dev));
  87. }
  88. static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
  89. struct device_node *np,
  90. struct pinctrl_map **map, unsigned *num_maps)
  91. {
  92. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  93. const struct imx_pinctrl_soc_info *info = ipctl->info;
  94. const struct imx_pin_group *grp;
  95. struct pinctrl_map *new_map;
  96. struct device_node *parent;
  97. int map_num = 1;
  98. int i, j;
  99. /*
  100. * first find the group of this node and check if we need create
  101. * config maps for pins
  102. */
  103. grp = imx_pinctrl_find_group_by_name(info, np->name);
  104. if (!grp) {
  105. dev_err(info->dev, "unable to find group for node %s\n",
  106. np->name);
  107. return -EINVAL;
  108. }
  109. for (i = 0; i < grp->npins; i++) {
  110. if (!(grp->pins[i].config & IMX_NO_PAD_CTL))
  111. map_num++;
  112. }
  113. new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
  114. if (!new_map)
  115. return -ENOMEM;
  116. *map = new_map;
  117. *num_maps = map_num;
  118. /* create mux map */
  119. parent = of_get_parent(np);
  120. if (!parent) {
  121. kfree(new_map);
  122. return -EINVAL;
  123. }
  124. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  125. new_map[0].data.mux.function = parent->name;
  126. new_map[0].data.mux.group = np->name;
  127. of_node_put(parent);
  128. /* create config map */
  129. new_map++;
  130. for (i = j = 0; i < grp->npins; i++) {
  131. if (!(grp->pins[i].config & IMX_NO_PAD_CTL)) {
  132. new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
  133. new_map[j].data.configs.group_or_pin =
  134. pin_get_name(pctldev, grp->pins[i].pin);
  135. new_map[j].data.configs.configs = &grp->pins[i].config;
  136. new_map[j].data.configs.num_configs = 1;
  137. j++;
  138. }
  139. }
  140. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  141. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  142. return 0;
  143. }
  144. static void imx_dt_free_map(struct pinctrl_dev *pctldev,
  145. struct pinctrl_map *map, unsigned num_maps)
  146. {
  147. kfree(map);
  148. }
  149. static const struct pinctrl_ops imx_pctrl_ops = {
  150. .get_groups_count = imx_get_groups_count,
  151. .get_group_name = imx_get_group_name,
  152. .get_group_pins = imx_get_group_pins,
  153. .pin_dbg_show = imx_pin_dbg_show,
  154. .dt_node_to_map = imx_dt_node_to_map,
  155. .dt_free_map = imx_dt_free_map,
  156. };
  157. static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
  158. unsigned group)
  159. {
  160. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  161. const struct imx_pinctrl_soc_info *info = ipctl->info;
  162. const struct imx_pin_reg *pin_reg;
  163. unsigned int npins, pin_id;
  164. int i;
  165. struct imx_pin_group *grp;
  166. /*
  167. * Configure the mux mode for each pin in the group for a specific
  168. * function.
  169. */
  170. grp = &info->groups[group];
  171. npins = grp->npins;
  172. dev_dbg(ipctl->dev, "enable function %s group %s\n",
  173. info->functions[selector].name, grp->name);
  174. for (i = 0; i < npins; i++) {
  175. struct imx_pin *pin = &grp->pins[i];
  176. pin_id = pin->pin;
  177. pin_reg = &info->pin_regs[pin_id];
  178. if (pin_reg->mux_reg == -1) {
  179. dev_err(ipctl->dev, "Pin(%s) does not support mux function\n",
  180. info->pins[pin_id].name);
  181. return -EINVAL;
  182. }
  183. if (info->flags & SHARE_MUX_CONF_REG) {
  184. u32 reg;
  185. reg = readl(ipctl->base + pin_reg->mux_reg);
  186. reg &= ~(0x7 << 20);
  187. reg |= (pin->mux_mode << 20);
  188. writel(reg, ipctl->base + pin_reg->mux_reg);
  189. } else {
  190. writel(pin->mux_mode, ipctl->base + pin_reg->mux_reg);
  191. }
  192. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  193. pin_reg->mux_reg, pin->mux_mode);
  194. /*
  195. * If the select input value begins with 0xff, it's a quirky
  196. * select input and the value should be interpreted as below.
  197. * 31 23 15 7 0
  198. * | 0xff | shift | width | select |
  199. * It's used to work around the problem that the select
  200. * input for some pin is not implemented in the select
  201. * input register but in some general purpose register.
  202. * We encode the select input value, width and shift of
  203. * the bit field into input_val cell of pin function ID
  204. * in device tree, and then decode them here for setting
  205. * up the select input bits in general purpose register.
  206. */
  207. if (pin->input_val >> 24 == 0xff) {
  208. u32 val = pin->input_val;
  209. u8 select = val & 0xff;
  210. u8 width = (val >> 8) & 0xff;
  211. u8 shift = (val >> 16) & 0xff;
  212. u32 mask = ((1 << width) - 1) << shift;
  213. /*
  214. * The input_reg[i] here is actually some IOMUXC general
  215. * purpose register, not regular select input register.
  216. */
  217. val = readl(ipctl->base + pin->input_reg);
  218. val &= ~mask;
  219. val |= select << shift;
  220. writel(val, ipctl->base + pin->input_reg);
  221. } else if (pin->input_reg) {
  222. /*
  223. * Regular select input register can never be at offset
  224. * 0, and we only print register value for regular case.
  225. */
  226. if (ipctl->input_sel_base)
  227. writel(pin->input_val, ipctl->input_sel_base +
  228. pin->input_reg);
  229. else
  230. writel(pin->input_val, ipctl->base +
  231. pin->input_reg);
  232. dev_dbg(ipctl->dev,
  233. "==>select_input: offset 0x%x val 0x%x\n",
  234. pin->input_reg, pin->input_val);
  235. }
  236. }
  237. return 0;
  238. }
  239. static int imx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  240. {
  241. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  242. const struct imx_pinctrl_soc_info *info = ipctl->info;
  243. return info->nfunctions;
  244. }
  245. static const char *imx_pmx_get_func_name(struct pinctrl_dev *pctldev,
  246. unsigned selector)
  247. {
  248. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  249. const struct imx_pinctrl_soc_info *info = ipctl->info;
  250. return info->functions[selector].name;
  251. }
  252. static int imx_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  253. const char * const **groups,
  254. unsigned * const num_groups)
  255. {
  256. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  257. const struct imx_pinctrl_soc_info *info = ipctl->info;
  258. *groups = info->functions[selector].groups;
  259. *num_groups = info->functions[selector].num_groups;
  260. return 0;
  261. }
  262. static int imx_pmx_gpio_request_enable(struct pinctrl_dev *pctldev,
  263. struct pinctrl_gpio_range *range, unsigned offset)
  264. {
  265. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  266. const struct imx_pinctrl_soc_info *info = ipctl->info;
  267. const struct imx_pin_reg *pin_reg;
  268. struct imx_pin_group *grp;
  269. struct imx_pin *imx_pin;
  270. unsigned int pin, group;
  271. u32 reg;
  272. /* Currently implementation only for shared mux/conf register */
  273. if (!(info->flags & SHARE_MUX_CONF_REG))
  274. return -EINVAL;
  275. pin_reg = &info->pin_regs[offset];
  276. if (pin_reg->mux_reg == -1)
  277. return -EINVAL;
  278. /* Find the pinctrl config with GPIO mux mode for the requested pin */
  279. for (group = 0; group < info->ngroups; group++) {
  280. grp = &info->groups[group];
  281. for (pin = 0; pin < grp->npins; pin++) {
  282. imx_pin = &grp->pins[pin];
  283. if (imx_pin->pin == offset && !imx_pin->mux_mode)
  284. goto mux_pin;
  285. }
  286. }
  287. return -EINVAL;
  288. mux_pin:
  289. reg = readl(ipctl->base + pin_reg->mux_reg);
  290. reg &= ~(0x7 << 20);
  291. reg |= imx_pin->config;
  292. writel(reg, ipctl->base + pin_reg->mux_reg);
  293. return 0;
  294. }
  295. static void imx_pmx_gpio_disable_free(struct pinctrl_dev *pctldev,
  296. struct pinctrl_gpio_range *range, unsigned offset)
  297. {
  298. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  299. const struct imx_pinctrl_soc_info *info = ipctl->info;
  300. const struct imx_pin_reg *pin_reg;
  301. u32 reg;
  302. /*
  303. * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
  304. * They are part of the shared mux/conf register.
  305. */
  306. if (!(info->flags & SHARE_MUX_CONF_REG))
  307. return;
  308. pin_reg = &info->pin_regs[offset];
  309. if (pin_reg->mux_reg == -1)
  310. return;
  311. /* Clear IBE/OBE/PUE to disable the pin (Hi-Z) */
  312. reg = readl(ipctl->base + pin_reg->mux_reg);
  313. reg &= ~0x7;
  314. writel(reg, ipctl->base + pin_reg->mux_reg);
  315. }
  316. static int imx_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  317. struct pinctrl_gpio_range *range, unsigned offset, bool input)
  318. {
  319. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  320. const struct imx_pinctrl_soc_info *info = ipctl->info;
  321. const struct imx_pin_reg *pin_reg;
  322. u32 reg;
  323. /*
  324. * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
  325. * They are part of the shared mux/conf register.
  326. */
  327. if (!(info->flags & SHARE_MUX_CONF_REG))
  328. return -EINVAL;
  329. pin_reg = &info->pin_regs[offset];
  330. if (pin_reg->mux_reg == -1)
  331. return -EINVAL;
  332. /* IBE always enabled allows us to read the value "on the wire" */
  333. reg = readl(ipctl->base + pin_reg->mux_reg);
  334. if (input)
  335. reg &= ~0x2;
  336. else
  337. reg |= 0x2;
  338. writel(reg, ipctl->base + pin_reg->mux_reg);
  339. return 0;
  340. }
  341. static const struct pinmux_ops imx_pmx_ops = {
  342. .get_functions_count = imx_pmx_get_funcs_count,
  343. .get_function_name = imx_pmx_get_func_name,
  344. .get_function_groups = imx_pmx_get_groups,
  345. .set_mux = imx_pmx_set,
  346. .gpio_request_enable = imx_pmx_gpio_request_enable,
  347. .gpio_disable_free = imx_pmx_gpio_disable_free,
  348. .gpio_set_direction = imx_pmx_gpio_set_direction,
  349. };
  350. static int imx_pinconf_get(struct pinctrl_dev *pctldev,
  351. unsigned pin_id, unsigned long *config)
  352. {
  353. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  354. const struct imx_pinctrl_soc_info *info = ipctl->info;
  355. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  356. if (pin_reg->conf_reg == -1) {
  357. dev_err(info->dev, "Pin(%s) does not support config function\n",
  358. info->pins[pin_id].name);
  359. return -EINVAL;
  360. }
  361. *config = readl(ipctl->base + pin_reg->conf_reg);
  362. if (info->flags & SHARE_MUX_CONF_REG)
  363. *config &= 0xffff;
  364. return 0;
  365. }
  366. static int imx_pinconf_set(struct pinctrl_dev *pctldev,
  367. unsigned pin_id, unsigned long *configs,
  368. unsigned num_configs)
  369. {
  370. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  371. const struct imx_pinctrl_soc_info *info = ipctl->info;
  372. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  373. int i;
  374. if (pin_reg->conf_reg == -1) {
  375. dev_err(info->dev, "Pin(%s) does not support config function\n",
  376. info->pins[pin_id].name);
  377. return -EINVAL;
  378. }
  379. dev_dbg(ipctl->dev, "pinconf set pin %s\n",
  380. info->pins[pin_id].name);
  381. for (i = 0; i < num_configs; i++) {
  382. if (info->flags & SHARE_MUX_CONF_REG) {
  383. u32 reg;
  384. reg = readl(ipctl->base + pin_reg->conf_reg);
  385. reg &= ~0xffff;
  386. reg |= configs[i];
  387. writel(reg, ipctl->base + pin_reg->conf_reg);
  388. } else {
  389. writel(configs[i], ipctl->base + pin_reg->conf_reg);
  390. }
  391. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
  392. pin_reg->conf_reg, configs[i]);
  393. } /* for each config */
  394. return 0;
  395. }
  396. static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  397. struct seq_file *s, unsigned pin_id)
  398. {
  399. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  400. const struct imx_pinctrl_soc_info *info = ipctl->info;
  401. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  402. unsigned long config;
  403. if (!pin_reg || pin_reg->conf_reg == -1) {
  404. seq_printf(s, "N/A");
  405. return;
  406. }
  407. config = readl(ipctl->base + pin_reg->conf_reg);
  408. seq_printf(s, "0x%lx", config);
  409. }
  410. static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  411. struct seq_file *s, unsigned group)
  412. {
  413. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  414. const struct imx_pinctrl_soc_info *info = ipctl->info;
  415. struct imx_pin_group *grp;
  416. unsigned long config;
  417. const char *name;
  418. int i, ret;
  419. if (group > info->ngroups)
  420. return;
  421. seq_printf(s, "\n");
  422. grp = &info->groups[group];
  423. for (i = 0; i < grp->npins; i++) {
  424. struct imx_pin *pin = &grp->pins[i];
  425. name = pin_get_name(pctldev, pin->pin);
  426. ret = imx_pinconf_get(pctldev, pin->pin, &config);
  427. if (ret)
  428. return;
  429. seq_printf(s, "%s: 0x%lx", name, config);
  430. }
  431. }
  432. static const struct pinconf_ops imx_pinconf_ops = {
  433. .pin_config_get = imx_pinconf_get,
  434. .pin_config_set = imx_pinconf_set,
  435. .pin_config_dbg_show = imx_pinconf_dbg_show,
  436. .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
  437. };
  438. static struct pinctrl_desc imx_pinctrl_desc = {
  439. .pctlops = &imx_pctrl_ops,
  440. .pmxops = &imx_pmx_ops,
  441. .confops = &imx_pinconf_ops,
  442. .owner = THIS_MODULE,
  443. };
  444. /*
  445. * Each pin represented in fsl,pins consists of 5 u32 PIN_FUNC_ID and
  446. * 1 u32 CONFIG, so 24 types in total for each pin.
  447. */
  448. #define FSL_PIN_SIZE 24
  449. #define SHARE_FSL_PIN_SIZE 20
  450. static int imx_pinctrl_parse_groups(struct device_node *np,
  451. struct imx_pin_group *grp,
  452. struct imx_pinctrl_soc_info *info,
  453. u32 index)
  454. {
  455. int size, pin_size;
  456. const __be32 *list;
  457. int i;
  458. u32 config;
  459. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  460. if (info->flags & SHARE_MUX_CONF_REG)
  461. pin_size = SHARE_FSL_PIN_SIZE;
  462. else
  463. pin_size = FSL_PIN_SIZE;
  464. /* Initialise group */
  465. grp->name = np->name;
  466. /*
  467. * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
  468. * do sanity check and calculate pins number
  469. */
  470. list = of_get_property(np, "fsl,pins", &size);
  471. if (!list) {
  472. dev_err(info->dev, "no fsl,pins property in node %s\n", np->full_name);
  473. return -EINVAL;
  474. }
  475. /* we do not check return since it's safe node passed down */
  476. if (!size || size % pin_size) {
  477. dev_err(info->dev, "Invalid fsl,pins property in node %s\n", np->full_name);
  478. return -EINVAL;
  479. }
  480. grp->npins = size / pin_size;
  481. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(struct imx_pin),
  482. GFP_KERNEL);
  483. grp->pin_ids = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  484. GFP_KERNEL);
  485. if (!grp->pins || ! grp->pin_ids)
  486. return -ENOMEM;
  487. for (i = 0; i < grp->npins; i++) {
  488. u32 mux_reg = be32_to_cpu(*list++);
  489. u32 conf_reg;
  490. unsigned int pin_id;
  491. struct imx_pin_reg *pin_reg;
  492. struct imx_pin *pin = &grp->pins[i];
  493. if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
  494. mux_reg = -1;
  495. if (info->flags & SHARE_MUX_CONF_REG) {
  496. conf_reg = mux_reg;
  497. } else {
  498. conf_reg = be32_to_cpu(*list++);
  499. if (!conf_reg)
  500. conf_reg = -1;
  501. }
  502. pin_id = (mux_reg != -1) ? mux_reg / 4 : conf_reg / 4;
  503. pin_reg = &info->pin_regs[pin_id];
  504. pin->pin = pin_id;
  505. grp->pin_ids[i] = pin_id;
  506. pin_reg->mux_reg = mux_reg;
  507. pin_reg->conf_reg = conf_reg;
  508. pin->input_reg = be32_to_cpu(*list++);
  509. pin->mux_mode = be32_to_cpu(*list++);
  510. pin->input_val = be32_to_cpu(*list++);
  511. /* SION bit is in mux register */
  512. config = be32_to_cpu(*list++);
  513. if (config & IMX_PAD_SION)
  514. pin->mux_mode |= IOMUXC_CONFIG_SION;
  515. pin->config = config & ~IMX_PAD_SION;
  516. dev_dbg(info->dev, "%s: 0x%x 0x%08lx", info->pins[pin_id].name,
  517. pin->mux_mode, pin->config);
  518. }
  519. return 0;
  520. }
  521. static int imx_pinctrl_parse_functions(struct device_node *np,
  522. struct imx_pinctrl_soc_info *info,
  523. u32 index)
  524. {
  525. struct device_node *child;
  526. struct imx_pmx_func *func;
  527. struct imx_pin_group *grp;
  528. u32 i = 0;
  529. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  530. func = &info->functions[index];
  531. /* Initialise function */
  532. func->name = np->name;
  533. func->num_groups = of_get_child_count(np);
  534. if (func->num_groups == 0) {
  535. dev_err(info->dev, "no groups defined in %s\n", np->full_name);
  536. return -EINVAL;
  537. }
  538. func->groups = devm_kzalloc(info->dev,
  539. func->num_groups * sizeof(char *), GFP_KERNEL);
  540. for_each_child_of_node(np, child) {
  541. func->groups[i] = child->name;
  542. grp = &info->groups[info->group_index++];
  543. imx_pinctrl_parse_groups(child, grp, info, i++);
  544. }
  545. return 0;
  546. }
  547. /*
  548. * Check if the DT contains pins in the direct child nodes. This indicates the
  549. * newer DT format to store pins. This function returns true if the first found
  550. * fsl,pins property is in a child of np. Otherwise false is returned.
  551. */
  552. static bool imx_pinctrl_dt_is_flat_functions(struct device_node *np)
  553. {
  554. struct device_node *function_np;
  555. struct device_node *pinctrl_np;
  556. for_each_child_of_node(np, function_np) {
  557. if (of_property_read_bool(function_np, "fsl,pins"))
  558. return true;
  559. for_each_child_of_node(function_np, pinctrl_np) {
  560. if (of_property_read_bool(pinctrl_np, "fsl,pins"))
  561. return false;
  562. }
  563. }
  564. return true;
  565. }
  566. static int imx_pinctrl_probe_dt(struct platform_device *pdev,
  567. struct imx_pinctrl_soc_info *info)
  568. {
  569. struct device_node *np = pdev->dev.of_node;
  570. struct device_node *child;
  571. u32 nfuncs = 0;
  572. u32 i = 0;
  573. bool flat_funcs;
  574. if (!np)
  575. return -ENODEV;
  576. flat_funcs = imx_pinctrl_dt_is_flat_functions(np);
  577. if (flat_funcs) {
  578. nfuncs = 1;
  579. } else {
  580. nfuncs = of_get_child_count(np);
  581. if (nfuncs <= 0) {
  582. dev_err(&pdev->dev, "no functions defined\n");
  583. return -EINVAL;
  584. }
  585. }
  586. info->nfunctions = nfuncs;
  587. info->functions = devm_kzalloc(&pdev->dev, nfuncs * sizeof(struct imx_pmx_func),
  588. GFP_KERNEL);
  589. if (!info->functions)
  590. return -ENOMEM;
  591. if (flat_funcs) {
  592. info->ngroups = of_get_child_count(np);
  593. } else {
  594. info->ngroups = 0;
  595. for_each_child_of_node(np, child)
  596. info->ngroups += of_get_child_count(child);
  597. }
  598. info->groups = devm_kzalloc(&pdev->dev, info->ngroups * sizeof(struct imx_pin_group),
  599. GFP_KERNEL);
  600. if (!info->groups)
  601. return -ENOMEM;
  602. if (flat_funcs) {
  603. imx_pinctrl_parse_functions(np, info, 0);
  604. } else {
  605. for_each_child_of_node(np, child)
  606. imx_pinctrl_parse_functions(child, info, i++);
  607. }
  608. return 0;
  609. }
  610. int imx_pinctrl_probe(struct platform_device *pdev,
  611. struct imx_pinctrl_soc_info *info)
  612. {
  613. struct regmap_config config = { .name = "gpr" };
  614. struct device_node *dev_np = pdev->dev.of_node;
  615. struct device_node *np;
  616. struct imx_pinctrl *ipctl;
  617. struct resource *res;
  618. struct regmap *gpr;
  619. int ret, i;
  620. if (!info || !info->pins || !info->npins) {
  621. dev_err(&pdev->dev, "wrong pinctrl info\n");
  622. return -EINVAL;
  623. }
  624. info->dev = &pdev->dev;
  625. if (info->gpr_compatible) {
  626. gpr = syscon_regmap_lookup_by_compatible(info->gpr_compatible);
  627. if (!IS_ERR(gpr))
  628. regmap_attach_dev(&pdev->dev, gpr, &config);
  629. }
  630. /* Create state holders etc for this driver */
  631. ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
  632. if (!ipctl)
  633. return -ENOMEM;
  634. info->pin_regs = devm_kmalloc(&pdev->dev, sizeof(*info->pin_regs) *
  635. info->npins, GFP_KERNEL);
  636. if (!info->pin_regs)
  637. return -ENOMEM;
  638. for (i = 0; i < info->npins; i++) {
  639. info->pin_regs[i].mux_reg = -1;
  640. info->pin_regs[i].conf_reg = -1;
  641. }
  642. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  643. ipctl->base = devm_ioremap_resource(&pdev->dev, res);
  644. if (IS_ERR(ipctl->base))
  645. return PTR_ERR(ipctl->base);
  646. if (of_property_read_bool(dev_np, "fsl,input-sel")) {
  647. np = of_parse_phandle(dev_np, "fsl,input-sel", 0);
  648. if (np) {
  649. ipctl->input_sel_base = of_iomap(np, 0);
  650. if (IS_ERR(ipctl->input_sel_base)) {
  651. of_node_put(np);
  652. dev_err(&pdev->dev,
  653. "iomuxc input select base address not found\n");
  654. return PTR_ERR(ipctl->input_sel_base);
  655. }
  656. } else {
  657. dev_err(&pdev->dev, "iomuxc fsl,input-sel property not found\n");
  658. return -EINVAL;
  659. }
  660. of_node_put(np);
  661. }
  662. imx_pinctrl_desc.name = dev_name(&pdev->dev);
  663. imx_pinctrl_desc.pins = info->pins;
  664. imx_pinctrl_desc.npins = info->npins;
  665. ret = imx_pinctrl_probe_dt(pdev, info);
  666. if (ret) {
  667. dev_err(&pdev->dev, "fail to probe dt properties\n");
  668. return ret;
  669. }
  670. ipctl->info = info;
  671. ipctl->dev = info->dev;
  672. platform_set_drvdata(pdev, ipctl);
  673. ipctl->pctl = pinctrl_register(&imx_pinctrl_desc, &pdev->dev, ipctl);
  674. if (IS_ERR(ipctl->pctl)) {
  675. dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
  676. return PTR_ERR(ipctl->pctl);
  677. }
  678. dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
  679. return 0;
  680. }
  681. int imx_pinctrl_remove(struct platform_device *pdev)
  682. {
  683. struct imx_pinctrl *ipctl = platform_get_drvdata(pdev);
  684. pinctrl_unregister(ipctl->pctl);
  685. return 0;
  686. }