pci.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218
  1. /*
  2. * NVM Express device driver
  3. * Copyright (c) 2011-2014, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/aer.h>
  15. #include <linux/bitops.h>
  16. #include <linux/blkdev.h>
  17. #include <linux/blk-mq.h>
  18. #include <linux/cpu.h>
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/fs.h>
  22. #include <linux/genhd.h>
  23. #include <linux/hdreg.h>
  24. #include <linux/idr.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/kdev_t.h>
  29. #include <linux/kernel.h>
  30. #include <linux/mm.h>
  31. #include <linux/module.h>
  32. #include <linux/moduleparam.h>
  33. #include <linux/mutex.h>
  34. #include <linux/pci.h>
  35. #include <linux/poison.h>
  36. #include <linux/ptrace.h>
  37. #include <linux/sched.h>
  38. #include <linux/slab.h>
  39. #include <linux/t10-pi.h>
  40. #include <linux/timer.h>
  41. #include <linux/types.h>
  42. #include <linux/io-64-nonatomic-lo-hi.h>
  43. #include <asm/unaligned.h>
  44. #include "nvme.h"
  45. #define NVME_Q_DEPTH 1024
  46. #define NVME_AQ_DEPTH 256
  47. #define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
  48. #define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
  49. /*
  50. * We handle AEN commands ourselves and don't even let the
  51. * block layer know about them.
  52. */
  53. #define NVME_NR_AEN_COMMANDS 1
  54. #define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AEN_COMMANDS)
  55. static int use_threaded_interrupts;
  56. module_param(use_threaded_interrupts, int, 0);
  57. static bool use_cmb_sqes = true;
  58. module_param(use_cmb_sqes, bool, 0644);
  59. MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
  60. static struct workqueue_struct *nvme_workq;
  61. struct nvme_dev;
  62. struct nvme_queue;
  63. static int nvme_reset(struct nvme_dev *dev);
  64. static void nvme_process_cq(struct nvme_queue *nvmeq);
  65. static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
  66. /*
  67. * Represents an NVM Express device. Each nvme_dev is a PCI function.
  68. */
  69. struct nvme_dev {
  70. struct nvme_queue **queues;
  71. struct blk_mq_tag_set tagset;
  72. struct blk_mq_tag_set admin_tagset;
  73. u32 __iomem *dbs;
  74. struct device *dev;
  75. struct dma_pool *prp_page_pool;
  76. struct dma_pool *prp_small_pool;
  77. unsigned queue_count;
  78. unsigned online_queues;
  79. unsigned max_qid;
  80. int q_depth;
  81. u32 db_stride;
  82. struct msix_entry *entry;
  83. void __iomem *bar;
  84. struct work_struct reset_work;
  85. struct work_struct scan_work;
  86. struct work_struct remove_work;
  87. struct work_struct async_work;
  88. struct timer_list watchdog_timer;
  89. struct mutex shutdown_lock;
  90. bool subsystem;
  91. void __iomem *cmb;
  92. dma_addr_t cmb_dma_addr;
  93. u64 cmb_size;
  94. u32 cmbsz;
  95. unsigned long flags;
  96. #define NVME_CTRL_RESETTING 0
  97. #define NVME_CTRL_REMOVING 1
  98. struct nvme_ctrl ctrl;
  99. struct completion ioq_wait;
  100. };
  101. static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
  102. {
  103. return container_of(ctrl, struct nvme_dev, ctrl);
  104. }
  105. /*
  106. * An NVM Express queue. Each device has at least two (one for admin
  107. * commands and one for I/O commands).
  108. */
  109. struct nvme_queue {
  110. struct device *q_dmadev;
  111. struct nvme_dev *dev;
  112. char irqname[24]; /* nvme4294967295-65535\0 */
  113. spinlock_t q_lock;
  114. struct nvme_command *sq_cmds;
  115. struct nvme_command __iomem *sq_cmds_io;
  116. volatile struct nvme_completion *cqes;
  117. struct blk_mq_tags **tags;
  118. dma_addr_t sq_dma_addr;
  119. dma_addr_t cq_dma_addr;
  120. u32 __iomem *q_db;
  121. u16 q_depth;
  122. s16 cq_vector;
  123. u16 sq_tail;
  124. u16 cq_head;
  125. u16 qid;
  126. u8 cq_phase;
  127. u8 cqe_seen;
  128. };
  129. /*
  130. * The nvme_iod describes the data in an I/O, including the list of PRP
  131. * entries. You can't see it in this data structure because C doesn't let
  132. * me express that. Use nvme_init_iod to ensure there's enough space
  133. * allocated to store the PRP list.
  134. */
  135. struct nvme_iod {
  136. struct nvme_queue *nvmeq;
  137. int aborted;
  138. int npages; /* In the PRP list. 0 means small pool in use */
  139. int nents; /* Used in scatterlist */
  140. int length; /* Of data, in bytes */
  141. dma_addr_t first_dma;
  142. struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
  143. struct scatterlist *sg;
  144. struct scatterlist inline_sg[0];
  145. };
  146. /*
  147. * Check we didin't inadvertently grow the command struct
  148. */
  149. static inline void _nvme_check_size(void)
  150. {
  151. BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
  152. BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
  153. BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
  154. BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
  155. BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
  156. BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
  157. BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
  158. BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
  159. BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
  160. BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
  161. BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
  162. BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
  163. }
  164. /*
  165. * Max size of iod being embedded in the request payload
  166. */
  167. #define NVME_INT_PAGES 2
  168. #define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
  169. /*
  170. * Will slightly overestimate the number of pages needed. This is OK
  171. * as it only leads to a small amount of wasted memory for the lifetime of
  172. * the I/O.
  173. */
  174. static int nvme_npages(unsigned size, struct nvme_dev *dev)
  175. {
  176. unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
  177. dev->ctrl.page_size);
  178. return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
  179. }
  180. static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
  181. unsigned int size, unsigned int nseg)
  182. {
  183. return sizeof(__le64 *) * nvme_npages(size, dev) +
  184. sizeof(struct scatterlist) * nseg;
  185. }
  186. static unsigned int nvme_cmd_size(struct nvme_dev *dev)
  187. {
  188. return sizeof(struct nvme_iod) +
  189. nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
  190. }
  191. static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
  192. unsigned int hctx_idx)
  193. {
  194. struct nvme_dev *dev = data;
  195. struct nvme_queue *nvmeq = dev->queues[0];
  196. WARN_ON(hctx_idx != 0);
  197. WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
  198. WARN_ON(nvmeq->tags);
  199. hctx->driver_data = nvmeq;
  200. nvmeq->tags = &dev->admin_tagset.tags[0];
  201. return 0;
  202. }
  203. static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
  204. {
  205. struct nvme_queue *nvmeq = hctx->driver_data;
  206. nvmeq->tags = NULL;
  207. }
  208. static int nvme_admin_init_request(void *data, struct request *req,
  209. unsigned int hctx_idx, unsigned int rq_idx,
  210. unsigned int numa_node)
  211. {
  212. struct nvme_dev *dev = data;
  213. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  214. struct nvme_queue *nvmeq = dev->queues[0];
  215. BUG_ON(!nvmeq);
  216. iod->nvmeq = nvmeq;
  217. return 0;
  218. }
  219. static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
  220. unsigned int hctx_idx)
  221. {
  222. struct nvme_dev *dev = data;
  223. struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
  224. if (!nvmeq->tags)
  225. nvmeq->tags = &dev->tagset.tags[hctx_idx];
  226. WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
  227. hctx->driver_data = nvmeq;
  228. return 0;
  229. }
  230. static int nvme_init_request(void *data, struct request *req,
  231. unsigned int hctx_idx, unsigned int rq_idx,
  232. unsigned int numa_node)
  233. {
  234. struct nvme_dev *dev = data;
  235. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  236. struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
  237. BUG_ON(!nvmeq);
  238. iod->nvmeq = nvmeq;
  239. return 0;
  240. }
  241. static void nvme_queue_scan(struct nvme_dev *dev)
  242. {
  243. /*
  244. * Do not queue new scan work when a controller is reset during
  245. * removal.
  246. */
  247. if (test_bit(NVME_CTRL_REMOVING, &dev->flags))
  248. return;
  249. queue_work(nvme_workq, &dev->scan_work);
  250. }
  251. static void nvme_complete_async_event(struct nvme_dev *dev,
  252. struct nvme_completion *cqe)
  253. {
  254. u16 status = le16_to_cpu(cqe->status) >> 1;
  255. u32 result = le32_to_cpu(cqe->result);
  256. if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ) {
  257. ++dev->ctrl.event_limit;
  258. queue_work(nvme_workq, &dev->async_work);
  259. }
  260. if (status != NVME_SC_SUCCESS)
  261. return;
  262. switch (result & 0xff07) {
  263. case NVME_AER_NOTICE_NS_CHANGED:
  264. dev_info(dev->ctrl.device, "rescanning\n");
  265. nvme_queue_scan(dev);
  266. default:
  267. dev_warn(dev->ctrl.device, "async event result %08x\n", result);
  268. }
  269. }
  270. /**
  271. * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
  272. * @nvmeq: The queue to use
  273. * @cmd: The command to send
  274. *
  275. * Safe to use from interrupt context
  276. */
  277. static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
  278. struct nvme_command *cmd)
  279. {
  280. u16 tail = nvmeq->sq_tail;
  281. if (nvmeq->sq_cmds_io)
  282. memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
  283. else
  284. memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
  285. if (++tail == nvmeq->q_depth)
  286. tail = 0;
  287. writel(tail, nvmeq->q_db);
  288. nvmeq->sq_tail = tail;
  289. }
  290. static __le64 **iod_list(struct request *req)
  291. {
  292. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  293. return (__le64 **)(iod->sg + req->nr_phys_segments);
  294. }
  295. static int nvme_init_iod(struct request *rq, struct nvme_dev *dev)
  296. {
  297. struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
  298. int nseg = rq->nr_phys_segments;
  299. unsigned size;
  300. if (rq->cmd_flags & REQ_DISCARD)
  301. size = sizeof(struct nvme_dsm_range);
  302. else
  303. size = blk_rq_bytes(rq);
  304. if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
  305. iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
  306. if (!iod->sg)
  307. return BLK_MQ_RQ_QUEUE_BUSY;
  308. } else {
  309. iod->sg = iod->inline_sg;
  310. }
  311. iod->aborted = 0;
  312. iod->npages = -1;
  313. iod->nents = 0;
  314. iod->length = size;
  315. return 0;
  316. }
  317. static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
  318. {
  319. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  320. const int last_prp = dev->ctrl.page_size / 8 - 1;
  321. int i;
  322. __le64 **list = iod_list(req);
  323. dma_addr_t prp_dma = iod->first_dma;
  324. if (iod->npages == 0)
  325. dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
  326. for (i = 0; i < iod->npages; i++) {
  327. __le64 *prp_list = list[i];
  328. dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
  329. dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
  330. prp_dma = next_prp_dma;
  331. }
  332. if (iod->sg != iod->inline_sg)
  333. kfree(iod->sg);
  334. }
  335. #ifdef CONFIG_BLK_DEV_INTEGRITY
  336. static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
  337. {
  338. if (be32_to_cpu(pi->ref_tag) == v)
  339. pi->ref_tag = cpu_to_be32(p);
  340. }
  341. static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
  342. {
  343. if (be32_to_cpu(pi->ref_tag) == p)
  344. pi->ref_tag = cpu_to_be32(v);
  345. }
  346. /**
  347. * nvme_dif_remap - remaps ref tags to bip seed and physical lba
  348. *
  349. * The virtual start sector is the one that was originally submitted by the
  350. * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
  351. * start sector may be different. Remap protection information to match the
  352. * physical LBA on writes, and back to the original seed on reads.
  353. *
  354. * Type 0 and 3 do not have a ref tag, so no remapping required.
  355. */
  356. static void nvme_dif_remap(struct request *req,
  357. void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
  358. {
  359. struct nvme_ns *ns = req->rq_disk->private_data;
  360. struct bio_integrity_payload *bip;
  361. struct t10_pi_tuple *pi;
  362. void *p, *pmap;
  363. u32 i, nlb, ts, phys, virt;
  364. if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
  365. return;
  366. bip = bio_integrity(req->bio);
  367. if (!bip)
  368. return;
  369. pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
  370. p = pmap;
  371. virt = bip_get_seed(bip);
  372. phys = nvme_block_nr(ns, blk_rq_pos(req));
  373. nlb = (blk_rq_bytes(req) >> ns->lba_shift);
  374. ts = ns->disk->queue->integrity.tuple_size;
  375. for (i = 0; i < nlb; i++, virt++, phys++) {
  376. pi = (struct t10_pi_tuple *)p;
  377. dif_swap(phys, virt, pi);
  378. p += ts;
  379. }
  380. kunmap_atomic(pmap);
  381. }
  382. #else /* CONFIG_BLK_DEV_INTEGRITY */
  383. static void nvme_dif_remap(struct request *req,
  384. void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
  385. {
  386. }
  387. static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
  388. {
  389. }
  390. static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
  391. {
  392. }
  393. #endif
  394. static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req,
  395. int total_len)
  396. {
  397. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  398. struct dma_pool *pool;
  399. int length = total_len;
  400. struct scatterlist *sg = iod->sg;
  401. int dma_len = sg_dma_len(sg);
  402. u64 dma_addr = sg_dma_address(sg);
  403. u32 page_size = dev->ctrl.page_size;
  404. int offset = dma_addr & (page_size - 1);
  405. __le64 *prp_list;
  406. __le64 **list = iod_list(req);
  407. dma_addr_t prp_dma;
  408. int nprps, i;
  409. length -= (page_size - offset);
  410. if (length <= 0)
  411. return true;
  412. dma_len -= (page_size - offset);
  413. if (dma_len) {
  414. dma_addr += (page_size - offset);
  415. } else {
  416. sg = sg_next(sg);
  417. dma_addr = sg_dma_address(sg);
  418. dma_len = sg_dma_len(sg);
  419. }
  420. if (length <= page_size) {
  421. iod->first_dma = dma_addr;
  422. return true;
  423. }
  424. nprps = DIV_ROUND_UP(length, page_size);
  425. if (nprps <= (256 / 8)) {
  426. pool = dev->prp_small_pool;
  427. iod->npages = 0;
  428. } else {
  429. pool = dev->prp_page_pool;
  430. iod->npages = 1;
  431. }
  432. prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
  433. if (!prp_list) {
  434. iod->first_dma = dma_addr;
  435. iod->npages = -1;
  436. return false;
  437. }
  438. list[0] = prp_list;
  439. iod->first_dma = prp_dma;
  440. i = 0;
  441. for (;;) {
  442. if (i == page_size >> 3) {
  443. __le64 *old_prp_list = prp_list;
  444. prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
  445. if (!prp_list)
  446. return false;
  447. list[iod->npages++] = prp_list;
  448. prp_list[0] = old_prp_list[i - 1];
  449. old_prp_list[i - 1] = cpu_to_le64(prp_dma);
  450. i = 1;
  451. }
  452. prp_list[i++] = cpu_to_le64(dma_addr);
  453. dma_len -= page_size;
  454. dma_addr += page_size;
  455. length -= page_size;
  456. if (length <= 0)
  457. break;
  458. if (dma_len > 0)
  459. continue;
  460. BUG_ON(dma_len < 0);
  461. sg = sg_next(sg);
  462. dma_addr = sg_dma_address(sg);
  463. dma_len = sg_dma_len(sg);
  464. }
  465. return true;
  466. }
  467. static int nvme_map_data(struct nvme_dev *dev, struct request *req,
  468. struct nvme_command *cmnd)
  469. {
  470. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  471. struct request_queue *q = req->q;
  472. enum dma_data_direction dma_dir = rq_data_dir(req) ?
  473. DMA_TO_DEVICE : DMA_FROM_DEVICE;
  474. int ret = BLK_MQ_RQ_QUEUE_ERROR;
  475. sg_init_table(iod->sg, req->nr_phys_segments);
  476. iod->nents = blk_rq_map_sg(q, req, iod->sg);
  477. if (!iod->nents)
  478. goto out;
  479. ret = BLK_MQ_RQ_QUEUE_BUSY;
  480. if (!dma_map_sg(dev->dev, iod->sg, iod->nents, dma_dir))
  481. goto out;
  482. if (!nvme_setup_prps(dev, req, blk_rq_bytes(req)))
  483. goto out_unmap;
  484. ret = BLK_MQ_RQ_QUEUE_ERROR;
  485. if (blk_integrity_rq(req)) {
  486. if (blk_rq_count_integrity_sg(q, req->bio) != 1)
  487. goto out_unmap;
  488. sg_init_table(&iod->meta_sg, 1);
  489. if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
  490. goto out_unmap;
  491. if (rq_data_dir(req))
  492. nvme_dif_remap(req, nvme_dif_prep);
  493. if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
  494. goto out_unmap;
  495. }
  496. cmnd->rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
  497. cmnd->rw.prp2 = cpu_to_le64(iod->first_dma);
  498. if (blk_integrity_rq(req))
  499. cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
  500. return BLK_MQ_RQ_QUEUE_OK;
  501. out_unmap:
  502. dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
  503. out:
  504. return ret;
  505. }
  506. static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
  507. {
  508. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  509. enum dma_data_direction dma_dir = rq_data_dir(req) ?
  510. DMA_TO_DEVICE : DMA_FROM_DEVICE;
  511. if (iod->nents) {
  512. dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
  513. if (blk_integrity_rq(req)) {
  514. if (!rq_data_dir(req))
  515. nvme_dif_remap(req, nvme_dif_complete);
  516. dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
  517. }
  518. }
  519. nvme_free_iod(dev, req);
  520. }
  521. /*
  522. * We reuse the small pool to allocate the 16-byte range here as it is not
  523. * worth having a special pool for these or additional cases to handle freeing
  524. * the iod.
  525. */
  526. static int nvme_setup_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
  527. struct request *req, struct nvme_command *cmnd)
  528. {
  529. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  530. struct nvme_dsm_range *range;
  531. range = dma_pool_alloc(nvmeq->dev->prp_small_pool, GFP_ATOMIC,
  532. &iod->first_dma);
  533. if (!range)
  534. return BLK_MQ_RQ_QUEUE_BUSY;
  535. iod_list(req)[0] = (__le64 *)range;
  536. iod->npages = 0;
  537. range->cattr = cpu_to_le32(0);
  538. range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
  539. range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
  540. memset(cmnd, 0, sizeof(*cmnd));
  541. cmnd->dsm.opcode = nvme_cmd_dsm;
  542. cmnd->dsm.nsid = cpu_to_le32(ns->ns_id);
  543. cmnd->dsm.prp1 = cpu_to_le64(iod->first_dma);
  544. cmnd->dsm.nr = 0;
  545. cmnd->dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
  546. return BLK_MQ_RQ_QUEUE_OK;
  547. }
  548. /*
  549. * NOTE: ns is NULL when called on the admin queue.
  550. */
  551. static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
  552. const struct blk_mq_queue_data *bd)
  553. {
  554. struct nvme_ns *ns = hctx->queue->queuedata;
  555. struct nvme_queue *nvmeq = hctx->driver_data;
  556. struct nvme_dev *dev = nvmeq->dev;
  557. struct request *req = bd->rq;
  558. struct nvme_command cmnd;
  559. int ret = BLK_MQ_RQ_QUEUE_OK;
  560. /*
  561. * If formated with metadata, require the block layer provide a buffer
  562. * unless this namespace is formated such that the metadata can be
  563. * stripped/generated by the controller with PRACT=1.
  564. */
  565. if (ns && ns->ms && !blk_integrity_rq(req)) {
  566. if (!(ns->pi_type && ns->ms == 8) &&
  567. req->cmd_type != REQ_TYPE_DRV_PRIV) {
  568. blk_mq_end_request(req, -EFAULT);
  569. return BLK_MQ_RQ_QUEUE_OK;
  570. }
  571. }
  572. ret = nvme_init_iod(req, dev);
  573. if (ret)
  574. return ret;
  575. if (req->cmd_flags & REQ_DISCARD) {
  576. ret = nvme_setup_discard(nvmeq, ns, req, &cmnd);
  577. } else {
  578. if (req->cmd_type == REQ_TYPE_DRV_PRIV)
  579. memcpy(&cmnd, req->cmd, sizeof(cmnd));
  580. else if (req->cmd_flags & REQ_FLUSH)
  581. nvme_setup_flush(ns, &cmnd);
  582. else
  583. nvme_setup_rw(ns, req, &cmnd);
  584. if (req->nr_phys_segments)
  585. ret = nvme_map_data(dev, req, &cmnd);
  586. }
  587. if (ret)
  588. goto out;
  589. cmnd.common.command_id = req->tag;
  590. blk_mq_start_request(req);
  591. spin_lock_irq(&nvmeq->q_lock);
  592. if (unlikely(nvmeq->cq_vector < 0)) {
  593. if (ns && !test_bit(NVME_NS_DEAD, &ns->flags))
  594. ret = BLK_MQ_RQ_QUEUE_BUSY;
  595. else
  596. ret = BLK_MQ_RQ_QUEUE_ERROR;
  597. spin_unlock_irq(&nvmeq->q_lock);
  598. goto out;
  599. }
  600. __nvme_submit_cmd(nvmeq, &cmnd);
  601. nvme_process_cq(nvmeq);
  602. spin_unlock_irq(&nvmeq->q_lock);
  603. return BLK_MQ_RQ_QUEUE_OK;
  604. out:
  605. nvme_free_iod(dev, req);
  606. return ret;
  607. }
  608. static void nvme_complete_rq(struct request *req)
  609. {
  610. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  611. struct nvme_dev *dev = iod->nvmeq->dev;
  612. int error = 0;
  613. nvme_unmap_data(dev, req);
  614. if (unlikely(req->errors)) {
  615. if (nvme_req_needs_retry(req, req->errors)) {
  616. nvme_requeue_req(req);
  617. return;
  618. }
  619. if (req->cmd_type == REQ_TYPE_DRV_PRIV)
  620. error = req->errors;
  621. else
  622. error = nvme_error_status(req->errors);
  623. }
  624. if (unlikely(iod->aborted)) {
  625. dev_warn(dev->ctrl.device,
  626. "completing aborted command with status: %04x\n",
  627. req->errors);
  628. }
  629. blk_mq_end_request(req, error);
  630. }
  631. /* We read the CQE phase first to check if the rest of the entry is valid */
  632. static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
  633. u16 phase)
  634. {
  635. return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
  636. }
  637. static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
  638. {
  639. u16 head, phase;
  640. head = nvmeq->cq_head;
  641. phase = nvmeq->cq_phase;
  642. while (nvme_cqe_valid(nvmeq, head, phase)) {
  643. struct nvme_completion cqe = nvmeq->cqes[head];
  644. struct request *req;
  645. if (++head == nvmeq->q_depth) {
  646. head = 0;
  647. phase = !phase;
  648. }
  649. if (tag && *tag == cqe.command_id)
  650. *tag = -1;
  651. if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
  652. dev_warn(nvmeq->dev->ctrl.device,
  653. "invalid id %d completed on queue %d\n",
  654. cqe.command_id, le16_to_cpu(cqe.sq_id));
  655. continue;
  656. }
  657. /*
  658. * AEN requests are special as they don't time out and can
  659. * survive any kind of queue freeze and often don't respond to
  660. * aborts. We don't even bother to allocate a struct request
  661. * for them but rather special case them here.
  662. */
  663. if (unlikely(nvmeq->qid == 0 &&
  664. cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
  665. nvme_complete_async_event(nvmeq->dev, &cqe);
  666. continue;
  667. }
  668. req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
  669. if (req->cmd_type == REQ_TYPE_DRV_PRIV && req->special)
  670. memcpy(req->special, &cqe, sizeof(cqe));
  671. blk_mq_complete_request(req, le16_to_cpu(cqe.status) >> 1);
  672. }
  673. /* If the controller ignores the cq head doorbell and continuously
  674. * writes to the queue, it is theoretically possible to wrap around
  675. * the queue twice and mistakenly return IRQ_NONE. Linux only
  676. * requires that 0.1% of your interrupts are handled, so this isn't
  677. * a big problem.
  678. */
  679. if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
  680. return;
  681. if (likely(nvmeq->cq_vector >= 0))
  682. writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
  683. nvmeq->cq_head = head;
  684. nvmeq->cq_phase = phase;
  685. nvmeq->cqe_seen = 1;
  686. }
  687. static void nvme_process_cq(struct nvme_queue *nvmeq)
  688. {
  689. __nvme_process_cq(nvmeq, NULL);
  690. }
  691. static irqreturn_t nvme_irq(int irq, void *data)
  692. {
  693. irqreturn_t result;
  694. struct nvme_queue *nvmeq = data;
  695. spin_lock(&nvmeq->q_lock);
  696. nvme_process_cq(nvmeq);
  697. result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
  698. nvmeq->cqe_seen = 0;
  699. spin_unlock(&nvmeq->q_lock);
  700. return result;
  701. }
  702. static irqreturn_t nvme_irq_check(int irq, void *data)
  703. {
  704. struct nvme_queue *nvmeq = data;
  705. if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
  706. return IRQ_WAKE_THREAD;
  707. return IRQ_NONE;
  708. }
  709. static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
  710. {
  711. struct nvme_queue *nvmeq = hctx->driver_data;
  712. if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
  713. spin_lock_irq(&nvmeq->q_lock);
  714. __nvme_process_cq(nvmeq, &tag);
  715. spin_unlock_irq(&nvmeq->q_lock);
  716. if (tag == -1)
  717. return 1;
  718. }
  719. return 0;
  720. }
  721. static void nvme_async_event_work(struct work_struct *work)
  722. {
  723. struct nvme_dev *dev = container_of(work, struct nvme_dev, async_work);
  724. struct nvme_queue *nvmeq = dev->queues[0];
  725. struct nvme_command c;
  726. memset(&c, 0, sizeof(c));
  727. c.common.opcode = nvme_admin_async_event;
  728. spin_lock_irq(&nvmeq->q_lock);
  729. while (dev->ctrl.event_limit > 0) {
  730. c.common.command_id = NVME_AQ_BLKMQ_DEPTH +
  731. --dev->ctrl.event_limit;
  732. __nvme_submit_cmd(nvmeq, &c);
  733. }
  734. spin_unlock_irq(&nvmeq->q_lock);
  735. }
  736. static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
  737. {
  738. struct nvme_command c;
  739. memset(&c, 0, sizeof(c));
  740. c.delete_queue.opcode = opcode;
  741. c.delete_queue.qid = cpu_to_le16(id);
  742. return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
  743. }
  744. static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
  745. struct nvme_queue *nvmeq)
  746. {
  747. struct nvme_command c;
  748. int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
  749. /*
  750. * Note: we (ab)use the fact the the prp fields survive if no data
  751. * is attached to the request.
  752. */
  753. memset(&c, 0, sizeof(c));
  754. c.create_cq.opcode = nvme_admin_create_cq;
  755. c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
  756. c.create_cq.cqid = cpu_to_le16(qid);
  757. c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
  758. c.create_cq.cq_flags = cpu_to_le16(flags);
  759. c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
  760. return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
  761. }
  762. static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
  763. struct nvme_queue *nvmeq)
  764. {
  765. struct nvme_command c;
  766. int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
  767. /*
  768. * Note: we (ab)use the fact the the prp fields survive if no data
  769. * is attached to the request.
  770. */
  771. memset(&c, 0, sizeof(c));
  772. c.create_sq.opcode = nvme_admin_create_sq;
  773. c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
  774. c.create_sq.sqid = cpu_to_le16(qid);
  775. c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
  776. c.create_sq.sq_flags = cpu_to_le16(flags);
  777. c.create_sq.cqid = cpu_to_le16(qid);
  778. return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
  779. }
  780. static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
  781. {
  782. return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
  783. }
  784. static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
  785. {
  786. return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
  787. }
  788. static void abort_endio(struct request *req, int error)
  789. {
  790. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  791. struct nvme_queue *nvmeq = iod->nvmeq;
  792. u16 status = req->errors;
  793. dev_warn(nvmeq->dev->ctrl.device, "Abort status: 0x%x", status);
  794. atomic_inc(&nvmeq->dev->ctrl.abort_limit);
  795. blk_mq_free_request(req);
  796. }
  797. static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
  798. {
  799. struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
  800. struct nvme_queue *nvmeq = iod->nvmeq;
  801. struct nvme_dev *dev = nvmeq->dev;
  802. struct request *abort_req;
  803. struct nvme_command cmd;
  804. /*
  805. * Shutdown immediately if controller times out while starting. The
  806. * reset work will see the pci device disabled when it gets the forced
  807. * cancellation error. All outstanding requests are completed on
  808. * shutdown, so we return BLK_EH_HANDLED.
  809. */
  810. if (test_bit(NVME_CTRL_RESETTING, &dev->flags)) {
  811. dev_warn(dev->ctrl.device,
  812. "I/O %d QID %d timeout, disable controller\n",
  813. req->tag, nvmeq->qid);
  814. nvme_dev_disable(dev, false);
  815. req->errors = NVME_SC_CANCELLED;
  816. return BLK_EH_HANDLED;
  817. }
  818. /*
  819. * Shutdown the controller immediately and schedule a reset if the
  820. * command was already aborted once before and still hasn't been
  821. * returned to the driver, or if this is the admin queue.
  822. */
  823. if (!nvmeq->qid || iod->aborted) {
  824. dev_warn(dev->ctrl.device,
  825. "I/O %d QID %d timeout, reset controller\n",
  826. req->tag, nvmeq->qid);
  827. nvme_dev_disable(dev, false);
  828. queue_work(nvme_workq, &dev->reset_work);
  829. /*
  830. * Mark the request as handled, since the inline shutdown
  831. * forces all outstanding requests to complete.
  832. */
  833. req->errors = NVME_SC_CANCELLED;
  834. return BLK_EH_HANDLED;
  835. }
  836. iod->aborted = 1;
  837. if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
  838. atomic_inc(&dev->ctrl.abort_limit);
  839. return BLK_EH_RESET_TIMER;
  840. }
  841. memset(&cmd, 0, sizeof(cmd));
  842. cmd.abort.opcode = nvme_admin_abort_cmd;
  843. cmd.abort.cid = req->tag;
  844. cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
  845. dev_warn(nvmeq->dev->ctrl.device,
  846. "I/O %d QID %d timeout, aborting\n",
  847. req->tag, nvmeq->qid);
  848. abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
  849. BLK_MQ_REQ_NOWAIT);
  850. if (IS_ERR(abort_req)) {
  851. atomic_inc(&dev->ctrl.abort_limit);
  852. return BLK_EH_RESET_TIMER;
  853. }
  854. abort_req->timeout = ADMIN_TIMEOUT;
  855. abort_req->end_io_data = NULL;
  856. blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
  857. /*
  858. * The aborted req will be completed on receiving the abort req.
  859. * We enable the timer again. If hit twice, it'll cause a device reset,
  860. * as the device then is in a faulty state.
  861. */
  862. return BLK_EH_RESET_TIMER;
  863. }
  864. static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
  865. {
  866. struct nvme_queue *nvmeq = data;
  867. int status;
  868. if (!blk_mq_request_started(req))
  869. return;
  870. dev_dbg_ratelimited(nvmeq->dev->ctrl.device,
  871. "Cancelling I/O %d QID %d\n", req->tag, nvmeq->qid);
  872. status = NVME_SC_ABORT_REQ;
  873. if (blk_queue_dying(req->q))
  874. status |= NVME_SC_DNR;
  875. blk_mq_complete_request(req, status);
  876. }
  877. static void nvme_free_queue(struct nvme_queue *nvmeq)
  878. {
  879. dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
  880. (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
  881. if (nvmeq->sq_cmds)
  882. dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
  883. nvmeq->sq_cmds, nvmeq->sq_dma_addr);
  884. kfree(nvmeq);
  885. }
  886. static void nvme_free_queues(struct nvme_dev *dev, int lowest)
  887. {
  888. int i;
  889. for (i = dev->queue_count - 1; i >= lowest; i--) {
  890. struct nvme_queue *nvmeq = dev->queues[i];
  891. dev->queue_count--;
  892. dev->queues[i] = NULL;
  893. nvme_free_queue(nvmeq);
  894. }
  895. }
  896. /**
  897. * nvme_suspend_queue - put queue into suspended state
  898. * @nvmeq - queue to suspend
  899. */
  900. static int nvme_suspend_queue(struct nvme_queue *nvmeq)
  901. {
  902. int vector;
  903. spin_lock_irq(&nvmeq->q_lock);
  904. if (nvmeq->cq_vector == -1) {
  905. spin_unlock_irq(&nvmeq->q_lock);
  906. return 1;
  907. }
  908. vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
  909. nvmeq->dev->online_queues--;
  910. nvmeq->cq_vector = -1;
  911. spin_unlock_irq(&nvmeq->q_lock);
  912. if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
  913. blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
  914. irq_set_affinity_hint(vector, NULL);
  915. free_irq(vector, nvmeq);
  916. return 0;
  917. }
  918. static void nvme_clear_queue(struct nvme_queue *nvmeq)
  919. {
  920. spin_lock_irq(&nvmeq->q_lock);
  921. if (nvmeq->tags && *nvmeq->tags)
  922. blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
  923. spin_unlock_irq(&nvmeq->q_lock);
  924. }
  925. static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
  926. {
  927. struct nvme_queue *nvmeq = dev->queues[0];
  928. if (!nvmeq)
  929. return;
  930. if (nvme_suspend_queue(nvmeq))
  931. return;
  932. if (shutdown)
  933. nvme_shutdown_ctrl(&dev->ctrl);
  934. else
  935. nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
  936. dev->bar + NVME_REG_CAP));
  937. spin_lock_irq(&nvmeq->q_lock);
  938. nvme_process_cq(nvmeq);
  939. spin_unlock_irq(&nvmeq->q_lock);
  940. }
  941. static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
  942. int entry_size)
  943. {
  944. int q_depth = dev->q_depth;
  945. unsigned q_size_aligned = roundup(q_depth * entry_size,
  946. dev->ctrl.page_size);
  947. if (q_size_aligned * nr_io_queues > dev->cmb_size) {
  948. u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
  949. mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
  950. q_depth = div_u64(mem_per_q, entry_size);
  951. /*
  952. * Ensure the reduced q_depth is above some threshold where it
  953. * would be better to map queues in system memory with the
  954. * original depth
  955. */
  956. if (q_depth < 64)
  957. return -ENOMEM;
  958. }
  959. return q_depth;
  960. }
  961. static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
  962. int qid, int depth)
  963. {
  964. if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
  965. unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
  966. dev->ctrl.page_size);
  967. nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
  968. nvmeq->sq_cmds_io = dev->cmb + offset;
  969. } else {
  970. nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
  971. &nvmeq->sq_dma_addr, GFP_KERNEL);
  972. if (!nvmeq->sq_cmds)
  973. return -ENOMEM;
  974. }
  975. return 0;
  976. }
  977. static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
  978. int depth)
  979. {
  980. struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
  981. if (!nvmeq)
  982. return NULL;
  983. nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
  984. &nvmeq->cq_dma_addr, GFP_KERNEL);
  985. if (!nvmeq->cqes)
  986. goto free_nvmeq;
  987. if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
  988. goto free_cqdma;
  989. nvmeq->q_dmadev = dev->dev;
  990. nvmeq->dev = dev;
  991. snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
  992. dev->ctrl.instance, qid);
  993. spin_lock_init(&nvmeq->q_lock);
  994. nvmeq->cq_head = 0;
  995. nvmeq->cq_phase = 1;
  996. nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
  997. nvmeq->q_depth = depth;
  998. nvmeq->qid = qid;
  999. nvmeq->cq_vector = -1;
  1000. dev->queues[qid] = nvmeq;
  1001. dev->queue_count++;
  1002. return nvmeq;
  1003. free_cqdma:
  1004. dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
  1005. nvmeq->cq_dma_addr);
  1006. free_nvmeq:
  1007. kfree(nvmeq);
  1008. return NULL;
  1009. }
  1010. static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
  1011. const char *name)
  1012. {
  1013. if (use_threaded_interrupts)
  1014. return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
  1015. nvme_irq_check, nvme_irq, IRQF_SHARED,
  1016. name, nvmeq);
  1017. return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
  1018. IRQF_SHARED, name, nvmeq);
  1019. }
  1020. static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
  1021. {
  1022. struct nvme_dev *dev = nvmeq->dev;
  1023. spin_lock_irq(&nvmeq->q_lock);
  1024. nvmeq->sq_tail = 0;
  1025. nvmeq->cq_head = 0;
  1026. nvmeq->cq_phase = 1;
  1027. nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
  1028. memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
  1029. dev->online_queues++;
  1030. spin_unlock_irq(&nvmeq->q_lock);
  1031. }
  1032. static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
  1033. {
  1034. struct nvme_dev *dev = nvmeq->dev;
  1035. int result;
  1036. nvmeq->cq_vector = qid - 1;
  1037. result = adapter_alloc_cq(dev, qid, nvmeq);
  1038. if (result < 0)
  1039. return result;
  1040. result = adapter_alloc_sq(dev, qid, nvmeq);
  1041. if (result < 0)
  1042. goto release_cq;
  1043. result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
  1044. if (result < 0)
  1045. goto release_sq;
  1046. nvme_init_queue(nvmeq, qid);
  1047. return result;
  1048. release_sq:
  1049. adapter_delete_sq(dev, qid);
  1050. release_cq:
  1051. adapter_delete_cq(dev, qid);
  1052. return result;
  1053. }
  1054. static struct blk_mq_ops nvme_mq_admin_ops = {
  1055. .queue_rq = nvme_queue_rq,
  1056. .complete = nvme_complete_rq,
  1057. .map_queue = blk_mq_map_queue,
  1058. .init_hctx = nvme_admin_init_hctx,
  1059. .exit_hctx = nvme_admin_exit_hctx,
  1060. .init_request = nvme_admin_init_request,
  1061. .timeout = nvme_timeout,
  1062. };
  1063. static struct blk_mq_ops nvme_mq_ops = {
  1064. .queue_rq = nvme_queue_rq,
  1065. .complete = nvme_complete_rq,
  1066. .map_queue = blk_mq_map_queue,
  1067. .init_hctx = nvme_init_hctx,
  1068. .init_request = nvme_init_request,
  1069. .timeout = nvme_timeout,
  1070. .poll = nvme_poll,
  1071. };
  1072. static void nvme_dev_remove_admin(struct nvme_dev *dev)
  1073. {
  1074. if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
  1075. /*
  1076. * If the controller was reset during removal, it's possible
  1077. * user requests may be waiting on a stopped queue. Start the
  1078. * queue to flush these to completion.
  1079. */
  1080. blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
  1081. blk_cleanup_queue(dev->ctrl.admin_q);
  1082. blk_mq_free_tag_set(&dev->admin_tagset);
  1083. }
  1084. }
  1085. static int nvme_alloc_admin_tags(struct nvme_dev *dev)
  1086. {
  1087. if (!dev->ctrl.admin_q) {
  1088. dev->admin_tagset.ops = &nvme_mq_admin_ops;
  1089. dev->admin_tagset.nr_hw_queues = 1;
  1090. /*
  1091. * Subtract one to leave an empty queue entry for 'Full Queue'
  1092. * condition. See NVM-Express 1.2 specification, section 4.1.2.
  1093. */
  1094. dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
  1095. dev->admin_tagset.timeout = ADMIN_TIMEOUT;
  1096. dev->admin_tagset.numa_node = dev_to_node(dev->dev);
  1097. dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
  1098. dev->admin_tagset.driver_data = dev;
  1099. if (blk_mq_alloc_tag_set(&dev->admin_tagset))
  1100. return -ENOMEM;
  1101. dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
  1102. if (IS_ERR(dev->ctrl.admin_q)) {
  1103. blk_mq_free_tag_set(&dev->admin_tagset);
  1104. return -ENOMEM;
  1105. }
  1106. if (!blk_get_queue(dev->ctrl.admin_q)) {
  1107. nvme_dev_remove_admin(dev);
  1108. dev->ctrl.admin_q = NULL;
  1109. return -ENODEV;
  1110. }
  1111. } else
  1112. blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
  1113. return 0;
  1114. }
  1115. static int nvme_configure_admin_queue(struct nvme_dev *dev)
  1116. {
  1117. int result;
  1118. u32 aqa;
  1119. u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
  1120. struct nvme_queue *nvmeq;
  1121. dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1) ?
  1122. NVME_CAP_NSSRC(cap) : 0;
  1123. if (dev->subsystem &&
  1124. (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
  1125. writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
  1126. result = nvme_disable_ctrl(&dev->ctrl, cap);
  1127. if (result < 0)
  1128. return result;
  1129. nvmeq = dev->queues[0];
  1130. if (!nvmeq) {
  1131. nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
  1132. if (!nvmeq)
  1133. return -ENOMEM;
  1134. }
  1135. aqa = nvmeq->q_depth - 1;
  1136. aqa |= aqa << 16;
  1137. writel(aqa, dev->bar + NVME_REG_AQA);
  1138. lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
  1139. lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
  1140. result = nvme_enable_ctrl(&dev->ctrl, cap);
  1141. if (result)
  1142. goto free_nvmeq;
  1143. nvmeq->cq_vector = 0;
  1144. result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
  1145. if (result) {
  1146. nvmeq->cq_vector = -1;
  1147. goto free_nvmeq;
  1148. }
  1149. return result;
  1150. free_nvmeq:
  1151. nvme_free_queues(dev, 0);
  1152. return result;
  1153. }
  1154. static void nvme_watchdog_timer(unsigned long data)
  1155. {
  1156. struct nvme_dev *dev = (struct nvme_dev *)data;
  1157. u32 csts = readl(dev->bar + NVME_REG_CSTS);
  1158. /*
  1159. * Skip controllers currently under reset.
  1160. */
  1161. if (!work_pending(&dev->reset_work) && !work_busy(&dev->reset_work) &&
  1162. ((csts & NVME_CSTS_CFS) ||
  1163. (dev->subsystem && (csts & NVME_CSTS_NSSRO)))) {
  1164. if (queue_work(nvme_workq, &dev->reset_work)) {
  1165. dev_warn(dev->dev,
  1166. "Failed status: 0x%x, reset controller.\n",
  1167. csts);
  1168. }
  1169. return;
  1170. }
  1171. mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
  1172. }
  1173. static int nvme_create_io_queues(struct nvme_dev *dev)
  1174. {
  1175. unsigned i, max;
  1176. int ret = 0;
  1177. for (i = dev->queue_count; i <= dev->max_qid; i++) {
  1178. if (!nvme_alloc_queue(dev, i, dev->q_depth)) {
  1179. ret = -ENOMEM;
  1180. break;
  1181. }
  1182. }
  1183. max = min(dev->max_qid, dev->queue_count - 1);
  1184. for (i = dev->online_queues; i <= max; i++) {
  1185. ret = nvme_create_queue(dev->queues[i], i);
  1186. if (ret) {
  1187. nvme_free_queues(dev, i);
  1188. break;
  1189. }
  1190. }
  1191. /*
  1192. * Ignore failing Create SQ/CQ commands, we can continue with less
  1193. * than the desired aount of queues, and even a controller without
  1194. * I/O queues an still be used to issue admin commands. This might
  1195. * be useful to upgrade a buggy firmware for example.
  1196. */
  1197. return ret >= 0 ? 0 : ret;
  1198. }
  1199. static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
  1200. {
  1201. u64 szu, size, offset;
  1202. u32 cmbloc;
  1203. resource_size_t bar_size;
  1204. struct pci_dev *pdev = to_pci_dev(dev->dev);
  1205. void __iomem *cmb;
  1206. dma_addr_t dma_addr;
  1207. if (!use_cmb_sqes)
  1208. return NULL;
  1209. dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
  1210. if (!(NVME_CMB_SZ(dev->cmbsz)))
  1211. return NULL;
  1212. cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
  1213. szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
  1214. size = szu * NVME_CMB_SZ(dev->cmbsz);
  1215. offset = szu * NVME_CMB_OFST(cmbloc);
  1216. bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
  1217. if (offset > bar_size)
  1218. return NULL;
  1219. /*
  1220. * Controllers may support a CMB size larger than their BAR,
  1221. * for example, due to being behind a bridge. Reduce the CMB to
  1222. * the reported size of the BAR
  1223. */
  1224. if (size > bar_size - offset)
  1225. size = bar_size - offset;
  1226. dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
  1227. cmb = ioremap_wc(dma_addr, size);
  1228. if (!cmb)
  1229. return NULL;
  1230. dev->cmb_dma_addr = dma_addr;
  1231. dev->cmb_size = size;
  1232. return cmb;
  1233. }
  1234. static inline void nvme_release_cmb(struct nvme_dev *dev)
  1235. {
  1236. if (dev->cmb) {
  1237. iounmap(dev->cmb);
  1238. dev->cmb = NULL;
  1239. }
  1240. }
  1241. static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
  1242. {
  1243. return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
  1244. }
  1245. static int nvme_setup_io_queues(struct nvme_dev *dev)
  1246. {
  1247. struct nvme_queue *adminq = dev->queues[0];
  1248. struct pci_dev *pdev = to_pci_dev(dev->dev);
  1249. int result, i, vecs, nr_io_queues, size;
  1250. nr_io_queues = num_possible_cpus();
  1251. result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
  1252. if (result < 0)
  1253. return result;
  1254. /*
  1255. * Degraded controllers might return an error when setting the queue
  1256. * count. We still want to be able to bring them online and offer
  1257. * access to the admin queue, as that might be only way to fix them up.
  1258. */
  1259. if (result > 0) {
  1260. dev_err(dev->ctrl.device,
  1261. "Could not set queue count (%d)\n", result);
  1262. nr_io_queues = 0;
  1263. result = 0;
  1264. }
  1265. if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
  1266. result = nvme_cmb_qdepth(dev, nr_io_queues,
  1267. sizeof(struct nvme_command));
  1268. if (result > 0)
  1269. dev->q_depth = result;
  1270. else
  1271. nvme_release_cmb(dev);
  1272. }
  1273. size = db_bar_size(dev, nr_io_queues);
  1274. if (size > 8192) {
  1275. iounmap(dev->bar);
  1276. do {
  1277. dev->bar = ioremap(pci_resource_start(pdev, 0), size);
  1278. if (dev->bar)
  1279. break;
  1280. if (!--nr_io_queues)
  1281. return -ENOMEM;
  1282. size = db_bar_size(dev, nr_io_queues);
  1283. } while (1);
  1284. dev->dbs = dev->bar + 4096;
  1285. adminq->q_db = dev->dbs;
  1286. }
  1287. /* Deregister the admin queue's interrupt */
  1288. free_irq(dev->entry[0].vector, adminq);
  1289. /*
  1290. * If we enable msix early due to not intx, disable it again before
  1291. * setting up the full range we need.
  1292. */
  1293. if (!pdev->irq)
  1294. pci_disable_msix(pdev);
  1295. for (i = 0; i < nr_io_queues; i++)
  1296. dev->entry[i].entry = i;
  1297. vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
  1298. if (vecs < 0) {
  1299. vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
  1300. if (vecs < 0) {
  1301. vecs = 1;
  1302. } else {
  1303. for (i = 0; i < vecs; i++)
  1304. dev->entry[i].vector = i + pdev->irq;
  1305. }
  1306. }
  1307. /*
  1308. * Should investigate if there's a performance win from allocating
  1309. * more queues than interrupt vectors; it might allow the submission
  1310. * path to scale better, even if the receive path is limited by the
  1311. * number of interrupts.
  1312. */
  1313. nr_io_queues = vecs;
  1314. dev->max_qid = nr_io_queues;
  1315. result = queue_request_irq(dev, adminq, adminq->irqname);
  1316. if (result) {
  1317. adminq->cq_vector = -1;
  1318. goto free_queues;
  1319. }
  1320. return nvme_create_io_queues(dev);
  1321. free_queues:
  1322. nvme_free_queues(dev, 1);
  1323. return result;
  1324. }
  1325. static void nvme_set_irq_hints(struct nvme_dev *dev)
  1326. {
  1327. struct nvme_queue *nvmeq;
  1328. int i;
  1329. for (i = 0; i < dev->online_queues; i++) {
  1330. nvmeq = dev->queues[i];
  1331. if (!nvmeq->tags || !(*nvmeq->tags))
  1332. continue;
  1333. irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
  1334. blk_mq_tags_cpumask(*nvmeq->tags));
  1335. }
  1336. }
  1337. static void nvme_dev_scan(struct work_struct *work)
  1338. {
  1339. struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
  1340. if (!dev->tagset.tags)
  1341. return;
  1342. nvme_scan_namespaces(&dev->ctrl);
  1343. nvme_set_irq_hints(dev);
  1344. }
  1345. static void nvme_del_queue_end(struct request *req, int error)
  1346. {
  1347. struct nvme_queue *nvmeq = req->end_io_data;
  1348. blk_mq_free_request(req);
  1349. complete(&nvmeq->dev->ioq_wait);
  1350. }
  1351. static void nvme_del_cq_end(struct request *req, int error)
  1352. {
  1353. struct nvme_queue *nvmeq = req->end_io_data;
  1354. if (!error) {
  1355. unsigned long flags;
  1356. spin_lock_irqsave(&nvmeq->q_lock, flags);
  1357. nvme_process_cq(nvmeq);
  1358. spin_unlock_irqrestore(&nvmeq->q_lock, flags);
  1359. }
  1360. nvme_del_queue_end(req, error);
  1361. }
  1362. static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
  1363. {
  1364. struct request_queue *q = nvmeq->dev->ctrl.admin_q;
  1365. struct request *req;
  1366. struct nvme_command cmd;
  1367. memset(&cmd, 0, sizeof(cmd));
  1368. cmd.delete_queue.opcode = opcode;
  1369. cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
  1370. req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
  1371. if (IS_ERR(req))
  1372. return PTR_ERR(req);
  1373. req->timeout = ADMIN_TIMEOUT;
  1374. req->end_io_data = nvmeq;
  1375. blk_execute_rq_nowait(q, NULL, req, false,
  1376. opcode == nvme_admin_delete_cq ?
  1377. nvme_del_cq_end : nvme_del_queue_end);
  1378. return 0;
  1379. }
  1380. static void nvme_disable_io_queues(struct nvme_dev *dev)
  1381. {
  1382. int pass;
  1383. unsigned long timeout;
  1384. u8 opcode = nvme_admin_delete_sq;
  1385. for (pass = 0; pass < 2; pass++) {
  1386. int sent = 0, i = dev->queue_count - 1;
  1387. reinit_completion(&dev->ioq_wait);
  1388. retry:
  1389. timeout = ADMIN_TIMEOUT;
  1390. for (; i > 0; i--) {
  1391. struct nvme_queue *nvmeq = dev->queues[i];
  1392. if (!pass)
  1393. nvme_suspend_queue(nvmeq);
  1394. if (nvme_delete_queue(nvmeq, opcode))
  1395. break;
  1396. ++sent;
  1397. }
  1398. while (sent--) {
  1399. timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
  1400. if (timeout == 0)
  1401. return;
  1402. if (i)
  1403. goto retry;
  1404. }
  1405. opcode = nvme_admin_delete_cq;
  1406. }
  1407. }
  1408. /*
  1409. * Return: error value if an error occurred setting up the queues or calling
  1410. * Identify Device. 0 if these succeeded, even if adding some of the
  1411. * namespaces failed. At the moment, these failures are silent. TBD which
  1412. * failures should be reported.
  1413. */
  1414. static int nvme_dev_add(struct nvme_dev *dev)
  1415. {
  1416. if (!dev->ctrl.tagset) {
  1417. dev->tagset.ops = &nvme_mq_ops;
  1418. dev->tagset.nr_hw_queues = dev->online_queues - 1;
  1419. dev->tagset.timeout = NVME_IO_TIMEOUT;
  1420. dev->tagset.numa_node = dev_to_node(dev->dev);
  1421. dev->tagset.queue_depth =
  1422. min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
  1423. dev->tagset.cmd_size = nvme_cmd_size(dev);
  1424. dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
  1425. dev->tagset.driver_data = dev;
  1426. if (blk_mq_alloc_tag_set(&dev->tagset))
  1427. return 0;
  1428. dev->ctrl.tagset = &dev->tagset;
  1429. } else {
  1430. blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
  1431. /* Free previously allocated queues that are no longer usable */
  1432. nvme_free_queues(dev, dev->online_queues);
  1433. }
  1434. nvme_queue_scan(dev);
  1435. return 0;
  1436. }
  1437. static int nvme_pci_enable(struct nvme_dev *dev)
  1438. {
  1439. u64 cap;
  1440. int result = -ENOMEM;
  1441. struct pci_dev *pdev = to_pci_dev(dev->dev);
  1442. if (pci_enable_device_mem(pdev))
  1443. return result;
  1444. dev->entry[0].vector = pdev->irq;
  1445. pci_set_master(pdev);
  1446. if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
  1447. dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
  1448. goto disable;
  1449. if (readl(dev->bar + NVME_REG_CSTS) == -1) {
  1450. result = -ENODEV;
  1451. goto disable;
  1452. }
  1453. /*
  1454. * Some devices don't advertse INTx interrupts, pre-enable a single
  1455. * MSIX vec for setup. We'll adjust this later.
  1456. */
  1457. if (!pdev->irq) {
  1458. result = pci_enable_msix(pdev, dev->entry, 1);
  1459. if (result < 0)
  1460. goto disable;
  1461. }
  1462. cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
  1463. dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
  1464. dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
  1465. dev->dbs = dev->bar + 4096;
  1466. /*
  1467. * Temporary fix for the Apple controller found in the MacBook8,1 and
  1468. * some MacBook7,1 to avoid controller resets and data loss.
  1469. */
  1470. if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
  1471. dev->q_depth = 2;
  1472. dev_warn(dev->dev, "detected Apple NVMe controller, set "
  1473. "queue depth=%u to work around controller resets\n",
  1474. dev->q_depth);
  1475. }
  1476. if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2))
  1477. dev->cmb = nvme_map_cmb(dev);
  1478. pci_enable_pcie_error_reporting(pdev);
  1479. pci_save_state(pdev);
  1480. return 0;
  1481. disable:
  1482. pci_disable_device(pdev);
  1483. return result;
  1484. }
  1485. static void nvme_dev_unmap(struct nvme_dev *dev)
  1486. {
  1487. if (dev->bar)
  1488. iounmap(dev->bar);
  1489. pci_release_regions(to_pci_dev(dev->dev));
  1490. }
  1491. static void nvme_pci_disable(struct nvme_dev *dev)
  1492. {
  1493. struct pci_dev *pdev = to_pci_dev(dev->dev);
  1494. if (pdev->msi_enabled)
  1495. pci_disable_msi(pdev);
  1496. else if (pdev->msix_enabled)
  1497. pci_disable_msix(pdev);
  1498. if (pci_is_enabled(pdev)) {
  1499. pci_disable_pcie_error_reporting(pdev);
  1500. pci_disable_device(pdev);
  1501. }
  1502. }
  1503. static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
  1504. {
  1505. int i;
  1506. u32 csts = -1;
  1507. del_timer_sync(&dev->watchdog_timer);
  1508. mutex_lock(&dev->shutdown_lock);
  1509. if (pci_is_enabled(to_pci_dev(dev->dev))) {
  1510. nvme_stop_queues(&dev->ctrl);
  1511. csts = readl(dev->bar + NVME_REG_CSTS);
  1512. }
  1513. if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
  1514. for (i = dev->queue_count - 1; i >= 0; i--) {
  1515. struct nvme_queue *nvmeq = dev->queues[i];
  1516. nvme_suspend_queue(nvmeq);
  1517. }
  1518. } else {
  1519. nvme_disable_io_queues(dev);
  1520. nvme_disable_admin_queue(dev, shutdown);
  1521. }
  1522. nvme_pci_disable(dev);
  1523. for (i = dev->queue_count - 1; i >= 0; i--)
  1524. nvme_clear_queue(dev->queues[i]);
  1525. mutex_unlock(&dev->shutdown_lock);
  1526. }
  1527. static int nvme_setup_prp_pools(struct nvme_dev *dev)
  1528. {
  1529. dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
  1530. PAGE_SIZE, PAGE_SIZE, 0);
  1531. if (!dev->prp_page_pool)
  1532. return -ENOMEM;
  1533. /* Optimisation for I/Os between 4k and 128k */
  1534. dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
  1535. 256, 256, 0);
  1536. if (!dev->prp_small_pool) {
  1537. dma_pool_destroy(dev->prp_page_pool);
  1538. return -ENOMEM;
  1539. }
  1540. return 0;
  1541. }
  1542. static void nvme_release_prp_pools(struct nvme_dev *dev)
  1543. {
  1544. dma_pool_destroy(dev->prp_page_pool);
  1545. dma_pool_destroy(dev->prp_small_pool);
  1546. }
  1547. static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
  1548. {
  1549. struct nvme_dev *dev = to_nvme_dev(ctrl);
  1550. put_device(dev->dev);
  1551. if (dev->tagset.tags)
  1552. blk_mq_free_tag_set(&dev->tagset);
  1553. if (dev->ctrl.admin_q)
  1554. blk_put_queue(dev->ctrl.admin_q);
  1555. kfree(dev->queues);
  1556. kfree(dev->entry);
  1557. kfree(dev);
  1558. }
  1559. static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
  1560. {
  1561. dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
  1562. kref_get(&dev->ctrl.kref);
  1563. nvme_dev_disable(dev, false);
  1564. if (!schedule_work(&dev->remove_work))
  1565. nvme_put_ctrl(&dev->ctrl);
  1566. }
  1567. static void nvme_reset_work(struct work_struct *work)
  1568. {
  1569. struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
  1570. int result = -ENODEV;
  1571. if (WARN_ON(test_bit(NVME_CTRL_RESETTING, &dev->flags)))
  1572. goto out;
  1573. /*
  1574. * If we're called to reset a live controller first shut it down before
  1575. * moving on.
  1576. */
  1577. if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
  1578. nvme_dev_disable(dev, false);
  1579. set_bit(NVME_CTRL_RESETTING, &dev->flags);
  1580. result = nvme_pci_enable(dev);
  1581. if (result)
  1582. goto out;
  1583. result = nvme_configure_admin_queue(dev);
  1584. if (result)
  1585. goto out;
  1586. nvme_init_queue(dev->queues[0], 0);
  1587. result = nvme_alloc_admin_tags(dev);
  1588. if (result)
  1589. goto out;
  1590. result = nvme_init_identify(&dev->ctrl);
  1591. if (result)
  1592. goto out;
  1593. result = nvme_setup_io_queues(dev);
  1594. if (result)
  1595. goto out;
  1596. dev->ctrl.event_limit = NVME_NR_AEN_COMMANDS;
  1597. queue_work(nvme_workq, &dev->async_work);
  1598. mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
  1599. /*
  1600. * Keep the controller around but remove all namespaces if we don't have
  1601. * any working I/O queue.
  1602. */
  1603. if (dev->online_queues < 2) {
  1604. dev_warn(dev->ctrl.device, "IO queues not created\n");
  1605. nvme_remove_namespaces(&dev->ctrl);
  1606. } else {
  1607. nvme_start_queues(&dev->ctrl);
  1608. nvme_dev_add(dev);
  1609. }
  1610. clear_bit(NVME_CTRL_RESETTING, &dev->flags);
  1611. return;
  1612. out:
  1613. nvme_remove_dead_ctrl(dev, result);
  1614. }
  1615. static void nvme_remove_dead_ctrl_work(struct work_struct *work)
  1616. {
  1617. struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
  1618. struct pci_dev *pdev = to_pci_dev(dev->dev);
  1619. nvme_kill_queues(&dev->ctrl);
  1620. if (pci_get_drvdata(pdev))
  1621. pci_stop_and_remove_bus_device_locked(pdev);
  1622. nvme_put_ctrl(&dev->ctrl);
  1623. }
  1624. static int nvme_reset(struct nvme_dev *dev)
  1625. {
  1626. if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
  1627. return -ENODEV;
  1628. if (!queue_work(nvme_workq, &dev->reset_work))
  1629. return -EBUSY;
  1630. flush_work(&dev->reset_work);
  1631. return 0;
  1632. }
  1633. static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
  1634. {
  1635. *val = readl(to_nvme_dev(ctrl)->bar + off);
  1636. return 0;
  1637. }
  1638. static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
  1639. {
  1640. writel(val, to_nvme_dev(ctrl)->bar + off);
  1641. return 0;
  1642. }
  1643. static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
  1644. {
  1645. *val = readq(to_nvme_dev(ctrl)->bar + off);
  1646. return 0;
  1647. }
  1648. static bool nvme_pci_io_incapable(struct nvme_ctrl *ctrl)
  1649. {
  1650. struct nvme_dev *dev = to_nvme_dev(ctrl);
  1651. return !dev->bar || dev->online_queues < 2;
  1652. }
  1653. static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
  1654. {
  1655. return nvme_reset(to_nvme_dev(ctrl));
  1656. }
  1657. static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
  1658. .module = THIS_MODULE,
  1659. .reg_read32 = nvme_pci_reg_read32,
  1660. .reg_write32 = nvme_pci_reg_write32,
  1661. .reg_read64 = nvme_pci_reg_read64,
  1662. .io_incapable = nvme_pci_io_incapable,
  1663. .reset_ctrl = nvme_pci_reset_ctrl,
  1664. .free_ctrl = nvme_pci_free_ctrl,
  1665. };
  1666. static int nvme_dev_map(struct nvme_dev *dev)
  1667. {
  1668. int bars;
  1669. struct pci_dev *pdev = to_pci_dev(dev->dev);
  1670. bars = pci_select_bars(pdev, IORESOURCE_MEM);
  1671. if (!bars)
  1672. return -ENODEV;
  1673. if (pci_request_selected_regions(pdev, bars, "nvme"))
  1674. return -ENODEV;
  1675. dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
  1676. if (!dev->bar)
  1677. goto release;
  1678. return 0;
  1679. release:
  1680. pci_release_regions(pdev);
  1681. return -ENODEV;
  1682. }
  1683. static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1684. {
  1685. int node, result = -ENOMEM;
  1686. struct nvme_dev *dev;
  1687. node = dev_to_node(&pdev->dev);
  1688. if (node == NUMA_NO_NODE)
  1689. set_dev_node(&pdev->dev, 0);
  1690. dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
  1691. if (!dev)
  1692. return -ENOMEM;
  1693. dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
  1694. GFP_KERNEL, node);
  1695. if (!dev->entry)
  1696. goto free;
  1697. dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
  1698. GFP_KERNEL, node);
  1699. if (!dev->queues)
  1700. goto free;
  1701. dev->dev = get_device(&pdev->dev);
  1702. pci_set_drvdata(pdev, dev);
  1703. result = nvme_dev_map(dev);
  1704. if (result)
  1705. goto free;
  1706. INIT_WORK(&dev->scan_work, nvme_dev_scan);
  1707. INIT_WORK(&dev->reset_work, nvme_reset_work);
  1708. INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
  1709. INIT_WORK(&dev->async_work, nvme_async_event_work);
  1710. setup_timer(&dev->watchdog_timer, nvme_watchdog_timer,
  1711. (unsigned long)dev);
  1712. mutex_init(&dev->shutdown_lock);
  1713. init_completion(&dev->ioq_wait);
  1714. result = nvme_setup_prp_pools(dev);
  1715. if (result)
  1716. goto put_pci;
  1717. result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
  1718. id->driver_data);
  1719. if (result)
  1720. goto release_pools;
  1721. dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
  1722. queue_work(nvme_workq, &dev->reset_work);
  1723. return 0;
  1724. release_pools:
  1725. nvme_release_prp_pools(dev);
  1726. put_pci:
  1727. put_device(dev->dev);
  1728. nvme_dev_unmap(dev);
  1729. free:
  1730. kfree(dev->queues);
  1731. kfree(dev->entry);
  1732. kfree(dev);
  1733. return result;
  1734. }
  1735. static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
  1736. {
  1737. struct nvme_dev *dev = pci_get_drvdata(pdev);
  1738. if (prepare)
  1739. nvme_dev_disable(dev, false);
  1740. else
  1741. queue_work(nvme_workq, &dev->reset_work);
  1742. }
  1743. static void nvme_shutdown(struct pci_dev *pdev)
  1744. {
  1745. struct nvme_dev *dev = pci_get_drvdata(pdev);
  1746. nvme_dev_disable(dev, true);
  1747. }
  1748. /*
  1749. * The driver's remove may be called on a device in a partially initialized
  1750. * state. This function must not have any dependencies on the device state in
  1751. * order to proceed.
  1752. */
  1753. static void nvme_remove(struct pci_dev *pdev)
  1754. {
  1755. struct nvme_dev *dev = pci_get_drvdata(pdev);
  1756. del_timer_sync(&dev->watchdog_timer);
  1757. set_bit(NVME_CTRL_REMOVING, &dev->flags);
  1758. pci_set_drvdata(pdev, NULL);
  1759. flush_work(&dev->async_work);
  1760. flush_work(&dev->scan_work);
  1761. nvme_remove_namespaces(&dev->ctrl);
  1762. nvme_uninit_ctrl(&dev->ctrl);
  1763. nvme_dev_disable(dev, true);
  1764. flush_work(&dev->reset_work);
  1765. nvme_dev_remove_admin(dev);
  1766. nvme_free_queues(dev, 0);
  1767. nvme_release_cmb(dev);
  1768. nvme_release_prp_pools(dev);
  1769. nvme_dev_unmap(dev);
  1770. nvme_put_ctrl(&dev->ctrl);
  1771. }
  1772. #ifdef CONFIG_PM_SLEEP
  1773. static int nvme_suspend(struct device *dev)
  1774. {
  1775. struct pci_dev *pdev = to_pci_dev(dev);
  1776. struct nvme_dev *ndev = pci_get_drvdata(pdev);
  1777. nvme_dev_disable(ndev, true);
  1778. return 0;
  1779. }
  1780. static int nvme_resume(struct device *dev)
  1781. {
  1782. struct pci_dev *pdev = to_pci_dev(dev);
  1783. struct nvme_dev *ndev = pci_get_drvdata(pdev);
  1784. queue_work(nvme_workq, &ndev->reset_work);
  1785. return 0;
  1786. }
  1787. #endif
  1788. static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
  1789. static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
  1790. pci_channel_state_t state)
  1791. {
  1792. struct nvme_dev *dev = pci_get_drvdata(pdev);
  1793. /*
  1794. * A frozen channel requires a reset. When detected, this method will
  1795. * shutdown the controller to quiesce. The controller will be restarted
  1796. * after the slot reset through driver's slot_reset callback.
  1797. */
  1798. dev_warn(dev->ctrl.device, "error detected: state:%d\n", state);
  1799. switch (state) {
  1800. case pci_channel_io_normal:
  1801. return PCI_ERS_RESULT_CAN_RECOVER;
  1802. case pci_channel_io_frozen:
  1803. nvme_dev_disable(dev, false);
  1804. return PCI_ERS_RESULT_NEED_RESET;
  1805. case pci_channel_io_perm_failure:
  1806. return PCI_ERS_RESULT_DISCONNECT;
  1807. }
  1808. return PCI_ERS_RESULT_NEED_RESET;
  1809. }
  1810. static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
  1811. {
  1812. struct nvme_dev *dev = pci_get_drvdata(pdev);
  1813. dev_info(dev->ctrl.device, "restart after slot reset\n");
  1814. pci_restore_state(pdev);
  1815. queue_work(nvme_workq, &dev->reset_work);
  1816. return PCI_ERS_RESULT_RECOVERED;
  1817. }
  1818. static void nvme_error_resume(struct pci_dev *pdev)
  1819. {
  1820. pci_cleanup_aer_uncorrect_error_status(pdev);
  1821. }
  1822. static const struct pci_error_handlers nvme_err_handler = {
  1823. .error_detected = nvme_error_detected,
  1824. .slot_reset = nvme_slot_reset,
  1825. .resume = nvme_error_resume,
  1826. .reset_notify = nvme_reset_notify,
  1827. };
  1828. /* Move to pci_ids.h later */
  1829. #define PCI_CLASS_STORAGE_EXPRESS 0x010802
  1830. static const struct pci_device_id nvme_id_table[] = {
  1831. { PCI_VDEVICE(INTEL, 0x0953),
  1832. .driver_data = NVME_QUIRK_STRIPE_SIZE |
  1833. NVME_QUIRK_DISCARD_ZEROES, },
  1834. { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
  1835. .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
  1836. { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
  1837. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
  1838. { 0, }
  1839. };
  1840. MODULE_DEVICE_TABLE(pci, nvme_id_table);
  1841. static struct pci_driver nvme_driver = {
  1842. .name = "nvme",
  1843. .id_table = nvme_id_table,
  1844. .probe = nvme_probe,
  1845. .remove = nvme_remove,
  1846. .shutdown = nvme_shutdown,
  1847. .driver = {
  1848. .pm = &nvme_dev_pm_ops,
  1849. },
  1850. .err_handler = &nvme_err_handler,
  1851. };
  1852. static int __init nvme_init(void)
  1853. {
  1854. int result;
  1855. nvme_workq = alloc_workqueue("nvme", WQ_UNBOUND | WQ_MEM_RECLAIM, 0);
  1856. if (!nvme_workq)
  1857. return -ENOMEM;
  1858. result = pci_register_driver(&nvme_driver);
  1859. if (result)
  1860. destroy_workqueue(nvme_workq);
  1861. return result;
  1862. }
  1863. static void __exit nvme_exit(void)
  1864. {
  1865. pci_unregister_driver(&nvme_driver);
  1866. destroy_workqueue(nvme_workq);
  1867. _nvme_check_size();
  1868. }
  1869. MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
  1870. MODULE_LICENSE("GPL");
  1871. MODULE_VERSION("1.0");
  1872. module_init(nvme_init);
  1873. module_exit(nvme_exit);