pci.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/interrupt.h>
  36. #include <linux/export.h>
  37. #include <linux/kmemleak.h>
  38. #include <linux/module.h>
  39. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  40. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  41. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  42. MODULE_LICENSE("GPL");
  43. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  44. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  45. INTEL_VENDOR_ID,
  46. ATI_VENDOR_ID,
  47. AMD_VENDOR_ID,
  48. SIS_VENDOR_ID
  49. };
  50. static const u8 ac_to_hwq[] = {
  51. VO_QUEUE,
  52. VI_QUEUE,
  53. BE_QUEUE,
  54. BK_QUEUE
  55. };
  56. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  57. struct sk_buff *skb)
  58. {
  59. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  60. __le16 fc = rtl_get_fc(skb);
  61. u8 queue_index = skb_get_queue_mapping(skb);
  62. if (unlikely(ieee80211_is_beacon(fc)))
  63. return BEACON_QUEUE;
  64. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  65. return MGNT_QUEUE;
  66. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  67. if (ieee80211_is_nullfunc(fc))
  68. return HIGH_QUEUE;
  69. return ac_to_hwq[queue_index];
  70. }
  71. /* Update PCI dependent default settings*/
  72. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  73. {
  74. struct rtl_priv *rtlpriv = rtl_priv(hw);
  75. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  76. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  77. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  78. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  79. u8 init_aspm;
  80. ppsc->reg_rfps_level = 0;
  81. ppsc->support_aspm = false;
  82. /*Update PCI ASPM setting */
  83. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  84. switch (rtlpci->const_pci_aspm) {
  85. case 0:
  86. /*No ASPM */
  87. break;
  88. case 1:
  89. /*ASPM dynamically enabled/disable. */
  90. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  91. break;
  92. case 2:
  93. /*ASPM with Clock Req dynamically enabled/disable. */
  94. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  95. RT_RF_OFF_LEVL_CLK_REQ);
  96. break;
  97. case 3:
  98. /*
  99. * Always enable ASPM and Clock Req
  100. * from initialization to halt.
  101. * */
  102. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  103. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  104. RT_RF_OFF_LEVL_CLK_REQ);
  105. break;
  106. case 4:
  107. /*
  108. * Always enable ASPM without Clock Req
  109. * from initialization to halt.
  110. * */
  111. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  112. RT_RF_OFF_LEVL_CLK_REQ);
  113. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  114. break;
  115. }
  116. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  117. /*Update Radio OFF setting */
  118. switch (rtlpci->const_hwsw_rfoff_d3) {
  119. case 1:
  120. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  121. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  122. break;
  123. case 2:
  124. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  126. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  127. break;
  128. case 3:
  129. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  130. break;
  131. }
  132. /*Set HW definition to determine if it supports ASPM. */
  133. switch (rtlpci->const_support_pciaspm) {
  134. case 0:{
  135. /*Not support ASPM. */
  136. bool support_aspm = false;
  137. ppsc->support_aspm = support_aspm;
  138. break;
  139. }
  140. case 1:{
  141. /*Support ASPM. */
  142. bool support_aspm = true;
  143. bool support_backdoor = true;
  144. ppsc->support_aspm = support_aspm;
  145. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  146. !priv->ndis_adapter.amd_l1_patch)
  147. support_backdoor = false; */
  148. ppsc->support_backdoor = support_backdoor;
  149. break;
  150. }
  151. case 2:
  152. /*ASPM value set by chipset. */
  153. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  154. bool support_aspm = true;
  155. ppsc->support_aspm = support_aspm;
  156. }
  157. break;
  158. default:
  159. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  160. "switch case not processed\n");
  161. break;
  162. }
  163. /* toshiba aspm issue, toshiba will set aspm selfly
  164. * so we should not set aspm in driver */
  165. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  166. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  167. init_aspm == 0x43)
  168. ppsc->support_aspm = false;
  169. }
  170. static bool _rtl_pci_platform_switch_device_pci_aspm(
  171. struct ieee80211_hw *hw,
  172. u8 value)
  173. {
  174. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  175. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  176. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  177. value |= 0x40;
  178. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  179. return false;
  180. }
  181. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  182. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  183. {
  184. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  185. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  186. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  187. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  188. udelay(100);
  189. }
  190. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  191. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  192. {
  193. struct rtl_priv *rtlpriv = rtl_priv(hw);
  194. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  195. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  196. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  197. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  198. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  199. /*Retrieve original configuration settings. */
  200. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  201. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  202. pcibridge_linkctrlreg;
  203. u16 aspmlevel = 0;
  204. u8 tmp_u1b = 0;
  205. if (!ppsc->support_aspm)
  206. return;
  207. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  208. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  209. "PCI(Bridge) UNKNOWN\n");
  210. return;
  211. }
  212. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  213. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  214. _rtl_pci_switch_clk_req(hw, 0x0);
  215. }
  216. /*for promising device will in L0 state after an I/O. */
  217. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  218. /*Set corresponding value. */
  219. aspmlevel |= BIT(0) | BIT(1);
  220. linkctrl_reg &= ~aspmlevel;
  221. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  222. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  223. udelay(50);
  224. /*4 Disable Pci Bridge ASPM */
  225. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  226. pcibridge_linkctrlreg);
  227. udelay(50);
  228. }
  229. /*
  230. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  231. *power saving We should follow the sequence to enable
  232. *RTL8192SE first then enable Pci Bridge ASPM
  233. *or the system will show bluescreen.
  234. */
  235. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  236. {
  237. struct rtl_priv *rtlpriv = rtl_priv(hw);
  238. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  239. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  240. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  241. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  242. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  243. u16 aspmlevel;
  244. u8 u_pcibridge_aspmsetting;
  245. u8 u_device_aspmsetting;
  246. if (!ppsc->support_aspm)
  247. return;
  248. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  249. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  250. "PCI(Bridge) UNKNOWN\n");
  251. return;
  252. }
  253. /*4 Enable Pci Bridge ASPM */
  254. u_pcibridge_aspmsetting =
  255. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  256. rtlpci->const_hostpci_aspm_setting;
  257. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  258. u_pcibridge_aspmsetting &= ~BIT(0);
  259. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  260. u_pcibridge_aspmsetting);
  261. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  262. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  263. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  264. u_pcibridge_aspmsetting);
  265. udelay(50);
  266. /*Get ASPM level (with/without Clock Req) */
  267. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  268. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  269. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  270. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  271. u_device_aspmsetting |= aspmlevel;
  272. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  273. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  274. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  275. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  276. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  277. }
  278. udelay(100);
  279. }
  280. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  281. {
  282. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  283. bool status = false;
  284. u8 offset_e0;
  285. unsigned offset_e4;
  286. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  287. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  288. if (offset_e0 == 0xA0) {
  289. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  290. if (offset_e4 & BIT(23))
  291. status = true;
  292. }
  293. return status;
  294. }
  295. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  296. struct rtl_priv **buddy_priv)
  297. {
  298. struct rtl_priv *rtlpriv = rtl_priv(hw);
  299. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  300. bool find_buddy_priv = false;
  301. struct rtl_priv *tpriv = NULL;
  302. struct rtl_pci_priv *tpcipriv = NULL;
  303. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  304. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  305. list) {
  306. if (tpriv) {
  307. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  308. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  309. "pcipriv->ndis_adapter.funcnumber %x\n",
  310. pcipriv->ndis_adapter.funcnumber);
  311. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  312. "tpcipriv->ndis_adapter.funcnumber %x\n",
  313. tpcipriv->ndis_adapter.funcnumber);
  314. if ((pcipriv->ndis_adapter.busnumber ==
  315. tpcipriv->ndis_adapter.busnumber) &&
  316. (pcipriv->ndis_adapter.devnumber ==
  317. tpcipriv->ndis_adapter.devnumber) &&
  318. (pcipriv->ndis_adapter.funcnumber !=
  319. tpcipriv->ndis_adapter.funcnumber)) {
  320. find_buddy_priv = true;
  321. break;
  322. }
  323. }
  324. }
  325. }
  326. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  327. "find_buddy_priv %d\n", find_buddy_priv);
  328. if (find_buddy_priv)
  329. *buddy_priv = tpriv;
  330. return find_buddy_priv;
  331. }
  332. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  333. {
  334. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  335. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  336. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  337. u8 linkctrl_reg;
  338. u8 num4bbytes;
  339. num4bbytes = (capabilityoffset + 0x10) / 4;
  340. /*Read Link Control Register */
  341. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  342. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  343. }
  344. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  345. struct ieee80211_hw *hw)
  346. {
  347. struct rtl_priv *rtlpriv = rtl_priv(hw);
  348. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  349. u8 tmp;
  350. u16 linkctrl_reg;
  351. /*Link Control Register */
  352. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  353. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  354. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  355. pcipriv->ndis_adapter.linkctrl_reg);
  356. pci_read_config_byte(pdev, 0x98, &tmp);
  357. tmp |= BIT(4);
  358. pci_write_config_byte(pdev, 0x98, tmp);
  359. tmp = 0x17;
  360. pci_write_config_byte(pdev, 0x70f, tmp);
  361. }
  362. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  363. {
  364. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  365. _rtl_pci_update_default_setting(hw);
  366. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  367. /*Always enable ASPM & Clock Req. */
  368. rtl_pci_enable_aspm(hw);
  369. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  370. }
  371. }
  372. static void _rtl_pci_io_handler_init(struct device *dev,
  373. struct ieee80211_hw *hw)
  374. {
  375. struct rtl_priv *rtlpriv = rtl_priv(hw);
  376. rtlpriv->io.dev = dev;
  377. rtlpriv->io.write8_async = pci_write8_async;
  378. rtlpriv->io.write16_async = pci_write16_async;
  379. rtlpriv->io.write32_async = pci_write32_async;
  380. rtlpriv->io.read8_sync = pci_read8_sync;
  381. rtlpriv->io.read16_sync = pci_read16_sync;
  382. rtlpriv->io.read32_sync = pci_read32_sync;
  383. }
  384. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  385. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  386. {
  387. struct rtl_priv *rtlpriv = rtl_priv(hw);
  388. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  389. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  390. struct sk_buff *next_skb;
  391. u8 additionlen = FCS_LEN;
  392. /* here open is 4, wep/tkip is 8, aes is 12*/
  393. if (info->control.hw_key)
  394. additionlen += info->control.hw_key->icv_len;
  395. /* The most skb num is 6 */
  396. tcb_desc->empkt_num = 0;
  397. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  398. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  399. struct ieee80211_tx_info *next_info;
  400. next_info = IEEE80211_SKB_CB(next_skb);
  401. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  402. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  403. next_skb->len + additionlen;
  404. tcb_desc->empkt_num++;
  405. } else {
  406. break;
  407. }
  408. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  409. next_skb))
  410. break;
  411. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  412. break;
  413. }
  414. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  415. return true;
  416. }
  417. /* just for early mode now */
  418. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  419. {
  420. struct rtl_priv *rtlpriv = rtl_priv(hw);
  421. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  422. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  423. struct sk_buff *skb = NULL;
  424. struct ieee80211_tx_info *info = NULL;
  425. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  426. int tid;
  427. if (!rtlpriv->rtlhal.earlymode_enable)
  428. return;
  429. if (rtlpriv->dm.supp_phymode_switch &&
  430. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  431. (rtlpriv->buddy_priv &&
  432. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  433. return;
  434. /* we juse use em for BE/BK/VI/VO */
  435. for (tid = 7; tid >= 0; tid--) {
  436. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  437. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  438. while (!mac->act_scanning &&
  439. rtlpriv->psc.rfpwr_state == ERFON) {
  440. struct rtl_tcb_desc tcb_desc;
  441. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  442. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  443. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  444. (ring->entries - skb_queue_len(&ring->queue) >
  445. rtlhal->max_earlymode_num)) {
  446. skb = skb_dequeue(&mac->skb_waitq[tid]);
  447. } else {
  448. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  449. break;
  450. }
  451. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  452. /* Some macaddr can't do early mode. like
  453. * multicast/broadcast/no_qos data */
  454. info = IEEE80211_SKB_CB(skb);
  455. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  456. _rtl_update_earlymode_info(hw, skb,
  457. &tcb_desc, tid);
  458. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  459. }
  460. }
  461. }
  462. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  463. {
  464. struct rtl_priv *rtlpriv = rtl_priv(hw);
  465. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  466. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  467. while (skb_queue_len(&ring->queue)) {
  468. struct sk_buff *skb;
  469. struct ieee80211_tx_info *info;
  470. __le16 fc;
  471. u8 tid;
  472. u8 *entry;
  473. if (rtlpriv->use_new_trx_flow)
  474. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  475. else
  476. entry = (u8 *)(&ring->desc[ring->idx]);
  477. if (rtlpriv->cfg->ops->get_available_desc &&
  478. rtlpriv->cfg->ops->get_available_desc(hw, prio) <= 1) {
  479. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_DMESG,
  480. "no available desc!\n");
  481. return;
  482. }
  483. if (!rtlpriv->cfg->ops->is_tx_desc_closed(hw, prio, ring->idx))
  484. return;
  485. ring->idx = (ring->idx + 1) % ring->entries;
  486. skb = __skb_dequeue(&ring->queue);
  487. pci_unmap_single(rtlpci->pdev,
  488. rtlpriv->cfg->ops->
  489. get_desc((u8 *)entry, true,
  490. HW_DESC_TXBUFF_ADDR),
  491. skb->len, PCI_DMA_TODEVICE);
  492. /* remove early mode header */
  493. if (rtlpriv->rtlhal.earlymode_enable)
  494. skb_pull(skb, EM_HDR_LEN);
  495. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  496. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  497. ring->idx,
  498. skb_queue_len(&ring->queue),
  499. *(u16 *)(skb->data + 22));
  500. if (prio == TXCMD_QUEUE) {
  501. dev_kfree_skb(skb);
  502. goto tx_status_ok;
  503. }
  504. /* for sw LPS, just after NULL skb send out, we can
  505. * sure AP knows we are sleeping, we should not let
  506. * rf sleep
  507. */
  508. fc = rtl_get_fc(skb);
  509. if (ieee80211_is_nullfunc(fc)) {
  510. if (ieee80211_has_pm(fc)) {
  511. rtlpriv->mac80211.offchan_delay = true;
  512. rtlpriv->psc.state_inap = true;
  513. } else {
  514. rtlpriv->psc.state_inap = false;
  515. }
  516. }
  517. if (ieee80211_is_action(fc)) {
  518. struct ieee80211_mgmt *action_frame =
  519. (struct ieee80211_mgmt *)skb->data;
  520. if (action_frame->u.action.u.ht_smps.action ==
  521. WLAN_HT_ACTION_SMPS) {
  522. dev_kfree_skb(skb);
  523. goto tx_status_ok;
  524. }
  525. }
  526. /* update tid tx pkt num */
  527. tid = rtl_get_tid(skb);
  528. if (tid <= 7)
  529. rtlpriv->link_info.tidtx_inperiod[tid]++;
  530. info = IEEE80211_SKB_CB(skb);
  531. ieee80211_tx_info_clear_status(info);
  532. info->flags |= IEEE80211_TX_STAT_ACK;
  533. /*info->status.rates[0].count = 1; */
  534. ieee80211_tx_status_irqsafe(hw, skb);
  535. if ((ring->entries - skb_queue_len(&ring->queue)) <= 4) {
  536. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  537. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%x\n",
  538. prio, ring->idx,
  539. skb_queue_len(&ring->queue));
  540. ieee80211_wake_queue(hw,
  541. skb_get_queue_mapping
  542. (skb));
  543. }
  544. tx_status_ok:
  545. skb = NULL;
  546. }
  547. if (((rtlpriv->link_info.num_rx_inperiod +
  548. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  549. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  550. rtlpriv->enter_ps = false;
  551. schedule_work(&rtlpriv->works.lps_change_work);
  552. }
  553. }
  554. static int _rtl_pci_init_one_rxdesc(struct ieee80211_hw *hw,
  555. struct sk_buff *new_skb, u8 *entry,
  556. int rxring_idx, int desc_idx)
  557. {
  558. struct rtl_priv *rtlpriv = rtl_priv(hw);
  559. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  560. u32 bufferaddress;
  561. u8 tmp_one = 1;
  562. struct sk_buff *skb;
  563. if (likely(new_skb)) {
  564. skb = new_skb;
  565. goto remap;
  566. }
  567. skb = dev_alloc_skb(rtlpci->rxbuffersize);
  568. if (!skb)
  569. return 0;
  570. remap:
  571. /* just set skb->cb to mapping addr for pci_unmap_single use */
  572. *((dma_addr_t *)skb->cb) =
  573. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  574. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  575. bufferaddress = *((dma_addr_t *)skb->cb);
  576. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  577. return 0;
  578. rtlpci->rx_ring[rxring_idx].rx_buf[desc_idx] = skb;
  579. if (rtlpriv->use_new_trx_flow) {
  580. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  581. HW_DESC_RX_PREPARE,
  582. (u8 *)&bufferaddress);
  583. } else {
  584. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  585. HW_DESC_RXBUFF_ADDR,
  586. (u8 *)&bufferaddress);
  587. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  588. HW_DESC_RXPKT_LEN,
  589. (u8 *)&rtlpci->rxbuffersize);
  590. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  591. HW_DESC_RXOWN,
  592. (u8 *)&tmp_one);
  593. }
  594. return 1;
  595. }
  596. /* inorder to receive 8K AMSDU we have set skb to
  597. * 9100bytes in init rx ring, but if this packet is
  598. * not a AMSDU, this large packet will be sent to
  599. * TCP/IP directly, this cause big packet ping fail
  600. * like: "ping -s 65507", so here we will realloc skb
  601. * based on the true size of packet, Mac80211
  602. * Probably will do it better, but does not yet.
  603. *
  604. * Some platform will fail when alloc skb sometimes.
  605. * in this condition, we will send the old skb to
  606. * mac80211 directly, this will not cause any other
  607. * issues, but only this packet will be lost by TCP/IP
  608. */
  609. static void _rtl_pci_rx_to_mac80211(struct ieee80211_hw *hw,
  610. struct sk_buff *skb,
  611. struct ieee80211_rx_status rx_status)
  612. {
  613. if (unlikely(!rtl_action_proc(hw, skb, false))) {
  614. dev_kfree_skb_any(skb);
  615. } else {
  616. struct sk_buff *uskb = NULL;
  617. u8 *pdata;
  618. uskb = dev_alloc_skb(skb->len + 128);
  619. if (likely(uskb)) {
  620. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status,
  621. sizeof(rx_status));
  622. pdata = (u8 *)skb_put(uskb, skb->len);
  623. memcpy(pdata, skb->data, skb->len);
  624. dev_kfree_skb_any(skb);
  625. ieee80211_rx_irqsafe(hw, uskb);
  626. } else {
  627. ieee80211_rx_irqsafe(hw, skb);
  628. }
  629. }
  630. }
  631. /*hsisr interrupt handler*/
  632. static void _rtl_pci_hs_interrupt(struct ieee80211_hw *hw)
  633. {
  634. struct rtl_priv *rtlpriv = rtl_priv(hw);
  635. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  636. rtl_write_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR],
  637. rtl_read_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR]) |
  638. rtlpci->sys_irq_mask);
  639. }
  640. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  641. {
  642. struct rtl_priv *rtlpriv = rtl_priv(hw);
  643. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  644. int rxring_idx = RTL_PCI_RX_MPDU_QUEUE;
  645. struct ieee80211_rx_status rx_status = { 0 };
  646. unsigned int count = rtlpci->rxringcount;
  647. u8 own;
  648. u8 tmp_one;
  649. bool unicast = false;
  650. u8 hw_queue = 0;
  651. unsigned int rx_remained_cnt;
  652. struct rtl_stats stats = {
  653. .signal = 0,
  654. .rate = 0,
  655. };
  656. /*RX NORMAL PKT */
  657. while (count--) {
  658. struct ieee80211_hdr *hdr;
  659. __le16 fc;
  660. u16 len;
  661. /*rx buffer descriptor */
  662. struct rtl_rx_buffer_desc *buffer_desc = NULL;
  663. /*if use new trx flow, it means wifi info */
  664. struct rtl_rx_desc *pdesc = NULL;
  665. /*rx pkt */
  666. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[
  667. rtlpci->rx_ring[rxring_idx].idx];
  668. struct sk_buff *new_skb;
  669. if (rtlpriv->use_new_trx_flow) {
  670. rx_remained_cnt =
  671. rtlpriv->cfg->ops->rx_desc_buff_remained_cnt(hw,
  672. hw_queue);
  673. if (rx_remained_cnt == 0)
  674. return;
  675. buffer_desc = &rtlpci->rx_ring[rxring_idx].buffer_desc[
  676. rtlpci->rx_ring[rxring_idx].idx];
  677. pdesc = (struct rtl_rx_desc *)skb->data;
  678. } else { /* rx descriptor */
  679. pdesc = &rtlpci->rx_ring[rxring_idx].desc[
  680. rtlpci->rx_ring[rxring_idx].idx];
  681. own = (u8)rtlpriv->cfg->ops->get_desc((u8 *)pdesc,
  682. false,
  683. HW_DESC_OWN);
  684. if (own) /* wait data to be filled by hardware */
  685. return;
  686. }
  687. /* Reaching this point means: data is filled already
  688. * AAAAAAttention !!!
  689. * We can NOT access 'skb' before 'pci_unmap_single'
  690. */
  691. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  692. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  693. /* get a new skb - if fail, old one will be reused */
  694. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  695. if (unlikely(!new_skb))
  696. goto no_new;
  697. memset(&rx_status , 0 , sizeof(rx_status));
  698. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  699. &rx_status, (u8 *)pdesc, skb);
  700. if (rtlpriv->use_new_trx_flow)
  701. rtlpriv->cfg->ops->rx_check_dma_ok(hw,
  702. (u8 *)buffer_desc,
  703. hw_queue);
  704. len = rtlpriv->cfg->ops->get_desc((u8 *)pdesc, false,
  705. HW_DESC_RXPKT_LEN);
  706. if (skb->end - skb->tail > len) {
  707. skb_put(skb, len);
  708. if (rtlpriv->use_new_trx_flow)
  709. skb_reserve(skb, stats.rx_drvinfo_size +
  710. stats.rx_bufshift + 24);
  711. else
  712. skb_reserve(skb, stats.rx_drvinfo_size +
  713. stats.rx_bufshift);
  714. } else {
  715. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  716. "skb->end - skb->tail = %d, len is %d\n",
  717. skb->end - skb->tail, len);
  718. dev_kfree_skb_any(skb);
  719. goto new_trx_end;
  720. }
  721. /* handle command packet here */
  722. if (rtlpriv->cfg->ops->rx_command_packet &&
  723. rtlpriv->cfg->ops->rx_command_packet(hw, &stats, skb)) {
  724. dev_kfree_skb_any(skb);
  725. goto new_trx_end;
  726. }
  727. /*
  728. * NOTICE This can not be use for mac80211,
  729. * this is done in mac80211 code,
  730. * if done here sec DHCP will fail
  731. * skb_trim(skb, skb->len - 4);
  732. */
  733. hdr = rtl_get_hdr(skb);
  734. fc = rtl_get_fc(skb);
  735. if (!stats.crc && !stats.hwerror) {
  736. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
  737. sizeof(rx_status));
  738. if (is_broadcast_ether_addr(hdr->addr1)) {
  739. ;/*TODO*/
  740. } else if (is_multicast_ether_addr(hdr->addr1)) {
  741. ;/*TODO*/
  742. } else {
  743. unicast = true;
  744. rtlpriv->stats.rxbytesunicast += skb->len;
  745. }
  746. rtl_is_special_data(hw, skb, false, true);
  747. if (ieee80211_is_data(fc)) {
  748. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  749. if (unicast)
  750. rtlpriv->link_info.num_rx_inperiod++;
  751. }
  752. /* static bcn for roaming */
  753. rtl_beacon_statistic(hw, skb);
  754. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  755. /* for sw lps */
  756. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  757. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  758. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  759. (rtlpriv->rtlhal.current_bandtype ==
  760. BAND_ON_2_4G) &&
  761. (ieee80211_is_beacon(fc) ||
  762. ieee80211_is_probe_resp(fc))) {
  763. dev_kfree_skb_any(skb);
  764. } else {
  765. _rtl_pci_rx_to_mac80211(hw, skb, rx_status);
  766. }
  767. } else {
  768. dev_kfree_skb_any(skb);
  769. }
  770. new_trx_end:
  771. if (rtlpriv->use_new_trx_flow) {
  772. rtlpci->rx_ring[hw_queue].next_rx_rp += 1;
  773. rtlpci->rx_ring[hw_queue].next_rx_rp %=
  774. RTL_PCI_MAX_RX_COUNT;
  775. rx_remained_cnt--;
  776. rtl_write_word(rtlpriv, 0x3B4,
  777. rtlpci->rx_ring[hw_queue].next_rx_rp);
  778. }
  779. if (((rtlpriv->link_info.num_rx_inperiod +
  780. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  781. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  782. rtlpriv->enter_ps = false;
  783. schedule_work(&rtlpriv->works.lps_change_work);
  784. }
  785. skb = new_skb;
  786. no_new:
  787. if (rtlpriv->use_new_trx_flow) {
  788. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)buffer_desc,
  789. rxring_idx,
  790. rtlpci->rx_ring[rxring_idx].idx);
  791. } else {
  792. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)pdesc,
  793. rxring_idx,
  794. rtlpci->rx_ring[rxring_idx].idx);
  795. if (rtlpci->rx_ring[rxring_idx].idx ==
  796. rtlpci->rxringcount - 1)
  797. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc,
  798. false,
  799. HW_DESC_RXERO,
  800. (u8 *)&tmp_one);
  801. }
  802. rtlpci->rx_ring[rxring_idx].idx =
  803. (rtlpci->rx_ring[rxring_idx].idx + 1) %
  804. rtlpci->rxringcount;
  805. }
  806. }
  807. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  808. {
  809. struct ieee80211_hw *hw = dev_id;
  810. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  811. struct rtl_priv *rtlpriv = rtl_priv(hw);
  812. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  813. unsigned long flags;
  814. u32 inta = 0;
  815. u32 intb = 0;
  816. irqreturn_t ret = IRQ_HANDLED;
  817. if (rtlpci->irq_enabled == 0)
  818. return ret;
  819. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock , flags);
  820. rtlpriv->cfg->ops->disable_interrupt(hw);
  821. /*read ISR: 4/8bytes */
  822. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  823. /*Shared IRQ or HW disappared */
  824. if (!inta || inta == 0xffff)
  825. goto done;
  826. /*<1> beacon related */
  827. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  828. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  829. "beacon ok interrupt!\n");
  830. }
  831. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  832. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  833. "beacon err interrupt!\n");
  834. }
  835. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  836. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  837. }
  838. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  839. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  840. "prepare beacon for interrupt!\n");
  841. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  842. }
  843. /*<2> Tx related */
  844. if (unlikely(intb & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  845. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  846. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  847. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  848. "Manage ok interrupt!\n");
  849. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  850. }
  851. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  852. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  853. "HIGH_QUEUE ok interrupt!\n");
  854. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  855. }
  856. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  857. rtlpriv->link_info.num_tx_inperiod++;
  858. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  859. "BK Tx OK interrupt!\n");
  860. _rtl_pci_tx_isr(hw, BK_QUEUE);
  861. }
  862. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  863. rtlpriv->link_info.num_tx_inperiod++;
  864. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  865. "BE TX OK interrupt!\n");
  866. _rtl_pci_tx_isr(hw, BE_QUEUE);
  867. }
  868. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  869. rtlpriv->link_info.num_tx_inperiod++;
  870. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  871. "VI TX OK interrupt!\n");
  872. _rtl_pci_tx_isr(hw, VI_QUEUE);
  873. }
  874. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  875. rtlpriv->link_info.num_tx_inperiod++;
  876. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  877. "Vo TX OK interrupt!\n");
  878. _rtl_pci_tx_isr(hw, VO_QUEUE);
  879. }
  880. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  881. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  882. rtlpriv->link_info.num_tx_inperiod++;
  883. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  884. "CMD TX OK interrupt!\n");
  885. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  886. }
  887. }
  888. /*<3> Rx related */
  889. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  890. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  891. _rtl_pci_rx_interrupt(hw);
  892. }
  893. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  894. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  895. "rx descriptor unavailable!\n");
  896. _rtl_pci_rx_interrupt(hw);
  897. }
  898. if (unlikely(intb & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  899. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  900. _rtl_pci_rx_interrupt(hw);
  901. }
  902. /*<4> fw related*/
  903. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  904. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  905. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  906. "firmware interrupt!\n");
  907. queue_delayed_work(rtlpriv->works.rtl_wq,
  908. &rtlpriv->works.fwevt_wq, 0);
  909. }
  910. }
  911. /*<5> hsisr related*/
  912. /* Only 8188EE & 8723BE Supported.
  913. * If Other ICs Come in, System will corrupt,
  914. * because maps[RTL_IMR_HSISR_IND] & maps[MAC_HSISR]
  915. * are not initialized
  916. */
  917. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8188EE ||
  918. rtlhal->hw_type == HARDWARE_TYPE_RTL8723BE) {
  919. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_HSISR_IND])) {
  920. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  921. "hsisr interrupt!\n");
  922. _rtl_pci_hs_interrupt(hw);
  923. }
  924. }
  925. if (rtlpriv->rtlhal.earlymode_enable)
  926. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  927. done:
  928. rtlpriv->cfg->ops->enable_interrupt(hw);
  929. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  930. return ret;
  931. }
  932. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  933. {
  934. _rtl_pci_tx_chk_waitq(hw);
  935. }
  936. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  937. {
  938. struct rtl_priv *rtlpriv = rtl_priv(hw);
  939. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  940. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  941. struct rtl8192_tx_ring *ring = NULL;
  942. struct ieee80211_hdr *hdr = NULL;
  943. struct ieee80211_tx_info *info = NULL;
  944. struct sk_buff *pskb = NULL;
  945. struct rtl_tx_desc *pdesc = NULL;
  946. struct rtl_tcb_desc tcb_desc;
  947. /*This is for new trx flow*/
  948. struct rtl_tx_buffer_desc *pbuffer_desc = NULL;
  949. u8 temp_one = 1;
  950. u8 *entry;
  951. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  952. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  953. pskb = __skb_dequeue(&ring->queue);
  954. if (rtlpriv->use_new_trx_flow)
  955. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  956. else
  957. entry = (u8 *)(&ring->desc[ring->idx]);
  958. if (pskb) {
  959. pci_unmap_single(rtlpci->pdev,
  960. rtlpriv->cfg->ops->get_desc(
  961. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  962. pskb->len, PCI_DMA_TODEVICE);
  963. kfree_skb(pskb);
  964. }
  965. /*NB: the beacon data buffer must be 32-bit aligned. */
  966. pskb = ieee80211_beacon_get(hw, mac->vif);
  967. if (pskb == NULL)
  968. return;
  969. hdr = rtl_get_hdr(pskb);
  970. info = IEEE80211_SKB_CB(pskb);
  971. pdesc = &ring->desc[0];
  972. if (rtlpriv->use_new_trx_flow)
  973. pbuffer_desc = &ring->buffer_desc[0];
  974. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  975. (u8 *)pbuffer_desc, info, NULL, pskb,
  976. BEACON_QUEUE, &tcb_desc);
  977. __skb_queue_tail(&ring->queue, pskb);
  978. if (rtlpriv->use_new_trx_flow) {
  979. temp_one = 4;
  980. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pbuffer_desc, true,
  981. HW_DESC_OWN, (u8 *)&temp_one);
  982. } else {
  983. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true, HW_DESC_OWN,
  984. &temp_one);
  985. }
  986. return;
  987. }
  988. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  989. {
  990. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  991. struct rtl_priv *rtlpriv = rtl_priv(hw);
  992. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  993. u8 i;
  994. u16 desc_num;
  995. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
  996. desc_num = TX_DESC_NUM_92E;
  997. else
  998. desc_num = RT_TXDESC_NUM;
  999. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1000. rtlpci->txringcount[i] = desc_num;
  1001. /*
  1002. *we just alloc 2 desc for beacon queue,
  1003. *because we just need first desc in hw beacon.
  1004. */
  1005. rtlpci->txringcount[BEACON_QUEUE] = 2;
  1006. /*BE queue need more descriptor for performance
  1007. *consideration or, No more tx desc will happen,
  1008. *and may cause mac80211 mem leakage.
  1009. */
  1010. if (!rtl_priv(hw)->use_new_trx_flow)
  1011. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  1012. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  1013. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  1014. }
  1015. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  1016. struct pci_dev *pdev)
  1017. {
  1018. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1019. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1020. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1021. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1022. rtlpci->up_first_time = true;
  1023. rtlpci->being_init_adapter = false;
  1024. rtlhal->hw = hw;
  1025. rtlpci->pdev = pdev;
  1026. /*Tx/Rx related var */
  1027. _rtl_pci_init_trx_var(hw);
  1028. /*IBSS*/ mac->beacon_interval = 100;
  1029. /*AMPDU*/
  1030. mac->min_space_cfg = 0;
  1031. mac->max_mss_density = 0;
  1032. /*set sane AMPDU defaults */
  1033. mac->current_ampdu_density = 7;
  1034. mac->current_ampdu_factor = 3;
  1035. /*QOS*/
  1036. rtlpci->acm_method = EACMWAY2_SW;
  1037. /*task */
  1038. tasklet_init(&rtlpriv->works.irq_tasklet,
  1039. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  1040. (unsigned long)hw);
  1041. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  1042. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  1043. (unsigned long)hw);
  1044. INIT_WORK(&rtlpriv->works.lps_change_work,
  1045. rtl_lps_change_work_callback);
  1046. }
  1047. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  1048. unsigned int prio, unsigned int entries)
  1049. {
  1050. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1051. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1052. struct rtl_tx_buffer_desc *buffer_desc;
  1053. struct rtl_tx_desc *desc;
  1054. dma_addr_t buffer_desc_dma, desc_dma;
  1055. u32 nextdescaddress;
  1056. int i;
  1057. /* alloc tx buffer desc for new trx flow*/
  1058. if (rtlpriv->use_new_trx_flow) {
  1059. buffer_desc =
  1060. pci_zalloc_consistent(rtlpci->pdev,
  1061. sizeof(*buffer_desc) * entries,
  1062. &buffer_desc_dma);
  1063. if (!buffer_desc || (unsigned long)buffer_desc & 0xFF) {
  1064. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1065. "Cannot allocate TX ring (prio = %d)\n",
  1066. prio);
  1067. return -ENOMEM;
  1068. }
  1069. rtlpci->tx_ring[prio].buffer_desc = buffer_desc;
  1070. rtlpci->tx_ring[prio].buffer_desc_dma = buffer_desc_dma;
  1071. rtlpci->tx_ring[prio].cur_tx_rp = 0;
  1072. rtlpci->tx_ring[prio].cur_tx_wp = 0;
  1073. rtlpci->tx_ring[prio].avl_desc = entries;
  1074. }
  1075. /* alloc dma for this ring */
  1076. desc = pci_zalloc_consistent(rtlpci->pdev,
  1077. sizeof(*desc) * entries, &desc_dma);
  1078. if (!desc || (unsigned long)desc & 0xFF) {
  1079. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1080. "Cannot allocate TX ring (prio = %d)\n", prio);
  1081. return -ENOMEM;
  1082. }
  1083. rtlpci->tx_ring[prio].desc = desc;
  1084. rtlpci->tx_ring[prio].dma = desc_dma;
  1085. rtlpci->tx_ring[prio].idx = 0;
  1086. rtlpci->tx_ring[prio].entries = entries;
  1087. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  1088. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  1089. prio, desc);
  1090. /* init every desc in this ring */
  1091. if (!rtlpriv->use_new_trx_flow) {
  1092. for (i = 0; i < entries; i++) {
  1093. nextdescaddress = (u32)desc_dma +
  1094. ((i + 1) % entries) *
  1095. sizeof(*desc);
  1096. rtlpriv->cfg->ops->set_desc(hw, (u8 *)&desc[i],
  1097. true,
  1098. HW_DESC_TX_NEXTDESC_ADDR,
  1099. (u8 *)&nextdescaddress);
  1100. }
  1101. }
  1102. return 0;
  1103. }
  1104. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1105. {
  1106. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1107. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1108. int i;
  1109. if (rtlpriv->use_new_trx_flow) {
  1110. struct rtl_rx_buffer_desc *entry = NULL;
  1111. /* alloc dma for this ring */
  1112. rtlpci->rx_ring[rxring_idx].buffer_desc =
  1113. pci_zalloc_consistent(rtlpci->pdev,
  1114. sizeof(*rtlpci->rx_ring[rxring_idx].
  1115. buffer_desc) *
  1116. rtlpci->rxringcount,
  1117. &rtlpci->rx_ring[rxring_idx].dma);
  1118. if (!rtlpci->rx_ring[rxring_idx].buffer_desc ||
  1119. (ulong)rtlpci->rx_ring[rxring_idx].buffer_desc & 0xFF) {
  1120. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1121. "Cannot allocate RX ring\n");
  1122. return -ENOMEM;
  1123. }
  1124. /* init every desc in this ring */
  1125. rtlpci->rx_ring[rxring_idx].idx = 0;
  1126. for (i = 0; i < rtlpci->rxringcount; i++) {
  1127. entry = &rtlpci->rx_ring[rxring_idx].buffer_desc[i];
  1128. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1129. rxring_idx, i))
  1130. return -ENOMEM;
  1131. }
  1132. } else {
  1133. struct rtl_rx_desc *entry = NULL;
  1134. u8 tmp_one = 1;
  1135. /* alloc dma for this ring */
  1136. rtlpci->rx_ring[rxring_idx].desc =
  1137. pci_zalloc_consistent(rtlpci->pdev,
  1138. sizeof(*rtlpci->rx_ring[rxring_idx].
  1139. desc) * rtlpci->rxringcount,
  1140. &rtlpci->rx_ring[rxring_idx].dma);
  1141. if (!rtlpci->rx_ring[rxring_idx].desc ||
  1142. (unsigned long)rtlpci->rx_ring[rxring_idx].desc & 0xFF) {
  1143. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1144. "Cannot allocate RX ring\n");
  1145. return -ENOMEM;
  1146. }
  1147. /* init every desc in this ring */
  1148. rtlpci->rx_ring[rxring_idx].idx = 0;
  1149. for (i = 0; i < rtlpci->rxringcount; i++) {
  1150. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1151. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1152. rxring_idx, i))
  1153. return -ENOMEM;
  1154. }
  1155. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1156. HW_DESC_RXERO, &tmp_one);
  1157. }
  1158. return 0;
  1159. }
  1160. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  1161. unsigned int prio)
  1162. {
  1163. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1164. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1165. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  1166. /* free every desc in this ring */
  1167. while (skb_queue_len(&ring->queue)) {
  1168. u8 *entry;
  1169. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1170. if (rtlpriv->use_new_trx_flow)
  1171. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  1172. else
  1173. entry = (u8 *)(&ring->desc[ring->idx]);
  1174. pci_unmap_single(rtlpci->pdev,
  1175. rtlpriv->cfg->
  1176. ops->get_desc((u8 *)entry, true,
  1177. HW_DESC_TXBUFF_ADDR),
  1178. skb->len, PCI_DMA_TODEVICE);
  1179. kfree_skb(skb);
  1180. ring->idx = (ring->idx + 1) % ring->entries;
  1181. }
  1182. /* free dma of this ring */
  1183. pci_free_consistent(rtlpci->pdev,
  1184. sizeof(*ring->desc) * ring->entries,
  1185. ring->desc, ring->dma);
  1186. ring->desc = NULL;
  1187. if (rtlpriv->use_new_trx_flow) {
  1188. pci_free_consistent(rtlpci->pdev,
  1189. sizeof(*ring->buffer_desc) * ring->entries,
  1190. ring->buffer_desc, ring->buffer_desc_dma);
  1191. ring->buffer_desc = NULL;
  1192. }
  1193. }
  1194. static void _rtl_pci_free_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1195. {
  1196. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1197. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1198. int i;
  1199. /* free every desc in this ring */
  1200. for (i = 0; i < rtlpci->rxringcount; i++) {
  1201. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[i];
  1202. if (!skb)
  1203. continue;
  1204. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  1205. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  1206. kfree_skb(skb);
  1207. }
  1208. /* free dma of this ring */
  1209. if (rtlpriv->use_new_trx_flow) {
  1210. pci_free_consistent(rtlpci->pdev,
  1211. sizeof(*rtlpci->rx_ring[rxring_idx].
  1212. buffer_desc) * rtlpci->rxringcount,
  1213. rtlpci->rx_ring[rxring_idx].buffer_desc,
  1214. rtlpci->rx_ring[rxring_idx].dma);
  1215. rtlpci->rx_ring[rxring_idx].buffer_desc = NULL;
  1216. } else {
  1217. pci_free_consistent(rtlpci->pdev,
  1218. sizeof(*rtlpci->rx_ring[rxring_idx].desc) *
  1219. rtlpci->rxringcount,
  1220. rtlpci->rx_ring[rxring_idx].desc,
  1221. rtlpci->rx_ring[rxring_idx].dma);
  1222. rtlpci->rx_ring[rxring_idx].desc = NULL;
  1223. }
  1224. }
  1225. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1226. {
  1227. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1228. int ret;
  1229. int i, rxring_idx;
  1230. /* rxring_idx 0:RX_MPDU_QUEUE
  1231. * rxring_idx 1:RX_CMD_QUEUE
  1232. */
  1233. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1234. ret = _rtl_pci_init_rx_ring(hw, rxring_idx);
  1235. if (ret)
  1236. return ret;
  1237. }
  1238. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1239. ret = _rtl_pci_init_tx_ring(hw, i,
  1240. rtlpci->txringcount[i]);
  1241. if (ret)
  1242. goto err_free_rings;
  1243. }
  1244. return 0;
  1245. err_free_rings:
  1246. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1247. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1248. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1249. if (rtlpci->tx_ring[i].desc ||
  1250. rtlpci->tx_ring[i].buffer_desc)
  1251. _rtl_pci_free_tx_ring(hw, i);
  1252. return 1;
  1253. }
  1254. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1255. {
  1256. u32 i, rxring_idx;
  1257. /*free rx rings */
  1258. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1259. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1260. /*free tx rings */
  1261. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1262. _rtl_pci_free_tx_ring(hw, i);
  1263. return 0;
  1264. }
  1265. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1266. {
  1267. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1268. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1269. int i, rxring_idx;
  1270. unsigned long flags;
  1271. u8 tmp_one = 1;
  1272. u32 bufferaddress;
  1273. /* rxring_idx 0:RX_MPDU_QUEUE */
  1274. /* rxring_idx 1:RX_CMD_QUEUE */
  1275. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1276. /* force the rx_ring[RX_MPDU_QUEUE/
  1277. * RX_CMD_QUEUE].idx to the first one
  1278. *new trx flow, do nothing
  1279. */
  1280. if (!rtlpriv->use_new_trx_flow &&
  1281. rtlpci->rx_ring[rxring_idx].desc) {
  1282. struct rtl_rx_desc *entry = NULL;
  1283. rtlpci->rx_ring[rxring_idx].idx = 0;
  1284. for (i = 0; i < rtlpci->rxringcount; i++) {
  1285. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1286. bufferaddress =
  1287. rtlpriv->cfg->ops->get_desc((u8 *)entry,
  1288. false , HW_DESC_RXBUFF_ADDR);
  1289. memset((u8 *)entry , 0 ,
  1290. sizeof(*rtlpci->rx_ring
  1291. [rxring_idx].desc));/*clear one entry*/
  1292. if (rtlpriv->use_new_trx_flow) {
  1293. rtlpriv->cfg->ops->set_desc(hw,
  1294. (u8 *)entry, false,
  1295. HW_DESC_RX_PREPARE,
  1296. (u8 *)&bufferaddress);
  1297. } else {
  1298. rtlpriv->cfg->ops->set_desc(hw,
  1299. (u8 *)entry, false,
  1300. HW_DESC_RXBUFF_ADDR,
  1301. (u8 *)&bufferaddress);
  1302. rtlpriv->cfg->ops->set_desc(hw,
  1303. (u8 *)entry, false,
  1304. HW_DESC_RXPKT_LEN,
  1305. (u8 *)&rtlpci->rxbuffersize);
  1306. rtlpriv->cfg->ops->set_desc(hw,
  1307. (u8 *)entry, false,
  1308. HW_DESC_RXOWN,
  1309. (u8 *)&tmp_one);
  1310. }
  1311. }
  1312. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1313. HW_DESC_RXERO, (u8 *)&tmp_one);
  1314. }
  1315. rtlpci->rx_ring[rxring_idx].idx = 0;
  1316. }
  1317. /*
  1318. *after reset, release previous pending packet,
  1319. *and force the tx idx to the first one
  1320. */
  1321. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1322. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1323. if (rtlpci->tx_ring[i].desc ||
  1324. rtlpci->tx_ring[i].buffer_desc) {
  1325. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1326. while (skb_queue_len(&ring->queue)) {
  1327. u8 *entry;
  1328. struct sk_buff *skb =
  1329. __skb_dequeue(&ring->queue);
  1330. if (rtlpriv->use_new_trx_flow)
  1331. entry = (u8 *)(&ring->buffer_desc
  1332. [ring->idx]);
  1333. else
  1334. entry = (u8 *)(&ring->desc[ring->idx]);
  1335. pci_unmap_single(rtlpci->pdev,
  1336. rtlpriv->cfg->ops->
  1337. get_desc((u8 *)
  1338. entry,
  1339. true,
  1340. HW_DESC_TXBUFF_ADDR),
  1341. skb->len, PCI_DMA_TODEVICE);
  1342. kfree_skb(skb);
  1343. ring->idx = (ring->idx + 1) % ring->entries;
  1344. }
  1345. ring->idx = 0;
  1346. }
  1347. }
  1348. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1349. return 0;
  1350. }
  1351. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1352. struct ieee80211_sta *sta,
  1353. struct sk_buff *skb)
  1354. {
  1355. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1356. struct rtl_sta_info *sta_entry = NULL;
  1357. u8 tid = rtl_get_tid(skb);
  1358. __le16 fc = rtl_get_fc(skb);
  1359. if (!sta)
  1360. return false;
  1361. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1362. if (!rtlpriv->rtlhal.earlymode_enable)
  1363. return false;
  1364. if (ieee80211_is_nullfunc(fc))
  1365. return false;
  1366. if (ieee80211_is_qos_nullfunc(fc))
  1367. return false;
  1368. if (ieee80211_is_pspoll(fc))
  1369. return false;
  1370. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1371. return false;
  1372. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1373. return false;
  1374. if (tid > 7)
  1375. return false;
  1376. /* maybe every tid should be checked */
  1377. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1378. return false;
  1379. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1380. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1381. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1382. return true;
  1383. }
  1384. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1385. struct ieee80211_sta *sta,
  1386. struct sk_buff *skb,
  1387. struct rtl_tcb_desc *ptcb_desc)
  1388. {
  1389. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1390. struct rtl_sta_info *sta_entry = NULL;
  1391. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1392. struct rtl8192_tx_ring *ring;
  1393. struct rtl_tx_desc *pdesc;
  1394. struct rtl_tx_buffer_desc *ptx_bd_desc = NULL;
  1395. u16 idx;
  1396. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1397. unsigned long flags;
  1398. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1399. __le16 fc = rtl_get_fc(skb);
  1400. u8 *pda_addr = hdr->addr1;
  1401. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1402. /*ssn */
  1403. u8 tid = 0;
  1404. u16 seq_number = 0;
  1405. u8 own;
  1406. u8 temp_one = 1;
  1407. if (ieee80211_is_mgmt(fc))
  1408. rtl_tx_mgmt_proc(hw, skb);
  1409. if (rtlpriv->psc.sw_ps_enabled) {
  1410. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1411. !ieee80211_has_pm(fc))
  1412. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1413. }
  1414. rtl_action_proc(hw, skb, true);
  1415. if (is_multicast_ether_addr(pda_addr))
  1416. rtlpriv->stats.txbytesmulticast += skb->len;
  1417. else if (is_broadcast_ether_addr(pda_addr))
  1418. rtlpriv->stats.txbytesbroadcast += skb->len;
  1419. else
  1420. rtlpriv->stats.txbytesunicast += skb->len;
  1421. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1422. ring = &rtlpci->tx_ring[hw_queue];
  1423. if (hw_queue != BEACON_QUEUE) {
  1424. if (rtlpriv->use_new_trx_flow)
  1425. idx = ring->cur_tx_wp;
  1426. else
  1427. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1428. ring->entries;
  1429. } else {
  1430. idx = 0;
  1431. }
  1432. pdesc = &ring->desc[idx];
  1433. if (rtlpriv->use_new_trx_flow) {
  1434. ptx_bd_desc = &ring->buffer_desc[idx];
  1435. } else {
  1436. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *)pdesc,
  1437. true, HW_DESC_OWN);
  1438. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1439. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1440. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1441. hw_queue, ring->idx, idx,
  1442. skb_queue_len(&ring->queue));
  1443. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1444. flags);
  1445. return skb->len;
  1446. }
  1447. }
  1448. if (rtlpriv->cfg->ops->get_available_desc &&
  1449. rtlpriv->cfg->ops->get_available_desc(hw, hw_queue) == 0) {
  1450. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1451. "get_available_desc fail\n");
  1452. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1453. flags);
  1454. return skb->len;
  1455. }
  1456. if (ieee80211_is_data_qos(fc)) {
  1457. tid = rtl_get_tid(skb);
  1458. if (sta) {
  1459. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1460. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1461. IEEE80211_SCTL_SEQ) >> 4;
  1462. seq_number += 1;
  1463. if (!ieee80211_has_morefrags(hdr->frame_control))
  1464. sta_entry->tids[tid].seq_number = seq_number;
  1465. }
  1466. }
  1467. if (ieee80211_is_data(fc))
  1468. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1469. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1470. (u8 *)ptx_bd_desc, info, sta, skb, hw_queue, ptcb_desc);
  1471. __skb_queue_tail(&ring->queue, skb);
  1472. if (rtlpriv->use_new_trx_flow) {
  1473. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1474. HW_DESC_OWN, &hw_queue);
  1475. } else {
  1476. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1477. HW_DESC_OWN, &temp_one);
  1478. }
  1479. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1480. hw_queue != BEACON_QUEUE) {
  1481. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1482. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1483. hw_queue, ring->idx, idx,
  1484. skb_queue_len(&ring->queue));
  1485. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1486. }
  1487. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1488. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1489. return 0;
  1490. }
  1491. static void rtl_pci_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
  1492. {
  1493. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1494. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1495. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1496. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1497. u16 i = 0;
  1498. int queue_id;
  1499. struct rtl8192_tx_ring *ring;
  1500. if (mac->skip_scan)
  1501. return;
  1502. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1503. u32 queue_len;
  1504. if (((queues >> queue_id) & 0x1) == 0) {
  1505. queue_id--;
  1506. continue;
  1507. }
  1508. ring = &pcipriv->dev.tx_ring[queue_id];
  1509. queue_len = skb_queue_len(&ring->queue);
  1510. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1511. queue_id == TXCMD_QUEUE) {
  1512. queue_id--;
  1513. continue;
  1514. } else {
  1515. msleep(20);
  1516. i++;
  1517. }
  1518. /* we just wait 1s for all queues */
  1519. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1520. is_hal_stop(rtlhal) || i >= 200)
  1521. return;
  1522. }
  1523. }
  1524. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1525. {
  1526. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1527. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1528. _rtl_pci_deinit_trx_ring(hw);
  1529. synchronize_irq(rtlpci->pdev->irq);
  1530. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1531. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1532. flush_workqueue(rtlpriv->works.rtl_wq);
  1533. destroy_workqueue(rtlpriv->works.rtl_wq);
  1534. }
  1535. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1536. {
  1537. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1538. int err;
  1539. _rtl_pci_init_struct(hw, pdev);
  1540. err = _rtl_pci_init_trx_ring(hw);
  1541. if (err) {
  1542. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1543. "tx ring initialization failed\n");
  1544. return err;
  1545. }
  1546. return 0;
  1547. }
  1548. static int rtl_pci_start(struct ieee80211_hw *hw)
  1549. {
  1550. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1551. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1552. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1553. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1554. int err;
  1555. rtl_pci_reset_trx_ring(hw);
  1556. rtlpci->driver_is_goingto_unload = false;
  1557. if (rtlpriv->cfg->ops->get_btc_status &&
  1558. rtlpriv->cfg->ops->get_btc_status()) {
  1559. rtlpriv->btcoexist.btc_ops->btc_init_variables(rtlpriv);
  1560. rtlpriv->btcoexist.btc_ops->btc_init_hal_vars(rtlpriv);
  1561. }
  1562. err = rtlpriv->cfg->ops->hw_init(hw);
  1563. if (err) {
  1564. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1565. "Failed to config hardware!\n");
  1566. return err;
  1567. }
  1568. rtlpriv->cfg->ops->enable_interrupt(hw);
  1569. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1570. rtl_init_rx_config(hw);
  1571. /*should be after adapter start and interrupt enable. */
  1572. set_hal_start(rtlhal);
  1573. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1574. rtlpci->up_first_time = false;
  1575. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "rtl_pci_start OK\n");
  1576. return 0;
  1577. }
  1578. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1579. {
  1580. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1581. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1582. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1583. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1584. unsigned long flags;
  1585. u8 RFInProgressTimeOut = 0;
  1586. if (rtlpriv->cfg->ops->get_btc_status())
  1587. rtlpriv->btcoexist.btc_ops->btc_halt_notify();
  1588. /*
  1589. *should be before disable interrupt&adapter
  1590. *and will do it immediately.
  1591. */
  1592. set_hal_stop(rtlhal);
  1593. rtlpci->driver_is_goingto_unload = true;
  1594. rtlpriv->cfg->ops->disable_interrupt(hw);
  1595. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1596. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1597. while (ppsc->rfchange_inprogress) {
  1598. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1599. if (RFInProgressTimeOut > 100) {
  1600. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1601. break;
  1602. }
  1603. mdelay(1);
  1604. RFInProgressTimeOut++;
  1605. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1606. }
  1607. ppsc->rfchange_inprogress = true;
  1608. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1609. rtlpriv->cfg->ops->hw_disable(hw);
  1610. /* some things are not needed if firmware not available */
  1611. if (!rtlpriv->max_fw_size)
  1612. return;
  1613. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1614. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1615. ppsc->rfchange_inprogress = false;
  1616. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1617. rtl_pci_enable_aspm(hw);
  1618. }
  1619. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1620. struct ieee80211_hw *hw)
  1621. {
  1622. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1623. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1624. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1625. struct pci_dev *bridge_pdev = pdev->bus->self;
  1626. u16 venderid;
  1627. u16 deviceid;
  1628. u8 revisionid;
  1629. u16 irqline;
  1630. u8 tmp;
  1631. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1632. venderid = pdev->vendor;
  1633. deviceid = pdev->device;
  1634. pci_read_config_byte(pdev, 0x8, &revisionid);
  1635. pci_read_config_word(pdev, 0x3C, &irqline);
  1636. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1637. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1638. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1639. * the correct driver is r8192e_pci, thus this routine should
  1640. * return false.
  1641. */
  1642. if (deviceid == RTL_PCI_8192SE_DID &&
  1643. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1644. return false;
  1645. if (deviceid == RTL_PCI_8192_DID ||
  1646. deviceid == RTL_PCI_0044_DID ||
  1647. deviceid == RTL_PCI_0047_DID ||
  1648. deviceid == RTL_PCI_8192SE_DID ||
  1649. deviceid == RTL_PCI_8174_DID ||
  1650. deviceid == RTL_PCI_8173_DID ||
  1651. deviceid == RTL_PCI_8172_DID ||
  1652. deviceid == RTL_PCI_8171_DID) {
  1653. switch (revisionid) {
  1654. case RTL_PCI_REVISION_ID_8192PCIE:
  1655. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1656. "8192 PCI-E is found - vid/did=%x/%x\n",
  1657. venderid, deviceid);
  1658. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1659. return false;
  1660. case RTL_PCI_REVISION_ID_8192SE:
  1661. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1662. "8192SE is found - vid/did=%x/%x\n",
  1663. venderid, deviceid);
  1664. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1665. break;
  1666. default:
  1667. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1668. "Err: Unknown device - vid/did=%x/%x\n",
  1669. venderid, deviceid);
  1670. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1671. break;
  1672. }
  1673. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1674. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1675. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1676. "8723AE PCI-E is found - "
  1677. "vid/did=%x/%x\n", venderid, deviceid);
  1678. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1679. deviceid == RTL_PCI_8192CE_DID ||
  1680. deviceid == RTL_PCI_8191CE_DID ||
  1681. deviceid == RTL_PCI_8188CE_DID) {
  1682. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1683. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1684. "8192C PCI-E is found - vid/did=%x/%x\n",
  1685. venderid, deviceid);
  1686. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1687. deviceid == RTL_PCI_8192DE_DID2) {
  1688. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1689. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1690. "8192D PCI-E is found - vid/did=%x/%x\n",
  1691. venderid, deviceid);
  1692. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1693. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1694. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1695. "Find adapter, Hardware type is 8188EE\n");
  1696. } else if (deviceid == RTL_PCI_8723BE_DID) {
  1697. rtlhal->hw_type = HARDWARE_TYPE_RTL8723BE;
  1698. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1699. "Find adapter, Hardware type is 8723BE\n");
  1700. } else if (deviceid == RTL_PCI_8192EE_DID) {
  1701. rtlhal->hw_type = HARDWARE_TYPE_RTL8192EE;
  1702. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1703. "Find adapter, Hardware type is 8192EE\n");
  1704. } else if (deviceid == RTL_PCI_8821AE_DID) {
  1705. rtlhal->hw_type = HARDWARE_TYPE_RTL8821AE;
  1706. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1707. "Find adapter, Hardware type is 8821AE\n");
  1708. } else if (deviceid == RTL_PCI_8812AE_DID) {
  1709. rtlhal->hw_type = HARDWARE_TYPE_RTL8812AE;
  1710. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1711. "Find adapter, Hardware type is 8812AE\n");
  1712. } else {
  1713. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1714. "Err: Unknown device - vid/did=%x/%x\n",
  1715. venderid, deviceid);
  1716. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1717. }
  1718. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1719. if (revisionid == 0 || revisionid == 1) {
  1720. if (revisionid == 0) {
  1721. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1722. "Find 92DE MAC0\n");
  1723. rtlhal->interfaceindex = 0;
  1724. } else if (revisionid == 1) {
  1725. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1726. "Find 92DE MAC1\n");
  1727. rtlhal->interfaceindex = 1;
  1728. }
  1729. } else {
  1730. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1731. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1732. venderid, deviceid, revisionid);
  1733. rtlhal->interfaceindex = 0;
  1734. }
  1735. }
  1736. /* 92ee use new trx flow */
  1737. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
  1738. rtlpriv->use_new_trx_flow = true;
  1739. else
  1740. rtlpriv->use_new_trx_flow = false;
  1741. /*find bus info */
  1742. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1743. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1744. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1745. /*find bridge info */
  1746. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1747. /* some ARM have no bridge_pdev and will crash here
  1748. * so we should check if bridge_pdev is NULL
  1749. */
  1750. if (bridge_pdev) {
  1751. /*find bridge info if available */
  1752. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1753. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1754. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1755. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1756. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1757. "Pci Bridge Vendor is found index: %d\n",
  1758. tmp);
  1759. break;
  1760. }
  1761. }
  1762. }
  1763. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1764. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1765. pcipriv->ndis_adapter.pcibridge_busnum =
  1766. bridge_pdev->bus->number;
  1767. pcipriv->ndis_adapter.pcibridge_devnum =
  1768. PCI_SLOT(bridge_pdev->devfn);
  1769. pcipriv->ndis_adapter.pcibridge_funcnum =
  1770. PCI_FUNC(bridge_pdev->devfn);
  1771. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1772. pci_pcie_cap(bridge_pdev);
  1773. pcipriv->ndis_adapter.num4bytes =
  1774. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1775. rtl_pci_get_linkcontrol_field(hw);
  1776. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1777. PCI_BRIDGE_VENDOR_AMD) {
  1778. pcipriv->ndis_adapter.amd_l1_patch =
  1779. rtl_pci_get_amd_l1_patch(hw);
  1780. }
  1781. }
  1782. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1783. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1784. pcipriv->ndis_adapter.busnumber,
  1785. pcipriv->ndis_adapter.devnumber,
  1786. pcipriv->ndis_adapter.funcnumber,
  1787. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1788. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1789. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1790. pcipriv->ndis_adapter.pcibridge_busnum,
  1791. pcipriv->ndis_adapter.pcibridge_devnum,
  1792. pcipriv->ndis_adapter.pcibridge_funcnum,
  1793. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1794. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1795. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1796. pcipriv->ndis_adapter.amd_l1_patch);
  1797. rtl_pci_parse_configuration(pdev, hw);
  1798. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1799. return true;
  1800. }
  1801. static int rtl_pci_intr_mode_msi(struct ieee80211_hw *hw)
  1802. {
  1803. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1804. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1805. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1806. int ret;
  1807. ret = pci_enable_msi(rtlpci->pdev);
  1808. if (ret < 0)
  1809. return ret;
  1810. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1811. IRQF_SHARED, KBUILD_MODNAME, hw);
  1812. if (ret < 0) {
  1813. pci_disable_msi(rtlpci->pdev);
  1814. return ret;
  1815. }
  1816. rtlpci->using_msi = true;
  1817. RT_TRACE(rtlpriv, COMP_INIT|COMP_INTR, DBG_DMESG,
  1818. "MSI Interrupt Mode!\n");
  1819. return 0;
  1820. }
  1821. static int rtl_pci_intr_mode_legacy(struct ieee80211_hw *hw)
  1822. {
  1823. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1824. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1825. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1826. int ret;
  1827. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1828. IRQF_SHARED, KBUILD_MODNAME, hw);
  1829. if (ret < 0)
  1830. return ret;
  1831. rtlpci->using_msi = false;
  1832. RT_TRACE(rtlpriv, COMP_INIT|COMP_INTR, DBG_DMESG,
  1833. "Pin-based Interrupt Mode!\n");
  1834. return 0;
  1835. }
  1836. static int rtl_pci_intr_mode_decide(struct ieee80211_hw *hw)
  1837. {
  1838. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1839. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1840. int ret;
  1841. if (rtlpci->msi_support) {
  1842. ret = rtl_pci_intr_mode_msi(hw);
  1843. if (ret < 0)
  1844. ret = rtl_pci_intr_mode_legacy(hw);
  1845. } else {
  1846. ret = rtl_pci_intr_mode_legacy(hw);
  1847. }
  1848. return ret;
  1849. }
  1850. int rtl_pci_probe(struct pci_dev *pdev,
  1851. const struct pci_device_id *id)
  1852. {
  1853. struct ieee80211_hw *hw = NULL;
  1854. struct rtl_priv *rtlpriv = NULL;
  1855. struct rtl_pci_priv *pcipriv = NULL;
  1856. struct rtl_pci *rtlpci;
  1857. unsigned long pmem_start, pmem_len, pmem_flags;
  1858. int err;
  1859. err = pci_enable_device(pdev);
  1860. if (err) {
  1861. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1862. pci_name(pdev));
  1863. return err;
  1864. }
  1865. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1866. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1867. RT_ASSERT(false,
  1868. "Unable to obtain 32bit DMA for consistent allocations\n");
  1869. err = -ENOMEM;
  1870. goto fail1;
  1871. }
  1872. }
  1873. pci_set_master(pdev);
  1874. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1875. sizeof(struct rtl_priv), &rtl_ops);
  1876. if (!hw) {
  1877. RT_ASSERT(false,
  1878. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1879. err = -ENOMEM;
  1880. goto fail1;
  1881. }
  1882. SET_IEEE80211_DEV(hw, &pdev->dev);
  1883. pci_set_drvdata(pdev, hw);
  1884. rtlpriv = hw->priv;
  1885. rtlpriv->hw = hw;
  1886. pcipriv = (void *)rtlpriv->priv;
  1887. pcipriv->dev.pdev = pdev;
  1888. init_completion(&rtlpriv->firmware_loading_complete);
  1889. /*proximity init here*/
  1890. rtlpriv->proximity.proxim_on = false;
  1891. pcipriv = (void *)rtlpriv->priv;
  1892. pcipriv->dev.pdev = pdev;
  1893. /* init cfg & intf_ops */
  1894. rtlpriv->rtlhal.interface = INTF_PCI;
  1895. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1896. rtlpriv->intf_ops = &rtl_pci_ops;
  1897. rtlpriv->glb_var = &rtl_global_var;
  1898. /*
  1899. *init dbgp flags before all
  1900. *other functions, because we will
  1901. *use it in other funtions like
  1902. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1903. *you can not use these macro
  1904. *before this
  1905. */
  1906. rtl_dbgp_flag_init(hw);
  1907. /* MEM map */
  1908. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1909. if (err) {
  1910. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1911. goto fail1;
  1912. }
  1913. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1914. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1915. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1916. /*shared mem start */
  1917. rtlpriv->io.pci_mem_start =
  1918. (unsigned long)pci_iomap(pdev,
  1919. rtlpriv->cfg->bar_id, pmem_len);
  1920. if (rtlpriv->io.pci_mem_start == 0) {
  1921. RT_ASSERT(false, "Can't map PCI mem\n");
  1922. err = -ENOMEM;
  1923. goto fail2;
  1924. }
  1925. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1926. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1927. pmem_start, pmem_len, pmem_flags,
  1928. rtlpriv->io.pci_mem_start);
  1929. /* Disable Clk Request */
  1930. pci_write_config_byte(pdev, 0x81, 0);
  1931. /* leave D3 mode */
  1932. pci_write_config_byte(pdev, 0x44, 0);
  1933. pci_write_config_byte(pdev, 0x04, 0x06);
  1934. pci_write_config_byte(pdev, 0x04, 0x07);
  1935. /* find adapter */
  1936. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1937. err = -ENODEV;
  1938. goto fail3;
  1939. }
  1940. /* Init IO handler */
  1941. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1942. /*like read eeprom and so on */
  1943. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1944. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1945. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1946. err = -ENODEV;
  1947. goto fail3;
  1948. }
  1949. rtlpriv->cfg->ops->init_sw_leds(hw);
  1950. /*aspm */
  1951. rtl_pci_init_aspm(hw);
  1952. /* Init mac80211 sw */
  1953. err = rtl_init_core(hw);
  1954. if (err) {
  1955. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1956. "Can't allocate sw for mac80211\n");
  1957. goto fail3;
  1958. }
  1959. /* Init PCI sw */
  1960. err = rtl_pci_init(hw, pdev);
  1961. if (err) {
  1962. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1963. goto fail3;
  1964. }
  1965. err = ieee80211_register_hw(hw);
  1966. if (err) {
  1967. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1968. "Can't register mac80211 hw.\n");
  1969. err = -ENODEV;
  1970. goto fail3;
  1971. }
  1972. rtlpriv->mac80211.mac80211_registered = 1;
  1973. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1974. if (err) {
  1975. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1976. "failed to create sysfs device attributes\n");
  1977. goto fail3;
  1978. }
  1979. /*init rfkill */
  1980. rtl_init_rfkill(hw); /* Init PCI sw */
  1981. rtlpci = rtl_pcidev(pcipriv);
  1982. err = rtl_pci_intr_mode_decide(hw);
  1983. if (err) {
  1984. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1985. "%s: failed to register IRQ handler\n",
  1986. wiphy_name(hw->wiphy));
  1987. goto fail3;
  1988. }
  1989. rtlpci->irq_alloc = 1;
  1990. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1991. return 0;
  1992. fail3:
  1993. pci_set_drvdata(pdev, NULL);
  1994. rtl_deinit_core(hw);
  1995. if (rtlpriv->io.pci_mem_start != 0)
  1996. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1997. fail2:
  1998. pci_release_regions(pdev);
  1999. complete(&rtlpriv->firmware_loading_complete);
  2000. fail1:
  2001. if (hw)
  2002. ieee80211_free_hw(hw);
  2003. pci_disable_device(pdev);
  2004. return err;
  2005. }
  2006. EXPORT_SYMBOL(rtl_pci_probe);
  2007. void rtl_pci_disconnect(struct pci_dev *pdev)
  2008. {
  2009. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2010. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2011. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2012. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  2013. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  2014. /* just in case driver is removed before firmware callback */
  2015. wait_for_completion(&rtlpriv->firmware_loading_complete);
  2016. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  2017. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  2018. /*ieee80211_unregister_hw will call ops_stop */
  2019. if (rtlmac->mac80211_registered == 1) {
  2020. ieee80211_unregister_hw(hw);
  2021. rtlmac->mac80211_registered = 0;
  2022. } else {
  2023. rtl_deinit_deferred_work(hw);
  2024. rtlpriv->intf_ops->adapter_stop(hw);
  2025. }
  2026. rtlpriv->cfg->ops->disable_interrupt(hw);
  2027. /*deinit rfkill */
  2028. rtl_deinit_rfkill(hw);
  2029. rtl_pci_deinit(hw);
  2030. rtl_deinit_core(hw);
  2031. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  2032. if (rtlpci->irq_alloc) {
  2033. free_irq(rtlpci->pdev->irq, hw);
  2034. rtlpci->irq_alloc = 0;
  2035. }
  2036. if (rtlpci->using_msi)
  2037. pci_disable_msi(rtlpci->pdev);
  2038. list_del(&rtlpriv->list);
  2039. if (rtlpriv->io.pci_mem_start != 0) {
  2040. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  2041. pci_release_regions(pdev);
  2042. }
  2043. pci_disable_device(pdev);
  2044. rtl_pci_disable_aspm(hw);
  2045. pci_set_drvdata(pdev, NULL);
  2046. ieee80211_free_hw(hw);
  2047. }
  2048. EXPORT_SYMBOL(rtl_pci_disconnect);
  2049. #ifdef CONFIG_PM_SLEEP
  2050. /***************************************
  2051. kernel pci power state define:
  2052. PCI_D0 ((pci_power_t __force) 0)
  2053. PCI_D1 ((pci_power_t __force) 1)
  2054. PCI_D2 ((pci_power_t __force) 2)
  2055. PCI_D3hot ((pci_power_t __force) 3)
  2056. PCI_D3cold ((pci_power_t __force) 4)
  2057. PCI_UNKNOWN ((pci_power_t __force) 5)
  2058. This function is called when system
  2059. goes into suspend state mac80211 will
  2060. call rtl_mac_stop() from the mac80211
  2061. suspend function first, So there is
  2062. no need to call hw_disable here.
  2063. ****************************************/
  2064. int rtl_pci_suspend(struct device *dev)
  2065. {
  2066. struct pci_dev *pdev = to_pci_dev(dev);
  2067. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2068. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2069. rtlpriv->cfg->ops->hw_suspend(hw);
  2070. rtl_deinit_rfkill(hw);
  2071. return 0;
  2072. }
  2073. EXPORT_SYMBOL(rtl_pci_suspend);
  2074. int rtl_pci_resume(struct device *dev)
  2075. {
  2076. struct pci_dev *pdev = to_pci_dev(dev);
  2077. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2078. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2079. rtlpriv->cfg->ops->hw_resume(hw);
  2080. rtl_init_rfkill(hw);
  2081. return 0;
  2082. }
  2083. EXPORT_SYMBOL(rtl_pci_resume);
  2084. #endif /* CONFIG_PM_SLEEP */
  2085. struct rtl_intf_ops rtl_pci_ops = {
  2086. .read_efuse_byte = read_efuse_byte,
  2087. .adapter_start = rtl_pci_start,
  2088. .adapter_stop = rtl_pci_stop,
  2089. .check_buddy_priv = rtl_pci_check_buddy_priv,
  2090. .adapter_tx = rtl_pci_tx,
  2091. .flush = rtl_pci_flush,
  2092. .reset_trx_ring = rtl_pci_reset_trx_ring,
  2093. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  2094. .disable_aspm = rtl_pci_disable_aspm,
  2095. .enable_aspm = rtl_pci_enable_aspm,
  2096. };