tc35815.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180
  1. /*
  2. * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
  3. *
  4. * Based on skelton.c by Donald Becker.
  5. *
  6. * This driver is a replacement of older and less maintained version.
  7. * This is a header of the older version:
  8. * -----<snip>-----
  9. * Copyright 2001 MontaVista Software Inc.
  10. * Author: MontaVista Software, Inc.
  11. * ahennessy@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. * static const char *version =
  14. * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
  15. * -----<snip>-----
  16. *
  17. * This file is subject to the terms and conditions of the GNU General Public
  18. * License. See the file "COPYING" in the main directory of this archive
  19. * for more details.
  20. *
  21. * (C) Copyright TOSHIBA CORPORATION 2004-2005
  22. * All Rights Reserved.
  23. */
  24. #define DRV_VERSION "1.39"
  25. static const char *version = "tc35815.c:v" DRV_VERSION "\n";
  26. #define MODNAME "tc35815"
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/types.h>
  30. #include <linux/fcntl.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/ioport.h>
  33. #include <linux/in.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/slab.h>
  36. #include <linux/string.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/errno.h>
  39. #include <linux/netdevice.h>
  40. #include <linux/etherdevice.h>
  41. #include <linux/skbuff.h>
  42. #include <linux/delay.h>
  43. #include <linux/pci.h>
  44. #include <linux/phy.h>
  45. #include <linux/workqueue.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/prefetch.h>
  48. #include <asm/io.h>
  49. #include <asm/byteorder.h>
  50. enum tc35815_chiptype {
  51. TC35815CF = 0,
  52. TC35815_NWU,
  53. TC35815_TX4939,
  54. };
  55. /* indexed by tc35815_chiptype, above */
  56. static const struct {
  57. const char *name;
  58. } chip_info[] = {
  59. { "TOSHIBA TC35815CF 10/100BaseTX" },
  60. { "TOSHIBA TC35815 with Wake on LAN" },
  61. { "TOSHIBA TC35815/TX4939" },
  62. };
  63. static const struct pci_device_id tc35815_pci_tbl[] = {
  64. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
  65. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
  66. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
  67. {0,}
  68. };
  69. MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
  70. /* see MODULE_PARM_DESC */
  71. static struct tc35815_options {
  72. int speed;
  73. int duplex;
  74. } options;
  75. /*
  76. * Registers
  77. */
  78. struct tc35815_regs {
  79. __u32 DMA_Ctl; /* 0x00 */
  80. __u32 TxFrmPtr;
  81. __u32 TxThrsh;
  82. __u32 TxPollCtr;
  83. __u32 BLFrmPtr;
  84. __u32 RxFragSize;
  85. __u32 Int_En;
  86. __u32 FDA_Bas;
  87. __u32 FDA_Lim; /* 0x20 */
  88. __u32 Int_Src;
  89. __u32 unused0[2];
  90. __u32 PauseCnt;
  91. __u32 RemPauCnt;
  92. __u32 TxCtlFrmStat;
  93. __u32 unused1;
  94. __u32 MAC_Ctl; /* 0x40 */
  95. __u32 CAM_Ctl;
  96. __u32 Tx_Ctl;
  97. __u32 Tx_Stat;
  98. __u32 Rx_Ctl;
  99. __u32 Rx_Stat;
  100. __u32 MD_Data;
  101. __u32 MD_CA;
  102. __u32 CAM_Adr; /* 0x60 */
  103. __u32 CAM_Data;
  104. __u32 CAM_Ena;
  105. __u32 PROM_Ctl;
  106. __u32 PROM_Data;
  107. __u32 Algn_Cnt;
  108. __u32 CRC_Cnt;
  109. __u32 Miss_Cnt;
  110. };
  111. /*
  112. * Bit assignments
  113. */
  114. /* DMA_Ctl bit assign ------------------------------------------------------- */
  115. #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
  116. #define DMA_RxAlign_1 0x00400000
  117. #define DMA_RxAlign_2 0x00800000
  118. #define DMA_RxAlign_3 0x00c00000
  119. #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
  120. #define DMA_IntMask 0x00040000 /* 1:Interrupt mask */
  121. #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
  122. #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
  123. #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
  124. #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
  125. #define DMA_TestMode 0x00002000 /* 1:Test Mode */
  126. #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
  127. #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
  128. /* RxFragSize bit assign ---------------------------------------------------- */
  129. #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
  130. #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
  131. /* MAC_Ctl bit assign ------------------------------------------------------- */
  132. #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
  133. #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
  134. #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
  135. #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
  136. #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
  137. #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
  138. #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
  139. #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
  140. #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
  141. #define MAC_Reset 0x00000004 /* 1:Software Reset */
  142. #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
  143. #define MAC_HaltReq 0x00000001 /* 1:Halt request */
  144. /* PROM_Ctl bit assign ------------------------------------------------------ */
  145. #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
  146. #define PROM_Read 0x00004000 /*10:Read operation */
  147. #define PROM_Write 0x00002000 /*01:Write operation */
  148. #define PROM_Erase 0x00006000 /*11:Erase operation */
  149. /*00:Enable or Disable Writting, */
  150. /* as specified in PROM_Addr. */
  151. #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
  152. /*00xxxx: disable */
  153. /* CAM_Ctl bit assign ------------------------------------------------------- */
  154. #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
  155. #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
  156. /* accept other */
  157. #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
  158. #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
  159. #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
  160. /* CAM_Ena bit assign ------------------------------------------------------- */
  161. #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
  162. #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
  163. #define CAM_Ena_Bit(index) (1 << (index))
  164. #define CAM_ENTRY_DESTINATION 0
  165. #define CAM_ENTRY_SOURCE 1
  166. #define CAM_ENTRY_MACCTL 20
  167. /* Tx_Ctl bit assign -------------------------------------------------------- */
  168. #define Tx_En 0x00000001 /* 1:Transmit enable */
  169. #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
  170. #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
  171. #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
  172. #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
  173. #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
  174. #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
  175. #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
  176. #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
  177. #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
  178. #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
  179. #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
  180. /* Tx_Stat bit assign ------------------------------------------------------- */
  181. #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
  182. #define Tx_ExColl 0x00000010 /* Excessive Collision */
  183. #define Tx_TXDefer 0x00000020 /* Transmit Defered */
  184. #define Tx_Paused 0x00000040 /* Transmit Paused */
  185. #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
  186. #define Tx_Under 0x00000100 /* Underrun */
  187. #define Tx_Defer 0x00000200 /* Deferral */
  188. #define Tx_NCarr 0x00000400 /* No Carrier */
  189. #define Tx_10Stat 0x00000800 /* 10Mbps Status */
  190. #define Tx_LateColl 0x00001000 /* Late Collision */
  191. #define Tx_TxPar 0x00002000 /* Tx Parity Error */
  192. #define Tx_Comp 0x00004000 /* Completion */
  193. #define Tx_Halted 0x00008000 /* Tx Halted */
  194. #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
  195. /* Rx_Ctl bit assign -------------------------------------------------------- */
  196. #define Rx_EnGood 0x00004000 /* 1:Enable Good */
  197. #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
  198. #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
  199. #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
  200. #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
  201. #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
  202. #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
  203. #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
  204. #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
  205. #define Rx_LongEn 0x00000004 /* 1:Long Enable */
  206. #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
  207. #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
  208. /* Rx_Stat bit assign ------------------------------------------------------- */
  209. #define Rx_Halted 0x00008000 /* Rx Halted */
  210. #define Rx_Good 0x00004000 /* Rx Good */
  211. #define Rx_RxPar 0x00002000 /* Rx Parity Error */
  212. #define Rx_TypePkt 0x00001000 /* Rx Type Packet */
  213. #define Rx_LongErr 0x00000800 /* Rx Long Error */
  214. #define Rx_Over 0x00000400 /* Rx Overflow */
  215. #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
  216. #define Rx_Align 0x00000100 /* Rx Alignment Error */
  217. #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
  218. #define Rx_IntRx 0x00000040 /* Rx Interrupt */
  219. #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
  220. #define Rx_InLenErr 0x00000010 /* Rx In Range Frame Length Error */
  221. #define Rx_Stat_Mask 0x0000FFF0 /* Rx All Status Mask */
  222. /* Int_En bit assign -------------------------------------------------------- */
  223. #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
  224. #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
  225. #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
  226. #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
  227. #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
  228. #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
  229. #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
  230. #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
  231. #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
  232. #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
  233. #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
  234. #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
  235. /* Exhausted Enable */
  236. /* Int_Src bit assign ------------------------------------------------------- */
  237. #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
  238. #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
  239. #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
  240. #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
  241. #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
  242. #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
  243. #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
  244. #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
  245. #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
  246. #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
  247. #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
  248. #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
  249. #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
  250. #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
  251. #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
  252. /* MD_CA bit assign --------------------------------------------------------- */
  253. #define MD_CA_PreSup 0x00001000 /* 1:Preamble Suppress */
  254. #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
  255. #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
  256. /*
  257. * Descriptors
  258. */
  259. /* Frame descripter */
  260. struct FDesc {
  261. volatile __u32 FDNext;
  262. volatile __u32 FDSystem;
  263. volatile __u32 FDStat;
  264. volatile __u32 FDCtl;
  265. };
  266. /* Buffer descripter */
  267. struct BDesc {
  268. volatile __u32 BuffData;
  269. volatile __u32 BDCtl;
  270. };
  271. #define FD_ALIGN 16
  272. /* Frame Descripter bit assign ---------------------------------------------- */
  273. #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
  274. #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
  275. #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
  276. #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
  277. #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
  278. #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
  279. #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
  280. #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
  281. #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
  282. #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
  283. #define FD_BDCnt_SHIFT 16
  284. /* Buffer Descripter bit assign --------------------------------------------- */
  285. #define BD_BuffLength_MASK 0x0000FFFF /* Receive Data Size */
  286. #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
  287. #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
  288. #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
  289. #define BD_RxBDID_SHIFT 16
  290. #define BD_RxBDSeqN_SHIFT 24
  291. /* Some useful constants. */
  292. #define TX_CTL_CMD (Tx_EnTxPar | Tx_EnLateColl | \
  293. Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
  294. Tx_En) /* maybe 0x7b01 */
  295. /* Do not use Rx_StripCRC -- it causes trouble on BLEx/FDAEx condition */
  296. #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
  297. | Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
  298. #define INT_EN_CMD (Int_NRAbtEn | \
  299. Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
  300. Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
  301. Int_STargAbtEn | \
  302. Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
  303. #define DMA_CTL_CMD DMA_BURST_SIZE
  304. #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
  305. /* Tuning parameters */
  306. #define DMA_BURST_SIZE 32
  307. #define TX_THRESHOLD 1024
  308. /* used threshold with packet max byte for low pci transfer ability.*/
  309. #define TX_THRESHOLD_MAX 1536
  310. /* setting threshold max value when overrun error occurred this count. */
  311. #define TX_THRESHOLD_KEEP_LIMIT 10
  312. /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
  313. #define FD_PAGE_NUM 4
  314. #define RX_BUF_NUM 128 /* < 256 */
  315. #define RX_FD_NUM 256 /* >= 32 */
  316. #define TX_FD_NUM 128
  317. #if RX_CTL_CMD & Rx_LongEn
  318. #define RX_BUF_SIZE PAGE_SIZE
  319. #elif RX_CTL_CMD & Rx_StripCRC
  320. #define RX_BUF_SIZE \
  321. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + NET_IP_ALIGN)
  322. #else
  323. #define RX_BUF_SIZE \
  324. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN + NET_IP_ALIGN)
  325. #endif
  326. #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
  327. #define NAPI_WEIGHT 16
  328. struct TxFD {
  329. struct FDesc fd;
  330. struct BDesc bd;
  331. struct BDesc unused;
  332. };
  333. struct RxFD {
  334. struct FDesc fd;
  335. struct BDesc bd[0]; /* variable length */
  336. };
  337. struct FrFD {
  338. struct FDesc fd;
  339. struct BDesc bd[RX_BUF_NUM];
  340. };
  341. #define tc_readl(addr) ioread32(addr)
  342. #define tc_writel(d, addr) iowrite32(d, addr)
  343. #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
  344. /* Information that need to be kept for each controller. */
  345. struct tc35815_local {
  346. struct pci_dev *pci_dev;
  347. struct net_device *dev;
  348. struct napi_struct napi;
  349. /* statistics */
  350. struct {
  351. int max_tx_qlen;
  352. int tx_ints;
  353. int rx_ints;
  354. int tx_underrun;
  355. } lstats;
  356. /* Tx control lock. This protects the transmit buffer ring
  357. * state along with the "tx full" state of the driver. This
  358. * means all netif_queue flow control actions are protected
  359. * by this lock as well.
  360. */
  361. spinlock_t lock;
  362. spinlock_t rx_lock;
  363. struct mii_bus *mii_bus;
  364. struct phy_device *phy_dev;
  365. int duplex;
  366. int speed;
  367. int link;
  368. struct work_struct restart_work;
  369. /*
  370. * Transmitting: Batch Mode.
  371. * 1 BD in 1 TxFD.
  372. * Receiving: Non-Packing Mode.
  373. * 1 circular FD for Free Buffer List.
  374. * RX_BUF_NUM BD in Free Buffer FD.
  375. * One Free Buffer BD has ETH_FRAME_LEN data buffer.
  376. */
  377. void *fd_buf; /* for TxFD, RxFD, FrFD */
  378. dma_addr_t fd_buf_dma;
  379. struct TxFD *tfd_base;
  380. unsigned int tfd_start;
  381. unsigned int tfd_end;
  382. struct RxFD *rfd_base;
  383. struct RxFD *rfd_limit;
  384. struct RxFD *rfd_cur;
  385. struct FrFD *fbl_ptr;
  386. unsigned int fbl_count;
  387. struct {
  388. struct sk_buff *skb;
  389. dma_addr_t skb_dma;
  390. } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
  391. u32 msg_enable;
  392. enum tc35815_chiptype chiptype;
  393. };
  394. static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
  395. {
  396. return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
  397. }
  398. #ifdef DEBUG
  399. static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  400. {
  401. return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
  402. }
  403. #endif
  404. static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
  405. struct pci_dev *hwdev,
  406. dma_addr_t *dma_handle)
  407. {
  408. struct sk_buff *skb;
  409. skb = netdev_alloc_skb(dev, RX_BUF_SIZE);
  410. if (!skb)
  411. return NULL;
  412. *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
  413. PCI_DMA_FROMDEVICE);
  414. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  415. dev_kfree_skb_any(skb);
  416. return NULL;
  417. }
  418. skb_reserve(skb, 2); /* make IP header 4byte aligned */
  419. return skb;
  420. }
  421. static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
  422. {
  423. pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
  424. PCI_DMA_FROMDEVICE);
  425. dev_kfree_skb_any(skb);
  426. }
  427. /* Index to functions, as function prototypes. */
  428. static int tc35815_open(struct net_device *dev);
  429. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
  430. static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
  431. static int tc35815_rx(struct net_device *dev, int limit);
  432. static int tc35815_poll(struct napi_struct *napi, int budget);
  433. static void tc35815_txdone(struct net_device *dev);
  434. static int tc35815_close(struct net_device *dev);
  435. static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
  436. static void tc35815_set_multicast_list(struct net_device *dev);
  437. static void tc35815_tx_timeout(struct net_device *dev);
  438. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  439. #ifdef CONFIG_NET_POLL_CONTROLLER
  440. static void tc35815_poll_controller(struct net_device *dev);
  441. #endif
  442. static const struct ethtool_ops tc35815_ethtool_ops;
  443. /* Example routines you must write ;->. */
  444. static void tc35815_chip_reset(struct net_device *dev);
  445. static void tc35815_chip_init(struct net_device *dev);
  446. #ifdef DEBUG
  447. static void panic_queues(struct net_device *dev);
  448. #endif
  449. static void tc35815_restart_work(struct work_struct *work);
  450. static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  451. {
  452. struct net_device *dev = bus->priv;
  453. struct tc35815_regs __iomem *tr =
  454. (struct tc35815_regs __iomem *)dev->base_addr;
  455. unsigned long timeout = jiffies + HZ;
  456. tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
  457. udelay(12); /* it takes 32 x 400ns at least */
  458. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  459. if (time_after(jiffies, timeout))
  460. return -EIO;
  461. cpu_relax();
  462. }
  463. return tc_readl(&tr->MD_Data) & 0xffff;
  464. }
  465. static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
  466. {
  467. struct net_device *dev = bus->priv;
  468. struct tc35815_regs __iomem *tr =
  469. (struct tc35815_regs __iomem *)dev->base_addr;
  470. unsigned long timeout = jiffies + HZ;
  471. tc_writel(val, &tr->MD_Data);
  472. tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
  473. &tr->MD_CA);
  474. udelay(12); /* it takes 32 x 400ns at least */
  475. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  476. if (time_after(jiffies, timeout))
  477. return -EIO;
  478. cpu_relax();
  479. }
  480. return 0;
  481. }
  482. static void tc_handle_link_change(struct net_device *dev)
  483. {
  484. struct tc35815_local *lp = netdev_priv(dev);
  485. struct phy_device *phydev = lp->phy_dev;
  486. unsigned long flags;
  487. int status_change = 0;
  488. spin_lock_irqsave(&lp->lock, flags);
  489. if (phydev->link &&
  490. (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
  491. struct tc35815_regs __iomem *tr =
  492. (struct tc35815_regs __iomem *)dev->base_addr;
  493. u32 reg;
  494. reg = tc_readl(&tr->MAC_Ctl);
  495. reg |= MAC_HaltReq;
  496. tc_writel(reg, &tr->MAC_Ctl);
  497. if (phydev->duplex == DUPLEX_FULL)
  498. reg |= MAC_FullDup;
  499. else
  500. reg &= ~MAC_FullDup;
  501. tc_writel(reg, &tr->MAC_Ctl);
  502. reg &= ~MAC_HaltReq;
  503. tc_writel(reg, &tr->MAC_Ctl);
  504. /*
  505. * TX4939 PCFG.SPEEDn bit will be changed on
  506. * NETDEV_CHANGE event.
  507. */
  508. /*
  509. * WORKAROUND: enable LostCrS only if half duplex
  510. * operation.
  511. * (TX4939 does not have EnLCarr)
  512. */
  513. if (phydev->duplex == DUPLEX_HALF &&
  514. lp->chiptype != TC35815_TX4939)
  515. tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
  516. &tr->Tx_Ctl);
  517. lp->speed = phydev->speed;
  518. lp->duplex = phydev->duplex;
  519. status_change = 1;
  520. }
  521. if (phydev->link != lp->link) {
  522. if (phydev->link) {
  523. /* delayed promiscuous enabling */
  524. if (dev->flags & IFF_PROMISC)
  525. tc35815_set_multicast_list(dev);
  526. } else {
  527. lp->speed = 0;
  528. lp->duplex = -1;
  529. }
  530. lp->link = phydev->link;
  531. status_change = 1;
  532. }
  533. spin_unlock_irqrestore(&lp->lock, flags);
  534. if (status_change && netif_msg_link(lp)) {
  535. phy_print_status(phydev);
  536. pr_debug("%s: MII BMCR %04x BMSR %04x LPA %04x\n",
  537. dev->name,
  538. phy_read(phydev, MII_BMCR),
  539. phy_read(phydev, MII_BMSR),
  540. phy_read(phydev, MII_LPA));
  541. }
  542. }
  543. static int tc_mii_probe(struct net_device *dev)
  544. {
  545. struct tc35815_local *lp = netdev_priv(dev);
  546. struct phy_device *phydev;
  547. u32 dropmask;
  548. phydev = phy_find_first(lp->mii_bus);
  549. if (!phydev) {
  550. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  551. return -ENODEV;
  552. }
  553. /* attach the mac to the phy */
  554. phydev = phy_connect(dev, phydev_name(phydev),
  555. &tc_handle_link_change,
  556. lp->chiptype == TC35815_TX4939 ? PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
  557. if (IS_ERR(phydev)) {
  558. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  559. return PTR_ERR(phydev);
  560. }
  561. phy_attached_info(phydev);
  562. /* mask with MAC supported features */
  563. phydev->supported &= PHY_BASIC_FEATURES;
  564. dropmask = 0;
  565. if (options.speed == 10)
  566. dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
  567. else if (options.speed == 100)
  568. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
  569. if (options.duplex == 1)
  570. dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
  571. else if (options.duplex == 2)
  572. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
  573. phydev->supported &= ~dropmask;
  574. phydev->advertising = phydev->supported;
  575. lp->link = 0;
  576. lp->speed = 0;
  577. lp->duplex = -1;
  578. lp->phy_dev = phydev;
  579. return 0;
  580. }
  581. static int tc_mii_init(struct net_device *dev)
  582. {
  583. struct tc35815_local *lp = netdev_priv(dev);
  584. int err;
  585. lp->mii_bus = mdiobus_alloc();
  586. if (lp->mii_bus == NULL) {
  587. err = -ENOMEM;
  588. goto err_out;
  589. }
  590. lp->mii_bus->name = "tc35815_mii_bus";
  591. lp->mii_bus->read = tc_mdio_read;
  592. lp->mii_bus->write = tc_mdio_write;
  593. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  594. (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
  595. lp->mii_bus->priv = dev;
  596. lp->mii_bus->parent = &lp->pci_dev->dev;
  597. err = mdiobus_register(lp->mii_bus);
  598. if (err)
  599. goto err_out_free_mii_bus;
  600. err = tc_mii_probe(dev);
  601. if (err)
  602. goto err_out_unregister_bus;
  603. return 0;
  604. err_out_unregister_bus:
  605. mdiobus_unregister(lp->mii_bus);
  606. err_out_free_mii_bus:
  607. mdiobus_free(lp->mii_bus);
  608. err_out:
  609. return err;
  610. }
  611. #ifdef CONFIG_CPU_TX49XX
  612. /*
  613. * Find a platform_device providing a MAC address. The platform code
  614. * should provide a "tc35815-mac" device with a MAC address in its
  615. * platform_data.
  616. */
  617. static int tc35815_mac_match(struct device *dev, void *data)
  618. {
  619. struct platform_device *plat_dev = to_platform_device(dev);
  620. struct pci_dev *pci_dev = data;
  621. unsigned int id = pci_dev->irq;
  622. return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
  623. }
  624. static int tc35815_read_plat_dev_addr(struct net_device *dev)
  625. {
  626. struct tc35815_local *lp = netdev_priv(dev);
  627. struct device *pd = bus_find_device(&platform_bus_type, NULL,
  628. lp->pci_dev, tc35815_mac_match);
  629. if (pd) {
  630. if (pd->platform_data)
  631. memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
  632. put_device(pd);
  633. return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
  634. }
  635. return -ENODEV;
  636. }
  637. #else
  638. static int tc35815_read_plat_dev_addr(struct net_device *dev)
  639. {
  640. return -ENODEV;
  641. }
  642. #endif
  643. static int tc35815_init_dev_addr(struct net_device *dev)
  644. {
  645. struct tc35815_regs __iomem *tr =
  646. (struct tc35815_regs __iomem *)dev->base_addr;
  647. int i;
  648. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  649. ;
  650. for (i = 0; i < 6; i += 2) {
  651. unsigned short data;
  652. tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
  653. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  654. ;
  655. data = tc_readl(&tr->PROM_Data);
  656. dev->dev_addr[i] = data & 0xff;
  657. dev->dev_addr[i+1] = data >> 8;
  658. }
  659. if (!is_valid_ether_addr(dev->dev_addr))
  660. return tc35815_read_plat_dev_addr(dev);
  661. return 0;
  662. }
  663. static const struct net_device_ops tc35815_netdev_ops = {
  664. .ndo_open = tc35815_open,
  665. .ndo_stop = tc35815_close,
  666. .ndo_start_xmit = tc35815_send_packet,
  667. .ndo_get_stats = tc35815_get_stats,
  668. .ndo_set_rx_mode = tc35815_set_multicast_list,
  669. .ndo_tx_timeout = tc35815_tx_timeout,
  670. .ndo_do_ioctl = tc35815_ioctl,
  671. .ndo_validate_addr = eth_validate_addr,
  672. .ndo_change_mtu = eth_change_mtu,
  673. .ndo_set_mac_address = eth_mac_addr,
  674. #ifdef CONFIG_NET_POLL_CONTROLLER
  675. .ndo_poll_controller = tc35815_poll_controller,
  676. #endif
  677. };
  678. static int tc35815_init_one(struct pci_dev *pdev,
  679. const struct pci_device_id *ent)
  680. {
  681. void __iomem *ioaddr = NULL;
  682. struct net_device *dev;
  683. struct tc35815_local *lp;
  684. int rc;
  685. static int printed_version;
  686. if (!printed_version++) {
  687. printk(version);
  688. dev_printk(KERN_DEBUG, &pdev->dev,
  689. "speed:%d duplex:%d\n",
  690. options.speed, options.duplex);
  691. }
  692. if (!pdev->irq) {
  693. dev_warn(&pdev->dev, "no IRQ assigned.\n");
  694. return -ENODEV;
  695. }
  696. /* dev zeroed in alloc_etherdev */
  697. dev = alloc_etherdev(sizeof(*lp));
  698. if (dev == NULL)
  699. return -ENOMEM;
  700. SET_NETDEV_DEV(dev, &pdev->dev);
  701. lp = netdev_priv(dev);
  702. lp->dev = dev;
  703. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  704. rc = pcim_enable_device(pdev);
  705. if (rc)
  706. goto err_out;
  707. rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
  708. if (rc)
  709. goto err_out;
  710. pci_set_master(pdev);
  711. ioaddr = pcim_iomap_table(pdev)[1];
  712. /* Initialize the device structure. */
  713. dev->netdev_ops = &tc35815_netdev_ops;
  714. dev->ethtool_ops = &tc35815_ethtool_ops;
  715. dev->watchdog_timeo = TC35815_TX_TIMEOUT;
  716. netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
  717. dev->irq = pdev->irq;
  718. dev->base_addr = (unsigned long)ioaddr;
  719. INIT_WORK(&lp->restart_work, tc35815_restart_work);
  720. spin_lock_init(&lp->lock);
  721. spin_lock_init(&lp->rx_lock);
  722. lp->pci_dev = pdev;
  723. lp->chiptype = ent->driver_data;
  724. lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
  725. pci_set_drvdata(pdev, dev);
  726. /* Soft reset the chip. */
  727. tc35815_chip_reset(dev);
  728. /* Retrieve the ethernet address. */
  729. if (tc35815_init_dev_addr(dev)) {
  730. dev_warn(&pdev->dev, "not valid ether addr\n");
  731. eth_hw_addr_random(dev);
  732. }
  733. rc = register_netdev(dev);
  734. if (rc)
  735. goto err_out;
  736. printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
  737. dev->name,
  738. chip_info[ent->driver_data].name,
  739. dev->base_addr,
  740. dev->dev_addr,
  741. dev->irq);
  742. rc = tc_mii_init(dev);
  743. if (rc)
  744. goto err_out_unregister;
  745. return 0;
  746. err_out_unregister:
  747. unregister_netdev(dev);
  748. err_out:
  749. free_netdev(dev);
  750. return rc;
  751. }
  752. static void tc35815_remove_one(struct pci_dev *pdev)
  753. {
  754. struct net_device *dev = pci_get_drvdata(pdev);
  755. struct tc35815_local *lp = netdev_priv(dev);
  756. phy_disconnect(lp->phy_dev);
  757. mdiobus_unregister(lp->mii_bus);
  758. mdiobus_free(lp->mii_bus);
  759. unregister_netdev(dev);
  760. free_netdev(dev);
  761. }
  762. static int
  763. tc35815_init_queues(struct net_device *dev)
  764. {
  765. struct tc35815_local *lp = netdev_priv(dev);
  766. int i;
  767. unsigned long fd_addr;
  768. if (!lp->fd_buf) {
  769. BUG_ON(sizeof(struct FDesc) +
  770. sizeof(struct BDesc) * RX_BUF_NUM +
  771. sizeof(struct FDesc) * RX_FD_NUM +
  772. sizeof(struct TxFD) * TX_FD_NUM >
  773. PAGE_SIZE * FD_PAGE_NUM);
  774. lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
  775. PAGE_SIZE * FD_PAGE_NUM,
  776. &lp->fd_buf_dma);
  777. if (!lp->fd_buf)
  778. return -ENOMEM;
  779. for (i = 0; i < RX_BUF_NUM; i++) {
  780. lp->rx_skbs[i].skb =
  781. alloc_rxbuf_skb(dev, lp->pci_dev,
  782. &lp->rx_skbs[i].skb_dma);
  783. if (!lp->rx_skbs[i].skb) {
  784. while (--i >= 0) {
  785. free_rxbuf_skb(lp->pci_dev,
  786. lp->rx_skbs[i].skb,
  787. lp->rx_skbs[i].skb_dma);
  788. lp->rx_skbs[i].skb = NULL;
  789. }
  790. pci_free_consistent(lp->pci_dev,
  791. PAGE_SIZE * FD_PAGE_NUM,
  792. lp->fd_buf,
  793. lp->fd_buf_dma);
  794. lp->fd_buf = NULL;
  795. return -ENOMEM;
  796. }
  797. }
  798. printk(KERN_DEBUG "%s: FD buf %p DataBuf",
  799. dev->name, lp->fd_buf);
  800. printk("\n");
  801. } else {
  802. for (i = 0; i < FD_PAGE_NUM; i++)
  803. clear_page((void *)((unsigned long)lp->fd_buf +
  804. i * PAGE_SIZE));
  805. }
  806. fd_addr = (unsigned long)lp->fd_buf;
  807. /* Free Descriptors (for Receive) */
  808. lp->rfd_base = (struct RxFD *)fd_addr;
  809. fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
  810. for (i = 0; i < RX_FD_NUM; i++)
  811. lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
  812. lp->rfd_cur = lp->rfd_base;
  813. lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
  814. /* Transmit Descriptors */
  815. lp->tfd_base = (struct TxFD *)fd_addr;
  816. fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
  817. for (i = 0; i < TX_FD_NUM; i++) {
  818. lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
  819. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  820. lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
  821. }
  822. lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
  823. lp->tfd_start = 0;
  824. lp->tfd_end = 0;
  825. /* Buffer List (for Receive) */
  826. lp->fbl_ptr = (struct FrFD *)fd_addr;
  827. lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
  828. lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
  829. /*
  830. * move all allocated skbs to head of rx_skbs[] array.
  831. * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
  832. * tc35815_rx() had failed.
  833. */
  834. lp->fbl_count = 0;
  835. for (i = 0; i < RX_BUF_NUM; i++) {
  836. if (lp->rx_skbs[i].skb) {
  837. if (i != lp->fbl_count) {
  838. lp->rx_skbs[lp->fbl_count].skb =
  839. lp->rx_skbs[i].skb;
  840. lp->rx_skbs[lp->fbl_count].skb_dma =
  841. lp->rx_skbs[i].skb_dma;
  842. }
  843. lp->fbl_count++;
  844. }
  845. }
  846. for (i = 0; i < RX_BUF_NUM; i++) {
  847. if (i >= lp->fbl_count) {
  848. lp->fbl_ptr->bd[i].BuffData = 0;
  849. lp->fbl_ptr->bd[i].BDCtl = 0;
  850. continue;
  851. }
  852. lp->fbl_ptr->bd[i].BuffData =
  853. cpu_to_le32(lp->rx_skbs[i].skb_dma);
  854. /* BDID is index of FrFD.bd[] */
  855. lp->fbl_ptr->bd[i].BDCtl =
  856. cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
  857. RX_BUF_SIZE);
  858. }
  859. printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
  860. dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
  861. return 0;
  862. }
  863. static void
  864. tc35815_clear_queues(struct net_device *dev)
  865. {
  866. struct tc35815_local *lp = netdev_priv(dev);
  867. int i;
  868. for (i = 0; i < TX_FD_NUM; i++) {
  869. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  870. struct sk_buff *skb =
  871. fdsystem != 0xffffffff ?
  872. lp->tx_skbs[fdsystem].skb : NULL;
  873. #ifdef DEBUG
  874. if (lp->tx_skbs[i].skb != skb) {
  875. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  876. panic_queues(dev);
  877. }
  878. #else
  879. BUG_ON(lp->tx_skbs[i].skb != skb);
  880. #endif
  881. if (skb) {
  882. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  883. lp->tx_skbs[i].skb = NULL;
  884. lp->tx_skbs[i].skb_dma = 0;
  885. dev_kfree_skb_any(skb);
  886. }
  887. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  888. }
  889. tc35815_init_queues(dev);
  890. }
  891. static void
  892. tc35815_free_queues(struct net_device *dev)
  893. {
  894. struct tc35815_local *lp = netdev_priv(dev);
  895. int i;
  896. if (lp->tfd_base) {
  897. for (i = 0; i < TX_FD_NUM; i++) {
  898. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  899. struct sk_buff *skb =
  900. fdsystem != 0xffffffff ?
  901. lp->tx_skbs[fdsystem].skb : NULL;
  902. #ifdef DEBUG
  903. if (lp->tx_skbs[i].skb != skb) {
  904. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  905. panic_queues(dev);
  906. }
  907. #else
  908. BUG_ON(lp->tx_skbs[i].skb != skb);
  909. #endif
  910. if (skb) {
  911. dev_kfree_skb(skb);
  912. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  913. lp->tx_skbs[i].skb = NULL;
  914. lp->tx_skbs[i].skb_dma = 0;
  915. }
  916. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  917. }
  918. }
  919. lp->rfd_base = NULL;
  920. lp->rfd_limit = NULL;
  921. lp->rfd_cur = NULL;
  922. lp->fbl_ptr = NULL;
  923. for (i = 0; i < RX_BUF_NUM; i++) {
  924. if (lp->rx_skbs[i].skb) {
  925. free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
  926. lp->rx_skbs[i].skb_dma);
  927. lp->rx_skbs[i].skb = NULL;
  928. }
  929. }
  930. if (lp->fd_buf) {
  931. pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
  932. lp->fd_buf, lp->fd_buf_dma);
  933. lp->fd_buf = NULL;
  934. }
  935. }
  936. static void
  937. dump_txfd(struct TxFD *fd)
  938. {
  939. printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
  940. le32_to_cpu(fd->fd.FDNext),
  941. le32_to_cpu(fd->fd.FDSystem),
  942. le32_to_cpu(fd->fd.FDStat),
  943. le32_to_cpu(fd->fd.FDCtl));
  944. printk("BD: ");
  945. printk(" %08x %08x",
  946. le32_to_cpu(fd->bd.BuffData),
  947. le32_to_cpu(fd->bd.BDCtl));
  948. printk("\n");
  949. }
  950. static int
  951. dump_rxfd(struct RxFD *fd)
  952. {
  953. int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  954. if (bd_count > 8)
  955. bd_count = 8;
  956. printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
  957. le32_to_cpu(fd->fd.FDNext),
  958. le32_to_cpu(fd->fd.FDSystem),
  959. le32_to_cpu(fd->fd.FDStat),
  960. le32_to_cpu(fd->fd.FDCtl));
  961. if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
  962. return 0;
  963. printk("BD: ");
  964. for (i = 0; i < bd_count; i++)
  965. printk(" %08x %08x",
  966. le32_to_cpu(fd->bd[i].BuffData),
  967. le32_to_cpu(fd->bd[i].BDCtl));
  968. printk("\n");
  969. return bd_count;
  970. }
  971. #ifdef DEBUG
  972. static void
  973. dump_frfd(struct FrFD *fd)
  974. {
  975. int i;
  976. printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
  977. le32_to_cpu(fd->fd.FDNext),
  978. le32_to_cpu(fd->fd.FDSystem),
  979. le32_to_cpu(fd->fd.FDStat),
  980. le32_to_cpu(fd->fd.FDCtl));
  981. printk("BD: ");
  982. for (i = 0; i < RX_BUF_NUM; i++)
  983. printk(" %08x %08x",
  984. le32_to_cpu(fd->bd[i].BuffData),
  985. le32_to_cpu(fd->bd[i].BDCtl));
  986. printk("\n");
  987. }
  988. static void
  989. panic_queues(struct net_device *dev)
  990. {
  991. struct tc35815_local *lp = netdev_priv(dev);
  992. int i;
  993. printk("TxFD base %p, start %u, end %u\n",
  994. lp->tfd_base, lp->tfd_start, lp->tfd_end);
  995. printk("RxFD base %p limit %p cur %p\n",
  996. lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
  997. printk("FrFD %p\n", lp->fbl_ptr);
  998. for (i = 0; i < TX_FD_NUM; i++)
  999. dump_txfd(&lp->tfd_base[i]);
  1000. for (i = 0; i < RX_FD_NUM; i++) {
  1001. int bd_count = dump_rxfd(&lp->rfd_base[i]);
  1002. i += (bd_count + 1) / 2; /* skip BDs */
  1003. }
  1004. dump_frfd(lp->fbl_ptr);
  1005. panic("%s: Illegal queue state.", dev->name);
  1006. }
  1007. #endif
  1008. static void print_eth(const u8 *add)
  1009. {
  1010. printk(KERN_DEBUG "print_eth(%p)\n", add);
  1011. printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
  1012. add + 6, add, add[12], add[13]);
  1013. }
  1014. static int tc35815_tx_full(struct net_device *dev)
  1015. {
  1016. struct tc35815_local *lp = netdev_priv(dev);
  1017. return (lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end;
  1018. }
  1019. static void tc35815_restart(struct net_device *dev)
  1020. {
  1021. struct tc35815_local *lp = netdev_priv(dev);
  1022. int ret;
  1023. if (lp->phy_dev) {
  1024. ret = phy_init_hw(lp->phy_dev);
  1025. if (ret)
  1026. printk(KERN_ERR "%s: PHY init failed.\n", dev->name);
  1027. }
  1028. spin_lock_bh(&lp->rx_lock);
  1029. spin_lock_irq(&lp->lock);
  1030. tc35815_chip_reset(dev);
  1031. tc35815_clear_queues(dev);
  1032. tc35815_chip_init(dev);
  1033. /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
  1034. tc35815_set_multicast_list(dev);
  1035. spin_unlock_irq(&lp->lock);
  1036. spin_unlock_bh(&lp->rx_lock);
  1037. netif_wake_queue(dev);
  1038. }
  1039. static void tc35815_restart_work(struct work_struct *work)
  1040. {
  1041. struct tc35815_local *lp =
  1042. container_of(work, struct tc35815_local, restart_work);
  1043. struct net_device *dev = lp->dev;
  1044. tc35815_restart(dev);
  1045. }
  1046. static void tc35815_schedule_restart(struct net_device *dev)
  1047. {
  1048. struct tc35815_local *lp = netdev_priv(dev);
  1049. struct tc35815_regs __iomem *tr =
  1050. (struct tc35815_regs __iomem *)dev->base_addr;
  1051. unsigned long flags;
  1052. /* disable interrupts */
  1053. spin_lock_irqsave(&lp->lock, flags);
  1054. tc_writel(0, &tr->Int_En);
  1055. tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
  1056. schedule_work(&lp->restart_work);
  1057. spin_unlock_irqrestore(&lp->lock, flags);
  1058. }
  1059. static void tc35815_tx_timeout(struct net_device *dev)
  1060. {
  1061. struct tc35815_regs __iomem *tr =
  1062. (struct tc35815_regs __iomem *)dev->base_addr;
  1063. printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
  1064. dev->name, tc_readl(&tr->Tx_Stat));
  1065. /* Try to restart the adaptor. */
  1066. tc35815_schedule_restart(dev);
  1067. dev->stats.tx_errors++;
  1068. }
  1069. /*
  1070. * Open/initialize the controller. This is called (in the current kernel)
  1071. * sometime after booting when the 'ifconfig' program is run.
  1072. *
  1073. * This routine should set everything up anew at each open, even
  1074. * registers that "should" only need to be set once at boot, so that
  1075. * there is non-reboot way to recover if something goes wrong.
  1076. */
  1077. static int
  1078. tc35815_open(struct net_device *dev)
  1079. {
  1080. struct tc35815_local *lp = netdev_priv(dev);
  1081. /*
  1082. * This is used if the interrupt line can turned off (shared).
  1083. * See 3c503.c for an example of selecting the IRQ at config-time.
  1084. */
  1085. if (request_irq(dev->irq, tc35815_interrupt, IRQF_SHARED,
  1086. dev->name, dev))
  1087. return -EAGAIN;
  1088. tc35815_chip_reset(dev);
  1089. if (tc35815_init_queues(dev) != 0) {
  1090. free_irq(dev->irq, dev);
  1091. return -EAGAIN;
  1092. }
  1093. napi_enable(&lp->napi);
  1094. /* Reset the hardware here. Don't forget to set the station address. */
  1095. spin_lock_irq(&lp->lock);
  1096. tc35815_chip_init(dev);
  1097. spin_unlock_irq(&lp->lock);
  1098. netif_carrier_off(dev);
  1099. /* schedule a link state check */
  1100. phy_start(lp->phy_dev);
  1101. /* We are now ready to accept transmit requeusts from
  1102. * the queueing layer of the networking.
  1103. */
  1104. netif_start_queue(dev);
  1105. return 0;
  1106. }
  1107. /* This will only be invoked if your driver is _not_ in XOFF state.
  1108. * What this means is that you need not check it, and that this
  1109. * invariant will hold if you make sure that the netif_*_queue()
  1110. * calls are done at the proper times.
  1111. */
  1112. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
  1113. {
  1114. struct tc35815_local *lp = netdev_priv(dev);
  1115. struct TxFD *txfd;
  1116. unsigned long flags;
  1117. /* If some error occurs while trying to transmit this
  1118. * packet, you should return '1' from this function.
  1119. * In such a case you _may not_ do anything to the
  1120. * SKB, it is still owned by the network queueing
  1121. * layer when an error is returned. This means you
  1122. * may not modify any SKB fields, you may not free
  1123. * the SKB, etc.
  1124. */
  1125. /* This is the most common case for modern hardware.
  1126. * The spinlock protects this code from the TX complete
  1127. * hardware interrupt handler. Queue flow control is
  1128. * thus managed under this lock as well.
  1129. */
  1130. spin_lock_irqsave(&lp->lock, flags);
  1131. /* failsafe... (handle txdone now if half of FDs are used) */
  1132. if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
  1133. TX_FD_NUM / 2)
  1134. tc35815_txdone(dev);
  1135. if (netif_msg_pktdata(lp))
  1136. print_eth(skb->data);
  1137. #ifdef DEBUG
  1138. if (lp->tx_skbs[lp->tfd_start].skb) {
  1139. printk("%s: tx_skbs conflict.\n", dev->name);
  1140. panic_queues(dev);
  1141. }
  1142. #else
  1143. BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
  1144. #endif
  1145. lp->tx_skbs[lp->tfd_start].skb = skb;
  1146. lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1147. /*add to ring */
  1148. txfd = &lp->tfd_base[lp->tfd_start];
  1149. txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
  1150. txfd->bd.BDCtl = cpu_to_le32(skb->len);
  1151. txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
  1152. txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
  1153. if (lp->tfd_start == lp->tfd_end) {
  1154. struct tc35815_regs __iomem *tr =
  1155. (struct tc35815_regs __iomem *)dev->base_addr;
  1156. /* Start DMA Transmitter. */
  1157. txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1158. txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1159. if (netif_msg_tx_queued(lp)) {
  1160. printk("%s: starting TxFD.\n", dev->name);
  1161. dump_txfd(txfd);
  1162. }
  1163. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1164. } else {
  1165. txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
  1166. if (netif_msg_tx_queued(lp)) {
  1167. printk("%s: queueing TxFD.\n", dev->name);
  1168. dump_txfd(txfd);
  1169. }
  1170. }
  1171. lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
  1172. /* If we just used up the very last entry in the
  1173. * TX ring on this device, tell the queueing
  1174. * layer to send no more.
  1175. */
  1176. if (tc35815_tx_full(dev)) {
  1177. if (netif_msg_tx_queued(lp))
  1178. printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
  1179. netif_stop_queue(dev);
  1180. }
  1181. /* When the TX completion hw interrupt arrives, this
  1182. * is when the transmit statistics are updated.
  1183. */
  1184. spin_unlock_irqrestore(&lp->lock, flags);
  1185. return NETDEV_TX_OK;
  1186. }
  1187. #define FATAL_ERROR_INT \
  1188. (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
  1189. static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
  1190. {
  1191. static int count;
  1192. printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
  1193. dev->name, status);
  1194. if (status & Int_IntPCI)
  1195. printk(" IntPCI");
  1196. if (status & Int_DmParErr)
  1197. printk(" DmParErr");
  1198. if (status & Int_IntNRAbt)
  1199. printk(" IntNRAbt");
  1200. printk("\n");
  1201. if (count++ > 100)
  1202. panic("%s: Too many fatal errors.", dev->name);
  1203. printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
  1204. /* Try to restart the adaptor. */
  1205. tc35815_schedule_restart(dev);
  1206. }
  1207. static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
  1208. {
  1209. struct tc35815_local *lp = netdev_priv(dev);
  1210. int ret = -1;
  1211. /* Fatal errors... */
  1212. if (status & FATAL_ERROR_INT) {
  1213. tc35815_fatal_error_interrupt(dev, status);
  1214. return 0;
  1215. }
  1216. /* recoverable errors */
  1217. if (status & Int_IntFDAEx) {
  1218. if (netif_msg_rx_err(lp))
  1219. dev_warn(&dev->dev,
  1220. "Free Descriptor Area Exhausted (%#x).\n",
  1221. status);
  1222. dev->stats.rx_dropped++;
  1223. ret = 0;
  1224. }
  1225. if (status & Int_IntBLEx) {
  1226. if (netif_msg_rx_err(lp))
  1227. dev_warn(&dev->dev,
  1228. "Buffer List Exhausted (%#x).\n",
  1229. status);
  1230. dev->stats.rx_dropped++;
  1231. ret = 0;
  1232. }
  1233. if (status & Int_IntExBD) {
  1234. if (netif_msg_rx_err(lp))
  1235. dev_warn(&dev->dev,
  1236. "Excessive Buffer Descriptiors (%#x).\n",
  1237. status);
  1238. dev->stats.rx_length_errors++;
  1239. ret = 0;
  1240. }
  1241. /* normal notification */
  1242. if (status & Int_IntMacRx) {
  1243. /* Got a packet(s). */
  1244. ret = tc35815_rx(dev, limit);
  1245. lp->lstats.rx_ints++;
  1246. }
  1247. if (status & Int_IntMacTx) {
  1248. /* Transmit complete. */
  1249. lp->lstats.tx_ints++;
  1250. spin_lock_irq(&lp->lock);
  1251. tc35815_txdone(dev);
  1252. spin_unlock_irq(&lp->lock);
  1253. if (ret < 0)
  1254. ret = 0;
  1255. }
  1256. return ret;
  1257. }
  1258. /*
  1259. * The typical workload of the driver:
  1260. * Handle the network interface interrupts.
  1261. */
  1262. static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
  1263. {
  1264. struct net_device *dev = dev_id;
  1265. struct tc35815_local *lp = netdev_priv(dev);
  1266. struct tc35815_regs __iomem *tr =
  1267. (struct tc35815_regs __iomem *)dev->base_addr;
  1268. u32 dmactl = tc_readl(&tr->DMA_Ctl);
  1269. if (!(dmactl & DMA_IntMask)) {
  1270. /* disable interrupts */
  1271. tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
  1272. if (napi_schedule_prep(&lp->napi))
  1273. __napi_schedule(&lp->napi);
  1274. else {
  1275. printk(KERN_ERR "%s: interrupt taken in poll\n",
  1276. dev->name);
  1277. BUG();
  1278. }
  1279. (void)tc_readl(&tr->Int_Src); /* flush */
  1280. return IRQ_HANDLED;
  1281. }
  1282. return IRQ_NONE;
  1283. }
  1284. #ifdef CONFIG_NET_POLL_CONTROLLER
  1285. static void tc35815_poll_controller(struct net_device *dev)
  1286. {
  1287. disable_irq(dev->irq);
  1288. tc35815_interrupt(dev->irq, dev);
  1289. enable_irq(dev->irq);
  1290. }
  1291. #endif
  1292. /* We have a good packet(s), get it/them out of the buffers. */
  1293. static int
  1294. tc35815_rx(struct net_device *dev, int limit)
  1295. {
  1296. struct tc35815_local *lp = netdev_priv(dev);
  1297. unsigned int fdctl;
  1298. int i;
  1299. int received = 0;
  1300. while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
  1301. int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
  1302. int pkt_len = fdctl & FD_FDLength_MASK;
  1303. int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1304. #ifdef DEBUG
  1305. struct RxFD *next_rfd;
  1306. #endif
  1307. #if (RX_CTL_CMD & Rx_StripCRC) == 0
  1308. pkt_len -= ETH_FCS_LEN;
  1309. #endif
  1310. if (netif_msg_rx_status(lp))
  1311. dump_rxfd(lp->rfd_cur);
  1312. if (status & Rx_Good) {
  1313. struct sk_buff *skb;
  1314. unsigned char *data;
  1315. int cur_bd;
  1316. if (--limit < 0)
  1317. break;
  1318. BUG_ON(bd_count > 1);
  1319. cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
  1320. & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1321. #ifdef DEBUG
  1322. if (cur_bd >= RX_BUF_NUM) {
  1323. printk("%s: invalid BDID.\n", dev->name);
  1324. panic_queues(dev);
  1325. }
  1326. BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
  1327. (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
  1328. if (!lp->rx_skbs[cur_bd].skb) {
  1329. printk("%s: NULL skb.\n", dev->name);
  1330. panic_queues(dev);
  1331. }
  1332. #else
  1333. BUG_ON(cur_bd >= RX_BUF_NUM);
  1334. #endif
  1335. skb = lp->rx_skbs[cur_bd].skb;
  1336. prefetch(skb->data);
  1337. lp->rx_skbs[cur_bd].skb = NULL;
  1338. pci_unmap_single(lp->pci_dev,
  1339. lp->rx_skbs[cur_bd].skb_dma,
  1340. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  1341. if (!HAVE_DMA_RXALIGN(lp) && NET_IP_ALIGN)
  1342. memmove(skb->data, skb->data - NET_IP_ALIGN,
  1343. pkt_len);
  1344. data = skb_put(skb, pkt_len);
  1345. if (netif_msg_pktdata(lp))
  1346. print_eth(data);
  1347. skb->protocol = eth_type_trans(skb, dev);
  1348. netif_receive_skb(skb);
  1349. received++;
  1350. dev->stats.rx_packets++;
  1351. dev->stats.rx_bytes += pkt_len;
  1352. } else {
  1353. dev->stats.rx_errors++;
  1354. if (netif_msg_rx_err(lp))
  1355. dev_info(&dev->dev, "Rx error (status %x)\n",
  1356. status & Rx_Stat_Mask);
  1357. /* WORKAROUND: LongErr and CRCErr means Overflow. */
  1358. if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
  1359. status &= ~(Rx_LongErr|Rx_CRCErr);
  1360. status |= Rx_Over;
  1361. }
  1362. if (status & Rx_LongErr)
  1363. dev->stats.rx_length_errors++;
  1364. if (status & Rx_Over)
  1365. dev->stats.rx_fifo_errors++;
  1366. if (status & Rx_CRCErr)
  1367. dev->stats.rx_crc_errors++;
  1368. if (status & Rx_Align)
  1369. dev->stats.rx_frame_errors++;
  1370. }
  1371. if (bd_count > 0) {
  1372. /* put Free Buffer back to controller */
  1373. int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
  1374. unsigned char id =
  1375. (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1376. #ifdef DEBUG
  1377. if (id >= RX_BUF_NUM) {
  1378. printk("%s: invalid BDID.\n", dev->name);
  1379. panic_queues(dev);
  1380. }
  1381. #else
  1382. BUG_ON(id >= RX_BUF_NUM);
  1383. #endif
  1384. /* free old buffers */
  1385. lp->fbl_count--;
  1386. while (lp->fbl_count < RX_BUF_NUM)
  1387. {
  1388. unsigned char curid =
  1389. (id + 1 + lp->fbl_count) % RX_BUF_NUM;
  1390. struct BDesc *bd = &lp->fbl_ptr->bd[curid];
  1391. #ifdef DEBUG
  1392. bdctl = le32_to_cpu(bd->BDCtl);
  1393. if (bdctl & BD_CownsBD) {
  1394. printk("%s: Freeing invalid BD.\n",
  1395. dev->name);
  1396. panic_queues(dev);
  1397. }
  1398. #endif
  1399. /* pass BD to controller */
  1400. if (!lp->rx_skbs[curid].skb) {
  1401. lp->rx_skbs[curid].skb =
  1402. alloc_rxbuf_skb(dev,
  1403. lp->pci_dev,
  1404. &lp->rx_skbs[curid].skb_dma);
  1405. if (!lp->rx_skbs[curid].skb)
  1406. break; /* try on next reception */
  1407. bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
  1408. }
  1409. /* Note: BDLength was modified by chip. */
  1410. bd->BDCtl = cpu_to_le32(BD_CownsBD |
  1411. (curid << BD_RxBDID_SHIFT) |
  1412. RX_BUF_SIZE);
  1413. lp->fbl_count++;
  1414. }
  1415. }
  1416. /* put RxFD back to controller */
  1417. #ifdef DEBUG
  1418. next_rfd = fd_bus_to_virt(lp,
  1419. le32_to_cpu(lp->rfd_cur->fd.FDNext));
  1420. if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
  1421. printk("%s: RxFD FDNext invalid.\n", dev->name);
  1422. panic_queues(dev);
  1423. }
  1424. #endif
  1425. for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
  1426. /* pass FD to controller */
  1427. #ifdef DEBUG
  1428. lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
  1429. #else
  1430. lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
  1431. #endif
  1432. lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
  1433. lp->rfd_cur++;
  1434. }
  1435. if (lp->rfd_cur > lp->rfd_limit)
  1436. lp->rfd_cur = lp->rfd_base;
  1437. #ifdef DEBUG
  1438. if (lp->rfd_cur != next_rfd)
  1439. printk("rfd_cur = %p, next_rfd %p\n",
  1440. lp->rfd_cur, next_rfd);
  1441. #endif
  1442. }
  1443. return received;
  1444. }
  1445. static int tc35815_poll(struct napi_struct *napi, int budget)
  1446. {
  1447. struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
  1448. struct net_device *dev = lp->dev;
  1449. struct tc35815_regs __iomem *tr =
  1450. (struct tc35815_regs __iomem *)dev->base_addr;
  1451. int received = 0, handled;
  1452. u32 status;
  1453. if (budget <= 0)
  1454. return received;
  1455. spin_lock(&lp->rx_lock);
  1456. status = tc_readl(&tr->Int_Src);
  1457. do {
  1458. /* BLEx, FDAEx will be cleared later */
  1459. tc_writel(status & ~(Int_BLEx | Int_FDAEx),
  1460. &tr->Int_Src); /* write to clear */
  1461. handled = tc35815_do_interrupt(dev, status, budget - received);
  1462. if (status & (Int_BLEx | Int_FDAEx))
  1463. tc_writel(status & (Int_BLEx | Int_FDAEx),
  1464. &tr->Int_Src);
  1465. if (handled >= 0) {
  1466. received += handled;
  1467. if (received >= budget)
  1468. break;
  1469. }
  1470. status = tc_readl(&tr->Int_Src);
  1471. } while (status);
  1472. spin_unlock(&lp->rx_lock);
  1473. if (received < budget) {
  1474. napi_complete(napi);
  1475. /* enable interrupts */
  1476. tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
  1477. }
  1478. return received;
  1479. }
  1480. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1481. static void
  1482. tc35815_check_tx_stat(struct net_device *dev, int status)
  1483. {
  1484. struct tc35815_local *lp = netdev_priv(dev);
  1485. const char *msg = NULL;
  1486. /* count collisions */
  1487. if (status & Tx_ExColl)
  1488. dev->stats.collisions += 16;
  1489. if (status & Tx_TxColl_MASK)
  1490. dev->stats.collisions += status & Tx_TxColl_MASK;
  1491. /* TX4939 does not have NCarr */
  1492. if (lp->chiptype == TC35815_TX4939)
  1493. status &= ~Tx_NCarr;
  1494. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1495. if (!lp->link || lp->duplex == DUPLEX_FULL)
  1496. status &= ~Tx_NCarr;
  1497. if (!(status & TX_STA_ERR)) {
  1498. /* no error. */
  1499. dev->stats.tx_packets++;
  1500. return;
  1501. }
  1502. dev->stats.tx_errors++;
  1503. if (status & Tx_ExColl) {
  1504. dev->stats.tx_aborted_errors++;
  1505. msg = "Excessive Collision.";
  1506. }
  1507. if (status & Tx_Under) {
  1508. dev->stats.tx_fifo_errors++;
  1509. msg = "Tx FIFO Underrun.";
  1510. if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
  1511. lp->lstats.tx_underrun++;
  1512. if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
  1513. struct tc35815_regs __iomem *tr =
  1514. (struct tc35815_regs __iomem *)dev->base_addr;
  1515. tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
  1516. msg = "Tx FIFO Underrun.Change Tx threshold to max.";
  1517. }
  1518. }
  1519. }
  1520. if (status & Tx_Defer) {
  1521. dev->stats.tx_fifo_errors++;
  1522. msg = "Excessive Deferral.";
  1523. }
  1524. if (status & Tx_NCarr) {
  1525. dev->stats.tx_carrier_errors++;
  1526. msg = "Lost Carrier Sense.";
  1527. }
  1528. if (status & Tx_LateColl) {
  1529. dev->stats.tx_aborted_errors++;
  1530. msg = "Late Collision.";
  1531. }
  1532. if (status & Tx_TxPar) {
  1533. dev->stats.tx_fifo_errors++;
  1534. msg = "Transmit Parity Error.";
  1535. }
  1536. if (status & Tx_SQErr) {
  1537. dev->stats.tx_heartbeat_errors++;
  1538. msg = "Signal Quality Error.";
  1539. }
  1540. if (msg && netif_msg_tx_err(lp))
  1541. printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
  1542. }
  1543. /* This handles TX complete events posted by the device
  1544. * via interrupts.
  1545. */
  1546. static void
  1547. tc35815_txdone(struct net_device *dev)
  1548. {
  1549. struct tc35815_local *lp = netdev_priv(dev);
  1550. struct TxFD *txfd;
  1551. unsigned int fdctl;
  1552. txfd = &lp->tfd_base[lp->tfd_end];
  1553. while (lp->tfd_start != lp->tfd_end &&
  1554. !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
  1555. int status = le32_to_cpu(txfd->fd.FDStat);
  1556. struct sk_buff *skb;
  1557. unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
  1558. u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
  1559. if (netif_msg_tx_done(lp)) {
  1560. printk("%s: complete TxFD.\n", dev->name);
  1561. dump_txfd(txfd);
  1562. }
  1563. tc35815_check_tx_stat(dev, status);
  1564. skb = fdsystem != 0xffffffff ?
  1565. lp->tx_skbs[fdsystem].skb : NULL;
  1566. #ifdef DEBUG
  1567. if (lp->tx_skbs[lp->tfd_end].skb != skb) {
  1568. printk("%s: tx_skbs mismatch.\n", dev->name);
  1569. panic_queues(dev);
  1570. }
  1571. #else
  1572. BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
  1573. #endif
  1574. if (skb) {
  1575. dev->stats.tx_bytes += skb->len;
  1576. pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1577. lp->tx_skbs[lp->tfd_end].skb = NULL;
  1578. lp->tx_skbs[lp->tfd_end].skb_dma = 0;
  1579. dev_kfree_skb_any(skb);
  1580. }
  1581. txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
  1582. lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
  1583. txfd = &lp->tfd_base[lp->tfd_end];
  1584. #ifdef DEBUG
  1585. if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
  1586. printk("%s: TxFD FDNext invalid.\n", dev->name);
  1587. panic_queues(dev);
  1588. }
  1589. #endif
  1590. if (fdnext & FD_Next_EOL) {
  1591. /* DMA Transmitter has been stopping... */
  1592. if (lp->tfd_end != lp->tfd_start) {
  1593. struct tc35815_regs __iomem *tr =
  1594. (struct tc35815_regs __iomem *)dev->base_addr;
  1595. int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
  1596. struct TxFD *txhead = &lp->tfd_base[head];
  1597. int qlen = (lp->tfd_start + TX_FD_NUM
  1598. - lp->tfd_end) % TX_FD_NUM;
  1599. #ifdef DEBUG
  1600. if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
  1601. printk("%s: TxFD FDCtl invalid.\n", dev->name);
  1602. panic_queues(dev);
  1603. }
  1604. #endif
  1605. /* log max queue length */
  1606. if (lp->lstats.max_tx_qlen < qlen)
  1607. lp->lstats.max_tx_qlen = qlen;
  1608. /* start DMA Transmitter again */
  1609. txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1610. txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1611. if (netif_msg_tx_queued(lp)) {
  1612. printk("%s: start TxFD on queue.\n",
  1613. dev->name);
  1614. dump_txfd(txfd);
  1615. }
  1616. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1617. }
  1618. break;
  1619. }
  1620. }
  1621. /* If we had stopped the queue due to a "tx full"
  1622. * condition, and space has now been made available,
  1623. * wake up the queue.
  1624. */
  1625. if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
  1626. netif_wake_queue(dev);
  1627. }
  1628. /* The inverse routine to tc35815_open(). */
  1629. static int
  1630. tc35815_close(struct net_device *dev)
  1631. {
  1632. struct tc35815_local *lp = netdev_priv(dev);
  1633. netif_stop_queue(dev);
  1634. napi_disable(&lp->napi);
  1635. if (lp->phy_dev)
  1636. phy_stop(lp->phy_dev);
  1637. cancel_work_sync(&lp->restart_work);
  1638. /* Flush the Tx and disable Rx here. */
  1639. tc35815_chip_reset(dev);
  1640. free_irq(dev->irq, dev);
  1641. tc35815_free_queues(dev);
  1642. return 0;
  1643. }
  1644. /*
  1645. * Get the current statistics.
  1646. * This may be called with the card open or closed.
  1647. */
  1648. static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
  1649. {
  1650. struct tc35815_regs __iomem *tr =
  1651. (struct tc35815_regs __iomem *)dev->base_addr;
  1652. if (netif_running(dev))
  1653. /* Update the statistics from the device registers. */
  1654. dev->stats.rx_missed_errors += tc_readl(&tr->Miss_Cnt);
  1655. return &dev->stats;
  1656. }
  1657. static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
  1658. {
  1659. struct tc35815_local *lp = netdev_priv(dev);
  1660. struct tc35815_regs __iomem *tr =
  1661. (struct tc35815_regs __iomem *)dev->base_addr;
  1662. int cam_index = index * 6;
  1663. u32 cam_data;
  1664. u32 saved_addr;
  1665. saved_addr = tc_readl(&tr->CAM_Adr);
  1666. if (netif_msg_hw(lp))
  1667. printk(KERN_DEBUG "%s: CAM %d: %pM\n",
  1668. dev->name, index, addr);
  1669. if (index & 1) {
  1670. /* read modify write */
  1671. tc_writel(cam_index - 2, &tr->CAM_Adr);
  1672. cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
  1673. cam_data |= addr[0] << 8 | addr[1];
  1674. tc_writel(cam_data, &tr->CAM_Data);
  1675. /* write whole word */
  1676. tc_writel(cam_index + 2, &tr->CAM_Adr);
  1677. cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
  1678. tc_writel(cam_data, &tr->CAM_Data);
  1679. } else {
  1680. /* write whole word */
  1681. tc_writel(cam_index, &tr->CAM_Adr);
  1682. cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1683. tc_writel(cam_data, &tr->CAM_Data);
  1684. /* read modify write */
  1685. tc_writel(cam_index + 4, &tr->CAM_Adr);
  1686. cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
  1687. cam_data |= addr[4] << 24 | (addr[5] << 16);
  1688. tc_writel(cam_data, &tr->CAM_Data);
  1689. }
  1690. tc_writel(saved_addr, &tr->CAM_Adr);
  1691. }
  1692. /*
  1693. * Set or clear the multicast filter for this adaptor.
  1694. * num_addrs == -1 Promiscuous mode, receive all packets
  1695. * num_addrs == 0 Normal mode, clear multicast list
  1696. * num_addrs > 0 Multicast mode, receive normal and MC packets,
  1697. * and do best-effort filtering.
  1698. */
  1699. static void
  1700. tc35815_set_multicast_list(struct net_device *dev)
  1701. {
  1702. struct tc35815_regs __iomem *tr =
  1703. (struct tc35815_regs __iomem *)dev->base_addr;
  1704. if (dev->flags & IFF_PROMISC) {
  1705. /* With some (all?) 100MHalf HUB, controller will hang
  1706. * if we enabled promiscuous mode before linkup... */
  1707. struct tc35815_local *lp = netdev_priv(dev);
  1708. if (!lp->link)
  1709. return;
  1710. /* Enable promiscuous mode */
  1711. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
  1712. } else if ((dev->flags & IFF_ALLMULTI) ||
  1713. netdev_mc_count(dev) > CAM_ENTRY_MAX - 3) {
  1714. /* CAM 0, 1, 20 are reserved. */
  1715. /* Disable promiscuous mode, use normal mode. */
  1716. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
  1717. } else if (!netdev_mc_empty(dev)) {
  1718. struct netdev_hw_addr *ha;
  1719. int i;
  1720. int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
  1721. tc_writel(0, &tr->CAM_Ctl);
  1722. /* Walk the address list, and load the filter */
  1723. i = 0;
  1724. netdev_for_each_mc_addr(ha, dev) {
  1725. /* entry 0,1 is reserved. */
  1726. tc35815_set_cam_entry(dev, i + 2, ha->addr);
  1727. ena_bits |= CAM_Ena_Bit(i + 2);
  1728. i++;
  1729. }
  1730. tc_writel(ena_bits, &tr->CAM_Ena);
  1731. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  1732. } else {
  1733. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  1734. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  1735. }
  1736. }
  1737. static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1738. {
  1739. struct tc35815_local *lp = netdev_priv(dev);
  1740. strlcpy(info->driver, MODNAME, sizeof(info->driver));
  1741. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1742. strlcpy(info->bus_info, pci_name(lp->pci_dev), sizeof(info->bus_info));
  1743. }
  1744. static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1745. {
  1746. struct tc35815_local *lp = netdev_priv(dev);
  1747. if (!lp->phy_dev)
  1748. return -ENODEV;
  1749. return phy_ethtool_gset(lp->phy_dev, cmd);
  1750. }
  1751. static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1752. {
  1753. struct tc35815_local *lp = netdev_priv(dev);
  1754. if (!lp->phy_dev)
  1755. return -ENODEV;
  1756. return phy_ethtool_sset(lp->phy_dev, cmd);
  1757. }
  1758. static u32 tc35815_get_msglevel(struct net_device *dev)
  1759. {
  1760. struct tc35815_local *lp = netdev_priv(dev);
  1761. return lp->msg_enable;
  1762. }
  1763. static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
  1764. {
  1765. struct tc35815_local *lp = netdev_priv(dev);
  1766. lp->msg_enable = datum;
  1767. }
  1768. static int tc35815_get_sset_count(struct net_device *dev, int sset)
  1769. {
  1770. struct tc35815_local *lp = netdev_priv(dev);
  1771. switch (sset) {
  1772. case ETH_SS_STATS:
  1773. return sizeof(lp->lstats) / sizeof(int);
  1774. default:
  1775. return -EOPNOTSUPP;
  1776. }
  1777. }
  1778. static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
  1779. {
  1780. struct tc35815_local *lp = netdev_priv(dev);
  1781. data[0] = lp->lstats.max_tx_qlen;
  1782. data[1] = lp->lstats.tx_ints;
  1783. data[2] = lp->lstats.rx_ints;
  1784. data[3] = lp->lstats.tx_underrun;
  1785. }
  1786. static struct {
  1787. const char str[ETH_GSTRING_LEN];
  1788. } ethtool_stats_keys[] = {
  1789. { "max_tx_qlen" },
  1790. { "tx_ints" },
  1791. { "rx_ints" },
  1792. { "tx_underrun" },
  1793. };
  1794. static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1795. {
  1796. memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
  1797. }
  1798. static const struct ethtool_ops tc35815_ethtool_ops = {
  1799. .get_drvinfo = tc35815_get_drvinfo,
  1800. .get_settings = tc35815_get_settings,
  1801. .set_settings = tc35815_set_settings,
  1802. .get_link = ethtool_op_get_link,
  1803. .get_msglevel = tc35815_get_msglevel,
  1804. .set_msglevel = tc35815_set_msglevel,
  1805. .get_strings = tc35815_get_strings,
  1806. .get_sset_count = tc35815_get_sset_count,
  1807. .get_ethtool_stats = tc35815_get_ethtool_stats,
  1808. };
  1809. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1810. {
  1811. struct tc35815_local *lp = netdev_priv(dev);
  1812. if (!netif_running(dev))
  1813. return -EINVAL;
  1814. if (!lp->phy_dev)
  1815. return -ENODEV;
  1816. return phy_mii_ioctl(lp->phy_dev, rq, cmd);
  1817. }
  1818. static void tc35815_chip_reset(struct net_device *dev)
  1819. {
  1820. struct tc35815_regs __iomem *tr =
  1821. (struct tc35815_regs __iomem *)dev->base_addr;
  1822. int i;
  1823. /* reset the controller */
  1824. tc_writel(MAC_Reset, &tr->MAC_Ctl);
  1825. udelay(4); /* 3200ns */
  1826. i = 0;
  1827. while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
  1828. if (i++ > 100) {
  1829. printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
  1830. break;
  1831. }
  1832. mdelay(1);
  1833. }
  1834. tc_writel(0, &tr->MAC_Ctl);
  1835. /* initialize registers to default value */
  1836. tc_writel(0, &tr->DMA_Ctl);
  1837. tc_writel(0, &tr->TxThrsh);
  1838. tc_writel(0, &tr->TxPollCtr);
  1839. tc_writel(0, &tr->RxFragSize);
  1840. tc_writel(0, &tr->Int_En);
  1841. tc_writel(0, &tr->FDA_Bas);
  1842. tc_writel(0, &tr->FDA_Lim);
  1843. tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
  1844. tc_writel(0, &tr->CAM_Ctl);
  1845. tc_writel(0, &tr->Tx_Ctl);
  1846. tc_writel(0, &tr->Rx_Ctl);
  1847. tc_writel(0, &tr->CAM_Ena);
  1848. (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
  1849. /* initialize internal SRAM */
  1850. tc_writel(DMA_TestMode, &tr->DMA_Ctl);
  1851. for (i = 0; i < 0x1000; i += 4) {
  1852. tc_writel(i, &tr->CAM_Adr);
  1853. tc_writel(0, &tr->CAM_Data);
  1854. }
  1855. tc_writel(0, &tr->DMA_Ctl);
  1856. }
  1857. static void tc35815_chip_init(struct net_device *dev)
  1858. {
  1859. struct tc35815_local *lp = netdev_priv(dev);
  1860. struct tc35815_regs __iomem *tr =
  1861. (struct tc35815_regs __iomem *)dev->base_addr;
  1862. unsigned long txctl = TX_CTL_CMD;
  1863. /* load station address to CAM */
  1864. tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
  1865. /* Enable CAM (broadcast and unicast) */
  1866. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  1867. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  1868. /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
  1869. if (HAVE_DMA_RXALIGN(lp))
  1870. tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
  1871. else
  1872. tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
  1873. tc_writel(0, &tr->TxPollCtr); /* Batch mode */
  1874. tc_writel(TX_THRESHOLD, &tr->TxThrsh);
  1875. tc_writel(INT_EN_CMD, &tr->Int_En);
  1876. /* set queues */
  1877. tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
  1878. tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
  1879. &tr->FDA_Lim);
  1880. /*
  1881. * Activation method:
  1882. * First, enable the MAC Transmitter and the DMA Receive circuits.
  1883. * Then enable the DMA Transmitter and the MAC Receive circuits.
  1884. */
  1885. tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
  1886. tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
  1887. /* start MAC transmitter */
  1888. /* TX4939 does not have EnLCarr */
  1889. if (lp->chiptype == TC35815_TX4939)
  1890. txctl &= ~Tx_EnLCarr;
  1891. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1892. if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
  1893. txctl &= ~Tx_EnLCarr;
  1894. tc_writel(txctl, &tr->Tx_Ctl);
  1895. }
  1896. #ifdef CONFIG_PM
  1897. static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
  1898. {
  1899. struct net_device *dev = pci_get_drvdata(pdev);
  1900. struct tc35815_local *lp = netdev_priv(dev);
  1901. unsigned long flags;
  1902. pci_save_state(pdev);
  1903. if (!netif_running(dev))
  1904. return 0;
  1905. netif_device_detach(dev);
  1906. if (lp->phy_dev)
  1907. phy_stop(lp->phy_dev);
  1908. spin_lock_irqsave(&lp->lock, flags);
  1909. tc35815_chip_reset(dev);
  1910. spin_unlock_irqrestore(&lp->lock, flags);
  1911. pci_set_power_state(pdev, PCI_D3hot);
  1912. return 0;
  1913. }
  1914. static int tc35815_resume(struct pci_dev *pdev)
  1915. {
  1916. struct net_device *dev = pci_get_drvdata(pdev);
  1917. struct tc35815_local *lp = netdev_priv(dev);
  1918. pci_restore_state(pdev);
  1919. if (!netif_running(dev))
  1920. return 0;
  1921. pci_set_power_state(pdev, PCI_D0);
  1922. tc35815_restart(dev);
  1923. netif_carrier_off(dev);
  1924. if (lp->phy_dev)
  1925. phy_start(lp->phy_dev);
  1926. netif_device_attach(dev);
  1927. return 0;
  1928. }
  1929. #endif /* CONFIG_PM */
  1930. static struct pci_driver tc35815_pci_driver = {
  1931. .name = MODNAME,
  1932. .id_table = tc35815_pci_tbl,
  1933. .probe = tc35815_init_one,
  1934. .remove = tc35815_remove_one,
  1935. #ifdef CONFIG_PM
  1936. .suspend = tc35815_suspend,
  1937. .resume = tc35815_resume,
  1938. #endif
  1939. };
  1940. module_param_named(speed, options.speed, int, 0);
  1941. MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
  1942. module_param_named(duplex, options.duplex, int, 0);
  1943. MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
  1944. module_pci_driver(tc35815_pci_driver);
  1945. MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
  1946. MODULE_LICENSE("GPL");