smsc9420.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007,2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. ***************************************************************************
  19. */
  20. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/phy.h>
  25. #include <linux/pci.h>
  26. #include <linux/if_vlan.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/crc32.h>
  29. #include <linux/slab.h>
  30. #include <linux/module.h>
  31. #include <asm/unaligned.h>
  32. #include "smsc9420.h"
  33. #define DRV_NAME "smsc9420"
  34. #define DRV_MDIONAME "smsc9420-mdio"
  35. #define DRV_DESCRIPTION "SMSC LAN9420 driver"
  36. #define DRV_VERSION "1.01"
  37. MODULE_LICENSE("GPL");
  38. MODULE_VERSION(DRV_VERSION);
  39. struct smsc9420_dma_desc {
  40. u32 status;
  41. u32 length;
  42. u32 buffer1;
  43. u32 buffer2;
  44. };
  45. struct smsc9420_ring_info {
  46. struct sk_buff *skb;
  47. dma_addr_t mapping;
  48. };
  49. struct smsc9420_pdata {
  50. void __iomem *ioaddr;
  51. struct pci_dev *pdev;
  52. struct net_device *dev;
  53. struct smsc9420_dma_desc *rx_ring;
  54. struct smsc9420_dma_desc *tx_ring;
  55. struct smsc9420_ring_info *tx_buffers;
  56. struct smsc9420_ring_info *rx_buffers;
  57. dma_addr_t rx_dma_addr;
  58. dma_addr_t tx_dma_addr;
  59. int tx_ring_head, tx_ring_tail;
  60. int rx_ring_head, rx_ring_tail;
  61. spinlock_t int_lock;
  62. spinlock_t phy_lock;
  63. struct napi_struct napi;
  64. bool software_irq_signal;
  65. bool rx_csum;
  66. u32 msg_enable;
  67. struct phy_device *phy_dev;
  68. struct mii_bus *mii_bus;
  69. int last_duplex;
  70. int last_carrier;
  71. };
  72. static const struct pci_device_id smsc9420_id_table[] = {
  73. { PCI_VENDOR_ID_9420, PCI_DEVICE_ID_9420, PCI_ANY_ID, PCI_ANY_ID, },
  74. { 0, }
  75. };
  76. MODULE_DEVICE_TABLE(pci, smsc9420_id_table);
  77. #define SMSC_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  78. static uint smsc_debug;
  79. static uint debug = -1;
  80. module_param(debug, uint, 0);
  81. MODULE_PARM_DESC(debug, "debug level");
  82. static inline u32 smsc9420_reg_read(struct smsc9420_pdata *pd, u32 offset)
  83. {
  84. return ioread32(pd->ioaddr + offset);
  85. }
  86. static inline void
  87. smsc9420_reg_write(struct smsc9420_pdata *pd, u32 offset, u32 value)
  88. {
  89. iowrite32(value, pd->ioaddr + offset);
  90. }
  91. static inline void smsc9420_pci_flush_write(struct smsc9420_pdata *pd)
  92. {
  93. /* to ensure PCI write completion, we must perform a PCI read */
  94. smsc9420_reg_read(pd, ID_REV);
  95. }
  96. static int smsc9420_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  97. {
  98. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  99. unsigned long flags;
  100. u32 addr;
  101. int i, reg = -EIO;
  102. spin_lock_irqsave(&pd->phy_lock, flags);
  103. /* confirm MII not busy */
  104. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  105. netif_warn(pd, drv, pd->dev, "MII is busy???\n");
  106. goto out;
  107. }
  108. /* set the address, index & direction (read from PHY) */
  109. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  110. MII_ACCESS_MII_READ_;
  111. smsc9420_reg_write(pd, MII_ACCESS, addr);
  112. /* wait for read to complete with 50us timeout */
  113. for (i = 0; i < 5; i++) {
  114. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  115. MII_ACCESS_MII_BUSY_)) {
  116. reg = (u16)smsc9420_reg_read(pd, MII_DATA);
  117. goto out;
  118. }
  119. udelay(10);
  120. }
  121. netif_warn(pd, drv, pd->dev, "MII busy timeout!\n");
  122. out:
  123. spin_unlock_irqrestore(&pd->phy_lock, flags);
  124. return reg;
  125. }
  126. static int smsc9420_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  127. u16 val)
  128. {
  129. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  130. unsigned long flags;
  131. u32 addr;
  132. int i, reg = -EIO;
  133. spin_lock_irqsave(&pd->phy_lock, flags);
  134. /* confirm MII not busy */
  135. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  136. netif_warn(pd, drv, pd->dev, "MII is busy???\n");
  137. goto out;
  138. }
  139. /* put the data to write in the MAC */
  140. smsc9420_reg_write(pd, MII_DATA, (u32)val);
  141. /* set the address, index & direction (write to PHY) */
  142. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  143. MII_ACCESS_MII_WRITE_;
  144. smsc9420_reg_write(pd, MII_ACCESS, addr);
  145. /* wait for write to complete with 50us timeout */
  146. for (i = 0; i < 5; i++) {
  147. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  148. MII_ACCESS_MII_BUSY_)) {
  149. reg = 0;
  150. goto out;
  151. }
  152. udelay(10);
  153. }
  154. netif_warn(pd, drv, pd->dev, "MII busy timeout!\n");
  155. out:
  156. spin_unlock_irqrestore(&pd->phy_lock, flags);
  157. return reg;
  158. }
  159. /* Returns hash bit number for given MAC address
  160. * Example:
  161. * 01 00 5E 00 00 01 -> returns bit number 31 */
  162. static u32 smsc9420_hash(u8 addr[ETH_ALEN])
  163. {
  164. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  165. }
  166. static int smsc9420_eeprom_reload(struct smsc9420_pdata *pd)
  167. {
  168. int timeout = 100000;
  169. BUG_ON(!pd);
  170. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  171. netif_dbg(pd, drv, pd->dev, "%s: Eeprom busy\n", __func__);
  172. return -EIO;
  173. }
  174. smsc9420_reg_write(pd, E2P_CMD,
  175. (E2P_CMD_EPC_BUSY_ | E2P_CMD_EPC_CMD_RELOAD_));
  176. do {
  177. udelay(10);
  178. if (!(smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_))
  179. return 0;
  180. } while (timeout--);
  181. netif_warn(pd, drv, pd->dev, "%s: Eeprom timed out\n", __func__);
  182. return -EIO;
  183. }
  184. /* Standard ioctls for mii-tool */
  185. static int smsc9420_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  186. {
  187. struct smsc9420_pdata *pd = netdev_priv(dev);
  188. if (!netif_running(dev) || !pd->phy_dev)
  189. return -EINVAL;
  190. return phy_mii_ioctl(pd->phy_dev, ifr, cmd);
  191. }
  192. static int smsc9420_ethtool_get_settings(struct net_device *dev,
  193. struct ethtool_cmd *cmd)
  194. {
  195. struct smsc9420_pdata *pd = netdev_priv(dev);
  196. if (!pd->phy_dev)
  197. return -ENODEV;
  198. cmd->maxtxpkt = 1;
  199. cmd->maxrxpkt = 1;
  200. return phy_ethtool_gset(pd->phy_dev, cmd);
  201. }
  202. static int smsc9420_ethtool_set_settings(struct net_device *dev,
  203. struct ethtool_cmd *cmd)
  204. {
  205. struct smsc9420_pdata *pd = netdev_priv(dev);
  206. if (!pd->phy_dev)
  207. return -ENODEV;
  208. return phy_ethtool_sset(pd->phy_dev, cmd);
  209. }
  210. static void smsc9420_ethtool_get_drvinfo(struct net_device *netdev,
  211. struct ethtool_drvinfo *drvinfo)
  212. {
  213. struct smsc9420_pdata *pd = netdev_priv(netdev);
  214. strlcpy(drvinfo->driver, DRV_NAME, sizeof(drvinfo->driver));
  215. strlcpy(drvinfo->bus_info, pci_name(pd->pdev),
  216. sizeof(drvinfo->bus_info));
  217. strlcpy(drvinfo->version, DRV_VERSION, sizeof(drvinfo->version));
  218. }
  219. static u32 smsc9420_ethtool_get_msglevel(struct net_device *netdev)
  220. {
  221. struct smsc9420_pdata *pd = netdev_priv(netdev);
  222. return pd->msg_enable;
  223. }
  224. static void smsc9420_ethtool_set_msglevel(struct net_device *netdev, u32 data)
  225. {
  226. struct smsc9420_pdata *pd = netdev_priv(netdev);
  227. pd->msg_enable = data;
  228. }
  229. static int smsc9420_ethtool_nway_reset(struct net_device *netdev)
  230. {
  231. struct smsc9420_pdata *pd = netdev_priv(netdev);
  232. if (!pd->phy_dev)
  233. return -ENODEV;
  234. return phy_start_aneg(pd->phy_dev);
  235. }
  236. static int smsc9420_ethtool_getregslen(struct net_device *dev)
  237. {
  238. /* all smsc9420 registers plus all phy registers */
  239. return 0x100 + (32 * sizeof(u32));
  240. }
  241. static void
  242. smsc9420_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  243. void *buf)
  244. {
  245. struct smsc9420_pdata *pd = netdev_priv(dev);
  246. struct phy_device *phy_dev = pd->phy_dev;
  247. unsigned int i, j = 0;
  248. u32 *data = buf;
  249. regs->version = smsc9420_reg_read(pd, ID_REV);
  250. for (i = 0; i < 0x100; i += (sizeof(u32)))
  251. data[j++] = smsc9420_reg_read(pd, i);
  252. // cannot read phy registers if the net device is down
  253. if (!phy_dev)
  254. return;
  255. for (i = 0; i <= 31; i++)
  256. data[j++] = smsc9420_mii_read(phy_dev->mdio.bus,
  257. phy_dev->mdio.addr, i);
  258. }
  259. static void smsc9420_eeprom_enable_access(struct smsc9420_pdata *pd)
  260. {
  261. unsigned int temp = smsc9420_reg_read(pd, GPIO_CFG);
  262. temp &= ~GPIO_CFG_EEPR_EN_;
  263. smsc9420_reg_write(pd, GPIO_CFG, temp);
  264. msleep(1);
  265. }
  266. static int smsc9420_eeprom_send_cmd(struct smsc9420_pdata *pd, u32 op)
  267. {
  268. int timeout = 100;
  269. u32 e2cmd;
  270. netif_dbg(pd, hw, pd->dev, "op 0x%08x\n", op);
  271. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  272. netif_warn(pd, hw, pd->dev, "Busy at start\n");
  273. return -EBUSY;
  274. }
  275. e2cmd = op | E2P_CMD_EPC_BUSY_;
  276. smsc9420_reg_write(pd, E2P_CMD, e2cmd);
  277. do {
  278. msleep(1);
  279. e2cmd = smsc9420_reg_read(pd, E2P_CMD);
  280. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  281. if (!timeout) {
  282. netif_info(pd, hw, pd->dev, "TIMED OUT\n");
  283. return -EAGAIN;
  284. }
  285. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  286. netif_info(pd, hw, pd->dev,
  287. "Error occurred during eeprom operation\n");
  288. return -EINVAL;
  289. }
  290. return 0;
  291. }
  292. static int smsc9420_eeprom_read_location(struct smsc9420_pdata *pd,
  293. u8 address, u8 *data)
  294. {
  295. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  296. int ret;
  297. netif_dbg(pd, hw, pd->dev, "address 0x%x\n", address);
  298. ret = smsc9420_eeprom_send_cmd(pd, op);
  299. if (!ret)
  300. data[address] = smsc9420_reg_read(pd, E2P_DATA);
  301. return ret;
  302. }
  303. static int smsc9420_eeprom_write_location(struct smsc9420_pdata *pd,
  304. u8 address, u8 data)
  305. {
  306. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  307. int ret;
  308. netif_dbg(pd, hw, pd->dev, "address 0x%x, data 0x%x\n", address, data);
  309. ret = smsc9420_eeprom_send_cmd(pd, op);
  310. if (!ret) {
  311. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  312. smsc9420_reg_write(pd, E2P_DATA, (u32)data);
  313. ret = smsc9420_eeprom_send_cmd(pd, op);
  314. }
  315. return ret;
  316. }
  317. static int smsc9420_ethtool_get_eeprom_len(struct net_device *dev)
  318. {
  319. return SMSC9420_EEPROM_SIZE;
  320. }
  321. static int smsc9420_ethtool_get_eeprom(struct net_device *dev,
  322. struct ethtool_eeprom *eeprom, u8 *data)
  323. {
  324. struct smsc9420_pdata *pd = netdev_priv(dev);
  325. u8 eeprom_data[SMSC9420_EEPROM_SIZE];
  326. int len, i;
  327. smsc9420_eeprom_enable_access(pd);
  328. len = min(eeprom->len, SMSC9420_EEPROM_SIZE);
  329. for (i = 0; i < len; i++) {
  330. int ret = smsc9420_eeprom_read_location(pd, i, eeprom_data);
  331. if (ret < 0) {
  332. eeprom->len = 0;
  333. return ret;
  334. }
  335. }
  336. memcpy(data, &eeprom_data[eeprom->offset], len);
  337. eeprom->magic = SMSC9420_EEPROM_MAGIC;
  338. eeprom->len = len;
  339. return 0;
  340. }
  341. static int smsc9420_ethtool_set_eeprom(struct net_device *dev,
  342. struct ethtool_eeprom *eeprom, u8 *data)
  343. {
  344. struct smsc9420_pdata *pd = netdev_priv(dev);
  345. int ret;
  346. if (eeprom->magic != SMSC9420_EEPROM_MAGIC)
  347. return -EINVAL;
  348. smsc9420_eeprom_enable_access(pd);
  349. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWEN_);
  350. ret = smsc9420_eeprom_write_location(pd, eeprom->offset, *data);
  351. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWDS_);
  352. /* Single byte write, according to man page */
  353. eeprom->len = 1;
  354. return ret;
  355. }
  356. static const struct ethtool_ops smsc9420_ethtool_ops = {
  357. .get_settings = smsc9420_ethtool_get_settings,
  358. .set_settings = smsc9420_ethtool_set_settings,
  359. .get_drvinfo = smsc9420_ethtool_get_drvinfo,
  360. .get_msglevel = smsc9420_ethtool_get_msglevel,
  361. .set_msglevel = smsc9420_ethtool_set_msglevel,
  362. .nway_reset = smsc9420_ethtool_nway_reset,
  363. .get_link = ethtool_op_get_link,
  364. .get_eeprom_len = smsc9420_ethtool_get_eeprom_len,
  365. .get_eeprom = smsc9420_ethtool_get_eeprom,
  366. .set_eeprom = smsc9420_ethtool_set_eeprom,
  367. .get_regs_len = smsc9420_ethtool_getregslen,
  368. .get_regs = smsc9420_ethtool_getregs,
  369. .get_ts_info = ethtool_op_get_ts_info,
  370. };
  371. /* Sets the device MAC address to dev_addr */
  372. static void smsc9420_set_mac_address(struct net_device *dev)
  373. {
  374. struct smsc9420_pdata *pd = netdev_priv(dev);
  375. u8 *dev_addr = dev->dev_addr;
  376. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  377. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  378. (dev_addr[1] << 8) | dev_addr[0];
  379. smsc9420_reg_write(pd, ADDRH, mac_high16);
  380. smsc9420_reg_write(pd, ADDRL, mac_low32);
  381. }
  382. static void smsc9420_check_mac_address(struct net_device *dev)
  383. {
  384. struct smsc9420_pdata *pd = netdev_priv(dev);
  385. /* Check if mac address has been specified when bringing interface up */
  386. if (is_valid_ether_addr(dev->dev_addr)) {
  387. smsc9420_set_mac_address(dev);
  388. netif_dbg(pd, probe, pd->dev,
  389. "MAC Address is specified by configuration\n");
  390. } else {
  391. /* Try reading mac address from device. if EEPROM is present
  392. * it will already have been set */
  393. u32 mac_high16 = smsc9420_reg_read(pd, ADDRH);
  394. u32 mac_low32 = smsc9420_reg_read(pd, ADDRL);
  395. dev->dev_addr[0] = (u8)(mac_low32);
  396. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  397. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  398. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  399. dev->dev_addr[4] = (u8)(mac_high16);
  400. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  401. if (is_valid_ether_addr(dev->dev_addr)) {
  402. /* eeprom values are valid so use them */
  403. netif_dbg(pd, probe, pd->dev,
  404. "Mac Address is read from EEPROM\n");
  405. } else {
  406. /* eeprom values are invalid, generate random MAC */
  407. eth_hw_addr_random(dev);
  408. smsc9420_set_mac_address(dev);
  409. netif_dbg(pd, probe, pd->dev,
  410. "MAC Address is set to random\n");
  411. }
  412. }
  413. }
  414. static void smsc9420_stop_tx(struct smsc9420_pdata *pd)
  415. {
  416. u32 dmac_control, mac_cr, dma_intr_ena;
  417. int timeout = 1000;
  418. /* disable TX DMAC */
  419. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  420. dmac_control &= (~DMAC_CONTROL_ST_);
  421. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  422. /* Wait max 10ms for transmit process to stop */
  423. while (--timeout) {
  424. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_TS_)
  425. break;
  426. udelay(10);
  427. }
  428. if (!timeout)
  429. netif_warn(pd, ifdown, pd->dev, "TX DMAC failed to stop\n");
  430. /* ACK Tx DMAC stop bit */
  431. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_TXPS_);
  432. /* mask TX DMAC interrupts */
  433. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  434. dma_intr_ena &= ~(DMAC_INTR_ENA_TX_);
  435. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  436. smsc9420_pci_flush_write(pd);
  437. /* stop MAC TX */
  438. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_TXEN_);
  439. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  440. smsc9420_pci_flush_write(pd);
  441. }
  442. static void smsc9420_free_tx_ring(struct smsc9420_pdata *pd)
  443. {
  444. int i;
  445. BUG_ON(!pd->tx_ring);
  446. if (!pd->tx_buffers)
  447. return;
  448. for (i = 0; i < TX_RING_SIZE; i++) {
  449. struct sk_buff *skb = pd->tx_buffers[i].skb;
  450. if (skb) {
  451. BUG_ON(!pd->tx_buffers[i].mapping);
  452. pci_unmap_single(pd->pdev, pd->tx_buffers[i].mapping,
  453. skb->len, PCI_DMA_TODEVICE);
  454. dev_kfree_skb_any(skb);
  455. }
  456. pd->tx_ring[i].status = 0;
  457. pd->tx_ring[i].length = 0;
  458. pd->tx_ring[i].buffer1 = 0;
  459. pd->tx_ring[i].buffer2 = 0;
  460. }
  461. wmb();
  462. kfree(pd->tx_buffers);
  463. pd->tx_buffers = NULL;
  464. pd->tx_ring_head = 0;
  465. pd->tx_ring_tail = 0;
  466. }
  467. static void smsc9420_free_rx_ring(struct smsc9420_pdata *pd)
  468. {
  469. int i;
  470. BUG_ON(!pd->rx_ring);
  471. if (!pd->rx_buffers)
  472. return;
  473. for (i = 0; i < RX_RING_SIZE; i++) {
  474. if (pd->rx_buffers[i].skb)
  475. dev_kfree_skb_any(pd->rx_buffers[i].skb);
  476. if (pd->rx_buffers[i].mapping)
  477. pci_unmap_single(pd->pdev, pd->rx_buffers[i].mapping,
  478. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  479. pd->rx_ring[i].status = 0;
  480. pd->rx_ring[i].length = 0;
  481. pd->rx_ring[i].buffer1 = 0;
  482. pd->rx_ring[i].buffer2 = 0;
  483. }
  484. wmb();
  485. kfree(pd->rx_buffers);
  486. pd->rx_buffers = NULL;
  487. pd->rx_ring_head = 0;
  488. pd->rx_ring_tail = 0;
  489. }
  490. static void smsc9420_stop_rx(struct smsc9420_pdata *pd)
  491. {
  492. int timeout = 1000;
  493. u32 mac_cr, dmac_control, dma_intr_ena;
  494. /* mask RX DMAC interrupts */
  495. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  496. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  497. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  498. smsc9420_pci_flush_write(pd);
  499. /* stop RX MAC prior to stoping DMA */
  500. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_RXEN_);
  501. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  502. smsc9420_pci_flush_write(pd);
  503. /* stop RX DMAC */
  504. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  505. dmac_control &= (~DMAC_CONTROL_SR_);
  506. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  507. smsc9420_pci_flush_write(pd);
  508. /* wait up to 10ms for receive to stop */
  509. while (--timeout) {
  510. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_RS_)
  511. break;
  512. udelay(10);
  513. }
  514. if (!timeout)
  515. netif_warn(pd, ifdown, pd->dev,
  516. "RX DMAC did not stop! timeout\n");
  517. /* ACK the Rx DMAC stop bit */
  518. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_RXPS_);
  519. }
  520. static irqreturn_t smsc9420_isr(int irq, void *dev_id)
  521. {
  522. struct smsc9420_pdata *pd = dev_id;
  523. u32 int_cfg, int_sts, int_ctl;
  524. irqreturn_t ret = IRQ_NONE;
  525. ulong flags;
  526. BUG_ON(!pd);
  527. BUG_ON(!pd->ioaddr);
  528. int_cfg = smsc9420_reg_read(pd, INT_CFG);
  529. /* check if it's our interrupt */
  530. if ((int_cfg & (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_)) !=
  531. (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_))
  532. return IRQ_NONE;
  533. int_sts = smsc9420_reg_read(pd, INT_STAT);
  534. if (likely(INT_STAT_DMAC_INT_ & int_sts)) {
  535. u32 status = smsc9420_reg_read(pd, DMAC_STATUS);
  536. u32 ints_to_clear = 0;
  537. if (status & DMAC_STS_TX_) {
  538. ints_to_clear |= (DMAC_STS_TX_ | DMAC_STS_NIS_);
  539. netif_wake_queue(pd->dev);
  540. }
  541. if (status & DMAC_STS_RX_) {
  542. /* mask RX DMAC interrupts */
  543. u32 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  544. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  545. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  546. smsc9420_pci_flush_write(pd);
  547. ints_to_clear |= (DMAC_STS_RX_ | DMAC_STS_NIS_);
  548. napi_schedule(&pd->napi);
  549. }
  550. if (ints_to_clear)
  551. smsc9420_reg_write(pd, DMAC_STATUS, ints_to_clear);
  552. ret = IRQ_HANDLED;
  553. }
  554. if (unlikely(INT_STAT_SW_INT_ & int_sts)) {
  555. /* mask software interrupt */
  556. spin_lock_irqsave(&pd->int_lock, flags);
  557. int_ctl = smsc9420_reg_read(pd, INT_CTL);
  558. int_ctl &= (~INT_CTL_SW_INT_EN_);
  559. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  560. spin_unlock_irqrestore(&pd->int_lock, flags);
  561. smsc9420_reg_write(pd, INT_STAT, INT_STAT_SW_INT_);
  562. pd->software_irq_signal = true;
  563. smp_wmb();
  564. ret = IRQ_HANDLED;
  565. }
  566. /* to ensure PCI write completion, we must perform a PCI read */
  567. smsc9420_pci_flush_write(pd);
  568. return ret;
  569. }
  570. #ifdef CONFIG_NET_POLL_CONTROLLER
  571. static void smsc9420_poll_controller(struct net_device *dev)
  572. {
  573. struct smsc9420_pdata *pd = netdev_priv(dev);
  574. const int irq = pd->pdev->irq;
  575. disable_irq(irq);
  576. smsc9420_isr(0, dev);
  577. enable_irq(irq);
  578. }
  579. #endif /* CONFIG_NET_POLL_CONTROLLER */
  580. static void smsc9420_dmac_soft_reset(struct smsc9420_pdata *pd)
  581. {
  582. smsc9420_reg_write(pd, BUS_MODE, BUS_MODE_SWR_);
  583. smsc9420_reg_read(pd, BUS_MODE);
  584. udelay(2);
  585. if (smsc9420_reg_read(pd, BUS_MODE) & BUS_MODE_SWR_)
  586. netif_warn(pd, drv, pd->dev, "Software reset not cleared\n");
  587. }
  588. static int smsc9420_stop(struct net_device *dev)
  589. {
  590. struct smsc9420_pdata *pd = netdev_priv(dev);
  591. u32 int_cfg;
  592. ulong flags;
  593. BUG_ON(!pd);
  594. BUG_ON(!pd->phy_dev);
  595. /* disable master interrupt */
  596. spin_lock_irqsave(&pd->int_lock, flags);
  597. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  598. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  599. spin_unlock_irqrestore(&pd->int_lock, flags);
  600. netif_tx_disable(dev);
  601. napi_disable(&pd->napi);
  602. smsc9420_stop_tx(pd);
  603. smsc9420_free_tx_ring(pd);
  604. smsc9420_stop_rx(pd);
  605. smsc9420_free_rx_ring(pd);
  606. free_irq(pd->pdev->irq, pd);
  607. smsc9420_dmac_soft_reset(pd);
  608. phy_stop(pd->phy_dev);
  609. phy_disconnect(pd->phy_dev);
  610. pd->phy_dev = NULL;
  611. mdiobus_unregister(pd->mii_bus);
  612. mdiobus_free(pd->mii_bus);
  613. return 0;
  614. }
  615. static void smsc9420_rx_count_stats(struct net_device *dev, u32 desc_status)
  616. {
  617. if (unlikely(desc_status & RDES0_ERROR_SUMMARY_)) {
  618. dev->stats.rx_errors++;
  619. if (desc_status & RDES0_DESCRIPTOR_ERROR_)
  620. dev->stats.rx_over_errors++;
  621. else if (desc_status & (RDES0_FRAME_TOO_LONG_ |
  622. RDES0_RUNT_FRAME_ | RDES0_COLLISION_SEEN_))
  623. dev->stats.rx_frame_errors++;
  624. else if (desc_status & RDES0_CRC_ERROR_)
  625. dev->stats.rx_crc_errors++;
  626. }
  627. if (unlikely(desc_status & RDES0_LENGTH_ERROR_))
  628. dev->stats.rx_length_errors++;
  629. if (unlikely(!((desc_status & RDES0_LAST_DESCRIPTOR_) &&
  630. (desc_status & RDES0_FIRST_DESCRIPTOR_))))
  631. dev->stats.rx_length_errors++;
  632. if (desc_status & RDES0_MULTICAST_FRAME_)
  633. dev->stats.multicast++;
  634. }
  635. static void smsc9420_rx_handoff(struct smsc9420_pdata *pd, const int index,
  636. const u32 status)
  637. {
  638. struct net_device *dev = pd->dev;
  639. struct sk_buff *skb;
  640. u16 packet_length = (status & RDES0_FRAME_LENGTH_MASK_)
  641. >> RDES0_FRAME_LENGTH_SHFT_;
  642. /* remove crc from packet lendth */
  643. packet_length -= 4;
  644. if (pd->rx_csum)
  645. packet_length -= 2;
  646. dev->stats.rx_packets++;
  647. dev->stats.rx_bytes += packet_length;
  648. pci_unmap_single(pd->pdev, pd->rx_buffers[index].mapping,
  649. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  650. pd->rx_buffers[index].mapping = 0;
  651. skb = pd->rx_buffers[index].skb;
  652. pd->rx_buffers[index].skb = NULL;
  653. if (pd->rx_csum) {
  654. u16 hw_csum = get_unaligned_le16(skb_tail_pointer(skb) +
  655. NET_IP_ALIGN + packet_length + 4);
  656. put_unaligned_le16(hw_csum, &skb->csum);
  657. skb->ip_summed = CHECKSUM_COMPLETE;
  658. }
  659. skb_reserve(skb, NET_IP_ALIGN);
  660. skb_put(skb, packet_length);
  661. skb->protocol = eth_type_trans(skb, dev);
  662. netif_receive_skb(skb);
  663. }
  664. static int smsc9420_alloc_rx_buffer(struct smsc9420_pdata *pd, int index)
  665. {
  666. struct sk_buff *skb = netdev_alloc_skb(pd->dev, PKT_BUF_SZ);
  667. dma_addr_t mapping;
  668. BUG_ON(pd->rx_buffers[index].skb);
  669. BUG_ON(pd->rx_buffers[index].mapping);
  670. if (unlikely(!skb))
  671. return -ENOMEM;
  672. mapping = pci_map_single(pd->pdev, skb_tail_pointer(skb),
  673. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  674. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  675. dev_kfree_skb_any(skb);
  676. netif_warn(pd, rx_err, pd->dev, "pci_map_single failed!\n");
  677. return -ENOMEM;
  678. }
  679. pd->rx_buffers[index].skb = skb;
  680. pd->rx_buffers[index].mapping = mapping;
  681. pd->rx_ring[index].buffer1 = mapping + NET_IP_ALIGN;
  682. pd->rx_ring[index].status = RDES0_OWN_;
  683. wmb();
  684. return 0;
  685. }
  686. static void smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata *pd)
  687. {
  688. while (pd->rx_ring_tail != pd->rx_ring_head) {
  689. if (smsc9420_alloc_rx_buffer(pd, pd->rx_ring_tail))
  690. break;
  691. pd->rx_ring_tail = (pd->rx_ring_tail + 1) % RX_RING_SIZE;
  692. }
  693. }
  694. static int smsc9420_rx_poll(struct napi_struct *napi, int budget)
  695. {
  696. struct smsc9420_pdata *pd =
  697. container_of(napi, struct smsc9420_pdata, napi);
  698. struct net_device *dev = pd->dev;
  699. u32 drop_frame_cnt, dma_intr_ena, status;
  700. int work_done;
  701. for (work_done = 0; work_done < budget; work_done++) {
  702. rmb();
  703. status = pd->rx_ring[pd->rx_ring_head].status;
  704. /* stop if DMAC owns this dma descriptor */
  705. if (status & RDES0_OWN_)
  706. break;
  707. smsc9420_rx_count_stats(dev, status);
  708. smsc9420_rx_handoff(pd, pd->rx_ring_head, status);
  709. pd->rx_ring_head = (pd->rx_ring_head + 1) % RX_RING_SIZE;
  710. smsc9420_alloc_new_rx_buffers(pd);
  711. }
  712. drop_frame_cnt = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  713. dev->stats.rx_dropped +=
  714. (drop_frame_cnt & 0xFFFF) + ((drop_frame_cnt >> 17) & 0x3FF);
  715. /* Kick RXDMA */
  716. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  717. smsc9420_pci_flush_write(pd);
  718. if (work_done < budget) {
  719. napi_complete(&pd->napi);
  720. /* re-enable RX DMA interrupts */
  721. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  722. dma_intr_ena |= (DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  723. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  724. smsc9420_pci_flush_write(pd);
  725. }
  726. return work_done;
  727. }
  728. static void
  729. smsc9420_tx_update_stats(struct net_device *dev, u32 status, u32 length)
  730. {
  731. if (unlikely(status & TDES0_ERROR_SUMMARY_)) {
  732. dev->stats.tx_errors++;
  733. if (status & (TDES0_EXCESSIVE_DEFERRAL_ |
  734. TDES0_EXCESSIVE_COLLISIONS_))
  735. dev->stats.tx_aborted_errors++;
  736. if (status & (TDES0_LOSS_OF_CARRIER_ | TDES0_NO_CARRIER_))
  737. dev->stats.tx_carrier_errors++;
  738. } else {
  739. dev->stats.tx_packets++;
  740. dev->stats.tx_bytes += (length & 0x7FF);
  741. }
  742. if (unlikely(status & TDES0_EXCESSIVE_COLLISIONS_)) {
  743. dev->stats.collisions += 16;
  744. } else {
  745. dev->stats.collisions +=
  746. (status & TDES0_COLLISION_COUNT_MASK_) >>
  747. TDES0_COLLISION_COUNT_SHFT_;
  748. }
  749. if (unlikely(status & TDES0_HEARTBEAT_FAIL_))
  750. dev->stats.tx_heartbeat_errors++;
  751. }
  752. /* Check for completed dma transfers, update stats and free skbs */
  753. static void smsc9420_complete_tx(struct net_device *dev)
  754. {
  755. struct smsc9420_pdata *pd = netdev_priv(dev);
  756. while (pd->tx_ring_tail != pd->tx_ring_head) {
  757. int index = pd->tx_ring_tail;
  758. u32 status, length;
  759. rmb();
  760. status = pd->tx_ring[index].status;
  761. length = pd->tx_ring[index].length;
  762. /* Check if DMA still owns this descriptor */
  763. if (unlikely(TDES0_OWN_ & status))
  764. break;
  765. smsc9420_tx_update_stats(dev, status, length);
  766. BUG_ON(!pd->tx_buffers[index].skb);
  767. BUG_ON(!pd->tx_buffers[index].mapping);
  768. pci_unmap_single(pd->pdev, pd->tx_buffers[index].mapping,
  769. pd->tx_buffers[index].skb->len, PCI_DMA_TODEVICE);
  770. pd->tx_buffers[index].mapping = 0;
  771. dev_kfree_skb_any(pd->tx_buffers[index].skb);
  772. pd->tx_buffers[index].skb = NULL;
  773. pd->tx_ring[index].buffer1 = 0;
  774. wmb();
  775. pd->tx_ring_tail = (pd->tx_ring_tail + 1) % TX_RING_SIZE;
  776. }
  777. }
  778. static netdev_tx_t smsc9420_hard_start_xmit(struct sk_buff *skb,
  779. struct net_device *dev)
  780. {
  781. struct smsc9420_pdata *pd = netdev_priv(dev);
  782. dma_addr_t mapping;
  783. int index = pd->tx_ring_head;
  784. u32 tmp_desc1;
  785. bool about_to_take_last_desc =
  786. (((pd->tx_ring_head + 2) % TX_RING_SIZE) == pd->tx_ring_tail);
  787. smsc9420_complete_tx(dev);
  788. rmb();
  789. BUG_ON(pd->tx_ring[index].status & TDES0_OWN_);
  790. BUG_ON(pd->tx_buffers[index].skb);
  791. BUG_ON(pd->tx_buffers[index].mapping);
  792. mapping = pci_map_single(pd->pdev, skb->data,
  793. skb->len, PCI_DMA_TODEVICE);
  794. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  795. netif_warn(pd, tx_err, pd->dev,
  796. "pci_map_single failed, dropping packet\n");
  797. return NETDEV_TX_BUSY;
  798. }
  799. pd->tx_buffers[index].skb = skb;
  800. pd->tx_buffers[index].mapping = mapping;
  801. tmp_desc1 = (TDES1_LS_ | ((u32)skb->len & 0x7FF));
  802. if (unlikely(about_to_take_last_desc)) {
  803. tmp_desc1 |= TDES1_IC_;
  804. netif_stop_queue(pd->dev);
  805. }
  806. /* check if we are at the last descriptor and need to set EOR */
  807. if (unlikely(index == (TX_RING_SIZE - 1)))
  808. tmp_desc1 |= TDES1_TER_;
  809. pd->tx_ring[index].buffer1 = mapping;
  810. pd->tx_ring[index].length = tmp_desc1;
  811. wmb();
  812. /* increment head */
  813. pd->tx_ring_head = (pd->tx_ring_head + 1) % TX_RING_SIZE;
  814. /* assign ownership to DMAC */
  815. pd->tx_ring[index].status = TDES0_OWN_;
  816. wmb();
  817. skb_tx_timestamp(skb);
  818. /* kick the DMA */
  819. smsc9420_reg_write(pd, TX_POLL_DEMAND, 1);
  820. smsc9420_pci_flush_write(pd);
  821. return NETDEV_TX_OK;
  822. }
  823. static struct net_device_stats *smsc9420_get_stats(struct net_device *dev)
  824. {
  825. struct smsc9420_pdata *pd = netdev_priv(dev);
  826. u32 counter = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  827. dev->stats.rx_dropped +=
  828. (counter & 0x0000FFFF) + ((counter >> 17) & 0x000003FF);
  829. return &dev->stats;
  830. }
  831. static void smsc9420_set_multicast_list(struct net_device *dev)
  832. {
  833. struct smsc9420_pdata *pd = netdev_priv(dev);
  834. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  835. if (dev->flags & IFF_PROMISC) {
  836. netif_dbg(pd, hw, pd->dev, "Promiscuous Mode Enabled\n");
  837. mac_cr |= MAC_CR_PRMS_;
  838. mac_cr &= (~MAC_CR_MCPAS_);
  839. mac_cr &= (~MAC_CR_HPFILT_);
  840. } else if (dev->flags & IFF_ALLMULTI) {
  841. netif_dbg(pd, hw, pd->dev, "Receive all Multicast Enabled\n");
  842. mac_cr &= (~MAC_CR_PRMS_);
  843. mac_cr |= MAC_CR_MCPAS_;
  844. mac_cr &= (~MAC_CR_HPFILT_);
  845. } else if (!netdev_mc_empty(dev)) {
  846. struct netdev_hw_addr *ha;
  847. u32 hash_lo = 0, hash_hi = 0;
  848. netif_dbg(pd, hw, pd->dev, "Multicast filter enabled\n");
  849. netdev_for_each_mc_addr(ha, dev) {
  850. u32 bit_num = smsc9420_hash(ha->addr);
  851. u32 mask = 1 << (bit_num & 0x1F);
  852. if (bit_num & 0x20)
  853. hash_hi |= mask;
  854. else
  855. hash_lo |= mask;
  856. }
  857. smsc9420_reg_write(pd, HASHH, hash_hi);
  858. smsc9420_reg_write(pd, HASHL, hash_lo);
  859. mac_cr &= (~MAC_CR_PRMS_);
  860. mac_cr &= (~MAC_CR_MCPAS_);
  861. mac_cr |= MAC_CR_HPFILT_;
  862. } else {
  863. netif_dbg(pd, hw, pd->dev, "Receive own packets only\n");
  864. smsc9420_reg_write(pd, HASHH, 0);
  865. smsc9420_reg_write(pd, HASHL, 0);
  866. mac_cr &= (~MAC_CR_PRMS_);
  867. mac_cr &= (~MAC_CR_MCPAS_);
  868. mac_cr &= (~MAC_CR_HPFILT_);
  869. }
  870. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  871. smsc9420_pci_flush_write(pd);
  872. }
  873. static void smsc9420_phy_update_flowcontrol(struct smsc9420_pdata *pd)
  874. {
  875. struct phy_device *phy_dev = pd->phy_dev;
  876. u32 flow;
  877. if (phy_dev->duplex == DUPLEX_FULL) {
  878. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  879. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  880. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  881. if (cap & FLOW_CTRL_RX)
  882. flow = 0xFFFF0002;
  883. else
  884. flow = 0;
  885. netif_info(pd, link, pd->dev, "rx pause %s, tx pause %s\n",
  886. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  887. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  888. } else {
  889. netif_info(pd, link, pd->dev, "half duplex\n");
  890. flow = 0;
  891. }
  892. smsc9420_reg_write(pd, FLOW, flow);
  893. }
  894. /* Update link mode if anything has changed. Called periodically when the
  895. * PHY is in polling mode, even if nothing has changed. */
  896. static void smsc9420_phy_adjust_link(struct net_device *dev)
  897. {
  898. struct smsc9420_pdata *pd = netdev_priv(dev);
  899. struct phy_device *phy_dev = pd->phy_dev;
  900. int carrier;
  901. if (phy_dev->duplex != pd->last_duplex) {
  902. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  903. if (phy_dev->duplex) {
  904. netif_dbg(pd, link, pd->dev, "full duplex mode\n");
  905. mac_cr |= MAC_CR_FDPX_;
  906. } else {
  907. netif_dbg(pd, link, pd->dev, "half duplex mode\n");
  908. mac_cr &= ~MAC_CR_FDPX_;
  909. }
  910. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  911. smsc9420_phy_update_flowcontrol(pd);
  912. pd->last_duplex = phy_dev->duplex;
  913. }
  914. carrier = netif_carrier_ok(dev);
  915. if (carrier != pd->last_carrier) {
  916. if (carrier)
  917. netif_dbg(pd, link, pd->dev, "carrier OK\n");
  918. else
  919. netif_dbg(pd, link, pd->dev, "no carrier\n");
  920. pd->last_carrier = carrier;
  921. }
  922. }
  923. static int smsc9420_mii_probe(struct net_device *dev)
  924. {
  925. struct smsc9420_pdata *pd = netdev_priv(dev);
  926. struct phy_device *phydev = NULL;
  927. BUG_ON(pd->phy_dev);
  928. /* Device only supports internal PHY at address 1 */
  929. phydev = mdiobus_get_phy(pd->mii_bus, 1);
  930. if (!phydev) {
  931. netdev_err(dev, "no PHY found at address 1\n");
  932. return -ENODEV;
  933. }
  934. phydev = phy_connect(dev, phydev_name(phydev),
  935. smsc9420_phy_adjust_link, PHY_INTERFACE_MODE_MII);
  936. if (IS_ERR(phydev)) {
  937. netdev_err(dev, "Could not attach to PHY\n");
  938. return PTR_ERR(phydev);
  939. }
  940. /* mask with MAC supported features */
  941. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  942. SUPPORTED_Asym_Pause);
  943. phydev->advertising = phydev->supported;
  944. phy_attached_info(phydev);
  945. pd->phy_dev = phydev;
  946. pd->last_duplex = -1;
  947. pd->last_carrier = -1;
  948. return 0;
  949. }
  950. static int smsc9420_mii_init(struct net_device *dev)
  951. {
  952. struct smsc9420_pdata *pd = netdev_priv(dev);
  953. int err = -ENXIO;
  954. pd->mii_bus = mdiobus_alloc();
  955. if (!pd->mii_bus) {
  956. err = -ENOMEM;
  957. goto err_out_1;
  958. }
  959. pd->mii_bus->name = DRV_MDIONAME;
  960. snprintf(pd->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  961. (pd->pdev->bus->number << 8) | pd->pdev->devfn);
  962. pd->mii_bus->priv = pd;
  963. pd->mii_bus->read = smsc9420_mii_read;
  964. pd->mii_bus->write = smsc9420_mii_write;
  965. /* Mask all PHYs except ID 1 (internal) */
  966. pd->mii_bus->phy_mask = ~(1 << 1);
  967. if (mdiobus_register(pd->mii_bus)) {
  968. netif_warn(pd, probe, pd->dev, "Error registering mii bus\n");
  969. goto err_out_free_bus_2;
  970. }
  971. if (smsc9420_mii_probe(dev) < 0) {
  972. netif_warn(pd, probe, pd->dev, "Error probing mii bus\n");
  973. goto err_out_unregister_bus_3;
  974. }
  975. return 0;
  976. err_out_unregister_bus_3:
  977. mdiobus_unregister(pd->mii_bus);
  978. err_out_free_bus_2:
  979. mdiobus_free(pd->mii_bus);
  980. err_out_1:
  981. return err;
  982. }
  983. static int smsc9420_alloc_tx_ring(struct smsc9420_pdata *pd)
  984. {
  985. int i;
  986. BUG_ON(!pd->tx_ring);
  987. pd->tx_buffers = kmalloc_array(TX_RING_SIZE,
  988. sizeof(struct smsc9420_ring_info),
  989. GFP_KERNEL);
  990. if (!pd->tx_buffers)
  991. return -ENOMEM;
  992. /* Initialize the TX Ring */
  993. for (i = 0; i < TX_RING_SIZE; i++) {
  994. pd->tx_buffers[i].skb = NULL;
  995. pd->tx_buffers[i].mapping = 0;
  996. pd->tx_ring[i].status = 0;
  997. pd->tx_ring[i].length = 0;
  998. pd->tx_ring[i].buffer1 = 0;
  999. pd->tx_ring[i].buffer2 = 0;
  1000. }
  1001. pd->tx_ring[TX_RING_SIZE - 1].length = TDES1_TER_;
  1002. wmb();
  1003. pd->tx_ring_head = 0;
  1004. pd->tx_ring_tail = 0;
  1005. smsc9420_reg_write(pd, TX_BASE_ADDR, pd->tx_dma_addr);
  1006. smsc9420_pci_flush_write(pd);
  1007. return 0;
  1008. }
  1009. static int smsc9420_alloc_rx_ring(struct smsc9420_pdata *pd)
  1010. {
  1011. int i;
  1012. BUG_ON(!pd->rx_ring);
  1013. pd->rx_buffers = kmalloc_array(RX_RING_SIZE,
  1014. sizeof(struct smsc9420_ring_info),
  1015. GFP_KERNEL);
  1016. if (pd->rx_buffers == NULL)
  1017. goto out;
  1018. /* initialize the rx ring */
  1019. for (i = 0; i < RX_RING_SIZE; i++) {
  1020. pd->rx_ring[i].status = 0;
  1021. pd->rx_ring[i].length = PKT_BUF_SZ;
  1022. pd->rx_ring[i].buffer2 = 0;
  1023. pd->rx_buffers[i].skb = NULL;
  1024. pd->rx_buffers[i].mapping = 0;
  1025. }
  1026. pd->rx_ring[RX_RING_SIZE - 1].length = (PKT_BUF_SZ | RDES1_RER_);
  1027. /* now allocate the entire ring of skbs */
  1028. for (i = 0; i < RX_RING_SIZE; i++) {
  1029. if (smsc9420_alloc_rx_buffer(pd, i)) {
  1030. netif_warn(pd, ifup, pd->dev,
  1031. "failed to allocate rx skb %d\n", i);
  1032. goto out_free_rx_skbs;
  1033. }
  1034. }
  1035. pd->rx_ring_head = 0;
  1036. pd->rx_ring_tail = 0;
  1037. smsc9420_reg_write(pd, VLAN1, ETH_P_8021Q);
  1038. netif_dbg(pd, ifup, pd->dev, "VLAN1 = 0x%08x\n",
  1039. smsc9420_reg_read(pd, VLAN1));
  1040. if (pd->rx_csum) {
  1041. /* Enable RX COE */
  1042. u32 coe = smsc9420_reg_read(pd, COE_CR) | RX_COE_EN;
  1043. smsc9420_reg_write(pd, COE_CR, coe);
  1044. netif_dbg(pd, ifup, pd->dev, "COE_CR = 0x%08x\n", coe);
  1045. }
  1046. smsc9420_reg_write(pd, RX_BASE_ADDR, pd->rx_dma_addr);
  1047. smsc9420_pci_flush_write(pd);
  1048. return 0;
  1049. out_free_rx_skbs:
  1050. smsc9420_free_rx_ring(pd);
  1051. out:
  1052. return -ENOMEM;
  1053. }
  1054. static int smsc9420_open(struct net_device *dev)
  1055. {
  1056. struct smsc9420_pdata *pd = netdev_priv(dev);
  1057. u32 bus_mode, mac_cr, dmac_control, int_cfg, dma_intr_ena, int_ctl;
  1058. const int irq = pd->pdev->irq;
  1059. unsigned long flags;
  1060. int result = 0, timeout;
  1061. if (!is_valid_ether_addr(dev->dev_addr)) {
  1062. netif_warn(pd, ifup, pd->dev,
  1063. "dev_addr is not a valid MAC address\n");
  1064. result = -EADDRNOTAVAIL;
  1065. goto out_0;
  1066. }
  1067. netif_carrier_off(dev);
  1068. /* disable, mask and acknowledge all interrupts */
  1069. spin_lock_irqsave(&pd->int_lock, flags);
  1070. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1071. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1072. smsc9420_reg_write(pd, INT_CTL, 0);
  1073. spin_unlock_irqrestore(&pd->int_lock, flags);
  1074. smsc9420_reg_write(pd, DMAC_INTR_ENA, 0);
  1075. smsc9420_reg_write(pd, INT_STAT, 0xFFFFFFFF);
  1076. smsc9420_pci_flush_write(pd);
  1077. result = request_irq(irq, smsc9420_isr, IRQF_SHARED, DRV_NAME, pd);
  1078. if (result) {
  1079. netif_warn(pd, ifup, pd->dev, "Unable to use IRQ = %d\n", irq);
  1080. result = -ENODEV;
  1081. goto out_0;
  1082. }
  1083. smsc9420_dmac_soft_reset(pd);
  1084. /* make sure MAC_CR is sane */
  1085. smsc9420_reg_write(pd, MAC_CR, 0);
  1086. smsc9420_set_mac_address(dev);
  1087. /* Configure GPIO pins to drive LEDs */
  1088. smsc9420_reg_write(pd, GPIO_CFG,
  1089. (GPIO_CFG_LED_3_ | GPIO_CFG_LED_2_ | GPIO_CFG_LED_1_));
  1090. bus_mode = BUS_MODE_DMA_BURST_LENGTH_16;
  1091. #ifdef __BIG_ENDIAN
  1092. bus_mode |= BUS_MODE_DBO_;
  1093. #endif
  1094. smsc9420_reg_write(pd, BUS_MODE, bus_mode);
  1095. smsc9420_pci_flush_write(pd);
  1096. /* set bus master bridge arbitration priority for Rx and TX DMA */
  1097. smsc9420_reg_write(pd, BUS_CFG, BUS_CFG_RXTXWEIGHT_4_1);
  1098. smsc9420_reg_write(pd, DMAC_CONTROL,
  1099. (DMAC_CONTROL_SF_ | DMAC_CONTROL_OSF_));
  1100. smsc9420_pci_flush_write(pd);
  1101. /* test the IRQ connection to the ISR */
  1102. netif_dbg(pd, ifup, pd->dev, "Testing ISR using IRQ %d\n", irq);
  1103. pd->software_irq_signal = false;
  1104. spin_lock_irqsave(&pd->int_lock, flags);
  1105. /* configure interrupt deassertion timer and enable interrupts */
  1106. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1107. int_cfg &= ~(INT_CFG_INT_DEAS_MASK);
  1108. int_cfg |= (INT_DEAS_TIME & INT_CFG_INT_DEAS_MASK);
  1109. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1110. /* unmask software interrupt */
  1111. int_ctl = smsc9420_reg_read(pd, INT_CTL) | INT_CTL_SW_INT_EN_;
  1112. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  1113. spin_unlock_irqrestore(&pd->int_lock, flags);
  1114. smsc9420_pci_flush_write(pd);
  1115. timeout = 1000;
  1116. while (timeout--) {
  1117. if (pd->software_irq_signal)
  1118. break;
  1119. msleep(1);
  1120. }
  1121. /* disable interrupts */
  1122. spin_lock_irqsave(&pd->int_lock, flags);
  1123. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1124. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1125. spin_unlock_irqrestore(&pd->int_lock, flags);
  1126. if (!pd->software_irq_signal) {
  1127. netif_warn(pd, ifup, pd->dev, "ISR failed signaling test\n");
  1128. result = -ENODEV;
  1129. goto out_free_irq_1;
  1130. }
  1131. netif_dbg(pd, ifup, pd->dev, "ISR passed test using IRQ %d\n", irq);
  1132. result = smsc9420_alloc_tx_ring(pd);
  1133. if (result) {
  1134. netif_warn(pd, ifup, pd->dev,
  1135. "Failed to Initialize tx dma ring\n");
  1136. result = -ENOMEM;
  1137. goto out_free_irq_1;
  1138. }
  1139. result = smsc9420_alloc_rx_ring(pd);
  1140. if (result) {
  1141. netif_warn(pd, ifup, pd->dev,
  1142. "Failed to Initialize rx dma ring\n");
  1143. result = -ENOMEM;
  1144. goto out_free_tx_ring_2;
  1145. }
  1146. result = smsc9420_mii_init(dev);
  1147. if (result) {
  1148. netif_warn(pd, ifup, pd->dev, "Failed to initialize Phy\n");
  1149. result = -ENODEV;
  1150. goto out_free_rx_ring_3;
  1151. }
  1152. /* Bring the PHY up */
  1153. phy_start(pd->phy_dev);
  1154. napi_enable(&pd->napi);
  1155. /* start tx and rx */
  1156. mac_cr = smsc9420_reg_read(pd, MAC_CR) | MAC_CR_TXEN_ | MAC_CR_RXEN_;
  1157. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  1158. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  1159. dmac_control |= DMAC_CONTROL_ST_ | DMAC_CONTROL_SR_;
  1160. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  1161. smsc9420_pci_flush_write(pd);
  1162. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  1163. dma_intr_ena |=
  1164. (DMAC_INTR_ENA_TX_ | DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  1165. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  1166. smsc9420_pci_flush_write(pd);
  1167. netif_wake_queue(dev);
  1168. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  1169. /* enable interrupts */
  1170. spin_lock_irqsave(&pd->int_lock, flags);
  1171. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1172. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1173. spin_unlock_irqrestore(&pd->int_lock, flags);
  1174. return 0;
  1175. out_free_rx_ring_3:
  1176. smsc9420_free_rx_ring(pd);
  1177. out_free_tx_ring_2:
  1178. smsc9420_free_tx_ring(pd);
  1179. out_free_irq_1:
  1180. free_irq(irq, pd);
  1181. out_0:
  1182. return result;
  1183. }
  1184. #ifdef CONFIG_PM
  1185. static int smsc9420_suspend(struct pci_dev *pdev, pm_message_t state)
  1186. {
  1187. struct net_device *dev = pci_get_drvdata(pdev);
  1188. struct smsc9420_pdata *pd = netdev_priv(dev);
  1189. u32 int_cfg;
  1190. ulong flags;
  1191. /* disable interrupts */
  1192. spin_lock_irqsave(&pd->int_lock, flags);
  1193. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1194. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1195. spin_unlock_irqrestore(&pd->int_lock, flags);
  1196. if (netif_running(dev)) {
  1197. netif_tx_disable(dev);
  1198. smsc9420_stop_tx(pd);
  1199. smsc9420_free_tx_ring(pd);
  1200. napi_disable(&pd->napi);
  1201. smsc9420_stop_rx(pd);
  1202. smsc9420_free_rx_ring(pd);
  1203. free_irq(pd->pdev->irq, pd);
  1204. netif_device_detach(dev);
  1205. }
  1206. pci_save_state(pdev);
  1207. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1208. pci_disable_device(pdev);
  1209. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1210. return 0;
  1211. }
  1212. static int smsc9420_resume(struct pci_dev *pdev)
  1213. {
  1214. struct net_device *dev = pci_get_drvdata(pdev);
  1215. struct smsc9420_pdata *pd = netdev_priv(dev);
  1216. int err;
  1217. pci_set_power_state(pdev, PCI_D0);
  1218. pci_restore_state(pdev);
  1219. err = pci_enable_device(pdev);
  1220. if (err)
  1221. return err;
  1222. pci_set_master(pdev);
  1223. err = pci_enable_wake(pdev, PCI_D0, 0);
  1224. if (err)
  1225. netif_warn(pd, ifup, pd->dev, "pci_enable_wake failed: %d\n",
  1226. err);
  1227. if (netif_running(dev)) {
  1228. /* FIXME: gross. It looks like ancient PM relic.*/
  1229. err = smsc9420_open(dev);
  1230. netif_device_attach(dev);
  1231. }
  1232. return err;
  1233. }
  1234. #endif /* CONFIG_PM */
  1235. static const struct net_device_ops smsc9420_netdev_ops = {
  1236. .ndo_open = smsc9420_open,
  1237. .ndo_stop = smsc9420_stop,
  1238. .ndo_start_xmit = smsc9420_hard_start_xmit,
  1239. .ndo_get_stats = smsc9420_get_stats,
  1240. .ndo_set_rx_mode = smsc9420_set_multicast_list,
  1241. .ndo_do_ioctl = smsc9420_do_ioctl,
  1242. .ndo_validate_addr = eth_validate_addr,
  1243. .ndo_set_mac_address = eth_mac_addr,
  1244. #ifdef CONFIG_NET_POLL_CONTROLLER
  1245. .ndo_poll_controller = smsc9420_poll_controller,
  1246. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1247. };
  1248. static int
  1249. smsc9420_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1250. {
  1251. struct net_device *dev;
  1252. struct smsc9420_pdata *pd;
  1253. void __iomem *virt_addr;
  1254. int result = 0;
  1255. u32 id_rev;
  1256. pr_info("%s version %s\n", DRV_DESCRIPTION, DRV_VERSION);
  1257. /* First do the PCI initialisation */
  1258. result = pci_enable_device(pdev);
  1259. if (unlikely(result)) {
  1260. pr_err("Cannot enable smsc9420\n");
  1261. goto out_0;
  1262. }
  1263. pci_set_master(pdev);
  1264. dev = alloc_etherdev(sizeof(*pd));
  1265. if (!dev)
  1266. goto out_disable_pci_device_1;
  1267. SET_NETDEV_DEV(dev, &pdev->dev);
  1268. if (!(pci_resource_flags(pdev, SMSC_BAR) & IORESOURCE_MEM)) {
  1269. netdev_err(dev, "Cannot find PCI device base address\n");
  1270. goto out_free_netdev_2;
  1271. }
  1272. if ((pci_request_regions(pdev, DRV_NAME))) {
  1273. netdev_err(dev, "Cannot obtain PCI resources, aborting\n");
  1274. goto out_free_netdev_2;
  1275. }
  1276. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1277. netdev_err(dev, "No usable DMA configuration, aborting\n");
  1278. goto out_free_regions_3;
  1279. }
  1280. virt_addr = ioremap(pci_resource_start(pdev, SMSC_BAR),
  1281. pci_resource_len(pdev, SMSC_BAR));
  1282. if (!virt_addr) {
  1283. netdev_err(dev, "Cannot map device registers, aborting\n");
  1284. goto out_free_regions_3;
  1285. }
  1286. /* registers are double mapped with 0 offset for LE and 0x200 for BE */
  1287. virt_addr += LAN9420_CPSR_ENDIAN_OFFSET;
  1288. pd = netdev_priv(dev);
  1289. /* pci descriptors are created in the PCI consistent area */
  1290. pd->rx_ring = pci_alloc_consistent(pdev,
  1291. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE +
  1292. sizeof(struct smsc9420_dma_desc) * TX_RING_SIZE,
  1293. &pd->rx_dma_addr);
  1294. if (!pd->rx_ring)
  1295. goto out_free_io_4;
  1296. /* descriptors are aligned due to the nature of pci_alloc_consistent */
  1297. pd->tx_ring = (pd->rx_ring + RX_RING_SIZE);
  1298. pd->tx_dma_addr = pd->rx_dma_addr +
  1299. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE;
  1300. pd->pdev = pdev;
  1301. pd->dev = dev;
  1302. pd->ioaddr = virt_addr;
  1303. pd->msg_enable = smsc_debug;
  1304. pd->rx_csum = true;
  1305. netif_dbg(pd, probe, pd->dev, "lan_base=0x%08lx\n", (ulong)virt_addr);
  1306. id_rev = smsc9420_reg_read(pd, ID_REV);
  1307. switch (id_rev & 0xFFFF0000) {
  1308. case 0x94200000:
  1309. netif_info(pd, probe, pd->dev,
  1310. "LAN9420 identified, ID_REV=0x%08X\n", id_rev);
  1311. break;
  1312. default:
  1313. netif_warn(pd, probe, pd->dev, "LAN9420 NOT identified\n");
  1314. netif_warn(pd, probe, pd->dev, "ID_REV=0x%08X\n", id_rev);
  1315. goto out_free_dmadesc_5;
  1316. }
  1317. smsc9420_dmac_soft_reset(pd);
  1318. smsc9420_eeprom_reload(pd);
  1319. smsc9420_check_mac_address(dev);
  1320. dev->netdev_ops = &smsc9420_netdev_ops;
  1321. dev->ethtool_ops = &smsc9420_ethtool_ops;
  1322. netif_napi_add(dev, &pd->napi, smsc9420_rx_poll, NAPI_WEIGHT);
  1323. result = register_netdev(dev);
  1324. if (result) {
  1325. netif_warn(pd, probe, pd->dev, "error %i registering device\n",
  1326. result);
  1327. goto out_free_dmadesc_5;
  1328. }
  1329. pci_set_drvdata(pdev, dev);
  1330. spin_lock_init(&pd->int_lock);
  1331. spin_lock_init(&pd->phy_lock);
  1332. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1333. return 0;
  1334. out_free_dmadesc_5:
  1335. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1336. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1337. out_free_io_4:
  1338. iounmap(virt_addr - LAN9420_CPSR_ENDIAN_OFFSET);
  1339. out_free_regions_3:
  1340. pci_release_regions(pdev);
  1341. out_free_netdev_2:
  1342. free_netdev(dev);
  1343. out_disable_pci_device_1:
  1344. pci_disable_device(pdev);
  1345. out_0:
  1346. return -ENODEV;
  1347. }
  1348. static void smsc9420_remove(struct pci_dev *pdev)
  1349. {
  1350. struct net_device *dev;
  1351. struct smsc9420_pdata *pd;
  1352. dev = pci_get_drvdata(pdev);
  1353. if (!dev)
  1354. return;
  1355. pd = netdev_priv(dev);
  1356. unregister_netdev(dev);
  1357. /* tx_buffers and rx_buffers are freed in stop */
  1358. BUG_ON(pd->tx_buffers);
  1359. BUG_ON(pd->rx_buffers);
  1360. BUG_ON(!pd->tx_ring);
  1361. BUG_ON(!pd->rx_ring);
  1362. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1363. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1364. iounmap(pd->ioaddr - LAN9420_CPSR_ENDIAN_OFFSET);
  1365. pci_release_regions(pdev);
  1366. free_netdev(dev);
  1367. pci_disable_device(pdev);
  1368. }
  1369. static struct pci_driver smsc9420_driver = {
  1370. .name = DRV_NAME,
  1371. .id_table = smsc9420_id_table,
  1372. .probe = smsc9420_probe,
  1373. .remove = smsc9420_remove,
  1374. #ifdef CONFIG_PM
  1375. .suspend = smsc9420_suspend,
  1376. .resume = smsc9420_resume,
  1377. #endif /* CONFIG_PM */
  1378. };
  1379. static int __init smsc9420_init_module(void)
  1380. {
  1381. smsc_debug = netif_msg_init(debug, SMSC_MSG_DEFAULT);
  1382. return pci_register_driver(&smsc9420_driver);
  1383. }
  1384. static void __exit smsc9420_exit_module(void)
  1385. {
  1386. pci_unregister_driver(&smsc9420_driver);
  1387. }
  1388. module_init(smsc9420_init_module);
  1389. module_exit(smsc9420_exit_module);