qlcnic_sriov_common.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/types.h>
  8. #include "qlcnic_sriov.h"
  9. #include "qlcnic.h"
  10. #include "qlcnic_83xx_hw.h"
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  25. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  26. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  27. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  28. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  29. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *,
  30. struct qlcnic_cmd_args *);
  31. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *, u8);
  32. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  33. static int qlcnic_sriov_vf_shutdown(struct pci_dev *);
  34. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *);
  35. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *,
  36. struct qlcnic_cmd_args *);
  37. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  38. .read_crb = qlcnic_83xx_read_crb,
  39. .write_crb = qlcnic_83xx_write_crb,
  40. .read_reg = qlcnic_83xx_rd_reg_indirect,
  41. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  42. .get_mac_address = qlcnic_83xx_get_mac_address,
  43. .setup_intr = qlcnic_83xx_setup_intr,
  44. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  45. .mbx_cmd = qlcnic_sriov_issue_cmd,
  46. .get_func_no = qlcnic_83xx_get_func_no,
  47. .api_lock = qlcnic_83xx_cam_lock,
  48. .api_unlock = qlcnic_83xx_cam_unlock,
  49. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  50. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  51. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  52. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  53. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  54. .setup_link_event = qlcnic_83xx_setup_link_event,
  55. .get_nic_info = qlcnic_83xx_get_nic_info,
  56. .get_pci_info = qlcnic_83xx_get_pci_info,
  57. .set_nic_info = qlcnic_83xx_set_nic_info,
  58. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  59. .napi_enable = qlcnic_83xx_napi_enable,
  60. .napi_disable = qlcnic_83xx_napi_disable,
  61. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  62. .config_rss = qlcnic_83xx_config_rss,
  63. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  64. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  65. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  66. .get_board_info = qlcnic_83xx_get_port_info,
  67. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  68. .enable_sds_intr = qlcnic_83xx_enable_sds_intr,
  69. .disable_sds_intr = qlcnic_83xx_disable_sds_intr,
  70. };
  71. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  72. .config_bridged_mode = qlcnic_config_bridged_mode,
  73. .config_led = qlcnic_config_led,
  74. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  75. .napi_add = qlcnic_83xx_napi_add,
  76. .napi_del = qlcnic_83xx_napi_del,
  77. .shutdown = qlcnic_sriov_vf_shutdown,
  78. .resume = qlcnic_sriov_vf_resume,
  79. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  80. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  81. };
  82. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  83. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  84. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  85. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  86. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  87. };
  88. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  89. {
  90. return (val & (1 << QLC_BC_MSG)) ? true : false;
  91. }
  92. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  93. {
  94. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  95. }
  96. static inline bool qlcnic_sriov_flr_check(u32 val)
  97. {
  98. return (val & (1 << QLC_BC_FLR)) ? true : false;
  99. }
  100. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  101. {
  102. return (val >> 4) & 0xff;
  103. }
  104. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  105. {
  106. struct pci_dev *dev = adapter->pdev;
  107. int pos;
  108. u16 stride, offset;
  109. if (qlcnic_sriov_vf_check(adapter))
  110. return 0;
  111. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  112. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  113. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  114. return (dev->devfn + offset + stride * vf_id) & 0xff;
  115. }
  116. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  117. {
  118. struct qlcnic_sriov *sriov;
  119. struct qlcnic_back_channel *bc;
  120. struct workqueue_struct *wq;
  121. struct qlcnic_vport *vp;
  122. struct qlcnic_vf_info *vf;
  123. int err, i;
  124. if (!qlcnic_sriov_enable_check(adapter))
  125. return -EIO;
  126. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  127. if (!sriov)
  128. return -ENOMEM;
  129. adapter->ahw->sriov = sriov;
  130. sriov->num_vfs = num_vfs;
  131. bc = &sriov->bc;
  132. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  133. num_vfs, GFP_KERNEL);
  134. if (!sriov->vf_info) {
  135. err = -ENOMEM;
  136. goto qlcnic_free_sriov;
  137. }
  138. wq = create_singlethread_workqueue("bc-trans");
  139. if (wq == NULL) {
  140. err = -ENOMEM;
  141. dev_err(&adapter->pdev->dev,
  142. "Cannot create bc-trans workqueue\n");
  143. goto qlcnic_free_vf_info;
  144. }
  145. bc->bc_trans_wq = wq;
  146. wq = create_singlethread_workqueue("async");
  147. if (wq == NULL) {
  148. err = -ENOMEM;
  149. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  150. goto qlcnic_destroy_trans_wq;
  151. }
  152. bc->bc_async_wq = wq;
  153. INIT_LIST_HEAD(&bc->async_list);
  154. for (i = 0; i < num_vfs; i++) {
  155. vf = &sriov->vf_info[i];
  156. vf->adapter = adapter;
  157. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  158. mutex_init(&vf->send_cmd_lock);
  159. spin_lock_init(&vf->vlan_list_lock);
  160. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  161. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  162. spin_lock_init(&vf->rcv_act.lock);
  163. spin_lock_init(&vf->rcv_pend.lock);
  164. init_completion(&vf->ch_free_cmpl);
  165. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  166. if (qlcnic_sriov_pf_check(adapter)) {
  167. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  168. if (!vp) {
  169. err = -ENOMEM;
  170. goto qlcnic_destroy_async_wq;
  171. }
  172. sriov->vf_info[i].vp = vp;
  173. vp->vlan_mode = QLC_GUEST_VLAN_MODE;
  174. vp->max_tx_bw = MAX_BW;
  175. vp->min_tx_bw = MIN_BW;
  176. vp->spoofchk = false;
  177. random_ether_addr(vp->mac);
  178. dev_info(&adapter->pdev->dev,
  179. "MAC Address %pM is configured for VF %d\n",
  180. vp->mac, i);
  181. }
  182. }
  183. return 0;
  184. qlcnic_destroy_async_wq:
  185. destroy_workqueue(bc->bc_async_wq);
  186. qlcnic_destroy_trans_wq:
  187. destroy_workqueue(bc->bc_trans_wq);
  188. qlcnic_free_vf_info:
  189. kfree(sriov->vf_info);
  190. qlcnic_free_sriov:
  191. kfree(adapter->ahw->sriov);
  192. return err;
  193. }
  194. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  195. {
  196. struct qlcnic_bc_trans *trans;
  197. struct qlcnic_cmd_args cmd;
  198. unsigned long flags;
  199. spin_lock_irqsave(&t_list->lock, flags);
  200. while (!list_empty(&t_list->wait_list)) {
  201. trans = list_first_entry(&t_list->wait_list,
  202. struct qlcnic_bc_trans, list);
  203. list_del(&trans->list);
  204. t_list->count--;
  205. cmd.req.arg = (u32 *)trans->req_pay;
  206. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  207. qlcnic_free_mbx_args(&cmd);
  208. qlcnic_sriov_cleanup_transaction(trans);
  209. }
  210. spin_unlock_irqrestore(&t_list->lock, flags);
  211. }
  212. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  213. {
  214. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  215. struct qlcnic_back_channel *bc = &sriov->bc;
  216. struct qlcnic_vf_info *vf;
  217. int i;
  218. if (!qlcnic_sriov_enable_check(adapter))
  219. return;
  220. qlcnic_sriov_cleanup_async_list(bc);
  221. destroy_workqueue(bc->bc_async_wq);
  222. for (i = 0; i < sriov->num_vfs; i++) {
  223. vf = &sriov->vf_info[i];
  224. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  225. cancel_work_sync(&vf->trans_work);
  226. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  227. }
  228. destroy_workqueue(bc->bc_trans_wq);
  229. for (i = 0; i < sriov->num_vfs; i++)
  230. kfree(sriov->vf_info[i].vp);
  231. kfree(sriov->vf_info);
  232. kfree(adapter->ahw->sriov);
  233. }
  234. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  235. {
  236. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  237. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  238. __qlcnic_sriov_cleanup(adapter);
  239. }
  240. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  241. {
  242. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  243. return;
  244. qlcnic_sriov_free_vlans(adapter);
  245. if (qlcnic_sriov_pf_check(adapter))
  246. qlcnic_sriov_pf_cleanup(adapter);
  247. if (qlcnic_sriov_vf_check(adapter))
  248. qlcnic_sriov_vf_cleanup(adapter);
  249. }
  250. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  251. u32 *pay, u8 pci_func, u8 size)
  252. {
  253. struct qlcnic_hardware_context *ahw = adapter->ahw;
  254. struct qlcnic_mailbox *mbx = ahw->mailbox;
  255. struct qlcnic_cmd_args cmd;
  256. unsigned long timeout;
  257. int err;
  258. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  259. cmd.hdr = hdr;
  260. cmd.pay = pay;
  261. cmd.pay_size = size;
  262. cmd.func_num = pci_func;
  263. cmd.op_type = QLC_83XX_MBX_POST_BC_OP;
  264. cmd.cmd_op = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  265. err = mbx->ops->enqueue_cmd(adapter, &cmd, &timeout);
  266. if (err) {
  267. dev_err(&adapter->pdev->dev,
  268. "%s: Mailbox not available, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  269. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  270. ahw->op_mode);
  271. return err;
  272. }
  273. if (!wait_for_completion_timeout(&cmd.completion, timeout)) {
  274. dev_err(&adapter->pdev->dev,
  275. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  276. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  277. ahw->op_mode);
  278. flush_workqueue(mbx->work_q);
  279. }
  280. return cmd.rsp_opcode;
  281. }
  282. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  283. {
  284. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  285. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  286. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  287. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  288. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  289. adapter->max_rds_rings = MAX_RDS_RINGS;
  290. }
  291. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  292. struct qlcnic_info *npar_info, u16 vport_id)
  293. {
  294. struct device *dev = &adapter->pdev->dev;
  295. struct qlcnic_cmd_args cmd;
  296. int err;
  297. u32 status;
  298. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  299. if (err)
  300. return err;
  301. cmd.req.arg[1] = vport_id << 16 | 0x1;
  302. err = qlcnic_issue_cmd(adapter, &cmd);
  303. if (err) {
  304. dev_err(&adapter->pdev->dev,
  305. "Failed to get vport info, err=%d\n", err);
  306. qlcnic_free_mbx_args(&cmd);
  307. return err;
  308. }
  309. status = cmd.rsp.arg[2] & 0xffff;
  310. if (status & BIT_0)
  311. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  312. if (status & BIT_1)
  313. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  314. if (status & BIT_2)
  315. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  316. if (status & BIT_3)
  317. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  318. if (status & BIT_4)
  319. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  320. if (status & BIT_5)
  321. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  322. if (status & BIT_6)
  323. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  324. if (status & BIT_7)
  325. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  326. if (status & BIT_8)
  327. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  328. if (status & BIT_9)
  329. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  330. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  331. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  332. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  333. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  334. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  335. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  336. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  337. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  338. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  339. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  340. npar_info->min_tx_bw, npar_info->max_tx_bw,
  341. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  342. npar_info->max_rx_mcast_mac_filters,
  343. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  344. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  345. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  346. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  347. npar_info->max_remote_ipv6_addrs);
  348. qlcnic_free_mbx_args(&cmd);
  349. return err;
  350. }
  351. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  352. struct qlcnic_cmd_args *cmd)
  353. {
  354. adapter->rx_pvid = MSW(cmd->rsp.arg[1]) & 0xffff;
  355. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  356. return 0;
  357. }
  358. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  359. struct qlcnic_cmd_args *cmd)
  360. {
  361. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  362. int i, num_vlans;
  363. u16 *vlans;
  364. if (sriov->allowed_vlans)
  365. return 0;
  366. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  367. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  368. dev_info(&adapter->pdev->dev, "Number of allowed Guest VLANs = %d\n",
  369. sriov->num_allowed_vlans);
  370. qlcnic_sriov_alloc_vlans(adapter);
  371. if (!sriov->any_vlan)
  372. return 0;
  373. num_vlans = sriov->num_allowed_vlans;
  374. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  375. if (!sriov->allowed_vlans)
  376. return -ENOMEM;
  377. vlans = (u16 *)&cmd->rsp.arg[3];
  378. for (i = 0; i < num_vlans; i++)
  379. sriov->allowed_vlans[i] = vlans[i];
  380. return 0;
  381. }
  382. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  383. {
  384. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  385. struct qlcnic_cmd_args cmd;
  386. int ret = 0;
  387. memset(&cmd, 0, sizeof(cmd));
  388. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  389. if (ret)
  390. return ret;
  391. ret = qlcnic_issue_cmd(adapter, &cmd);
  392. if (ret) {
  393. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  394. ret);
  395. } else {
  396. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  397. switch (sriov->vlan_mode) {
  398. case QLC_GUEST_VLAN_MODE:
  399. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  400. break;
  401. case QLC_PVID_MODE:
  402. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  403. break;
  404. }
  405. }
  406. qlcnic_free_mbx_args(&cmd);
  407. return ret;
  408. }
  409. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  410. {
  411. struct qlcnic_hardware_context *ahw = adapter->ahw;
  412. struct qlcnic_info nic_info;
  413. int err;
  414. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  415. if (err)
  416. return err;
  417. ahw->max_mc_count = nic_info.max_rx_mcast_mac_filters;
  418. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  419. if (err)
  420. return -EIO;
  421. if (qlcnic_83xx_get_port_info(adapter))
  422. return -EIO;
  423. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  424. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  425. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  426. adapter->ahw->fw_hal_version);
  427. ahw->physical_port = (u8) nic_info.phys_port;
  428. ahw->switch_mode = nic_info.switch_mode;
  429. ahw->max_mtu = nic_info.max_mtu;
  430. ahw->op_mode = nic_info.op_mode;
  431. ahw->capabilities = nic_info.capabilities;
  432. return 0;
  433. }
  434. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  435. int pci_using_dac)
  436. {
  437. int err;
  438. adapter->flags |= QLCNIC_VLAN_FILTERING;
  439. adapter->ahw->total_nic_func = 1;
  440. INIT_LIST_HEAD(&adapter->vf_mc_list);
  441. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  442. dev_warn(&adapter->pdev->dev,
  443. "Device does not support MSI interrupts\n");
  444. /* compute and set default and max tx/sds rings */
  445. qlcnic_set_tx_ring_count(adapter, QLCNIC_SINGLE_RING);
  446. qlcnic_set_sds_ring_count(adapter, QLCNIC_SINGLE_RING);
  447. err = qlcnic_setup_intr(adapter);
  448. if (err) {
  449. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  450. goto err_out_disable_msi;
  451. }
  452. err = qlcnic_83xx_setup_mbx_intr(adapter);
  453. if (err)
  454. goto err_out_disable_msi;
  455. err = qlcnic_sriov_init(adapter, 1);
  456. if (err)
  457. goto err_out_disable_mbx_intr;
  458. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  459. if (err)
  460. goto err_out_cleanup_sriov;
  461. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  462. if (err)
  463. goto err_out_disable_bc_intr;
  464. err = qlcnic_sriov_vf_init_driver(adapter);
  465. if (err)
  466. goto err_out_send_channel_term;
  467. err = qlcnic_sriov_get_vf_acl(adapter);
  468. if (err)
  469. goto err_out_send_channel_term;
  470. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  471. if (err)
  472. goto err_out_send_channel_term;
  473. pci_set_drvdata(adapter->pdev, adapter);
  474. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  475. adapter->netdev->name);
  476. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  477. adapter->ahw->idc.delay);
  478. return 0;
  479. err_out_send_channel_term:
  480. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  481. err_out_disable_bc_intr:
  482. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  483. err_out_cleanup_sriov:
  484. __qlcnic_sriov_cleanup(adapter);
  485. err_out_disable_mbx_intr:
  486. qlcnic_83xx_free_mbx_intr(adapter);
  487. err_out_disable_msi:
  488. qlcnic_teardown_intr(adapter);
  489. return err;
  490. }
  491. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  492. {
  493. u32 state;
  494. do {
  495. msleep(20);
  496. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  497. return -EIO;
  498. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  499. } while (state != QLC_83XX_IDC_DEV_READY);
  500. return 0;
  501. }
  502. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  503. {
  504. struct qlcnic_hardware_context *ahw = adapter->ahw;
  505. int err;
  506. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  507. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  508. ahw->reset_context = 0;
  509. adapter->fw_fail_cnt = 0;
  510. ahw->msix_supported = 1;
  511. adapter->need_fw_reset = 0;
  512. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  513. err = qlcnic_sriov_check_dev_ready(adapter);
  514. if (err)
  515. return err;
  516. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  517. if (err)
  518. return err;
  519. if (qlcnic_read_mac_addr(adapter))
  520. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  521. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  522. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  523. return 0;
  524. }
  525. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  526. {
  527. struct qlcnic_hardware_context *ahw = adapter->ahw;
  528. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  529. dev_info(&adapter->pdev->dev,
  530. "HAL Version: %d Non Privileged SRIOV function\n",
  531. ahw->fw_hal_version);
  532. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  533. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  534. return;
  535. }
  536. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  537. {
  538. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  539. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  540. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  541. }
  542. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  543. {
  544. u32 pay_size;
  545. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  546. if (pay_size)
  547. pay_size = QLC_BC_PAYLOAD_SZ;
  548. else
  549. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  550. return pay_size;
  551. }
  552. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  553. {
  554. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  555. u8 i;
  556. if (qlcnic_sriov_vf_check(adapter))
  557. return 0;
  558. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  559. if (vf_info[i].pci_func == pci_func)
  560. return i;
  561. }
  562. return -EINVAL;
  563. }
  564. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  565. {
  566. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  567. if (!*trans)
  568. return -ENOMEM;
  569. init_completion(&(*trans)->resp_cmpl);
  570. return 0;
  571. }
  572. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  573. u32 size)
  574. {
  575. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  576. if (!*hdr)
  577. return -ENOMEM;
  578. return 0;
  579. }
  580. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  581. {
  582. const struct qlcnic_mailbox_metadata *mbx_tbl;
  583. int i, size;
  584. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  585. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  586. for (i = 0; i < size; i++) {
  587. if (type == mbx_tbl[i].cmd) {
  588. mbx->op_type = QLC_BC_CMD;
  589. mbx->req.num = mbx_tbl[i].in_args;
  590. mbx->rsp.num = mbx_tbl[i].out_args;
  591. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  592. GFP_ATOMIC);
  593. if (!mbx->req.arg)
  594. return -ENOMEM;
  595. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  596. GFP_ATOMIC);
  597. if (!mbx->rsp.arg) {
  598. kfree(mbx->req.arg);
  599. mbx->req.arg = NULL;
  600. return -ENOMEM;
  601. }
  602. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  603. (3 << 29));
  604. mbx->rsp.arg[0] = (type & 0xffff) | mbx->rsp.num << 16;
  605. return 0;
  606. }
  607. }
  608. return -EINVAL;
  609. }
  610. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  611. struct qlcnic_cmd_args *cmd,
  612. u16 seq, u8 msg_type)
  613. {
  614. struct qlcnic_bc_hdr *hdr;
  615. int i;
  616. u32 num_regs, bc_pay_sz;
  617. u16 remainder;
  618. u8 cmd_op, num_frags, t_num_frags;
  619. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  620. if (msg_type == QLC_BC_COMMAND) {
  621. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  622. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  623. num_regs = cmd->req.num;
  624. trans->req_pay_size = (num_regs * 4);
  625. num_regs = cmd->rsp.num;
  626. trans->rsp_pay_size = (num_regs * 4);
  627. cmd_op = cmd->req.arg[0] & 0xff;
  628. remainder = (trans->req_pay_size) % (bc_pay_sz);
  629. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  630. if (remainder)
  631. num_frags++;
  632. t_num_frags = num_frags;
  633. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  634. return -ENOMEM;
  635. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  636. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  637. if (remainder)
  638. num_frags++;
  639. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  640. return -ENOMEM;
  641. num_frags = t_num_frags;
  642. hdr = trans->req_hdr;
  643. } else {
  644. cmd->req.arg = (u32 *)trans->req_pay;
  645. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  646. cmd_op = cmd->req.arg[0] & 0xff;
  647. cmd->cmd_op = cmd_op;
  648. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  649. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  650. if (remainder)
  651. num_frags++;
  652. cmd->req.num = trans->req_pay_size / 4;
  653. cmd->rsp.num = trans->rsp_pay_size / 4;
  654. hdr = trans->rsp_hdr;
  655. cmd->op_type = trans->req_hdr->op_type;
  656. }
  657. trans->trans_id = seq;
  658. trans->cmd_id = cmd_op;
  659. for (i = 0; i < num_frags; i++) {
  660. hdr[i].version = 2;
  661. hdr[i].msg_type = msg_type;
  662. hdr[i].op_type = cmd->op_type;
  663. hdr[i].num_cmds = 1;
  664. hdr[i].num_frags = num_frags;
  665. hdr[i].frag_num = i + 1;
  666. hdr[i].cmd_op = cmd_op;
  667. hdr[i].seq_id = seq;
  668. }
  669. return 0;
  670. }
  671. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  672. {
  673. if (!trans)
  674. return;
  675. kfree(trans->req_hdr);
  676. kfree(trans->rsp_hdr);
  677. kfree(trans);
  678. }
  679. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  680. struct qlcnic_bc_trans *trans, u8 type)
  681. {
  682. struct qlcnic_trans_list *t_list;
  683. unsigned long flags;
  684. int ret = 0;
  685. if (type == QLC_BC_RESPONSE) {
  686. t_list = &vf->rcv_act;
  687. spin_lock_irqsave(&t_list->lock, flags);
  688. t_list->count--;
  689. list_del(&trans->list);
  690. if (t_list->count > 0)
  691. ret = 1;
  692. spin_unlock_irqrestore(&t_list->lock, flags);
  693. }
  694. if (type == QLC_BC_COMMAND) {
  695. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  696. msleep(100);
  697. vf->send_cmd = NULL;
  698. clear_bit(QLC_BC_VF_SEND, &vf->state);
  699. }
  700. return ret;
  701. }
  702. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  703. struct qlcnic_vf_info *vf,
  704. work_func_t func)
  705. {
  706. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  707. vf->adapter->need_fw_reset)
  708. return;
  709. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  710. }
  711. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  712. {
  713. struct completion *cmpl = &trans->resp_cmpl;
  714. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  715. trans->trans_state = QLC_END;
  716. else
  717. trans->trans_state = QLC_ABORT;
  718. return;
  719. }
  720. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  721. u8 type)
  722. {
  723. if (type == QLC_BC_RESPONSE) {
  724. trans->curr_rsp_frag++;
  725. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  726. trans->trans_state = QLC_INIT;
  727. else
  728. trans->trans_state = QLC_END;
  729. } else {
  730. trans->curr_req_frag++;
  731. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  732. trans->trans_state = QLC_INIT;
  733. else
  734. trans->trans_state = QLC_WAIT_FOR_RESP;
  735. }
  736. }
  737. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  738. u8 type)
  739. {
  740. struct qlcnic_vf_info *vf = trans->vf;
  741. struct completion *cmpl = &vf->ch_free_cmpl;
  742. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  743. trans->trans_state = QLC_ABORT;
  744. return;
  745. }
  746. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  747. qlcnic_sriov_handle_multi_frags(trans, type);
  748. }
  749. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  750. u32 *hdr, u32 *pay, u32 size)
  751. {
  752. struct qlcnic_hardware_context *ahw = adapter->ahw;
  753. u32 fw_mbx;
  754. u8 i, max = 2, hdr_size, j;
  755. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  756. max = (size / sizeof(u32)) + hdr_size;
  757. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  758. for (i = 2, j = 0; j < hdr_size; i++, j++)
  759. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  760. for (; j < max; i++, j++)
  761. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  762. }
  763. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  764. {
  765. int ret = -EBUSY;
  766. u32 timeout = 10000;
  767. do {
  768. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  769. ret = 0;
  770. break;
  771. }
  772. mdelay(1);
  773. } while (--timeout);
  774. return ret;
  775. }
  776. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  777. {
  778. struct qlcnic_vf_info *vf = trans->vf;
  779. u32 pay_size, hdr_size;
  780. u32 *hdr, *pay;
  781. int ret;
  782. u8 pci_func = trans->func_id;
  783. if (__qlcnic_sriov_issue_bc_post(vf))
  784. return -EBUSY;
  785. if (type == QLC_BC_COMMAND) {
  786. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  787. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  788. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  789. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  790. trans->curr_req_frag);
  791. pay_size = (pay_size / sizeof(u32));
  792. } else {
  793. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  794. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  795. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  796. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  797. trans->curr_rsp_frag);
  798. pay_size = (pay_size / sizeof(u32));
  799. }
  800. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  801. pci_func, pay_size);
  802. return ret;
  803. }
  804. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  805. struct qlcnic_vf_info *vf, u8 type)
  806. {
  807. bool flag = true;
  808. int err = -EIO;
  809. while (flag) {
  810. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  811. vf->adapter->need_fw_reset)
  812. trans->trans_state = QLC_ABORT;
  813. switch (trans->trans_state) {
  814. case QLC_INIT:
  815. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  816. if (qlcnic_sriov_issue_bc_post(trans, type))
  817. trans->trans_state = QLC_ABORT;
  818. break;
  819. case QLC_WAIT_FOR_CHANNEL_FREE:
  820. qlcnic_sriov_wait_for_channel_free(trans, type);
  821. break;
  822. case QLC_WAIT_FOR_RESP:
  823. qlcnic_sriov_wait_for_resp(trans);
  824. break;
  825. case QLC_END:
  826. err = 0;
  827. flag = false;
  828. break;
  829. case QLC_ABORT:
  830. err = -EIO;
  831. flag = false;
  832. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  833. break;
  834. default:
  835. err = -EIO;
  836. flag = false;
  837. }
  838. }
  839. return err;
  840. }
  841. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  842. struct qlcnic_bc_trans *trans, int pci_func)
  843. {
  844. struct qlcnic_vf_info *vf;
  845. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  846. if (index < 0)
  847. return -EIO;
  848. vf = &adapter->ahw->sriov->vf_info[index];
  849. trans->vf = vf;
  850. trans->func_id = pci_func;
  851. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  852. if (qlcnic_sriov_pf_check(adapter))
  853. return -EIO;
  854. if (qlcnic_sriov_vf_check(adapter) &&
  855. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  856. return -EIO;
  857. }
  858. mutex_lock(&vf->send_cmd_lock);
  859. vf->send_cmd = trans;
  860. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  861. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  862. mutex_unlock(&vf->send_cmd_lock);
  863. return err;
  864. }
  865. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  866. struct qlcnic_bc_trans *trans,
  867. struct qlcnic_cmd_args *cmd)
  868. {
  869. #ifdef CONFIG_QLCNIC_SRIOV
  870. if (qlcnic_sriov_pf_check(adapter)) {
  871. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  872. return;
  873. }
  874. #endif
  875. cmd->rsp.arg[0] |= (0x9 << 25);
  876. return;
  877. }
  878. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  879. {
  880. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  881. trans_work);
  882. struct qlcnic_bc_trans *trans = NULL;
  883. struct qlcnic_adapter *adapter = vf->adapter;
  884. struct qlcnic_cmd_args cmd;
  885. u8 req;
  886. if (adapter->need_fw_reset)
  887. return;
  888. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  889. return;
  890. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  891. trans = list_first_entry(&vf->rcv_act.wait_list,
  892. struct qlcnic_bc_trans, list);
  893. adapter = vf->adapter;
  894. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  895. QLC_BC_RESPONSE))
  896. goto cleanup_trans;
  897. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  898. trans->trans_state = QLC_INIT;
  899. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  900. cleanup_trans:
  901. qlcnic_free_mbx_args(&cmd);
  902. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  903. qlcnic_sriov_cleanup_transaction(trans);
  904. if (req)
  905. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  906. qlcnic_sriov_process_bc_cmd);
  907. }
  908. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  909. struct qlcnic_vf_info *vf)
  910. {
  911. struct qlcnic_bc_trans *trans;
  912. u32 pay_size;
  913. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  914. return;
  915. trans = vf->send_cmd;
  916. if (trans == NULL)
  917. goto clear_send;
  918. if (trans->trans_id != hdr->seq_id)
  919. goto clear_send;
  920. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  921. trans->curr_rsp_frag);
  922. qlcnic_sriov_pull_bc_msg(vf->adapter,
  923. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  924. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  925. pay_size);
  926. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  927. goto clear_send;
  928. complete(&trans->resp_cmpl);
  929. clear_send:
  930. clear_bit(QLC_BC_VF_SEND, &vf->state);
  931. }
  932. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  933. struct qlcnic_vf_info *vf,
  934. struct qlcnic_bc_trans *trans)
  935. {
  936. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  937. t_list->count++;
  938. list_add_tail(&trans->list, &t_list->wait_list);
  939. if (t_list->count == 1)
  940. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  941. qlcnic_sriov_process_bc_cmd);
  942. return 0;
  943. }
  944. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  945. struct qlcnic_vf_info *vf,
  946. struct qlcnic_bc_trans *trans)
  947. {
  948. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  949. spin_lock(&t_list->lock);
  950. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  951. spin_unlock(&t_list->lock);
  952. return 0;
  953. }
  954. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  955. struct qlcnic_vf_info *vf,
  956. struct qlcnic_bc_hdr *hdr)
  957. {
  958. struct qlcnic_bc_trans *trans = NULL;
  959. struct list_head *node;
  960. u32 pay_size, curr_frag;
  961. u8 found = 0, active = 0;
  962. spin_lock(&vf->rcv_pend.lock);
  963. if (vf->rcv_pend.count > 0) {
  964. list_for_each(node, &vf->rcv_pend.wait_list) {
  965. trans = list_entry(node, struct qlcnic_bc_trans, list);
  966. if (trans->trans_id == hdr->seq_id) {
  967. found = 1;
  968. break;
  969. }
  970. }
  971. }
  972. if (found) {
  973. curr_frag = trans->curr_req_frag;
  974. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  975. curr_frag);
  976. qlcnic_sriov_pull_bc_msg(vf->adapter,
  977. (u32 *)(trans->req_hdr + curr_frag),
  978. (u32 *)(trans->req_pay + curr_frag),
  979. pay_size);
  980. trans->curr_req_frag++;
  981. if (trans->curr_req_frag >= hdr->num_frags) {
  982. vf->rcv_pend.count--;
  983. list_del(&trans->list);
  984. active = 1;
  985. }
  986. }
  987. spin_unlock(&vf->rcv_pend.lock);
  988. if (active)
  989. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  990. qlcnic_sriov_cleanup_transaction(trans);
  991. return;
  992. }
  993. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  994. struct qlcnic_bc_hdr *hdr,
  995. struct qlcnic_vf_info *vf)
  996. {
  997. struct qlcnic_bc_trans *trans;
  998. struct qlcnic_adapter *adapter = vf->adapter;
  999. struct qlcnic_cmd_args cmd;
  1000. u32 pay_size;
  1001. int err;
  1002. u8 cmd_op;
  1003. if (adapter->need_fw_reset)
  1004. return;
  1005. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  1006. hdr->op_type != QLC_BC_CMD &&
  1007. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  1008. return;
  1009. if (hdr->frag_num > 1) {
  1010. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  1011. return;
  1012. }
  1013. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  1014. cmd_op = hdr->cmd_op;
  1015. if (qlcnic_sriov_alloc_bc_trans(&trans))
  1016. return;
  1017. if (hdr->op_type == QLC_BC_CMD)
  1018. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1019. else
  1020. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1021. if (err) {
  1022. qlcnic_sriov_cleanup_transaction(trans);
  1023. return;
  1024. }
  1025. cmd.op_type = hdr->op_type;
  1026. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1027. QLC_BC_COMMAND)) {
  1028. qlcnic_free_mbx_args(&cmd);
  1029. qlcnic_sriov_cleanup_transaction(trans);
  1030. return;
  1031. }
  1032. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1033. trans->curr_req_frag);
  1034. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1035. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1036. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1037. pay_size);
  1038. trans->func_id = vf->pci_func;
  1039. trans->vf = vf;
  1040. trans->trans_id = hdr->seq_id;
  1041. trans->curr_req_frag++;
  1042. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1043. return;
  1044. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1045. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1046. qlcnic_free_mbx_args(&cmd);
  1047. qlcnic_sriov_cleanup_transaction(trans);
  1048. }
  1049. } else {
  1050. spin_lock(&vf->rcv_pend.lock);
  1051. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1052. vf->rcv_pend.count++;
  1053. spin_unlock(&vf->rcv_pend.lock);
  1054. }
  1055. }
  1056. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1057. struct qlcnic_vf_info *vf)
  1058. {
  1059. struct qlcnic_bc_hdr hdr;
  1060. u32 *ptr = (u32 *)&hdr;
  1061. u8 msg_type, i;
  1062. for (i = 2; i < 6; i++)
  1063. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1064. msg_type = hdr.msg_type;
  1065. switch (msg_type) {
  1066. case QLC_BC_COMMAND:
  1067. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1068. break;
  1069. case QLC_BC_RESPONSE:
  1070. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1071. break;
  1072. }
  1073. }
  1074. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1075. struct qlcnic_vf_info *vf)
  1076. {
  1077. struct qlcnic_adapter *adapter = vf->adapter;
  1078. if (qlcnic_sriov_pf_check(adapter))
  1079. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1080. else
  1081. dev_err(&adapter->pdev->dev,
  1082. "Invalid event to VF. VF should not get FLR event\n");
  1083. }
  1084. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1085. {
  1086. struct qlcnic_vf_info *vf;
  1087. struct qlcnic_sriov *sriov;
  1088. int index;
  1089. u8 pci_func;
  1090. sriov = adapter->ahw->sriov;
  1091. pci_func = qlcnic_sriov_target_func_id(event);
  1092. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1093. if (index < 0)
  1094. return;
  1095. vf = &sriov->vf_info[index];
  1096. vf->pci_func = pci_func;
  1097. if (qlcnic_sriov_channel_free_check(event))
  1098. complete(&vf->ch_free_cmpl);
  1099. if (qlcnic_sriov_flr_check(event)) {
  1100. qlcnic_sriov_handle_flr_event(sriov, vf);
  1101. return;
  1102. }
  1103. if (qlcnic_sriov_bc_msg_check(event))
  1104. qlcnic_sriov_handle_msg_event(sriov, vf);
  1105. }
  1106. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1107. {
  1108. struct qlcnic_cmd_args cmd;
  1109. int err;
  1110. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1111. return 0;
  1112. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1113. return -ENOMEM;
  1114. if (enable)
  1115. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1116. err = qlcnic_83xx_issue_cmd(adapter, &cmd);
  1117. if (err != QLCNIC_RCODE_SUCCESS) {
  1118. dev_err(&adapter->pdev->dev,
  1119. "Failed to %s bc events, err=%d\n",
  1120. (enable ? "enable" : "disable"), err);
  1121. }
  1122. qlcnic_free_mbx_args(&cmd);
  1123. return err;
  1124. }
  1125. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1126. struct qlcnic_bc_trans *trans)
  1127. {
  1128. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1129. u32 state;
  1130. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1131. if (state == QLC_83XX_IDC_DEV_READY) {
  1132. msleep(20);
  1133. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1134. trans->trans_state = QLC_INIT;
  1135. if (++adapter->fw_fail_cnt > max)
  1136. return -EIO;
  1137. else
  1138. return 0;
  1139. }
  1140. return -EIO;
  1141. }
  1142. static int __qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1143. struct qlcnic_cmd_args *cmd)
  1144. {
  1145. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1146. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1147. struct device *dev = &adapter->pdev->dev;
  1148. struct qlcnic_bc_trans *trans;
  1149. int err;
  1150. u32 rsp_data, opcode, mbx_err_code, rsp;
  1151. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1152. u8 func = ahw->pci_func;
  1153. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1154. if (rsp)
  1155. goto free_cmd;
  1156. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1157. if (rsp)
  1158. goto cleanup_transaction;
  1159. retry:
  1160. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  1161. rsp = -EIO;
  1162. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1163. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1164. goto err_out;
  1165. }
  1166. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1167. if (err) {
  1168. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1169. (cmd->req.arg[0] & 0xffff), func);
  1170. rsp = QLCNIC_RCODE_TIMEOUT;
  1171. /* After adapter reset PF driver may take some time to
  1172. * respond to VF's request. Retry request till maximum retries.
  1173. */
  1174. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1175. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1176. goto retry;
  1177. goto err_out;
  1178. }
  1179. rsp_data = cmd->rsp.arg[0];
  1180. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1181. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1182. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1183. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1184. rsp = QLCNIC_RCODE_SUCCESS;
  1185. } else {
  1186. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1187. rsp = QLCNIC_RCODE_SUCCESS;
  1188. } else {
  1189. rsp = mbx_err_code;
  1190. if (!rsp)
  1191. rsp = 1;
  1192. dev_err(dev,
  1193. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1194. opcode, mbx_err_code, func);
  1195. }
  1196. }
  1197. err_out:
  1198. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1199. ahw->reset_context = 1;
  1200. adapter->need_fw_reset = 1;
  1201. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1202. }
  1203. cleanup_transaction:
  1204. qlcnic_sriov_cleanup_transaction(trans);
  1205. free_cmd:
  1206. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1207. qlcnic_free_mbx_args(cmd);
  1208. kfree(cmd);
  1209. }
  1210. return rsp;
  1211. }
  1212. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1213. struct qlcnic_cmd_args *cmd)
  1214. {
  1215. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT)
  1216. return qlcnic_sriov_async_issue_cmd(adapter, cmd);
  1217. else
  1218. return __qlcnic_sriov_issue_cmd(adapter, cmd);
  1219. }
  1220. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1221. {
  1222. struct qlcnic_cmd_args cmd;
  1223. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1224. int ret;
  1225. memset(&cmd, 0, sizeof(cmd));
  1226. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1227. return -ENOMEM;
  1228. ret = qlcnic_issue_cmd(adapter, &cmd);
  1229. if (ret) {
  1230. dev_err(&adapter->pdev->dev,
  1231. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1232. ret);
  1233. goto out;
  1234. }
  1235. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1236. if (cmd.rsp.arg[0] >> 25 == 2)
  1237. return 2;
  1238. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1239. set_bit(QLC_BC_VF_STATE, &vf->state);
  1240. else
  1241. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1242. out:
  1243. qlcnic_free_mbx_args(&cmd);
  1244. return ret;
  1245. }
  1246. static void qlcnic_vf_add_mc_list(struct net_device *netdev, const u8 *mac,
  1247. enum qlcnic_mac_type mac_type)
  1248. {
  1249. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1250. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1251. struct qlcnic_vf_info *vf;
  1252. u16 vlan_id;
  1253. int i;
  1254. vf = &adapter->ahw->sriov->vf_info[0];
  1255. if (!qlcnic_sriov_check_any_vlan(vf)) {
  1256. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1257. } else {
  1258. spin_lock(&vf->vlan_list_lock);
  1259. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1260. vlan_id = vf->sriov_vlans[i];
  1261. if (vlan_id)
  1262. qlcnic_nic_add_mac(adapter, mac, vlan_id,
  1263. mac_type);
  1264. }
  1265. spin_unlock(&vf->vlan_list_lock);
  1266. if (qlcnic_84xx_check(adapter))
  1267. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1268. }
  1269. }
  1270. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1271. {
  1272. struct list_head *head = &bc->async_list;
  1273. struct qlcnic_async_work_list *entry;
  1274. flush_workqueue(bc->bc_async_wq);
  1275. while (!list_empty(head)) {
  1276. entry = list_entry(head->next, struct qlcnic_async_work_list,
  1277. list);
  1278. cancel_work_sync(&entry->work);
  1279. list_del(&entry->list);
  1280. kfree(entry);
  1281. }
  1282. }
  1283. void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1284. {
  1285. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1286. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1287. static const u8 bcast_addr[ETH_ALEN] = {
  1288. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1289. };
  1290. struct netdev_hw_addr *ha;
  1291. u32 mode = VPORT_MISS_MODE_DROP;
  1292. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1293. return;
  1294. if (netdev->flags & IFF_PROMISC) {
  1295. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  1296. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1297. } else if ((netdev->flags & IFF_ALLMULTI) ||
  1298. (netdev_mc_count(netdev) > ahw->max_mc_count)) {
  1299. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  1300. } else {
  1301. qlcnic_vf_add_mc_list(netdev, bcast_addr, QLCNIC_BROADCAST_MAC);
  1302. if (!netdev_mc_empty(netdev)) {
  1303. qlcnic_flush_mcast_mac(adapter);
  1304. netdev_for_each_mc_addr(ha, netdev)
  1305. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1306. QLCNIC_MULTICAST_MAC);
  1307. }
  1308. }
  1309. /* configure unicast MAC address, if there is not sufficient space
  1310. * to store all the unicast addresses then enable promiscuous mode
  1311. */
  1312. if (netdev_uc_count(netdev) > ahw->max_uc_count) {
  1313. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1314. } else if (!netdev_uc_empty(netdev)) {
  1315. netdev_for_each_uc_addr(ha, netdev)
  1316. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1317. QLCNIC_UNICAST_MAC);
  1318. }
  1319. if (adapter->pdev->is_virtfn) {
  1320. if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
  1321. !adapter->fdb_mac_learn) {
  1322. qlcnic_alloc_lb_filters_mem(adapter);
  1323. adapter->drv_mac_learn = 1;
  1324. adapter->rx_mac_learn = true;
  1325. } else {
  1326. adapter->drv_mac_learn = 0;
  1327. adapter->rx_mac_learn = false;
  1328. }
  1329. }
  1330. qlcnic_nic_set_promisc(adapter, mode);
  1331. }
  1332. static void qlcnic_sriov_handle_async_issue_cmd(struct work_struct *work)
  1333. {
  1334. struct qlcnic_async_work_list *entry;
  1335. struct qlcnic_adapter *adapter;
  1336. struct qlcnic_cmd_args *cmd;
  1337. entry = container_of(work, struct qlcnic_async_work_list, work);
  1338. adapter = entry->ptr;
  1339. cmd = entry->cmd;
  1340. __qlcnic_sriov_issue_cmd(adapter, cmd);
  1341. return;
  1342. }
  1343. static struct qlcnic_async_work_list *
  1344. qlcnic_sriov_get_free_node_async_work(struct qlcnic_back_channel *bc)
  1345. {
  1346. struct list_head *node;
  1347. struct qlcnic_async_work_list *entry = NULL;
  1348. u8 empty = 0;
  1349. list_for_each(node, &bc->async_list) {
  1350. entry = list_entry(node, struct qlcnic_async_work_list, list);
  1351. if (!work_pending(&entry->work)) {
  1352. empty = 1;
  1353. break;
  1354. }
  1355. }
  1356. if (!empty) {
  1357. entry = kzalloc(sizeof(struct qlcnic_async_work_list),
  1358. GFP_ATOMIC);
  1359. if (entry == NULL)
  1360. return NULL;
  1361. list_add_tail(&entry->list, &bc->async_list);
  1362. }
  1363. return entry;
  1364. }
  1365. static void qlcnic_sriov_schedule_async_cmd(struct qlcnic_back_channel *bc,
  1366. work_func_t func, void *data,
  1367. struct qlcnic_cmd_args *cmd)
  1368. {
  1369. struct qlcnic_async_work_list *entry = NULL;
  1370. entry = qlcnic_sriov_get_free_node_async_work(bc);
  1371. if (!entry)
  1372. return;
  1373. entry->ptr = data;
  1374. entry->cmd = cmd;
  1375. INIT_WORK(&entry->work, func);
  1376. queue_work(bc->bc_async_wq, &entry->work);
  1377. }
  1378. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *adapter,
  1379. struct qlcnic_cmd_args *cmd)
  1380. {
  1381. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1382. if (adapter->need_fw_reset)
  1383. return -EIO;
  1384. qlcnic_sriov_schedule_async_cmd(bc, qlcnic_sriov_handle_async_issue_cmd,
  1385. adapter, cmd);
  1386. return 0;
  1387. }
  1388. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1389. {
  1390. int err;
  1391. adapter->need_fw_reset = 0;
  1392. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  1393. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1394. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1395. if (err)
  1396. return err;
  1397. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1398. if (err)
  1399. goto err_out_cleanup_bc_intr;
  1400. err = qlcnic_sriov_vf_init_driver(adapter);
  1401. if (err)
  1402. goto err_out_term_channel;
  1403. return 0;
  1404. err_out_term_channel:
  1405. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1406. err_out_cleanup_bc_intr:
  1407. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1408. return err;
  1409. }
  1410. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1411. {
  1412. struct net_device *netdev = adapter->netdev;
  1413. if (netif_running(netdev)) {
  1414. if (!qlcnic_up(adapter, netdev))
  1415. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1416. }
  1417. netif_device_attach(netdev);
  1418. }
  1419. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1420. {
  1421. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1422. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1423. struct net_device *netdev = adapter->netdev;
  1424. u8 i, max_ints = ahw->num_msix - 1;
  1425. netif_device_detach(netdev);
  1426. qlcnic_83xx_detach_mailbox_work(adapter);
  1427. qlcnic_83xx_disable_mbx_intr(adapter);
  1428. if (netif_running(netdev))
  1429. qlcnic_down(adapter, netdev);
  1430. for (i = 0; i < max_ints; i++) {
  1431. intr_tbl[i].id = i;
  1432. intr_tbl[i].enabled = 0;
  1433. intr_tbl[i].src = 0;
  1434. }
  1435. ahw->reset_context = 0;
  1436. }
  1437. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1438. {
  1439. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1440. struct device *dev = &adapter->pdev->dev;
  1441. struct qlc_83xx_idc *idc = &ahw->idc;
  1442. u8 func = ahw->pci_func;
  1443. u32 state;
  1444. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1445. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1446. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1447. qlcnic_sriov_vf_attach(adapter);
  1448. adapter->fw_fail_cnt = 0;
  1449. dev_info(dev,
  1450. "%s: Reinitialization of VF 0x%x done after FW reset\n",
  1451. __func__, func);
  1452. } else {
  1453. dev_err(dev,
  1454. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1455. __func__, func);
  1456. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1457. dev_info(dev, "Current state 0x%x after FW reset\n",
  1458. state);
  1459. }
  1460. }
  1461. return 0;
  1462. }
  1463. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1464. {
  1465. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1466. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1467. struct device *dev = &adapter->pdev->dev;
  1468. struct qlc_83xx_idc *idc = &ahw->idc;
  1469. u8 func = ahw->pci_func;
  1470. u32 state;
  1471. adapter->reset_ctx_cnt++;
  1472. /* Skip the context reset and check if FW is hung */
  1473. if (adapter->reset_ctx_cnt < 3) {
  1474. adapter->need_fw_reset = 1;
  1475. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1476. dev_info(dev,
  1477. "Resetting context, wait here to check if FW is in failed state\n");
  1478. return 0;
  1479. }
  1480. /* Check if number of resets exceed the threshold.
  1481. * If it exceeds the threshold just fail the VF.
  1482. */
  1483. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1484. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1485. adapter->tx_timeo_cnt = 0;
  1486. adapter->fw_fail_cnt = 0;
  1487. adapter->reset_ctx_cnt = 0;
  1488. qlcnic_sriov_vf_detach(adapter);
  1489. dev_err(dev,
  1490. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1491. return -EIO;
  1492. }
  1493. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1494. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1495. __func__, adapter->reset_ctx_cnt, func);
  1496. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1497. adapter->need_fw_reset = 1;
  1498. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1499. qlcnic_sriov_vf_detach(adapter);
  1500. adapter->need_fw_reset = 0;
  1501. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1502. qlcnic_sriov_vf_attach(adapter);
  1503. adapter->tx_timeo_cnt = 0;
  1504. adapter->reset_ctx_cnt = 0;
  1505. adapter->fw_fail_cnt = 0;
  1506. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1507. } else {
  1508. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1509. __func__, func);
  1510. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1511. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1512. }
  1513. return 0;
  1514. }
  1515. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1516. {
  1517. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1518. int ret = 0;
  1519. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1520. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1521. else if (ahw->reset_context)
  1522. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1523. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1524. return ret;
  1525. }
  1526. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1527. {
  1528. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1529. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1530. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1531. qlcnic_sriov_vf_detach(adapter);
  1532. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1533. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1534. return -EIO;
  1535. }
  1536. static int
  1537. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1538. {
  1539. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1540. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1541. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1542. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1543. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1544. adapter->tx_timeo_cnt = 0;
  1545. adapter->reset_ctx_cnt = 0;
  1546. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1547. qlcnic_sriov_vf_detach(adapter);
  1548. }
  1549. return 0;
  1550. }
  1551. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1552. {
  1553. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1554. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1555. u8 func = adapter->ahw->pci_func;
  1556. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1557. dev_err(&adapter->pdev->dev,
  1558. "Firmware hang detected by VF 0x%x\n", func);
  1559. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1560. adapter->tx_timeo_cnt = 0;
  1561. adapter->reset_ctx_cnt = 0;
  1562. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1563. qlcnic_sriov_vf_detach(adapter);
  1564. }
  1565. return 0;
  1566. }
  1567. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1568. {
  1569. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1570. return 0;
  1571. }
  1572. static void qlcnic_sriov_vf_periodic_tasks(struct qlcnic_adapter *adapter)
  1573. {
  1574. if (adapter->fhash.fnum)
  1575. qlcnic_prune_lb_filters(adapter);
  1576. }
  1577. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1578. {
  1579. struct qlcnic_adapter *adapter;
  1580. struct qlc_83xx_idc *idc;
  1581. int ret = 0;
  1582. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1583. idc = &adapter->ahw->idc;
  1584. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1585. switch (idc->curr_state) {
  1586. case QLC_83XX_IDC_DEV_READY:
  1587. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1588. break;
  1589. case QLC_83XX_IDC_DEV_NEED_RESET:
  1590. case QLC_83XX_IDC_DEV_INIT:
  1591. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1592. break;
  1593. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1594. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1595. break;
  1596. case QLC_83XX_IDC_DEV_FAILED:
  1597. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1598. break;
  1599. case QLC_83XX_IDC_DEV_QUISCENT:
  1600. break;
  1601. default:
  1602. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1603. }
  1604. idc->prev_state = idc->curr_state;
  1605. qlcnic_sriov_vf_periodic_tasks(adapter);
  1606. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1607. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1608. idc->delay);
  1609. }
  1610. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1611. {
  1612. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1613. msleep(20);
  1614. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1615. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1616. cancel_delayed_work_sync(&adapter->fw_work);
  1617. }
  1618. static int qlcnic_sriov_check_vlan_id(struct qlcnic_sriov *sriov,
  1619. struct qlcnic_vf_info *vf, u16 vlan_id)
  1620. {
  1621. int i, err = -EINVAL;
  1622. if (!vf->sriov_vlans)
  1623. return err;
  1624. spin_lock_bh(&vf->vlan_list_lock);
  1625. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1626. if (vf->sriov_vlans[i] == vlan_id) {
  1627. err = 0;
  1628. break;
  1629. }
  1630. }
  1631. spin_unlock_bh(&vf->vlan_list_lock);
  1632. return err;
  1633. }
  1634. static int qlcnic_sriov_validate_num_vlans(struct qlcnic_sriov *sriov,
  1635. struct qlcnic_vf_info *vf)
  1636. {
  1637. int err = 0;
  1638. spin_lock_bh(&vf->vlan_list_lock);
  1639. if (vf->num_vlan >= sriov->num_allowed_vlans)
  1640. err = -EINVAL;
  1641. spin_unlock_bh(&vf->vlan_list_lock);
  1642. return err;
  1643. }
  1644. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_adapter *adapter,
  1645. u16 vid, u8 enable)
  1646. {
  1647. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1648. struct qlcnic_vf_info *vf;
  1649. bool vlan_exist;
  1650. u8 allowed = 0;
  1651. int i;
  1652. vf = &adapter->ahw->sriov->vf_info[0];
  1653. vlan_exist = qlcnic_sriov_check_any_vlan(vf);
  1654. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1655. return -EINVAL;
  1656. if (enable) {
  1657. if (qlcnic_83xx_vf_check(adapter) && vlan_exist)
  1658. return -EINVAL;
  1659. if (qlcnic_sriov_validate_num_vlans(sriov, vf))
  1660. return -EINVAL;
  1661. if (sriov->any_vlan) {
  1662. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1663. if (sriov->allowed_vlans[i] == vid)
  1664. allowed = 1;
  1665. }
  1666. if (!allowed)
  1667. return -EINVAL;
  1668. }
  1669. } else {
  1670. if (!vlan_exist || qlcnic_sriov_check_vlan_id(sriov, vf, vid))
  1671. return -EINVAL;
  1672. }
  1673. return 0;
  1674. }
  1675. static void qlcnic_sriov_vlan_operation(struct qlcnic_vf_info *vf, u16 vlan_id,
  1676. enum qlcnic_vlan_operations opcode)
  1677. {
  1678. struct qlcnic_adapter *adapter = vf->adapter;
  1679. struct qlcnic_sriov *sriov;
  1680. sriov = adapter->ahw->sriov;
  1681. if (!vf->sriov_vlans)
  1682. return;
  1683. spin_lock_bh(&vf->vlan_list_lock);
  1684. switch (opcode) {
  1685. case QLC_VLAN_ADD:
  1686. qlcnic_sriov_add_vlan_id(sriov, vf, vlan_id);
  1687. break;
  1688. case QLC_VLAN_DELETE:
  1689. qlcnic_sriov_del_vlan_id(sriov, vf, vlan_id);
  1690. break;
  1691. default:
  1692. netdev_err(adapter->netdev, "Invalid VLAN operation\n");
  1693. }
  1694. spin_unlock_bh(&vf->vlan_list_lock);
  1695. return;
  1696. }
  1697. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1698. u16 vid, u8 enable)
  1699. {
  1700. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1701. struct net_device *netdev = adapter->netdev;
  1702. struct qlcnic_vf_info *vf;
  1703. struct qlcnic_cmd_args cmd;
  1704. int ret;
  1705. memset(&cmd, 0, sizeof(cmd));
  1706. if (vid == 0)
  1707. return 0;
  1708. vf = &adapter->ahw->sriov->vf_info[0];
  1709. ret = qlcnic_sriov_validate_vlan_cfg(adapter, vid, enable);
  1710. if (ret)
  1711. return ret;
  1712. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1713. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1714. if (ret)
  1715. return ret;
  1716. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1717. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1718. ret = qlcnic_issue_cmd(adapter, &cmd);
  1719. if (ret) {
  1720. dev_err(&adapter->pdev->dev,
  1721. "Failed to configure guest VLAN, err=%d\n", ret);
  1722. } else {
  1723. netif_addr_lock_bh(netdev);
  1724. qlcnic_free_mac_list(adapter);
  1725. netif_addr_unlock_bh(netdev);
  1726. if (enable)
  1727. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_ADD);
  1728. else
  1729. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_DELETE);
  1730. netif_addr_lock_bh(netdev);
  1731. qlcnic_set_multi(netdev);
  1732. netif_addr_unlock_bh(netdev);
  1733. }
  1734. qlcnic_free_mbx_args(&cmd);
  1735. return ret;
  1736. }
  1737. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1738. {
  1739. struct list_head *head = &adapter->mac_list;
  1740. struct qlcnic_mac_vlan_list *cur;
  1741. while (!list_empty(head)) {
  1742. cur = list_entry(head->next, struct qlcnic_mac_vlan_list, list);
  1743. qlcnic_sre_macaddr_change(adapter, cur->mac_addr, cur->vlan_id,
  1744. QLCNIC_MAC_DEL);
  1745. list_del(&cur->list);
  1746. kfree(cur);
  1747. }
  1748. }
  1749. static int qlcnic_sriov_vf_shutdown(struct pci_dev *pdev)
  1750. {
  1751. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1752. struct net_device *netdev = adapter->netdev;
  1753. int retval;
  1754. netif_device_detach(netdev);
  1755. qlcnic_cancel_idc_work(adapter);
  1756. if (netif_running(netdev))
  1757. qlcnic_down(adapter, netdev);
  1758. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1759. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1760. qlcnic_83xx_disable_mbx_intr(adapter);
  1761. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1762. retval = pci_save_state(pdev);
  1763. if (retval)
  1764. return retval;
  1765. return 0;
  1766. }
  1767. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *adapter)
  1768. {
  1769. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1770. struct net_device *netdev = adapter->netdev;
  1771. int err;
  1772. set_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1773. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1774. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1775. if (err)
  1776. return err;
  1777. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1778. if (!err) {
  1779. if (netif_running(netdev)) {
  1780. err = qlcnic_up(adapter, netdev);
  1781. if (!err)
  1782. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1783. }
  1784. }
  1785. netif_device_attach(netdev);
  1786. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1787. idc->delay);
  1788. return err;
  1789. }
  1790. void qlcnic_sriov_alloc_vlans(struct qlcnic_adapter *adapter)
  1791. {
  1792. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1793. struct qlcnic_vf_info *vf;
  1794. int i;
  1795. for (i = 0; i < sriov->num_vfs; i++) {
  1796. vf = &sriov->vf_info[i];
  1797. vf->sriov_vlans = kcalloc(sriov->num_allowed_vlans,
  1798. sizeof(*vf->sriov_vlans), GFP_KERNEL);
  1799. }
  1800. }
  1801. void qlcnic_sriov_free_vlans(struct qlcnic_adapter *adapter)
  1802. {
  1803. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1804. struct qlcnic_vf_info *vf;
  1805. int i;
  1806. for (i = 0; i < sriov->num_vfs; i++) {
  1807. vf = &sriov->vf_info[i];
  1808. kfree(vf->sriov_vlans);
  1809. vf->sriov_vlans = NULL;
  1810. }
  1811. }
  1812. void qlcnic_sriov_add_vlan_id(struct qlcnic_sriov *sriov,
  1813. struct qlcnic_vf_info *vf, u16 vlan_id)
  1814. {
  1815. int i;
  1816. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1817. if (!vf->sriov_vlans[i]) {
  1818. vf->sriov_vlans[i] = vlan_id;
  1819. vf->num_vlan++;
  1820. return;
  1821. }
  1822. }
  1823. }
  1824. void qlcnic_sriov_del_vlan_id(struct qlcnic_sriov *sriov,
  1825. struct qlcnic_vf_info *vf, u16 vlan_id)
  1826. {
  1827. int i;
  1828. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1829. if (vf->sriov_vlans[i] == vlan_id) {
  1830. vf->sriov_vlans[i] = 0;
  1831. vf->num_vlan--;
  1832. return;
  1833. }
  1834. }
  1835. }
  1836. bool qlcnic_sriov_check_any_vlan(struct qlcnic_vf_info *vf)
  1837. {
  1838. bool err = false;
  1839. spin_lock_bh(&vf->vlan_list_lock);
  1840. if (vf->num_vlan)
  1841. err = true;
  1842. spin_unlock_bh(&vf->vlan_list_lock);
  1843. return err;
  1844. }