fw.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos = true;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Enhanced QoS support (default: on)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. u64 val; \
  54. switch (sizeof (dest)) { \
  55. case 1: (dest) = *(u8 *) __p; break; \
  56. case 2: (dest) = be16_to_cpup(__p); break; \
  57. case 4: (dest) = be32_to_cpup(__p); break; \
  58. case 8: val = get_unaligned((u64 *)__p); \
  59. (dest) = be64_to_cpu(val); break; \
  60. default: __buggy_use_of_MLX4_GET(); \
  61. } \
  62. } while (0)
  63. #define MLX4_PUT(dest, source, offset) \
  64. do { \
  65. void *__d = ((char *) (dest) + (offset)); \
  66. switch (sizeof(source)) { \
  67. case 1: *(u8 *) __d = (source); break; \
  68. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  69. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  70. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  71. default: __buggy_use_of_MLX4_PUT(); \
  72. } \
  73. } while (0)
  74. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  75. {
  76. static const char *fname[] = {
  77. [ 0] = "RC transport",
  78. [ 1] = "UC transport",
  79. [ 2] = "UD transport",
  80. [ 3] = "XRC transport",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [12] = "Dual Port Different Protocol (DPDP) support",
  86. [15] = "Big LSO headers",
  87. [16] = "MW support",
  88. [17] = "APM support",
  89. [18] = "Atomic ops support",
  90. [19] = "Raw multicast support",
  91. [20] = "Address vector port checking support",
  92. [21] = "UD multicast support",
  93. [30] = "IBoE support",
  94. [32] = "Unicast loopback support",
  95. [34] = "FCS header control",
  96. [37] = "Wake On LAN (port1) support",
  97. [38] = "Wake On LAN (port2) support",
  98. [40] = "UDP RSS support",
  99. [41] = "Unicast VEP steering support",
  100. [42] = "Multicast VEP steering support",
  101. [48] = "Counters support",
  102. [52] = "RSS IP fragments support",
  103. [53] = "Port ETS Scheduler support",
  104. [55] = "Port link type sensing support",
  105. [59] = "Port management change event support",
  106. [61] = "64 byte EQE support",
  107. [62] = "64 byte CQE support",
  108. };
  109. int i;
  110. mlx4_dbg(dev, "DEV_CAP flags:\n");
  111. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  112. if (fname[i] && (flags & (1LL << i)))
  113. mlx4_dbg(dev, " %s\n", fname[i]);
  114. }
  115. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  116. {
  117. static const char * const fname[] = {
  118. [0] = "RSS support",
  119. [1] = "RSS Toeplitz Hash Function support",
  120. [2] = "RSS XOR Hash Function support",
  121. [3] = "Device managed flow steering support",
  122. [4] = "Automatic MAC reassignment support",
  123. [5] = "Time stamping support",
  124. [6] = "VST (control vlan insertion/stripping) support",
  125. [7] = "FSM (MAC anti-spoofing) support",
  126. [8] = "Dynamic QP updates support",
  127. [9] = "Device managed flow steering IPoIB support",
  128. [10] = "TCP/IP offloads/flow-steering for VXLAN support",
  129. [11] = "MAD DEMUX (Secure-Host) support",
  130. [12] = "Large cache line (>64B) CQE stride support",
  131. [13] = "Large cache line (>64B) EQE stride support",
  132. [14] = "Ethernet protocol control support",
  133. [15] = "Ethernet Backplane autoneg support",
  134. [16] = "CONFIG DEV support",
  135. [17] = "Asymmetric EQs support",
  136. [18] = "More than 80 VFs support",
  137. [19] = "Performance optimized for limited rule configuration flow steering support",
  138. [20] = "Recoverable error events support",
  139. [21] = "Port Remap support",
  140. [22] = "QCN support",
  141. [23] = "QP rate limiting support",
  142. [24] = "Ethernet Flow control statistics support",
  143. [25] = "Granular QoS per VF support",
  144. [26] = "Port ETS Scheduler support",
  145. [27] = "Port beacon support",
  146. [28] = "RX-ALL support",
  147. [29] = "802.1ad offload support",
  148. [31] = "Modifying loopback source checks using UPDATE_QP support",
  149. [32] = "Loopback source checks support",
  150. [33] = "RoCEv2 support",
  151. [34] = "DMFS Sniffer support (UC & MC)"
  152. };
  153. int i;
  154. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  155. if (fname[i] && (flags & (1LL << i)))
  156. mlx4_dbg(dev, " %s\n", fname[i]);
  157. }
  158. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  159. {
  160. struct mlx4_cmd_mailbox *mailbox;
  161. u32 *inbox;
  162. int err = 0;
  163. #define MOD_STAT_CFG_IN_SIZE 0x100
  164. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  165. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  166. mailbox = mlx4_alloc_cmd_mailbox(dev);
  167. if (IS_ERR(mailbox))
  168. return PTR_ERR(mailbox);
  169. inbox = mailbox->buf;
  170. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  171. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  172. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  173. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  174. mlx4_free_cmd_mailbox(dev, mailbox);
  175. return err;
  176. }
  177. int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
  178. {
  179. struct mlx4_cmd_mailbox *mailbox;
  180. u32 *outbox;
  181. u8 in_modifier;
  182. u8 field;
  183. u16 field16;
  184. int err;
  185. #define QUERY_FUNC_BUS_OFFSET 0x00
  186. #define QUERY_FUNC_DEVICE_OFFSET 0x01
  187. #define QUERY_FUNC_FUNCTION_OFFSET 0x01
  188. #define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET 0x03
  189. #define QUERY_FUNC_RSVD_EQS_OFFSET 0x04
  190. #define QUERY_FUNC_MAX_EQ_OFFSET 0x06
  191. #define QUERY_FUNC_RSVD_UARS_OFFSET 0x0b
  192. mailbox = mlx4_alloc_cmd_mailbox(dev);
  193. if (IS_ERR(mailbox))
  194. return PTR_ERR(mailbox);
  195. outbox = mailbox->buf;
  196. in_modifier = slave;
  197. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
  198. MLX4_CMD_QUERY_FUNC,
  199. MLX4_CMD_TIME_CLASS_A,
  200. MLX4_CMD_NATIVE);
  201. if (err)
  202. goto out;
  203. MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
  204. func->bus = field & 0xf;
  205. MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
  206. func->device = field & 0xf1;
  207. MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
  208. func->function = field & 0x7;
  209. MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
  210. func->physical_function = field & 0xf;
  211. MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
  212. func->rsvd_eqs = field16 & 0xffff;
  213. MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
  214. func->max_eq = field16 & 0xffff;
  215. MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
  216. func->rsvd_uars = field & 0x0f;
  217. mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
  218. func->bus, func->device, func->function, func->physical_function,
  219. func->max_eq, func->rsvd_eqs, func->rsvd_uars);
  220. out:
  221. mlx4_free_cmd_mailbox(dev, mailbox);
  222. return err;
  223. }
  224. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  225. struct mlx4_vhcr *vhcr,
  226. struct mlx4_cmd_mailbox *inbox,
  227. struct mlx4_cmd_mailbox *outbox,
  228. struct mlx4_cmd_info *cmd)
  229. {
  230. struct mlx4_priv *priv = mlx4_priv(dev);
  231. u8 field, port;
  232. u32 size, proxy_qp, qkey;
  233. int err = 0;
  234. struct mlx4_func func;
  235. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  236. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  237. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  238. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  239. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
  240. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
  241. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
  242. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
  243. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
  244. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
  245. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  246. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  247. #define QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET 0x48
  248. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
  249. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
  250. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
  251. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
  252. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
  253. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
  254. #define QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET 0x6c
  255. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  256. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  257. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  258. #define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
  259. #define QUERY_FUNC_CAP_FLAG_RESD_LKEY 0x08
  260. #define QUERY_FUNC_CAP_FLAG_VALID_MAILBOX 0x04
  261. #define QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG (1UL << 31)
  262. #define QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG (1UL << 30)
  263. /* when opcode modifier = 1 */
  264. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  265. #define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
  266. #define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
  267. #define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
  268. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  269. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  270. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  271. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  272. #define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
  273. #define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
  274. #define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
  275. #define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
  276. #define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
  277. #define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
  278. #define QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS (1 << 31)
  279. #define QUERY_FUNC_CAP_PHV_BIT 0x40
  280. if (vhcr->op_modifier == 1) {
  281. struct mlx4_active_ports actv_ports =
  282. mlx4_get_active_ports(dev, slave);
  283. int converted_port = mlx4_slave_convert_port(
  284. dev, slave, vhcr->in_modifier);
  285. if (converted_port < 0)
  286. return -EINVAL;
  287. vhcr->in_modifier = converted_port;
  288. /* phys-port = logical-port */
  289. field = vhcr->in_modifier -
  290. find_first_bit(actv_ports.ports, dev->caps.num_ports);
  291. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  292. port = vhcr->in_modifier;
  293. proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
  294. /* Set nic_info bit to mark new fields support */
  295. field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
  296. if (mlx4_vf_smi_enabled(dev, slave, port) &&
  297. !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
  298. field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
  299. MLX4_PUT(outbox->buf, qkey,
  300. QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  301. }
  302. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  303. /* size is now the QP number */
  304. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
  305. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  306. size += 2;
  307. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  308. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
  309. proxy_qp += 2;
  310. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
  311. MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
  312. QUERY_FUNC_CAP_PHYS_PORT_ID);
  313. if (dev->caps.phv_bit[port]) {
  314. field = QUERY_FUNC_CAP_PHV_BIT;
  315. MLX4_PUT(outbox->buf, field,
  316. QUERY_FUNC_CAP_FLAGS0_OFFSET);
  317. }
  318. } else if (vhcr->op_modifier == 0) {
  319. struct mlx4_active_ports actv_ports =
  320. mlx4_get_active_ports(dev, slave);
  321. /* enable rdma and ethernet interfaces, new quota locations,
  322. * and reserved lkey
  323. */
  324. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
  325. QUERY_FUNC_CAP_FLAG_QUOTAS | QUERY_FUNC_CAP_FLAG_VALID_MAILBOX |
  326. QUERY_FUNC_CAP_FLAG_RESD_LKEY);
  327. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  328. field = min(
  329. bitmap_weight(actv_ports.ports, dev->caps.num_ports),
  330. dev->caps.num_ports);
  331. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  332. size = dev->caps.function_caps; /* set PF behaviours */
  333. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  334. field = 0; /* protected FMR support not available as yet */
  335. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  336. size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
  337. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  338. size = dev->caps.num_qps;
  339. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  340. size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
  341. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  342. size = dev->caps.num_srqs;
  343. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  344. size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
  345. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  346. size = dev->caps.num_cqs;
  347. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  348. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) ||
  349. mlx4_QUERY_FUNC(dev, &func, slave)) {
  350. size = vhcr->in_modifier &
  351. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
  352. dev->caps.num_eqs :
  353. rounddown_pow_of_two(dev->caps.num_eqs);
  354. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  355. size = dev->caps.reserved_eqs;
  356. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  357. } else {
  358. size = vhcr->in_modifier &
  359. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
  360. func.max_eq :
  361. rounddown_pow_of_two(func.max_eq);
  362. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  363. size = func.rsvd_eqs;
  364. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  365. }
  366. size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
  367. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  368. size = dev->caps.num_mpts;
  369. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  370. size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
  371. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  372. size = dev->caps.num_mtts;
  373. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  374. size = dev->caps.num_mgms + dev->caps.num_amgms;
  375. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  376. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  377. size = QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG |
  378. QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG;
  379. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
  380. size = dev->caps.reserved_lkey + ((slave << 8) & 0xFF00);
  381. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
  382. } else
  383. err = -EINVAL;
  384. return err;
  385. }
  386. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
  387. struct mlx4_func_cap *func_cap)
  388. {
  389. struct mlx4_cmd_mailbox *mailbox;
  390. u32 *outbox;
  391. u8 field, op_modifier;
  392. u32 size, qkey;
  393. int err = 0, quotas = 0;
  394. u32 in_modifier;
  395. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  396. in_modifier = op_modifier ? gen_or_port :
  397. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS;
  398. mailbox = mlx4_alloc_cmd_mailbox(dev);
  399. if (IS_ERR(mailbox))
  400. return PTR_ERR(mailbox);
  401. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, op_modifier,
  402. MLX4_CMD_QUERY_FUNC_CAP,
  403. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  404. if (err)
  405. goto out;
  406. outbox = mailbox->buf;
  407. if (!op_modifier) {
  408. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  409. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  410. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  411. err = -EPROTONOSUPPORT;
  412. goto out;
  413. }
  414. func_cap->flags = field;
  415. quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
  416. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  417. func_cap->num_ports = field;
  418. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  419. func_cap->pf_context_behaviour = size;
  420. if (quotas) {
  421. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  422. func_cap->qp_quota = size & 0xFFFFFF;
  423. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  424. func_cap->srq_quota = size & 0xFFFFFF;
  425. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  426. func_cap->cq_quota = size & 0xFFFFFF;
  427. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  428. func_cap->mpt_quota = size & 0xFFFFFF;
  429. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  430. func_cap->mtt_quota = size & 0xFFFFFF;
  431. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  432. func_cap->mcg_quota = size & 0xFFFFFF;
  433. } else {
  434. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  435. func_cap->qp_quota = size & 0xFFFFFF;
  436. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  437. func_cap->srq_quota = size & 0xFFFFFF;
  438. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  439. func_cap->cq_quota = size & 0xFFFFFF;
  440. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  441. func_cap->mpt_quota = size & 0xFFFFFF;
  442. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  443. func_cap->mtt_quota = size & 0xFFFFFF;
  444. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  445. func_cap->mcg_quota = size & 0xFFFFFF;
  446. }
  447. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  448. func_cap->max_eq = size & 0xFFFFFF;
  449. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  450. func_cap->reserved_eq = size & 0xFFFFFF;
  451. if (func_cap->flags & QUERY_FUNC_CAP_FLAG_RESD_LKEY) {
  452. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
  453. func_cap->reserved_lkey = size;
  454. } else {
  455. func_cap->reserved_lkey = 0;
  456. }
  457. func_cap->extra_flags = 0;
  458. /* Mailbox data from 0x6c and onward should only be treated if
  459. * QUERY_FUNC_CAP_FLAG_VALID_MAILBOX is set in func_cap->flags
  460. */
  461. if (func_cap->flags & QUERY_FUNC_CAP_FLAG_VALID_MAILBOX) {
  462. MLX4_GET(size, outbox, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
  463. if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG)
  464. func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_BF_RES_QP;
  465. if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG)
  466. func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_A0_RES_QP;
  467. }
  468. goto out;
  469. }
  470. /* logical port query */
  471. if (gen_or_port > dev->caps.num_ports) {
  472. err = -EINVAL;
  473. goto out;
  474. }
  475. MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  476. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  477. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
  478. mlx4_err(dev, "VLAN is enforced on this port\n");
  479. err = -EPROTONOSUPPORT;
  480. goto out;
  481. }
  482. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
  483. mlx4_err(dev, "Force mac is enabled on this port\n");
  484. err = -EPROTONOSUPPORT;
  485. goto out;
  486. }
  487. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  488. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
  489. if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
  490. mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
  491. err = -EPROTONOSUPPORT;
  492. goto out;
  493. }
  494. }
  495. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  496. func_cap->physical_port = field;
  497. if (func_cap->physical_port != gen_or_port) {
  498. err = -ENOSYS;
  499. goto out;
  500. }
  501. if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
  502. MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  503. func_cap->qp0_qkey = qkey;
  504. } else {
  505. func_cap->qp0_qkey = 0;
  506. }
  507. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  508. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  509. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  510. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  511. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  512. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  513. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  514. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  515. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
  516. MLX4_GET(func_cap->phys_port_id, outbox,
  517. QUERY_FUNC_CAP_PHYS_PORT_ID);
  518. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
  519. func_cap->flags |= (field & QUERY_FUNC_CAP_PHV_BIT);
  520. /* All other resources are allocated by the master, but we still report
  521. * 'num' and 'reserved' capabilities as follows:
  522. * - num remains the maximum resource index
  523. * - 'num - reserved' is the total available objects of a resource, but
  524. * resource indices may be less than 'reserved'
  525. * TODO: set per-resource quotas */
  526. out:
  527. mlx4_free_cmd_mailbox(dev, mailbox);
  528. return err;
  529. }
  530. static void disable_unsupported_roce_caps(void *buf);
  531. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  532. {
  533. struct mlx4_cmd_mailbox *mailbox;
  534. u32 *outbox;
  535. u8 field;
  536. u32 field32, flags, ext_flags;
  537. u16 size;
  538. u16 stat_rate;
  539. int err;
  540. int i;
  541. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  542. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  543. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  544. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  545. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  546. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  547. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  548. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  549. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  550. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  551. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  552. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  553. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  554. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  555. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  556. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  557. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  558. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  559. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  560. #define QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET 0x26
  561. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  562. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  563. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  564. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  565. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  566. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  567. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  568. #define QUERY_DEV_CAP_PORT_BEACON_OFFSET 0x34
  569. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  570. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  571. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  572. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  573. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  574. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  575. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  576. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  577. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  578. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  579. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  580. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  581. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  582. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  583. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  584. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  585. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  586. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  587. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  588. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  589. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  590. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  591. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  592. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  593. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  594. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  595. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  596. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  597. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  598. #define QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET 0x70
  599. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  600. #define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
  601. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  602. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  603. #define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
  604. #define QUERY_DEV_CAP_ECN_QCN_VER_OFFSET 0x7b
  605. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  606. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  607. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  608. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  609. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  610. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  611. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  612. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  613. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  614. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  615. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  616. #define QUERY_DEV_CAP_CONFIG_DEV_OFFSET 0x94
  617. #define QUERY_DEV_CAP_PHV_EN_OFFSET 0x96
  618. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  619. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  620. #define QUERY_DEV_CAP_ETH_BACKPL_OFFSET 0x9c
  621. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  622. #define QUERY_DEV_CAP_VXLAN 0x9e
  623. #define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
  624. #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET 0xa8
  625. #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET 0xac
  626. #define QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET 0xcc
  627. #define QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET 0xd0
  628. #define QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET 0xd2
  629. dev_cap->flags2 = 0;
  630. mailbox = mlx4_alloc_cmd_mailbox(dev);
  631. if (IS_ERR(mailbox))
  632. return PTR_ERR(mailbox);
  633. outbox = mailbox->buf;
  634. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  635. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  636. if (err)
  637. goto out;
  638. if (mlx4_is_mfunc(dev))
  639. disable_unsupported_roce_caps(outbox);
  640. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  641. dev_cap->reserved_qps = 1 << (field & 0xf);
  642. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  643. dev_cap->max_qps = 1 << (field & 0x1f);
  644. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  645. dev_cap->reserved_srqs = 1 << (field >> 4);
  646. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  647. dev_cap->max_srqs = 1 << (field & 0x1f);
  648. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  649. dev_cap->max_cq_sz = 1 << field;
  650. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  651. dev_cap->reserved_cqs = 1 << (field & 0xf);
  652. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  653. dev_cap->max_cqs = 1 << (field & 0x1f);
  654. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  655. dev_cap->max_mpts = 1 << (field & 0x3f);
  656. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  657. dev_cap->reserved_eqs = 1 << (field & 0xf);
  658. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  659. dev_cap->max_eqs = 1 << (field & 0xf);
  660. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  661. dev_cap->reserved_mtts = 1 << (field >> 4);
  662. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  663. dev_cap->max_mrw_sz = 1 << field;
  664. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  665. dev_cap->reserved_mrws = 1 << (field & 0xf);
  666. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  667. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  668. MLX4_GET(size, outbox, QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET);
  669. dev_cap->num_sys_eqs = size & 0xfff;
  670. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  671. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  672. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  673. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  674. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  675. field &= 0x1f;
  676. if (!field)
  677. dev_cap->max_gso_sz = 0;
  678. else
  679. dev_cap->max_gso_sz = 1 << field;
  680. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  681. if (field & 0x20)
  682. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  683. if (field & 0x10)
  684. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  685. field &= 0xf;
  686. if (field) {
  687. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  688. dev_cap->max_rss_tbl_sz = 1 << field;
  689. } else
  690. dev_cap->max_rss_tbl_sz = 0;
  691. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  692. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  693. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  694. dev_cap->local_ca_ack_delay = field & 0x1f;
  695. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  696. dev_cap->num_ports = field & 0xf;
  697. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  698. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  699. MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET);
  700. if (field & 0x10)
  701. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN;
  702. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  703. if (field & 0x80)
  704. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  705. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  706. if (field & 0x20)
  707. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER;
  708. MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
  709. if (field & 0x80)
  710. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_BEACON;
  711. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  712. if (field & 0x80)
  713. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
  714. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  715. dev_cap->fs_max_num_qp_per_entry = field;
  716. MLX4_GET(field, outbox, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
  717. if (field & 0x1)
  718. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QCN;
  719. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  720. dev_cap->stat_rate_support = stat_rate;
  721. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  722. if (field & 0x80)
  723. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  724. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  725. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  726. dev_cap->flags = flags | (u64)ext_flags << 32;
  727. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  728. dev_cap->reserved_uars = field >> 4;
  729. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  730. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  731. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  732. dev_cap->min_page_sz = 1 << field;
  733. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  734. if (field & 0x80) {
  735. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  736. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  737. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  738. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  739. field = 3;
  740. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  741. } else {
  742. dev_cap->bf_reg_size = 0;
  743. }
  744. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  745. dev_cap->max_sq_sg = field;
  746. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  747. dev_cap->max_sq_desc_sz = size;
  748. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  749. dev_cap->max_qp_per_mcg = 1 << field;
  750. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  751. dev_cap->reserved_mgms = field & 0xf;
  752. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  753. dev_cap->max_mcgs = 1 << field;
  754. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  755. dev_cap->reserved_pds = field >> 4;
  756. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  757. dev_cap->max_pds = 1 << (field & 0x3f);
  758. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  759. dev_cap->reserved_xrcds = field >> 4;
  760. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  761. dev_cap->max_xrcds = 1 << (field & 0x1f);
  762. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  763. dev_cap->rdmarc_entry_sz = size;
  764. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  765. dev_cap->qpc_entry_sz = size;
  766. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  767. dev_cap->aux_entry_sz = size;
  768. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  769. dev_cap->altc_entry_sz = size;
  770. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  771. dev_cap->eqc_entry_sz = size;
  772. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  773. dev_cap->cqc_entry_sz = size;
  774. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  775. dev_cap->srq_entry_sz = size;
  776. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  777. dev_cap->cmpt_entry_sz = size;
  778. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  779. dev_cap->mtt_entry_sz = size;
  780. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  781. dev_cap->dmpt_entry_sz = size;
  782. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  783. dev_cap->max_srq_sz = 1 << field;
  784. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  785. dev_cap->max_qp_sz = 1 << field;
  786. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  787. dev_cap->resize_srq = field & 1;
  788. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  789. dev_cap->max_rq_sg = field;
  790. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  791. dev_cap->max_rq_desc_sz = size;
  792. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  793. if (field & (1 << 4))
  794. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QOS_VPP;
  795. if (field & (1 << 5))
  796. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
  797. if (field & (1 << 6))
  798. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  799. if (field & (1 << 7))
  800. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  801. MLX4_GET(dev_cap->bmme_flags, outbox,
  802. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  803. if (dev_cap->bmme_flags & MLX4_FLAG_ROCE_V1_V2)
  804. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ROCE_V1_V2;
  805. if (dev_cap->bmme_flags & MLX4_FLAG_PORT_REMAP)
  806. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_REMAP;
  807. MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
  808. if (field & 0x20)
  809. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
  810. if (field & (1 << 2))
  811. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
  812. MLX4_GET(field, outbox, QUERY_DEV_CAP_PHV_EN_OFFSET);
  813. if (field & 0x80)
  814. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PHV_EN;
  815. if (field & 0x40)
  816. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN;
  817. MLX4_GET(dev_cap->reserved_lkey, outbox,
  818. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  819. MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
  820. if (field32 & (1 << 0))
  821. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
  822. if (field32 & (1 << 7))
  823. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT;
  824. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  825. if (field & 1<<6)
  826. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
  827. MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
  828. if (field & 1<<3)
  829. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
  830. if (field & (1 << 5))
  831. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
  832. MLX4_GET(dev_cap->max_icm_sz, outbox,
  833. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  834. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  835. MLX4_GET(dev_cap->max_counters, outbox,
  836. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  837. MLX4_GET(field32, outbox,
  838. QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
  839. if (field32 & (1 << 0))
  840. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
  841. MLX4_GET(dev_cap->dmfs_high_rate_qpn_base, outbox,
  842. QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET);
  843. dev_cap->dmfs_high_rate_qpn_base &= MGM_QPN_MASK;
  844. MLX4_GET(dev_cap->dmfs_high_rate_qpn_range, outbox,
  845. QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET);
  846. dev_cap->dmfs_high_rate_qpn_range &= MGM_QPN_MASK;
  847. MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
  848. dev_cap->rl_caps.num_rates = size;
  849. if (dev_cap->rl_caps.num_rates) {
  850. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT;
  851. MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET);
  852. dev_cap->rl_caps.max_val = size & 0xfff;
  853. dev_cap->rl_caps.max_unit = size >> 14;
  854. MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET);
  855. dev_cap->rl_caps.min_val = size & 0xfff;
  856. dev_cap->rl_caps.min_unit = size >> 14;
  857. }
  858. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  859. if (field32 & (1 << 16))
  860. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
  861. if (field32 & (1 << 18))
  862. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB;
  863. if (field32 & (1 << 19))
  864. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_LB_SRC_CHK;
  865. if (field32 & (1 << 26))
  866. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  867. if (field32 & (1 << 20))
  868. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  869. if (field32 & (1 << 21))
  870. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_80_VFS;
  871. for (i = 1; i <= dev_cap->num_ports; i++) {
  872. err = mlx4_QUERY_PORT(dev, i, dev_cap->port_cap + i);
  873. if (err)
  874. goto out;
  875. }
  876. /*
  877. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  878. * we can't use any EQs whose doorbell falls on that page,
  879. * even if the EQ itself isn't reserved.
  880. */
  881. if (dev_cap->num_sys_eqs == 0)
  882. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  883. dev_cap->reserved_eqs);
  884. else
  885. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SYS_EQS;
  886. out:
  887. mlx4_free_cmd_mailbox(dev, mailbox);
  888. return err;
  889. }
  890. void mlx4_dev_cap_dump(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  891. {
  892. if (dev_cap->bf_reg_size > 0)
  893. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  894. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  895. else
  896. mlx4_dbg(dev, "BlueFlame not available\n");
  897. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  898. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  899. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  900. (unsigned long long) dev_cap->max_icm_sz >> 20);
  901. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  902. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  903. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  904. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  905. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  906. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  907. mlx4_dbg(dev, "Num sys EQs: %d, max EQs: %d, reserved EQs: %d, entry size: %d\n",
  908. dev_cap->num_sys_eqs, dev_cap->max_eqs, dev_cap->reserved_eqs,
  909. dev_cap->eqc_entry_sz);
  910. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  911. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  912. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  913. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  914. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  915. dev_cap->max_pds, dev_cap->reserved_mgms);
  916. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  917. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  918. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  919. dev_cap->local_ca_ack_delay, 128 << dev_cap->port_cap[1].ib_mtu,
  920. dev_cap->port_cap[1].max_port_width);
  921. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  922. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  923. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  924. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  925. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  926. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  927. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  928. mlx4_dbg(dev, "DMFS high rate steer QPn base: %d\n",
  929. dev_cap->dmfs_high_rate_qpn_base);
  930. mlx4_dbg(dev, "DMFS high rate steer QPn range: %d\n",
  931. dev_cap->dmfs_high_rate_qpn_range);
  932. if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT) {
  933. struct mlx4_rate_limit_caps *rl_caps = &dev_cap->rl_caps;
  934. mlx4_dbg(dev, "QP Rate-Limit: #rates %d, unit/val max %d/%d, min %d/%d\n",
  935. rl_caps->num_rates, rl_caps->max_unit, rl_caps->max_val,
  936. rl_caps->min_unit, rl_caps->min_val);
  937. }
  938. dump_dev_cap_flags(dev, dev_cap->flags);
  939. dump_dev_cap_flags2(dev, dev_cap->flags2);
  940. }
  941. int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap)
  942. {
  943. struct mlx4_cmd_mailbox *mailbox;
  944. u32 *outbox;
  945. u8 field;
  946. u32 field32;
  947. int err;
  948. mailbox = mlx4_alloc_cmd_mailbox(dev);
  949. if (IS_ERR(mailbox))
  950. return PTR_ERR(mailbox);
  951. outbox = mailbox->buf;
  952. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  953. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  954. MLX4_CMD_TIME_CLASS_A,
  955. MLX4_CMD_NATIVE);
  956. if (err)
  957. goto out;
  958. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  959. port_cap->max_vl = field >> 4;
  960. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  961. port_cap->ib_mtu = field >> 4;
  962. port_cap->max_port_width = field & 0xf;
  963. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  964. port_cap->max_gids = 1 << (field & 0xf);
  965. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  966. port_cap->max_pkeys = 1 << (field & 0xf);
  967. } else {
  968. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  969. #define QUERY_PORT_MTU_OFFSET 0x01
  970. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  971. #define QUERY_PORT_WIDTH_OFFSET 0x06
  972. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  973. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  974. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  975. #define QUERY_PORT_MAC_OFFSET 0x10
  976. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  977. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  978. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  979. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0, MLX4_CMD_QUERY_PORT,
  980. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  981. if (err)
  982. goto out;
  983. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  984. port_cap->link_state = (field & 0x80) >> 7;
  985. port_cap->supported_port_types = field & 3;
  986. port_cap->suggested_type = (field >> 3) & 1;
  987. port_cap->default_sense = (field >> 4) & 1;
  988. port_cap->dmfs_optimized_state = (field >> 5) & 1;
  989. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  990. port_cap->ib_mtu = field & 0xf;
  991. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  992. port_cap->max_port_width = field & 0xf;
  993. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  994. port_cap->max_gids = 1 << (field >> 4);
  995. port_cap->max_pkeys = 1 << (field & 0xf);
  996. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  997. port_cap->max_vl = field & 0xf;
  998. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  999. port_cap->log_max_macs = field & 0xf;
  1000. port_cap->log_max_vlans = field >> 4;
  1001. MLX4_GET(port_cap->eth_mtu, outbox, QUERY_PORT_ETH_MTU_OFFSET);
  1002. MLX4_GET(port_cap->def_mac, outbox, QUERY_PORT_MAC_OFFSET);
  1003. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  1004. port_cap->trans_type = field32 >> 24;
  1005. port_cap->vendor_oui = field32 & 0xffffff;
  1006. MLX4_GET(port_cap->wavelength, outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  1007. MLX4_GET(port_cap->trans_code, outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  1008. }
  1009. out:
  1010. mlx4_free_cmd_mailbox(dev, mailbox);
  1011. return err;
  1012. }
  1013. #define DEV_CAP_EXT_2_FLAG_PFC_COUNTERS (1 << 28)
  1014. #define DEV_CAP_EXT_2_FLAG_VLAN_CONTROL (1 << 26)
  1015. #define DEV_CAP_EXT_2_FLAG_80_VFS (1 << 21)
  1016. #define DEV_CAP_EXT_2_FLAG_FSM (1 << 20)
  1017. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  1018. struct mlx4_vhcr *vhcr,
  1019. struct mlx4_cmd_mailbox *inbox,
  1020. struct mlx4_cmd_mailbox *outbox,
  1021. struct mlx4_cmd_info *cmd)
  1022. {
  1023. u64 flags;
  1024. int err = 0;
  1025. u8 field;
  1026. u16 field16;
  1027. u32 bmme_flags, field32;
  1028. int real_port;
  1029. int slave_port;
  1030. int first_port;
  1031. struct mlx4_active_ports actv_ports;
  1032. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  1033. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1034. if (err)
  1035. return err;
  1036. disable_unsupported_roce_caps(outbox->buf);
  1037. /* add port mng change event capability and disable mw type 1
  1038. * unconditionally to slaves
  1039. */
  1040. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1041. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  1042. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  1043. actv_ports = mlx4_get_active_ports(dev, slave);
  1044. first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
  1045. for (slave_port = 0, real_port = first_port;
  1046. real_port < first_port +
  1047. bitmap_weight(actv_ports.ports, dev->caps.num_ports);
  1048. ++real_port, ++slave_port) {
  1049. if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
  1050. flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
  1051. else
  1052. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  1053. }
  1054. for (; slave_port < dev->caps.num_ports; ++slave_port)
  1055. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  1056. /* Not exposing RSS IP fragments to guests */
  1057. flags &= ~MLX4_DEV_CAP_FLAG_RSS_IP_FRAG;
  1058. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1059. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
  1060. field &= ~0x0F;
  1061. field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
  1062. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
  1063. /* For guests, disable timestamp */
  1064. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  1065. field &= 0x7f;
  1066. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  1067. /* For guests, disable vxlan tunneling and QoS support */
  1068. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
  1069. field &= 0xd7;
  1070. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
  1071. /* For guests, disable port BEACON */
  1072. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
  1073. field &= 0x7f;
  1074. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
  1075. /* For guests, report Blueflame disabled */
  1076. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  1077. field &= 0x7f;
  1078. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  1079. /* For guests, disable mw type 2 and port remap*/
  1080. MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1081. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  1082. bmme_flags &= ~MLX4_FLAG_PORT_REMAP;
  1083. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1084. /* turn off device-managed steering capability if not enabled */
  1085. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1086. MLX4_GET(field, outbox->buf,
  1087. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  1088. field &= 0x7f;
  1089. MLX4_PUT(outbox->buf, field,
  1090. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  1091. }
  1092. /* turn off ipoib managed steering for guests */
  1093. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  1094. field &= ~0x80;
  1095. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  1096. /* turn off host side virt features (VST, FSM, etc) for guests */
  1097. MLX4_GET(field32, outbox->buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1098. field32 &= ~(DEV_CAP_EXT_2_FLAG_VLAN_CONTROL | DEV_CAP_EXT_2_FLAG_80_VFS |
  1099. DEV_CAP_EXT_2_FLAG_FSM | DEV_CAP_EXT_2_FLAG_PFC_COUNTERS);
  1100. MLX4_PUT(outbox->buf, field32, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1101. /* turn off QCN for guests */
  1102. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
  1103. field &= 0xfe;
  1104. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
  1105. /* turn off QP max-rate limiting for guests */
  1106. field16 = 0;
  1107. MLX4_PUT(outbox->buf, field16, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
  1108. /* turn off QoS per VF support for guests */
  1109. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  1110. field &= 0xef;
  1111. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  1112. /* turn off ignore FCS feature for guests */
  1113. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
  1114. field &= 0xfb;
  1115. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
  1116. return 0;
  1117. }
  1118. static void disable_unsupported_roce_caps(void *buf)
  1119. {
  1120. u32 flags;
  1121. MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1122. flags &= ~(1UL << 31);
  1123. MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1124. MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1125. flags &= ~(1UL << 24);
  1126. MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1127. MLX4_GET(flags, buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1128. flags &= ~(MLX4_FLAG_ROCE_V1_V2);
  1129. MLX4_PUT(buf, flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1130. }
  1131. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1132. struct mlx4_vhcr *vhcr,
  1133. struct mlx4_cmd_mailbox *inbox,
  1134. struct mlx4_cmd_mailbox *outbox,
  1135. struct mlx4_cmd_info *cmd)
  1136. {
  1137. struct mlx4_priv *priv = mlx4_priv(dev);
  1138. u64 def_mac;
  1139. u8 port_type;
  1140. u16 short_field;
  1141. int err;
  1142. int admin_link_state;
  1143. int port = mlx4_slave_convert_port(dev, slave,
  1144. vhcr->in_modifier & 0xFF);
  1145. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  1146. #define MLX4_PORT_LINK_UP_MASK 0x80
  1147. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  1148. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  1149. if (port < 0)
  1150. return -EINVAL;
  1151. /* Protect against untrusted guests: enforce that this is the
  1152. * QUERY_PORT general query.
  1153. */
  1154. if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
  1155. return -EINVAL;
  1156. vhcr->in_modifier = port;
  1157. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  1158. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  1159. MLX4_CMD_NATIVE);
  1160. if (!err && dev->caps.function != slave) {
  1161. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  1162. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  1163. /* get port type - currently only eth is enabled */
  1164. MLX4_GET(port_type, outbox->buf,
  1165. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  1166. /* No link sensing allowed */
  1167. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  1168. /* set port type to currently operating port type */
  1169. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  1170. admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
  1171. if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
  1172. port_type |= MLX4_PORT_LINK_UP_MASK;
  1173. else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
  1174. port_type &= ~MLX4_PORT_LINK_UP_MASK;
  1175. else if (IFLA_VF_LINK_STATE_AUTO == admin_link_state && mlx4_is_bonded(dev)) {
  1176. int other_port = (port == 1) ? 2 : 1;
  1177. struct mlx4_port_cap port_cap;
  1178. err = mlx4_QUERY_PORT(dev, other_port, &port_cap);
  1179. if (err)
  1180. goto out;
  1181. port_type |= (port_cap.link_state << 7);
  1182. }
  1183. MLX4_PUT(outbox->buf, port_type,
  1184. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  1185. if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
  1186. short_field = mlx4_get_slave_num_gids(dev, slave, port);
  1187. else
  1188. short_field = 1; /* slave max gids */
  1189. MLX4_PUT(outbox->buf, short_field,
  1190. QUERY_PORT_CUR_MAX_GID_OFFSET);
  1191. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  1192. MLX4_PUT(outbox->buf, short_field,
  1193. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  1194. }
  1195. out:
  1196. return err;
  1197. }
  1198. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  1199. int *gid_tbl_len, int *pkey_tbl_len)
  1200. {
  1201. struct mlx4_cmd_mailbox *mailbox;
  1202. u32 *outbox;
  1203. u16 field;
  1204. int err;
  1205. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1206. if (IS_ERR(mailbox))
  1207. return PTR_ERR(mailbox);
  1208. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  1209. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  1210. MLX4_CMD_WRAPPED);
  1211. if (err)
  1212. goto out;
  1213. outbox = mailbox->buf;
  1214. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  1215. *gid_tbl_len = field;
  1216. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  1217. *pkey_tbl_len = field;
  1218. out:
  1219. mlx4_free_cmd_mailbox(dev, mailbox);
  1220. return err;
  1221. }
  1222. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  1223. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  1224. {
  1225. struct mlx4_cmd_mailbox *mailbox;
  1226. struct mlx4_icm_iter iter;
  1227. __be64 *pages;
  1228. int lg;
  1229. int nent = 0;
  1230. int i;
  1231. int err = 0;
  1232. int ts = 0, tc = 0;
  1233. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1234. if (IS_ERR(mailbox))
  1235. return PTR_ERR(mailbox);
  1236. pages = mailbox->buf;
  1237. for (mlx4_icm_first(icm, &iter);
  1238. !mlx4_icm_last(&iter);
  1239. mlx4_icm_next(&iter)) {
  1240. /*
  1241. * We have to pass pages that are aligned to their
  1242. * size, so find the least significant 1 in the
  1243. * address or size and use that as our log2 size.
  1244. */
  1245. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  1246. if (lg < MLX4_ICM_PAGE_SHIFT) {
  1247. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
  1248. MLX4_ICM_PAGE_SIZE,
  1249. (unsigned long long) mlx4_icm_addr(&iter),
  1250. mlx4_icm_size(&iter));
  1251. err = -EINVAL;
  1252. goto out;
  1253. }
  1254. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  1255. if (virt != -1) {
  1256. pages[nent * 2] = cpu_to_be64(virt);
  1257. virt += 1 << lg;
  1258. }
  1259. pages[nent * 2 + 1] =
  1260. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  1261. (lg - MLX4_ICM_PAGE_SHIFT));
  1262. ts += 1 << (lg - 10);
  1263. ++tc;
  1264. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  1265. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  1266. MLX4_CMD_TIME_CLASS_B,
  1267. MLX4_CMD_NATIVE);
  1268. if (err)
  1269. goto out;
  1270. nent = 0;
  1271. }
  1272. }
  1273. }
  1274. if (nent)
  1275. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  1276. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1277. if (err)
  1278. goto out;
  1279. switch (op) {
  1280. case MLX4_CMD_MAP_FA:
  1281. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
  1282. break;
  1283. case MLX4_CMD_MAP_ICM_AUX:
  1284. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
  1285. break;
  1286. case MLX4_CMD_MAP_ICM:
  1287. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
  1288. tc, ts, (unsigned long long) virt - (ts << 10));
  1289. break;
  1290. }
  1291. out:
  1292. mlx4_free_cmd_mailbox(dev, mailbox);
  1293. return err;
  1294. }
  1295. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  1296. {
  1297. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  1298. }
  1299. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  1300. {
  1301. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  1302. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1303. }
  1304. int mlx4_RUN_FW(struct mlx4_dev *dev)
  1305. {
  1306. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  1307. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1308. }
  1309. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  1310. {
  1311. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  1312. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  1313. struct mlx4_cmd_mailbox *mailbox;
  1314. u32 *outbox;
  1315. int err = 0;
  1316. u64 fw_ver;
  1317. u16 cmd_if_rev;
  1318. u8 lg;
  1319. #define QUERY_FW_OUT_SIZE 0x100
  1320. #define QUERY_FW_VER_OFFSET 0x00
  1321. #define QUERY_FW_PPF_ID 0x09
  1322. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  1323. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  1324. #define QUERY_FW_ERR_START_OFFSET 0x30
  1325. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  1326. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  1327. #define QUERY_FW_SIZE_OFFSET 0x00
  1328. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  1329. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  1330. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  1331. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  1332. #define QUERY_FW_CLOCK_OFFSET 0x50
  1333. #define QUERY_FW_CLOCK_BAR 0x58
  1334. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1335. if (IS_ERR(mailbox))
  1336. return PTR_ERR(mailbox);
  1337. outbox = mailbox->buf;
  1338. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1339. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1340. if (err)
  1341. goto out;
  1342. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  1343. /*
  1344. * FW subminor version is at more significant bits than minor
  1345. * version, so swap here.
  1346. */
  1347. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  1348. ((fw_ver & 0xffff0000ull) >> 16) |
  1349. ((fw_ver & 0x0000ffffull) << 16);
  1350. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  1351. dev->caps.function = lg;
  1352. if (mlx4_is_slave(dev))
  1353. goto out;
  1354. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  1355. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  1356. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  1357. mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
  1358. cmd_if_rev);
  1359. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  1360. (int) (dev->caps.fw_ver >> 32),
  1361. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1362. (int) dev->caps.fw_ver & 0xffff);
  1363. mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
  1364. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  1365. err = -ENODEV;
  1366. goto out;
  1367. }
  1368. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  1369. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  1370. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  1371. cmd->max_cmds = 1 << lg;
  1372. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  1373. (int) (dev->caps.fw_ver >> 32),
  1374. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1375. (int) dev->caps.fw_ver & 0xffff,
  1376. cmd_if_rev, cmd->max_cmds);
  1377. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  1378. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  1379. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  1380. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  1381. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  1382. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  1383. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  1384. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  1385. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  1386. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  1387. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  1388. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  1389. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  1390. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  1391. fw->comm_bar, fw->comm_base);
  1392. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  1393. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  1394. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  1395. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  1396. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  1397. fw->clock_bar, fw->clock_offset);
  1398. /*
  1399. * Round up number of system pages needed in case
  1400. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1401. */
  1402. fw->fw_pages =
  1403. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1404. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1405. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  1406. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  1407. out:
  1408. mlx4_free_cmd_mailbox(dev, mailbox);
  1409. return err;
  1410. }
  1411. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1412. struct mlx4_vhcr *vhcr,
  1413. struct mlx4_cmd_mailbox *inbox,
  1414. struct mlx4_cmd_mailbox *outbox,
  1415. struct mlx4_cmd_info *cmd)
  1416. {
  1417. u8 *outbuf;
  1418. int err;
  1419. outbuf = outbox->buf;
  1420. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1421. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1422. if (err)
  1423. return err;
  1424. /* for slaves, set pci PPF ID to invalid and zero out everything
  1425. * else except FW version */
  1426. outbuf[0] = outbuf[1] = 0;
  1427. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  1428. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  1429. return 0;
  1430. }
  1431. static void get_board_id(void *vsd, char *board_id)
  1432. {
  1433. int i;
  1434. #define VSD_OFFSET_SIG1 0x00
  1435. #define VSD_OFFSET_SIG2 0xde
  1436. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1437. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1438. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1439. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1440. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1441. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1442. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1443. } else {
  1444. /*
  1445. * The board ID is a string but the firmware byte
  1446. * swaps each 4-byte word before passing it back to
  1447. * us. Therefore we need to swab it before printing.
  1448. */
  1449. u32 *bid_u32 = (u32 *)board_id;
  1450. for (i = 0; i < 4; ++i) {
  1451. u32 *addr;
  1452. u32 val;
  1453. addr = (u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4);
  1454. val = get_unaligned(addr);
  1455. val = swab32(val);
  1456. put_unaligned(val, &bid_u32[i]);
  1457. }
  1458. }
  1459. }
  1460. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1461. {
  1462. struct mlx4_cmd_mailbox *mailbox;
  1463. u32 *outbox;
  1464. int err;
  1465. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1466. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1467. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1468. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1469. if (IS_ERR(mailbox))
  1470. return PTR_ERR(mailbox);
  1471. outbox = mailbox->buf;
  1472. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1473. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1474. if (err)
  1475. goto out;
  1476. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1477. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1478. adapter->board_id);
  1479. out:
  1480. mlx4_free_cmd_mailbox(dev, mailbox);
  1481. return err;
  1482. }
  1483. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1484. {
  1485. struct mlx4_cmd_mailbox *mailbox;
  1486. __be32 *inbox;
  1487. int err;
  1488. static const u8 a0_dmfs_hw_steering[] = {
  1489. [MLX4_STEERING_DMFS_A0_DEFAULT] = 0,
  1490. [MLX4_STEERING_DMFS_A0_DYNAMIC] = 1,
  1491. [MLX4_STEERING_DMFS_A0_STATIC] = 2,
  1492. [MLX4_STEERING_DMFS_A0_DISABLE] = 3
  1493. };
  1494. #define INIT_HCA_IN_SIZE 0x200
  1495. #define INIT_HCA_VERSION_OFFSET 0x000
  1496. #define INIT_HCA_VERSION 2
  1497. #define INIT_HCA_VXLAN_OFFSET 0x0c
  1498. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1499. #define INIT_HCA_FLAGS_OFFSET 0x014
  1500. #define INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET 0x018
  1501. #define INIT_HCA_QPC_OFFSET 0x020
  1502. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1503. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1504. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1505. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1506. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1507. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1508. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1509. #define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
  1510. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1511. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1512. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1513. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1514. #define INIT_HCA_NUM_SYS_EQS_OFFSET (INIT_HCA_QPC_OFFSET + 0x6a)
  1515. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1516. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1517. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1518. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1519. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1520. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1521. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1522. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1523. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1524. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1525. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1526. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1527. #define INIT_HCA_FS_A0_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x18)
  1528. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1529. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1530. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1531. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1532. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1533. #define INIT_HCA_TPT_OFFSET 0x0f0
  1534. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1535. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1536. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1537. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1538. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1539. #define INIT_HCA_UAR_OFFSET 0x120
  1540. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1541. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1542. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1543. if (IS_ERR(mailbox))
  1544. return PTR_ERR(mailbox);
  1545. inbox = mailbox->buf;
  1546. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1547. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1548. (ilog2(cache_line_size()) - 4) << 5;
  1549. #if defined(__LITTLE_ENDIAN)
  1550. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1551. #elif defined(__BIG_ENDIAN)
  1552. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1553. #else
  1554. #error Host endianness not defined
  1555. #endif
  1556. /* Check port for UD address vector: */
  1557. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1558. /* Enable IPoIB checksumming if we can: */
  1559. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1560. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1561. /* Enable QoS support if module parameter set */
  1562. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG && enable_qos)
  1563. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1564. /* enable counters */
  1565. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1566. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1567. /* Enable RSS spread to fragmented IP packets when supported */
  1568. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_RSS_IP_FRAG)
  1569. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 13);
  1570. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1571. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1572. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1573. dev->caps.eqe_size = 64;
  1574. dev->caps.eqe_factor = 1;
  1575. } else {
  1576. dev->caps.eqe_size = 32;
  1577. dev->caps.eqe_factor = 0;
  1578. }
  1579. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1580. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1581. dev->caps.cqe_size = 64;
  1582. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1583. } else {
  1584. dev->caps.cqe_size = 32;
  1585. }
  1586. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1587. if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
  1588. (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
  1589. dev->caps.eqe_size = cache_line_size();
  1590. dev->caps.cqe_size = cache_line_size();
  1591. dev->caps.eqe_factor = 0;
  1592. MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
  1593. (ilog2(dev->caps.eqe_size) - 5)),
  1594. INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1595. /* User still need to know to support CQE > 32B */
  1596. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1597. }
  1598. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
  1599. *(inbox + INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET / 4) |= cpu_to_be32(1 << 31);
  1600. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1601. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1602. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1603. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1604. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1605. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1606. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1607. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1608. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1609. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1610. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1611. MLX4_PUT(inbox, param->num_sys_eqs, INIT_HCA_NUM_SYS_EQS_OFFSET);
  1612. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1613. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1614. /* steering attributes */
  1615. if (dev->caps.steering_mode ==
  1616. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1617. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1618. cpu_to_be32(1 <<
  1619. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1620. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1621. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1622. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1623. MLX4_PUT(inbox, param->log_mc_table_sz,
  1624. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1625. /* Enable Ethernet flow steering
  1626. * with udp unicast and tcp unicast
  1627. */
  1628. if (dev->caps.dmfs_high_steer_mode !=
  1629. MLX4_STEERING_DMFS_A0_STATIC)
  1630. MLX4_PUT(inbox,
  1631. (u8)(MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1632. INIT_HCA_FS_ETH_BITS_OFFSET);
  1633. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1634. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1635. /* Enable IPoIB flow steering
  1636. * with udp unicast and tcp unicast
  1637. */
  1638. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1639. INIT_HCA_FS_IB_BITS_OFFSET);
  1640. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1641. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1642. if (dev->caps.dmfs_high_steer_mode !=
  1643. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1644. MLX4_PUT(inbox,
  1645. ((u8)(a0_dmfs_hw_steering[dev->caps.dmfs_high_steer_mode]
  1646. << 6)),
  1647. INIT_HCA_FS_A0_OFFSET);
  1648. } else {
  1649. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1650. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1651. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1652. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1653. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1654. MLX4_PUT(inbox, param->log_mc_table_sz,
  1655. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1656. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1657. MLX4_PUT(inbox, (u8) (1 << 3),
  1658. INIT_HCA_UC_STEERING_OFFSET);
  1659. }
  1660. /* TPT attributes */
  1661. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1662. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1663. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1664. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1665. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1666. /* UAR attributes */
  1667. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1668. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1669. /* set parser VXLAN attributes */
  1670. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
  1671. u8 parser_params = 0;
  1672. MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
  1673. }
  1674. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA,
  1675. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  1676. if (err)
  1677. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1678. mlx4_free_cmd_mailbox(dev, mailbox);
  1679. return err;
  1680. }
  1681. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1682. struct mlx4_init_hca_param *param)
  1683. {
  1684. struct mlx4_cmd_mailbox *mailbox;
  1685. __be32 *outbox;
  1686. u32 dword_field;
  1687. int err;
  1688. u8 byte_field;
  1689. static const u8 a0_dmfs_query_hw_steering[] = {
  1690. [0] = MLX4_STEERING_DMFS_A0_DEFAULT,
  1691. [1] = MLX4_STEERING_DMFS_A0_DYNAMIC,
  1692. [2] = MLX4_STEERING_DMFS_A0_STATIC,
  1693. [3] = MLX4_STEERING_DMFS_A0_DISABLE
  1694. };
  1695. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1696. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1697. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1698. if (IS_ERR(mailbox))
  1699. return PTR_ERR(mailbox);
  1700. outbox = mailbox->buf;
  1701. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1702. MLX4_CMD_QUERY_HCA,
  1703. MLX4_CMD_TIME_CLASS_B,
  1704. !mlx4_is_slave(dev));
  1705. if (err)
  1706. goto out;
  1707. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1708. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1709. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1710. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1711. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1712. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1713. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1714. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1715. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1716. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1717. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1718. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1719. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1720. MLX4_GET(param->num_sys_eqs, outbox, INIT_HCA_NUM_SYS_EQS_OFFSET);
  1721. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1722. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1723. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1724. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1725. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1726. } else {
  1727. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1728. if (byte_field & 0x8)
  1729. param->steering_mode = MLX4_STEERING_MODE_B0;
  1730. else
  1731. param->steering_mode = MLX4_STEERING_MODE_A0;
  1732. }
  1733. if (dword_field & (1 << 13))
  1734. param->rss_ip_frags = 1;
  1735. /* steering attributes */
  1736. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1737. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1738. MLX4_GET(param->log_mc_entry_sz, outbox,
  1739. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1740. MLX4_GET(param->log_mc_table_sz, outbox,
  1741. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1742. MLX4_GET(byte_field, outbox,
  1743. INIT_HCA_FS_A0_OFFSET);
  1744. param->dmfs_high_steer_mode =
  1745. a0_dmfs_query_hw_steering[(byte_field >> 6) & 3];
  1746. } else {
  1747. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1748. MLX4_GET(param->log_mc_entry_sz, outbox,
  1749. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1750. MLX4_GET(param->log_mc_hash_sz, outbox,
  1751. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1752. MLX4_GET(param->log_mc_table_sz, outbox,
  1753. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1754. }
  1755. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1756. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1757. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1758. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1759. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1760. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1761. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1762. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1763. if (byte_field) {
  1764. param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
  1765. param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
  1766. param->cqe_size = 1 << ((byte_field &
  1767. MLX4_CQE_SIZE_MASK_STRIDE) + 5);
  1768. param->eqe_size = 1 << (((byte_field &
  1769. MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
  1770. }
  1771. /* TPT attributes */
  1772. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1773. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1774. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1775. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1776. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1777. /* UAR attributes */
  1778. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1779. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1780. /* phv_check enable */
  1781. MLX4_GET(byte_field, outbox, INIT_HCA_CACHELINE_SZ_OFFSET);
  1782. if (byte_field & 0x2)
  1783. param->phv_check_en = 1;
  1784. out:
  1785. mlx4_free_cmd_mailbox(dev, mailbox);
  1786. return err;
  1787. }
  1788. static int mlx4_hca_core_clock_update(struct mlx4_dev *dev)
  1789. {
  1790. struct mlx4_cmd_mailbox *mailbox;
  1791. __be32 *outbox;
  1792. int err;
  1793. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1794. if (IS_ERR(mailbox)) {
  1795. mlx4_warn(dev, "hca_core_clock mailbox allocation failed\n");
  1796. return PTR_ERR(mailbox);
  1797. }
  1798. outbox = mailbox->buf;
  1799. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1800. MLX4_CMD_QUERY_HCA,
  1801. MLX4_CMD_TIME_CLASS_B,
  1802. !mlx4_is_slave(dev));
  1803. if (err) {
  1804. mlx4_warn(dev, "hca_core_clock update failed\n");
  1805. goto out;
  1806. }
  1807. MLX4_GET(dev->caps.hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1808. out:
  1809. mlx4_free_cmd_mailbox(dev, mailbox);
  1810. return err;
  1811. }
  1812. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1813. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1814. * to operate */
  1815. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1816. {
  1817. struct mlx4_priv *priv = mlx4_priv(dev);
  1818. /* irrelevant if not infiniband */
  1819. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1820. priv->mfunc.master.qp0_state[port].qp0_active)
  1821. return 1;
  1822. return 0;
  1823. }
  1824. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1825. struct mlx4_vhcr *vhcr,
  1826. struct mlx4_cmd_mailbox *inbox,
  1827. struct mlx4_cmd_mailbox *outbox,
  1828. struct mlx4_cmd_info *cmd)
  1829. {
  1830. struct mlx4_priv *priv = mlx4_priv(dev);
  1831. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  1832. int err;
  1833. if (port < 0)
  1834. return -EINVAL;
  1835. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1836. return 0;
  1837. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1838. /* Enable port only if it was previously disabled */
  1839. if (!priv->mfunc.master.init_port_ref[port]) {
  1840. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1841. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1842. if (err)
  1843. return err;
  1844. }
  1845. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1846. } else {
  1847. if (slave == mlx4_master_func_num(dev)) {
  1848. if (check_qp0_state(dev, slave, port) &&
  1849. !priv->mfunc.master.qp0_state[port].port_active) {
  1850. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1851. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1852. if (err)
  1853. return err;
  1854. priv->mfunc.master.qp0_state[port].port_active = 1;
  1855. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1856. }
  1857. } else
  1858. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1859. }
  1860. ++priv->mfunc.master.init_port_ref[port];
  1861. return 0;
  1862. }
  1863. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1864. {
  1865. struct mlx4_cmd_mailbox *mailbox;
  1866. u32 *inbox;
  1867. int err;
  1868. u32 flags;
  1869. u16 field;
  1870. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1871. #define INIT_PORT_IN_SIZE 256
  1872. #define INIT_PORT_FLAGS_OFFSET 0x00
  1873. #define INIT_PORT_FLAG_SIG (1 << 18)
  1874. #define INIT_PORT_FLAG_NG (1 << 17)
  1875. #define INIT_PORT_FLAG_G0 (1 << 16)
  1876. #define INIT_PORT_VL_SHIFT 4
  1877. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1878. #define INIT_PORT_MTU_OFFSET 0x04
  1879. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1880. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1881. #define INIT_PORT_GUID0_OFFSET 0x10
  1882. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1883. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1884. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1885. if (IS_ERR(mailbox))
  1886. return PTR_ERR(mailbox);
  1887. inbox = mailbox->buf;
  1888. flags = 0;
  1889. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1890. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1891. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1892. field = 128 << dev->caps.ib_mtu_cap[port];
  1893. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1894. field = dev->caps.gid_table_len[port];
  1895. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1896. field = dev->caps.pkey_table_len[port];
  1897. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1898. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1899. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1900. mlx4_free_cmd_mailbox(dev, mailbox);
  1901. } else
  1902. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1903. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1904. if (!err)
  1905. mlx4_hca_core_clock_update(dev);
  1906. return err;
  1907. }
  1908. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1909. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1910. struct mlx4_vhcr *vhcr,
  1911. struct mlx4_cmd_mailbox *inbox,
  1912. struct mlx4_cmd_mailbox *outbox,
  1913. struct mlx4_cmd_info *cmd)
  1914. {
  1915. struct mlx4_priv *priv = mlx4_priv(dev);
  1916. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  1917. int err;
  1918. if (port < 0)
  1919. return -EINVAL;
  1920. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1921. (1 << port)))
  1922. return 0;
  1923. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1924. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1925. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1926. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1927. if (err)
  1928. return err;
  1929. }
  1930. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1931. } else {
  1932. /* infiniband port */
  1933. if (slave == mlx4_master_func_num(dev)) {
  1934. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1935. priv->mfunc.master.qp0_state[port].port_active) {
  1936. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1937. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1938. if (err)
  1939. return err;
  1940. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1941. priv->mfunc.master.qp0_state[port].port_active = 0;
  1942. }
  1943. } else
  1944. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1945. }
  1946. --priv->mfunc.master.init_port_ref[port];
  1947. return 0;
  1948. }
  1949. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1950. {
  1951. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1952. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1953. }
  1954. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1955. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1956. {
  1957. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA,
  1958. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  1959. }
  1960. struct mlx4_config_dev {
  1961. __be32 update_flags;
  1962. __be32 rsvd1[3];
  1963. __be16 vxlan_udp_dport;
  1964. __be16 rsvd2;
  1965. __be16 roce_v2_entropy;
  1966. __be16 roce_v2_udp_dport;
  1967. __be32 roce_flags;
  1968. __be32 rsvd4[25];
  1969. __be16 rsvd5;
  1970. u8 rsvd6;
  1971. u8 rx_checksum_val;
  1972. };
  1973. #define MLX4_VXLAN_UDP_DPORT (1 << 0)
  1974. #define MLX4_ROCE_V2_UDP_DPORT BIT(3)
  1975. #define MLX4_DISABLE_RX_PORT BIT(18)
  1976. static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
  1977. {
  1978. int err;
  1979. struct mlx4_cmd_mailbox *mailbox;
  1980. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1981. if (IS_ERR(mailbox))
  1982. return PTR_ERR(mailbox);
  1983. memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
  1984. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
  1985. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1986. mlx4_free_cmd_mailbox(dev, mailbox);
  1987. return err;
  1988. }
  1989. static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
  1990. {
  1991. int err;
  1992. struct mlx4_cmd_mailbox *mailbox;
  1993. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1994. if (IS_ERR(mailbox))
  1995. return PTR_ERR(mailbox);
  1996. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
  1997. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1998. if (!err)
  1999. memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
  2000. mlx4_free_cmd_mailbox(dev, mailbox);
  2001. return err;
  2002. }
  2003. /* Conversion between the HW values and the actual functionality.
  2004. * The value represented by the array index,
  2005. * and the functionality determined by the flags.
  2006. */
  2007. static const u8 config_dev_csum_flags[] = {
  2008. [0] = 0,
  2009. [1] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
  2010. [2] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP |
  2011. MLX4_RX_CSUM_MODE_L4,
  2012. [3] = MLX4_RX_CSUM_MODE_L4 |
  2013. MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP |
  2014. MLX4_RX_CSUM_MODE_MULTI_VLAN
  2015. };
  2016. int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
  2017. struct mlx4_config_dev_params *params)
  2018. {
  2019. struct mlx4_config_dev config_dev = {0};
  2020. int err;
  2021. u8 csum_mask;
  2022. #define CONFIG_DEV_RX_CSUM_MODE_MASK 0x7
  2023. #define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET 0
  2024. #define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET 4
  2025. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
  2026. return -ENOTSUPP;
  2027. err = mlx4_CONFIG_DEV_get(dev, &config_dev);
  2028. if (err)
  2029. return err;
  2030. csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
  2031. CONFIG_DEV_RX_CSUM_MODE_MASK;
  2032. if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
  2033. return -EINVAL;
  2034. params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
  2035. csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
  2036. CONFIG_DEV_RX_CSUM_MODE_MASK;
  2037. if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
  2038. return -EINVAL;
  2039. params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
  2040. params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
  2041. return 0;
  2042. }
  2043. EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
  2044. int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
  2045. {
  2046. struct mlx4_config_dev config_dev;
  2047. memset(&config_dev, 0, sizeof(config_dev));
  2048. config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
  2049. config_dev.vxlan_udp_dport = udp_port;
  2050. return mlx4_CONFIG_DEV_set(dev, &config_dev);
  2051. }
  2052. EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
  2053. #define CONFIG_DISABLE_RX_PORT BIT(15)
  2054. int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis)
  2055. {
  2056. struct mlx4_config_dev config_dev;
  2057. memset(&config_dev, 0, sizeof(config_dev));
  2058. config_dev.update_flags = cpu_to_be32(MLX4_DISABLE_RX_PORT);
  2059. if (dis)
  2060. config_dev.roce_flags =
  2061. cpu_to_be32(CONFIG_DISABLE_RX_PORT);
  2062. return mlx4_CONFIG_DEV_set(dev, &config_dev);
  2063. }
  2064. int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port)
  2065. {
  2066. struct mlx4_config_dev config_dev;
  2067. memset(&config_dev, 0, sizeof(config_dev));
  2068. config_dev.update_flags = cpu_to_be32(MLX4_ROCE_V2_UDP_DPORT);
  2069. config_dev.roce_v2_udp_dport = cpu_to_be16(udp_port);
  2070. return mlx4_CONFIG_DEV_set(dev, &config_dev);
  2071. }
  2072. EXPORT_SYMBOL_GPL(mlx4_config_roce_v2_port);
  2073. int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2)
  2074. {
  2075. struct mlx4_cmd_mailbox *mailbox;
  2076. struct {
  2077. __be32 v_port1;
  2078. __be32 v_port2;
  2079. } *v2p;
  2080. int err;
  2081. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2082. if (IS_ERR(mailbox))
  2083. return -ENOMEM;
  2084. v2p = mailbox->buf;
  2085. v2p->v_port1 = cpu_to_be32(port1);
  2086. v2p->v_port2 = cpu_to_be32(port2);
  2087. err = mlx4_cmd(dev, mailbox->dma, 0,
  2088. MLX4_SET_PORT_VIRT2PHY, MLX4_CMD_VIRT_PORT_MAP,
  2089. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2090. mlx4_free_cmd_mailbox(dev, mailbox);
  2091. return err;
  2092. }
  2093. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  2094. {
  2095. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  2096. MLX4_CMD_SET_ICM_SIZE,
  2097. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  2098. if (ret)
  2099. return ret;
  2100. /*
  2101. * Round up number of system pages needed in case
  2102. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  2103. */
  2104. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  2105. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  2106. return 0;
  2107. }
  2108. int mlx4_NOP(struct mlx4_dev *dev)
  2109. {
  2110. /* Input modifier of 0x1f means "finish as soon as possible." */
  2111. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, MLX4_CMD_TIME_CLASS_A,
  2112. MLX4_CMD_NATIVE);
  2113. }
  2114. int mlx4_get_phys_port_id(struct mlx4_dev *dev)
  2115. {
  2116. u8 port;
  2117. u32 *outbox;
  2118. struct mlx4_cmd_mailbox *mailbox;
  2119. u32 in_mod;
  2120. u32 guid_hi, guid_lo;
  2121. int err, ret = 0;
  2122. #define MOD_STAT_CFG_PORT_OFFSET 8
  2123. #define MOD_STAT_CFG_GUID_H 0X14
  2124. #define MOD_STAT_CFG_GUID_L 0X1c
  2125. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2126. if (IS_ERR(mailbox))
  2127. return PTR_ERR(mailbox);
  2128. outbox = mailbox->buf;
  2129. for (port = 1; port <= dev->caps.num_ports; port++) {
  2130. in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
  2131. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
  2132. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  2133. MLX4_CMD_NATIVE);
  2134. if (err) {
  2135. mlx4_err(dev, "Fail to get port %d uplink guid\n",
  2136. port);
  2137. ret = err;
  2138. } else {
  2139. MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
  2140. MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
  2141. dev->caps.phys_port_id[port] = (u64)guid_lo |
  2142. (u64)guid_hi << 32;
  2143. }
  2144. }
  2145. mlx4_free_cmd_mailbox(dev, mailbox);
  2146. return ret;
  2147. }
  2148. #define MLX4_WOL_SETUP_MODE (5 << 28)
  2149. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  2150. {
  2151. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  2152. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  2153. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  2154. MLX4_CMD_NATIVE);
  2155. }
  2156. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  2157. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  2158. {
  2159. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  2160. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  2161. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  2162. }
  2163. EXPORT_SYMBOL_GPL(mlx4_wol_write);
  2164. enum {
  2165. ADD_TO_MCG = 0x26,
  2166. };
  2167. void mlx4_opreq_action(struct work_struct *work)
  2168. {
  2169. struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
  2170. opreq_task);
  2171. struct mlx4_dev *dev = &priv->dev;
  2172. int num_tasks = atomic_read(&priv->opreq_count);
  2173. struct mlx4_cmd_mailbox *mailbox;
  2174. struct mlx4_mgm *mgm;
  2175. u32 *outbox;
  2176. u32 modifier;
  2177. u16 token;
  2178. u16 type;
  2179. int err;
  2180. u32 num_qps;
  2181. struct mlx4_qp qp;
  2182. int i;
  2183. u8 rem_mcg;
  2184. u8 prot;
  2185. #define GET_OP_REQ_MODIFIER_OFFSET 0x08
  2186. #define GET_OP_REQ_TOKEN_OFFSET 0x14
  2187. #define GET_OP_REQ_TYPE_OFFSET 0x1a
  2188. #define GET_OP_REQ_DATA_OFFSET 0x20
  2189. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2190. if (IS_ERR(mailbox)) {
  2191. mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
  2192. return;
  2193. }
  2194. outbox = mailbox->buf;
  2195. while (num_tasks) {
  2196. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  2197. MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  2198. MLX4_CMD_NATIVE);
  2199. if (err) {
  2200. mlx4_err(dev, "Failed to retrieve required operation: %d\n",
  2201. err);
  2202. return;
  2203. }
  2204. MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
  2205. MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
  2206. MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
  2207. type &= 0xfff;
  2208. switch (type) {
  2209. case ADD_TO_MCG:
  2210. if (dev->caps.steering_mode ==
  2211. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  2212. mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
  2213. err = EPERM;
  2214. break;
  2215. }
  2216. mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
  2217. GET_OP_REQ_DATA_OFFSET);
  2218. num_qps = be32_to_cpu(mgm->members_count) &
  2219. MGM_QPN_MASK;
  2220. rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
  2221. prot = ((u8 *)(&mgm->members_count))[0] >> 6;
  2222. for (i = 0; i < num_qps; i++) {
  2223. qp.qpn = be32_to_cpu(mgm->qp[i]);
  2224. if (rem_mcg)
  2225. err = mlx4_multicast_detach(dev, &qp,
  2226. mgm->gid,
  2227. prot, 0);
  2228. else
  2229. err = mlx4_multicast_attach(dev, &qp,
  2230. mgm->gid,
  2231. mgm->gid[5]
  2232. , 0, prot,
  2233. NULL);
  2234. if (err)
  2235. break;
  2236. }
  2237. break;
  2238. default:
  2239. mlx4_warn(dev, "Bad type for required operation\n");
  2240. err = EINVAL;
  2241. break;
  2242. }
  2243. err = mlx4_cmd(dev, 0, ((u32) err |
  2244. (__force u32)cpu_to_be32(token) << 16),
  2245. 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  2246. MLX4_CMD_NATIVE);
  2247. if (err) {
  2248. mlx4_err(dev, "Failed to acknowledge required request: %d\n",
  2249. err);
  2250. goto out;
  2251. }
  2252. memset(outbox, 0, 0xffc);
  2253. num_tasks = atomic_dec_return(&priv->opreq_count);
  2254. }
  2255. out:
  2256. mlx4_free_cmd_mailbox(dev, mailbox);
  2257. }
  2258. static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
  2259. struct mlx4_cmd_mailbox *mailbox)
  2260. {
  2261. #define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
  2262. #define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
  2263. #define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
  2264. #define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
  2265. u32 set_attr_mask, getresp_attr_mask;
  2266. u32 trap_attr_mask, traprepress_attr_mask;
  2267. MLX4_GET(set_attr_mask, mailbox->buf,
  2268. MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
  2269. mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
  2270. set_attr_mask);
  2271. MLX4_GET(getresp_attr_mask, mailbox->buf,
  2272. MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
  2273. mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
  2274. getresp_attr_mask);
  2275. MLX4_GET(trap_attr_mask, mailbox->buf,
  2276. MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
  2277. mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
  2278. trap_attr_mask);
  2279. MLX4_GET(traprepress_attr_mask, mailbox->buf,
  2280. MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
  2281. mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
  2282. traprepress_attr_mask);
  2283. if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
  2284. traprepress_attr_mask)
  2285. return 1;
  2286. return 0;
  2287. }
  2288. int mlx4_config_mad_demux(struct mlx4_dev *dev)
  2289. {
  2290. struct mlx4_cmd_mailbox *mailbox;
  2291. int secure_host_active;
  2292. int err;
  2293. /* Check if mad_demux is supported */
  2294. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
  2295. return 0;
  2296. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2297. if (IS_ERR(mailbox)) {
  2298. mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
  2299. return -ENOMEM;
  2300. }
  2301. /* Query mad_demux to find out which MADs are handled by internal sma */
  2302. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
  2303. MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
  2304. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2305. if (err) {
  2306. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
  2307. err);
  2308. goto out;
  2309. }
  2310. secure_host_active = mlx4_check_smp_firewall_active(dev, mailbox);
  2311. /* Config mad_demux to handle all MADs returned by the query above */
  2312. err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
  2313. MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
  2314. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2315. if (err) {
  2316. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
  2317. goto out;
  2318. }
  2319. if (secure_host_active)
  2320. mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
  2321. out:
  2322. mlx4_free_cmd_mailbox(dev, mailbox);
  2323. return err;
  2324. }
  2325. /* Access Reg commands */
  2326. enum mlx4_access_reg_masks {
  2327. MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
  2328. MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
  2329. MLX4_ACCESS_REG_LEN_MASK = 0x7ff
  2330. };
  2331. struct mlx4_access_reg {
  2332. __be16 constant1;
  2333. u8 status;
  2334. u8 resrvd1;
  2335. __be16 reg_id;
  2336. u8 method;
  2337. u8 constant2;
  2338. __be32 resrvd2[2];
  2339. __be16 len_const;
  2340. __be16 resrvd3;
  2341. #define MLX4_ACCESS_REG_HEADER_SIZE (20)
  2342. u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
  2343. } __attribute__((__packed__));
  2344. /**
  2345. * mlx4_ACCESS_REG - Generic access reg command.
  2346. * @dev: mlx4_dev.
  2347. * @reg_id: register ID to access.
  2348. * @method: Access method Read/Write.
  2349. * @reg_len: register length to Read/Write in bytes.
  2350. * @reg_data: reg_data pointer to Read/Write From/To.
  2351. *
  2352. * Access ConnectX registers FW command.
  2353. * Returns 0 on success and copies outbox mlx4_access_reg data
  2354. * field into reg_data or a negative error code.
  2355. */
  2356. static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
  2357. enum mlx4_access_reg_method method,
  2358. u16 reg_len, void *reg_data)
  2359. {
  2360. struct mlx4_cmd_mailbox *inbox, *outbox;
  2361. struct mlx4_access_reg *inbuf, *outbuf;
  2362. int err;
  2363. inbox = mlx4_alloc_cmd_mailbox(dev);
  2364. if (IS_ERR(inbox))
  2365. return PTR_ERR(inbox);
  2366. outbox = mlx4_alloc_cmd_mailbox(dev);
  2367. if (IS_ERR(outbox)) {
  2368. mlx4_free_cmd_mailbox(dev, inbox);
  2369. return PTR_ERR(outbox);
  2370. }
  2371. inbuf = inbox->buf;
  2372. outbuf = outbox->buf;
  2373. inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
  2374. inbuf->constant2 = 0x1;
  2375. inbuf->reg_id = cpu_to_be16(reg_id);
  2376. inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
  2377. reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
  2378. inbuf->len_const =
  2379. cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
  2380. ((0x3) << 12));
  2381. memcpy(inbuf->reg_data, reg_data, reg_len);
  2382. err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
  2383. MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
  2384. MLX4_CMD_WRAPPED);
  2385. if (err)
  2386. goto out;
  2387. if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
  2388. err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
  2389. mlx4_err(dev,
  2390. "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
  2391. reg_id, err);
  2392. goto out;
  2393. }
  2394. memcpy(reg_data, outbuf->reg_data, reg_len);
  2395. out:
  2396. mlx4_free_cmd_mailbox(dev, inbox);
  2397. mlx4_free_cmd_mailbox(dev, outbox);
  2398. return err;
  2399. }
  2400. /* ConnectX registers IDs */
  2401. enum mlx4_reg_id {
  2402. MLX4_REG_ID_PTYS = 0x5004,
  2403. };
  2404. /**
  2405. * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
  2406. * register
  2407. * @dev: mlx4_dev.
  2408. * @method: Access method Read/Write.
  2409. * @ptys_reg: PTYS register data pointer.
  2410. *
  2411. * Access ConnectX PTYS register, to Read/Write Port Type/Speed
  2412. * configuration
  2413. * Returns 0 on success or a negative error code.
  2414. */
  2415. int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
  2416. enum mlx4_access_reg_method method,
  2417. struct mlx4_ptys_reg *ptys_reg)
  2418. {
  2419. return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
  2420. method, sizeof(*ptys_reg), ptys_reg);
  2421. }
  2422. EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
  2423. int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
  2424. struct mlx4_vhcr *vhcr,
  2425. struct mlx4_cmd_mailbox *inbox,
  2426. struct mlx4_cmd_mailbox *outbox,
  2427. struct mlx4_cmd_info *cmd)
  2428. {
  2429. struct mlx4_access_reg *inbuf = inbox->buf;
  2430. u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
  2431. u16 reg_id = be16_to_cpu(inbuf->reg_id);
  2432. if (slave != mlx4_master_func_num(dev) &&
  2433. method == MLX4_ACCESS_REG_WRITE)
  2434. return -EPERM;
  2435. if (reg_id == MLX4_REG_ID_PTYS) {
  2436. struct mlx4_ptys_reg *ptys_reg =
  2437. (struct mlx4_ptys_reg *)inbuf->reg_data;
  2438. ptys_reg->local_port =
  2439. mlx4_slave_convert_port(dev, slave,
  2440. ptys_reg->local_port);
  2441. }
  2442. return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
  2443. 0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
  2444. MLX4_CMD_NATIVE);
  2445. }
  2446. static int mlx4_SET_PORT_phv_bit(struct mlx4_dev *dev, u8 port, u8 phv_bit)
  2447. {
  2448. #define SET_PORT_GEN_PHV_VALID 0x10
  2449. #define SET_PORT_GEN_PHV_EN 0x80
  2450. struct mlx4_cmd_mailbox *mailbox;
  2451. struct mlx4_set_port_general_context *context;
  2452. u32 in_mod;
  2453. int err;
  2454. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2455. if (IS_ERR(mailbox))
  2456. return PTR_ERR(mailbox);
  2457. context = mailbox->buf;
  2458. context->v_ignore_fcs |= SET_PORT_GEN_PHV_VALID;
  2459. if (phv_bit)
  2460. context->phv_en |= SET_PORT_GEN_PHV_EN;
  2461. in_mod = MLX4_SET_PORT_GENERAL << 8 | port;
  2462. err = mlx4_cmd(dev, mailbox->dma, in_mod, MLX4_SET_PORT_ETH_OPCODE,
  2463. MLX4_CMD_SET_PORT, MLX4_CMD_TIME_CLASS_B,
  2464. MLX4_CMD_NATIVE);
  2465. mlx4_free_cmd_mailbox(dev, mailbox);
  2466. return err;
  2467. }
  2468. int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv)
  2469. {
  2470. int err;
  2471. struct mlx4_func_cap func_cap;
  2472. memset(&func_cap, 0, sizeof(func_cap));
  2473. err = mlx4_QUERY_FUNC_CAP(dev, port, &func_cap);
  2474. if (!err)
  2475. *phv = func_cap.flags & QUERY_FUNC_CAP_PHV_BIT;
  2476. return err;
  2477. }
  2478. EXPORT_SYMBOL(get_phv_bit);
  2479. int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val)
  2480. {
  2481. int ret;
  2482. if (mlx4_is_slave(dev))
  2483. return -EPERM;
  2484. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN &&
  2485. !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN)) {
  2486. ret = mlx4_SET_PORT_phv_bit(dev, port, new_val);
  2487. if (!ret)
  2488. dev->caps.phv_bit[port] = new_val;
  2489. return ret;
  2490. }
  2491. return -EOPNOTSUPP;
  2492. }
  2493. EXPORT_SYMBOL(set_phv_bit);
  2494. void mlx4_replace_zero_macs(struct mlx4_dev *dev)
  2495. {
  2496. int i;
  2497. u8 mac_addr[ETH_ALEN];
  2498. dev->port_random_macs = 0;
  2499. for (i = 1; i <= dev->caps.num_ports; ++i)
  2500. if (!dev->caps.def_mac[i] &&
  2501. dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) {
  2502. eth_random_addr(mac_addr);
  2503. dev->port_random_macs |= 1 << i;
  2504. dev->caps.def_mac[i] = mlx4_mac_to_u64(mac_addr);
  2505. }
  2506. }
  2507. EXPORT_SYMBOL_GPL(mlx4_replace_zero_macs);