i40e_adminq_cmd.h 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2016 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_ADMINQ_CMD_H_
  27. #define _I40E_ADMINQ_CMD_H_
  28. /* This header file defines the i40e Admin Queue commands and is shared between
  29. * i40e Firmware and Software.
  30. *
  31. * This file needs to comply with the Linux Kernel coding style.
  32. */
  33. #define I40E_FW_API_VERSION_MAJOR 0x0001
  34. #define I40E_FW_API_VERSION_MINOR 0x0005
  35. struct i40e_aq_desc {
  36. __le16 flags;
  37. __le16 opcode;
  38. __le16 datalen;
  39. __le16 retval;
  40. __le32 cookie_high;
  41. __le32 cookie_low;
  42. union {
  43. struct {
  44. __le32 param0;
  45. __le32 param1;
  46. __le32 param2;
  47. __le32 param3;
  48. } internal;
  49. struct {
  50. __le32 param0;
  51. __le32 param1;
  52. __le32 addr_high;
  53. __le32 addr_low;
  54. } external;
  55. u8 raw[16];
  56. } params;
  57. };
  58. /* Flags sub-structure
  59. * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 |
  60. * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
  61. */
  62. /* command flags and offsets*/
  63. #define I40E_AQ_FLAG_DD_SHIFT 0
  64. #define I40E_AQ_FLAG_CMP_SHIFT 1
  65. #define I40E_AQ_FLAG_ERR_SHIFT 2
  66. #define I40E_AQ_FLAG_VFE_SHIFT 3
  67. #define I40E_AQ_FLAG_LB_SHIFT 9
  68. #define I40E_AQ_FLAG_RD_SHIFT 10
  69. #define I40E_AQ_FLAG_VFC_SHIFT 11
  70. #define I40E_AQ_FLAG_BUF_SHIFT 12
  71. #define I40E_AQ_FLAG_SI_SHIFT 13
  72. #define I40E_AQ_FLAG_EI_SHIFT 14
  73. #define I40E_AQ_FLAG_FE_SHIFT 15
  74. #define I40E_AQ_FLAG_DD (1 << I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */
  75. #define I40E_AQ_FLAG_CMP (1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */
  76. #define I40E_AQ_FLAG_ERR (1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */
  77. #define I40E_AQ_FLAG_VFE (1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */
  78. #define I40E_AQ_FLAG_LB (1 << I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */
  79. #define I40E_AQ_FLAG_RD (1 << I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */
  80. #define I40E_AQ_FLAG_VFC (1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */
  81. #define I40E_AQ_FLAG_BUF (1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
  82. #define I40E_AQ_FLAG_SI (1 << I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */
  83. #define I40E_AQ_FLAG_EI (1 << I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */
  84. #define I40E_AQ_FLAG_FE (1 << I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */
  85. /* error codes */
  86. enum i40e_admin_queue_err {
  87. I40E_AQ_RC_OK = 0, /* success */
  88. I40E_AQ_RC_EPERM = 1, /* Operation not permitted */
  89. I40E_AQ_RC_ENOENT = 2, /* No such element */
  90. I40E_AQ_RC_ESRCH = 3, /* Bad opcode */
  91. I40E_AQ_RC_EINTR = 4, /* operation interrupted */
  92. I40E_AQ_RC_EIO = 5, /* I/O error */
  93. I40E_AQ_RC_ENXIO = 6, /* No such resource */
  94. I40E_AQ_RC_E2BIG = 7, /* Arg too long */
  95. I40E_AQ_RC_EAGAIN = 8, /* Try again */
  96. I40E_AQ_RC_ENOMEM = 9, /* Out of memory */
  97. I40E_AQ_RC_EACCES = 10, /* Permission denied */
  98. I40E_AQ_RC_EFAULT = 11, /* Bad address */
  99. I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */
  100. I40E_AQ_RC_EEXIST = 13, /* object already exists */
  101. I40E_AQ_RC_EINVAL = 14, /* Invalid argument */
  102. I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */
  103. I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */
  104. I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */
  105. I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */
  106. I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed due to prev cmd error */
  107. I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */
  108. I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */
  109. I40E_AQ_RC_EFBIG = 22, /* File too large */
  110. };
  111. /* Admin Queue command opcodes */
  112. enum i40e_admin_queue_opc {
  113. /* aq commands */
  114. i40e_aqc_opc_get_version = 0x0001,
  115. i40e_aqc_opc_driver_version = 0x0002,
  116. i40e_aqc_opc_queue_shutdown = 0x0003,
  117. i40e_aqc_opc_set_pf_context = 0x0004,
  118. /* resource ownership */
  119. i40e_aqc_opc_request_resource = 0x0008,
  120. i40e_aqc_opc_release_resource = 0x0009,
  121. i40e_aqc_opc_list_func_capabilities = 0x000A,
  122. i40e_aqc_opc_list_dev_capabilities = 0x000B,
  123. /* LAA */
  124. i40e_aqc_opc_mac_address_read = 0x0107,
  125. i40e_aqc_opc_mac_address_write = 0x0108,
  126. /* PXE */
  127. i40e_aqc_opc_clear_pxe_mode = 0x0110,
  128. /* internal switch commands */
  129. i40e_aqc_opc_get_switch_config = 0x0200,
  130. i40e_aqc_opc_add_statistics = 0x0201,
  131. i40e_aqc_opc_remove_statistics = 0x0202,
  132. i40e_aqc_opc_set_port_parameters = 0x0203,
  133. i40e_aqc_opc_get_switch_resource_alloc = 0x0204,
  134. i40e_aqc_opc_set_switch_config = 0x0205,
  135. i40e_aqc_opc_rx_ctl_reg_read = 0x0206,
  136. i40e_aqc_opc_rx_ctl_reg_write = 0x0207,
  137. i40e_aqc_opc_add_vsi = 0x0210,
  138. i40e_aqc_opc_update_vsi_parameters = 0x0211,
  139. i40e_aqc_opc_get_vsi_parameters = 0x0212,
  140. i40e_aqc_opc_add_pv = 0x0220,
  141. i40e_aqc_opc_update_pv_parameters = 0x0221,
  142. i40e_aqc_opc_get_pv_parameters = 0x0222,
  143. i40e_aqc_opc_add_veb = 0x0230,
  144. i40e_aqc_opc_update_veb_parameters = 0x0231,
  145. i40e_aqc_opc_get_veb_parameters = 0x0232,
  146. i40e_aqc_opc_delete_element = 0x0243,
  147. i40e_aqc_opc_add_macvlan = 0x0250,
  148. i40e_aqc_opc_remove_macvlan = 0x0251,
  149. i40e_aqc_opc_add_vlan = 0x0252,
  150. i40e_aqc_opc_remove_vlan = 0x0253,
  151. i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254,
  152. i40e_aqc_opc_add_tag = 0x0255,
  153. i40e_aqc_opc_remove_tag = 0x0256,
  154. i40e_aqc_opc_add_multicast_etag = 0x0257,
  155. i40e_aqc_opc_remove_multicast_etag = 0x0258,
  156. i40e_aqc_opc_update_tag = 0x0259,
  157. i40e_aqc_opc_add_control_packet_filter = 0x025A,
  158. i40e_aqc_opc_remove_control_packet_filter = 0x025B,
  159. i40e_aqc_opc_add_cloud_filters = 0x025C,
  160. i40e_aqc_opc_remove_cloud_filters = 0x025D,
  161. i40e_aqc_opc_add_mirror_rule = 0x0260,
  162. i40e_aqc_opc_delete_mirror_rule = 0x0261,
  163. /* DCB commands */
  164. i40e_aqc_opc_dcb_ignore_pfc = 0x0301,
  165. i40e_aqc_opc_dcb_updated = 0x0302,
  166. /* TX scheduler */
  167. i40e_aqc_opc_configure_vsi_bw_limit = 0x0400,
  168. i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406,
  169. i40e_aqc_opc_configure_vsi_tc_bw = 0x0407,
  170. i40e_aqc_opc_query_vsi_bw_config = 0x0408,
  171. i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A,
  172. i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410,
  173. i40e_aqc_opc_enable_switching_comp_ets = 0x0413,
  174. i40e_aqc_opc_modify_switching_comp_ets = 0x0414,
  175. i40e_aqc_opc_disable_switching_comp_ets = 0x0415,
  176. i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416,
  177. i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417,
  178. i40e_aqc_opc_query_switching_comp_ets_config = 0x0418,
  179. i40e_aqc_opc_query_port_ets_config = 0x0419,
  180. i40e_aqc_opc_query_switching_comp_bw_config = 0x041A,
  181. i40e_aqc_opc_suspend_port_tx = 0x041B,
  182. i40e_aqc_opc_resume_port_tx = 0x041C,
  183. i40e_aqc_opc_configure_partition_bw = 0x041D,
  184. /* hmc */
  185. i40e_aqc_opc_query_hmc_resource_profile = 0x0500,
  186. i40e_aqc_opc_set_hmc_resource_profile = 0x0501,
  187. /* phy commands*/
  188. i40e_aqc_opc_get_phy_abilities = 0x0600,
  189. i40e_aqc_opc_set_phy_config = 0x0601,
  190. i40e_aqc_opc_set_mac_config = 0x0603,
  191. i40e_aqc_opc_set_link_restart_an = 0x0605,
  192. i40e_aqc_opc_get_link_status = 0x0607,
  193. i40e_aqc_opc_set_phy_int_mask = 0x0613,
  194. i40e_aqc_opc_get_local_advt_reg = 0x0614,
  195. i40e_aqc_opc_set_local_advt_reg = 0x0615,
  196. i40e_aqc_opc_get_partner_advt = 0x0616,
  197. i40e_aqc_opc_set_lb_modes = 0x0618,
  198. i40e_aqc_opc_get_phy_wol_caps = 0x0621,
  199. i40e_aqc_opc_set_phy_debug = 0x0622,
  200. i40e_aqc_opc_upload_ext_phy_fm = 0x0625,
  201. i40e_aqc_opc_run_phy_activity = 0x0626,
  202. /* NVM commands */
  203. i40e_aqc_opc_nvm_read = 0x0701,
  204. i40e_aqc_opc_nvm_erase = 0x0702,
  205. i40e_aqc_opc_nvm_update = 0x0703,
  206. i40e_aqc_opc_nvm_config_read = 0x0704,
  207. i40e_aqc_opc_nvm_config_write = 0x0705,
  208. i40e_aqc_opc_oem_post_update = 0x0720,
  209. i40e_aqc_opc_thermal_sensor = 0x0721,
  210. /* virtualization commands */
  211. i40e_aqc_opc_send_msg_to_pf = 0x0801,
  212. i40e_aqc_opc_send_msg_to_vf = 0x0802,
  213. i40e_aqc_opc_send_msg_to_peer = 0x0803,
  214. /* alternate structure */
  215. i40e_aqc_opc_alternate_write = 0x0900,
  216. i40e_aqc_opc_alternate_write_indirect = 0x0901,
  217. i40e_aqc_opc_alternate_read = 0x0902,
  218. i40e_aqc_opc_alternate_read_indirect = 0x0903,
  219. i40e_aqc_opc_alternate_write_done = 0x0904,
  220. i40e_aqc_opc_alternate_set_mode = 0x0905,
  221. i40e_aqc_opc_alternate_clear_port = 0x0906,
  222. /* LLDP commands */
  223. i40e_aqc_opc_lldp_get_mib = 0x0A00,
  224. i40e_aqc_opc_lldp_update_mib = 0x0A01,
  225. i40e_aqc_opc_lldp_add_tlv = 0x0A02,
  226. i40e_aqc_opc_lldp_update_tlv = 0x0A03,
  227. i40e_aqc_opc_lldp_delete_tlv = 0x0A04,
  228. i40e_aqc_opc_lldp_stop = 0x0A05,
  229. i40e_aqc_opc_lldp_start = 0x0A06,
  230. i40e_aqc_opc_get_cee_dcb_cfg = 0x0A07,
  231. i40e_aqc_opc_lldp_set_local_mib = 0x0A08,
  232. i40e_aqc_opc_lldp_stop_start_spec_agent = 0x0A09,
  233. /* Tunnel commands */
  234. i40e_aqc_opc_add_udp_tunnel = 0x0B00,
  235. i40e_aqc_opc_del_udp_tunnel = 0x0B01,
  236. i40e_aqc_opc_set_rss_key = 0x0B02,
  237. i40e_aqc_opc_set_rss_lut = 0x0B03,
  238. i40e_aqc_opc_get_rss_key = 0x0B04,
  239. i40e_aqc_opc_get_rss_lut = 0x0B05,
  240. /* Async Events */
  241. i40e_aqc_opc_event_lan_overflow = 0x1001,
  242. /* OEM commands */
  243. i40e_aqc_opc_oem_parameter_change = 0xFE00,
  244. i40e_aqc_opc_oem_device_status_change = 0xFE01,
  245. i40e_aqc_opc_oem_ocsd_initialize = 0xFE02,
  246. i40e_aqc_opc_oem_ocbb_initialize = 0xFE03,
  247. /* debug commands */
  248. i40e_aqc_opc_debug_read_reg = 0xFF03,
  249. i40e_aqc_opc_debug_write_reg = 0xFF04,
  250. i40e_aqc_opc_debug_modify_reg = 0xFF07,
  251. i40e_aqc_opc_debug_dump_internals = 0xFF08,
  252. };
  253. /* command structures and indirect data structures */
  254. /* Structure naming conventions:
  255. * - no suffix for direct command descriptor structures
  256. * - _data for indirect sent data
  257. * - _resp for indirect return data (data which is both will use _data)
  258. * - _completion for direct return data
  259. * - _element_ for repeated elements (may also be _data or _resp)
  260. *
  261. * Command structures are expected to overlay the params.raw member of the basic
  262. * descriptor, and as such cannot exceed 16 bytes in length.
  263. */
  264. /* This macro is used to generate a compilation error if a structure
  265. * is not exactly the correct length. It gives a divide by zero error if the
  266. * structure is not of the correct size, otherwise it creates an enum that is
  267. * never used.
  268. */
  269. #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
  270. { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
  271. /* This macro is used extensively to ensure that command structures are 16
  272. * bytes in length as they have to map to the raw array of that size.
  273. */
  274. #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X)
  275. /* internal (0x00XX) commands */
  276. /* Get version (direct 0x0001) */
  277. struct i40e_aqc_get_version {
  278. __le32 rom_ver;
  279. __le32 fw_build;
  280. __le16 fw_major;
  281. __le16 fw_minor;
  282. __le16 api_major;
  283. __le16 api_minor;
  284. };
  285. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
  286. /* Send driver version (indirect 0x0002) */
  287. struct i40e_aqc_driver_version {
  288. u8 driver_major_ver;
  289. u8 driver_minor_ver;
  290. u8 driver_build_ver;
  291. u8 driver_subbuild_ver;
  292. u8 reserved[4];
  293. __le32 address_high;
  294. __le32 address_low;
  295. };
  296. I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
  297. /* Queue Shutdown (direct 0x0003) */
  298. struct i40e_aqc_queue_shutdown {
  299. __le32 driver_unloading;
  300. #define I40E_AQ_DRIVER_UNLOADING 0x1
  301. u8 reserved[12];
  302. };
  303. I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
  304. /* Set PF context (0x0004, direct) */
  305. struct i40e_aqc_set_pf_context {
  306. u8 pf_id;
  307. u8 reserved[15];
  308. };
  309. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context);
  310. /* Request resource ownership (direct 0x0008)
  311. * Release resource ownership (direct 0x0009)
  312. */
  313. #define I40E_AQ_RESOURCE_NVM 1
  314. #define I40E_AQ_RESOURCE_SDP 2
  315. #define I40E_AQ_RESOURCE_ACCESS_READ 1
  316. #define I40E_AQ_RESOURCE_ACCESS_WRITE 2
  317. #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000
  318. #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000
  319. struct i40e_aqc_request_resource {
  320. __le16 resource_id;
  321. __le16 access_type;
  322. __le32 timeout;
  323. __le32 resource_number;
  324. u8 reserved[4];
  325. };
  326. I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
  327. /* Get function capabilities (indirect 0x000A)
  328. * Get device capabilities (indirect 0x000B)
  329. */
  330. struct i40e_aqc_list_capabilites {
  331. u8 command_flags;
  332. #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1
  333. u8 pf_index;
  334. u8 reserved[2];
  335. __le32 count;
  336. __le32 addr_high;
  337. __le32 addr_low;
  338. };
  339. I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
  340. struct i40e_aqc_list_capabilities_element_resp {
  341. __le16 id;
  342. u8 major_rev;
  343. u8 minor_rev;
  344. __le32 number;
  345. __le32 logical_id;
  346. __le32 phys_id;
  347. u8 reserved[16];
  348. };
  349. /* list of caps */
  350. #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001
  351. #define I40E_AQ_CAP_ID_MNG_MODE 0x0002
  352. #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003
  353. #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004
  354. #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005
  355. #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006
  356. #define I40E_AQ_CAP_ID_WOL_AND_PROXY 0x0008
  357. #define I40E_AQ_CAP_ID_SRIOV 0x0012
  358. #define I40E_AQ_CAP_ID_VF 0x0013
  359. #define I40E_AQ_CAP_ID_VMDQ 0x0014
  360. #define I40E_AQ_CAP_ID_8021QBG 0x0015
  361. #define I40E_AQ_CAP_ID_8021QBR 0x0016
  362. #define I40E_AQ_CAP_ID_VSI 0x0017
  363. #define I40E_AQ_CAP_ID_DCB 0x0018
  364. #define I40E_AQ_CAP_ID_FCOE 0x0021
  365. #define I40E_AQ_CAP_ID_ISCSI 0x0022
  366. #define I40E_AQ_CAP_ID_RSS 0x0040
  367. #define I40E_AQ_CAP_ID_RXQ 0x0041
  368. #define I40E_AQ_CAP_ID_TXQ 0x0042
  369. #define I40E_AQ_CAP_ID_MSIX 0x0043
  370. #define I40E_AQ_CAP_ID_VF_MSIX 0x0044
  371. #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045
  372. #define I40E_AQ_CAP_ID_1588 0x0046
  373. #define I40E_AQ_CAP_ID_IWARP 0x0051
  374. #define I40E_AQ_CAP_ID_LED 0x0061
  375. #define I40E_AQ_CAP_ID_SDP 0x0062
  376. #define I40E_AQ_CAP_ID_MDIO 0x0063
  377. #define I40E_AQ_CAP_ID_WSR_PROT 0x0064
  378. #define I40E_AQ_CAP_ID_FLEX10 0x00F1
  379. #define I40E_AQ_CAP_ID_CEM 0x00F2
  380. /* Set CPPM Configuration (direct 0x0103) */
  381. struct i40e_aqc_cppm_configuration {
  382. __le16 command_flags;
  383. #define I40E_AQ_CPPM_EN_LTRC 0x0800
  384. #define I40E_AQ_CPPM_EN_DMCTH 0x1000
  385. #define I40E_AQ_CPPM_EN_DMCTLX 0x2000
  386. #define I40E_AQ_CPPM_EN_HPTC 0x4000
  387. #define I40E_AQ_CPPM_EN_DMARC 0x8000
  388. __le16 ttlx;
  389. __le32 dmacr;
  390. __le16 dmcth;
  391. u8 hptc;
  392. u8 reserved;
  393. __le32 pfltrc;
  394. };
  395. I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
  396. /* Set ARP Proxy command / response (indirect 0x0104) */
  397. struct i40e_aqc_arp_proxy_data {
  398. __le16 command_flags;
  399. #define I40E_AQ_ARP_INIT_IPV4 0x0008
  400. #define I40E_AQ_ARP_UNSUP_CTL 0x0010
  401. #define I40E_AQ_ARP_ENA 0x0020
  402. #define I40E_AQ_ARP_ADD_IPV4 0x0040
  403. #define I40E_AQ_ARP_DEL_IPV4 0x0080
  404. __le16 table_id;
  405. __le32 pfpm_proxyfc;
  406. __le32 ip_addr;
  407. u8 mac_addr[6];
  408. u8 reserved[2];
  409. };
  410. I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
  411. /* Set NS Proxy Table Entry Command (indirect 0x0105) */
  412. struct i40e_aqc_ns_proxy_data {
  413. __le16 table_idx_mac_addr_0;
  414. __le16 table_idx_mac_addr_1;
  415. __le16 table_idx_ipv6_0;
  416. __le16 table_idx_ipv6_1;
  417. __le16 control;
  418. #define I40E_AQ_NS_PROXY_ADD_0 0x0100
  419. #define I40E_AQ_NS_PROXY_DEL_0 0x0200
  420. #define I40E_AQ_NS_PROXY_ADD_1 0x0400
  421. #define I40E_AQ_NS_PROXY_DEL_1 0x0800
  422. #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x1000
  423. #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x2000
  424. #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x4000
  425. #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x8000
  426. #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0001
  427. #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0002
  428. #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0004
  429. u8 mac_addr_0[6];
  430. u8 mac_addr_1[6];
  431. u8 local_mac_addr[6];
  432. u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
  433. u8 ipv6_addr_1[16];
  434. };
  435. I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
  436. /* Manage LAA Command (0x0106) - obsolete */
  437. struct i40e_aqc_mng_laa {
  438. __le16 command_flags;
  439. #define I40E_AQ_LAA_FLAG_WR 0x8000
  440. u8 reserved[2];
  441. __le32 sal;
  442. __le16 sah;
  443. u8 reserved2[6];
  444. };
  445. I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
  446. /* Manage MAC Address Read Command (indirect 0x0107) */
  447. struct i40e_aqc_mac_address_read {
  448. __le16 command_flags;
  449. #define I40E_AQC_LAN_ADDR_VALID 0x10
  450. #define I40E_AQC_SAN_ADDR_VALID 0x20
  451. #define I40E_AQC_PORT_ADDR_VALID 0x40
  452. #define I40E_AQC_WOL_ADDR_VALID 0x80
  453. #define I40E_AQC_MC_MAG_EN_VALID 0x100
  454. #define I40E_AQC_ADDR_VALID_MASK 0x1F0
  455. u8 reserved[6];
  456. __le32 addr_high;
  457. __le32 addr_low;
  458. };
  459. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
  460. struct i40e_aqc_mac_address_read_data {
  461. u8 pf_lan_mac[6];
  462. u8 pf_san_mac[6];
  463. u8 port_mac[6];
  464. u8 pf_wol_mac[6];
  465. };
  466. I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
  467. /* Manage MAC Address Write Command (0x0108) */
  468. struct i40e_aqc_mac_address_write {
  469. __le16 command_flags;
  470. #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000
  471. #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000
  472. #define I40E_AQC_WRITE_TYPE_PORT 0x8000
  473. #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG 0xC000
  474. #define I40E_AQC_WRITE_TYPE_MASK 0xC000
  475. __le16 mac_sah;
  476. __le32 mac_sal;
  477. u8 reserved[8];
  478. };
  479. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
  480. /* PXE commands (0x011x) */
  481. /* Clear PXE Command and response (direct 0x0110) */
  482. struct i40e_aqc_clear_pxe {
  483. u8 rx_cnt;
  484. u8 reserved[15];
  485. };
  486. I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
  487. /* Switch configuration commands (0x02xx) */
  488. /* Used by many indirect commands that only pass an seid and a buffer in the
  489. * command
  490. */
  491. struct i40e_aqc_switch_seid {
  492. __le16 seid;
  493. u8 reserved[6];
  494. __le32 addr_high;
  495. __le32 addr_low;
  496. };
  497. I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
  498. /* Get Switch Configuration command (indirect 0x0200)
  499. * uses i40e_aqc_switch_seid for the descriptor
  500. */
  501. struct i40e_aqc_get_switch_config_header_resp {
  502. __le16 num_reported;
  503. __le16 num_total;
  504. u8 reserved[12];
  505. };
  506. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
  507. struct i40e_aqc_switch_config_element_resp {
  508. u8 element_type;
  509. #define I40E_AQ_SW_ELEM_TYPE_MAC 1
  510. #define I40E_AQ_SW_ELEM_TYPE_PF 2
  511. #define I40E_AQ_SW_ELEM_TYPE_VF 3
  512. #define I40E_AQ_SW_ELEM_TYPE_EMP 4
  513. #define I40E_AQ_SW_ELEM_TYPE_BMC 5
  514. #define I40E_AQ_SW_ELEM_TYPE_PV 16
  515. #define I40E_AQ_SW_ELEM_TYPE_VEB 17
  516. #define I40E_AQ_SW_ELEM_TYPE_PA 18
  517. #define I40E_AQ_SW_ELEM_TYPE_VSI 19
  518. u8 revision;
  519. #define I40E_AQ_SW_ELEM_REV_1 1
  520. __le16 seid;
  521. __le16 uplink_seid;
  522. __le16 downlink_seid;
  523. u8 reserved[3];
  524. u8 connection_type;
  525. #define I40E_AQ_CONN_TYPE_REGULAR 0x1
  526. #define I40E_AQ_CONN_TYPE_DEFAULT 0x2
  527. #define I40E_AQ_CONN_TYPE_CASCADED 0x3
  528. __le16 scheduler_id;
  529. __le16 element_info;
  530. };
  531. I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
  532. /* Get Switch Configuration (indirect 0x0200)
  533. * an array of elements are returned in the response buffer
  534. * the first in the array is the header, remainder are elements
  535. */
  536. struct i40e_aqc_get_switch_config_resp {
  537. struct i40e_aqc_get_switch_config_header_resp header;
  538. struct i40e_aqc_switch_config_element_resp element[1];
  539. };
  540. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
  541. /* Add Statistics (direct 0x0201)
  542. * Remove Statistics (direct 0x0202)
  543. */
  544. struct i40e_aqc_add_remove_statistics {
  545. __le16 seid;
  546. __le16 vlan;
  547. __le16 stat_index;
  548. u8 reserved[10];
  549. };
  550. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
  551. /* Set Port Parameters command (direct 0x0203) */
  552. struct i40e_aqc_set_port_parameters {
  553. __le16 command_flags;
  554. #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1
  555. #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */
  556. #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4
  557. __le16 bad_frame_vsi;
  558. __le16 default_seid; /* reserved for command */
  559. u8 reserved[10];
  560. };
  561. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
  562. /* Get Switch Resource Allocation (indirect 0x0204) */
  563. struct i40e_aqc_get_switch_resource_alloc {
  564. u8 num_entries; /* reserved for command */
  565. u8 reserved[7];
  566. __le32 addr_high;
  567. __le32 addr_low;
  568. };
  569. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
  570. /* expect an array of these structs in the response buffer */
  571. struct i40e_aqc_switch_resource_alloc_element_resp {
  572. u8 resource_type;
  573. #define I40E_AQ_RESOURCE_TYPE_VEB 0x0
  574. #define I40E_AQ_RESOURCE_TYPE_VSI 0x1
  575. #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2
  576. #define I40E_AQ_RESOURCE_TYPE_STAG 0x3
  577. #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4
  578. #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5
  579. #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6
  580. #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7
  581. #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8
  582. #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9
  583. #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA
  584. #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB
  585. #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC
  586. #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD
  587. #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF
  588. #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10
  589. #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11
  590. #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12
  591. #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13
  592. u8 reserved1;
  593. __le16 guaranteed;
  594. __le16 total;
  595. __le16 used;
  596. __le16 total_unalloced;
  597. u8 reserved2[6];
  598. };
  599. I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
  600. /* Set Switch Configuration (direct 0x0205) */
  601. struct i40e_aqc_set_switch_config {
  602. __le16 flags;
  603. #define I40E_AQ_SET_SWITCH_CFG_PROMISC 0x0001
  604. #define I40E_AQ_SET_SWITCH_CFG_L2_FILTER 0x0002
  605. __le16 valid_flags;
  606. u8 reserved[12];
  607. };
  608. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_switch_config);
  609. /* Read Receive control registers (direct 0x0206)
  610. * Write Receive control registers (direct 0x0207)
  611. * used for accessing Rx control registers that can be
  612. * slow and need special handling when under high Rx load
  613. */
  614. struct i40e_aqc_rx_ctl_reg_read_write {
  615. __le32 reserved1;
  616. __le32 address;
  617. __le32 reserved2;
  618. __le32 value;
  619. };
  620. I40E_CHECK_CMD_LENGTH(i40e_aqc_rx_ctl_reg_read_write);
  621. /* Add VSI (indirect 0x0210)
  622. * this indirect command uses struct i40e_aqc_vsi_properties_data
  623. * as the indirect buffer (128 bytes)
  624. *
  625. * Update VSI (indirect 0x211)
  626. * uses the same data structure as Add VSI
  627. *
  628. * Get VSI (indirect 0x0212)
  629. * uses the same completion and data structure as Add VSI
  630. */
  631. struct i40e_aqc_add_get_update_vsi {
  632. __le16 uplink_seid;
  633. u8 connection_type;
  634. #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1
  635. #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2
  636. #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3
  637. u8 reserved1;
  638. u8 vf_id;
  639. u8 reserved2;
  640. __le16 vsi_flags;
  641. #define I40E_AQ_VSI_TYPE_SHIFT 0x0
  642. #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT)
  643. #define I40E_AQ_VSI_TYPE_VF 0x0
  644. #define I40E_AQ_VSI_TYPE_VMDQ2 0x1
  645. #define I40E_AQ_VSI_TYPE_PF 0x2
  646. #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3
  647. #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4
  648. __le32 addr_high;
  649. __le32 addr_low;
  650. };
  651. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
  652. struct i40e_aqc_add_get_update_vsi_completion {
  653. __le16 seid;
  654. __le16 vsi_number;
  655. __le16 vsi_used;
  656. __le16 vsi_free;
  657. __le32 addr_high;
  658. __le32 addr_low;
  659. };
  660. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
  661. struct i40e_aqc_vsi_properties_data {
  662. /* first 96 byte are written by SW */
  663. __le16 valid_sections;
  664. #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001
  665. #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002
  666. #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004
  667. #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008
  668. #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010
  669. #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020
  670. #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040
  671. #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080
  672. #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100
  673. #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200
  674. /* switch section */
  675. __le16 switch_id; /* 12bit id combined with flags below */
  676. #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000
  677. #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
  678. #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000
  679. #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000
  680. #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000
  681. u8 sw_reserved[2];
  682. /* security section */
  683. u8 sec_flags;
  684. #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01
  685. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02
  686. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04
  687. u8 sec_reserved;
  688. /* VLAN section */
  689. __le16 pvid; /* VLANS include priority bits */
  690. __le16 fcoe_pvid;
  691. u8 port_vlan_flags;
  692. #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00
  693. #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \
  694. I40E_AQ_VSI_PVLAN_MODE_SHIFT)
  695. #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01
  696. #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02
  697. #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03
  698. #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04
  699. #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03
  700. #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \
  701. I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
  702. #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0
  703. #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08
  704. #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10
  705. #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18
  706. u8 pvlan_reserved[3];
  707. /* ingress egress up sections */
  708. __le32 ingress_table; /* bitmap, 3 bits per up */
  709. #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0
  710. #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \
  711. I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
  712. #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3
  713. #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \
  714. I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
  715. #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6
  716. #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \
  717. I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
  718. #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9
  719. #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \
  720. I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
  721. #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12
  722. #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \
  723. I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
  724. #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15
  725. #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \
  726. I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
  727. #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18
  728. #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \
  729. I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
  730. #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21
  731. #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \
  732. I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
  733. __le32 egress_table; /* same defines as for ingress table */
  734. /* cascaded PV section */
  735. __le16 cas_pv_tag;
  736. u8 cas_pv_flags;
  737. #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00
  738. #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \
  739. I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
  740. #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00
  741. #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01
  742. #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02
  743. #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10
  744. #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20
  745. #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40
  746. u8 cas_pv_reserved;
  747. /* queue mapping section */
  748. __le16 mapping_flags;
  749. #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0
  750. #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1
  751. __le16 queue_mapping[16];
  752. #define I40E_AQ_VSI_QUEUE_SHIFT 0x0
  753. #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
  754. __le16 tc_mapping[8];
  755. #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0
  756. #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \
  757. I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
  758. #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9
  759. #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \
  760. I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
  761. /* queueing option section */
  762. u8 queueing_opt_flags;
  763. #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA 0x04
  764. #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA 0x08
  765. #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10
  766. #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20
  767. #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF 0x00
  768. #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI 0x40
  769. u8 queueing_opt_reserved[3];
  770. /* scheduler section */
  771. u8 up_enable_bits;
  772. u8 sched_reserved;
  773. /* outer up section */
  774. __le32 outer_up_table; /* same structure and defines as ingress tbl */
  775. u8 cmd_reserved[8];
  776. /* last 32 bytes are written by FW */
  777. __le16 qs_handle[8];
  778. #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF
  779. __le16 stat_counter_idx;
  780. __le16 sched_id;
  781. u8 resp_reserved[12];
  782. };
  783. I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
  784. /* Add Port Virtualizer (direct 0x0220)
  785. * also used for update PV (direct 0x0221) but only flags are used
  786. * (IS_CTRL_PORT only works on add PV)
  787. */
  788. struct i40e_aqc_add_update_pv {
  789. __le16 command_flags;
  790. #define I40E_AQC_PV_FLAG_PV_TYPE 0x1
  791. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2
  792. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4
  793. #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8
  794. __le16 uplink_seid;
  795. __le16 connected_seid;
  796. u8 reserved[10];
  797. };
  798. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
  799. struct i40e_aqc_add_update_pv_completion {
  800. /* reserved for update; for add also encodes error if rc == ENOSPC */
  801. __le16 pv_seid;
  802. #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1
  803. #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2
  804. #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4
  805. #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8
  806. u8 reserved[14];
  807. };
  808. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
  809. /* Get PV Params (direct 0x0222)
  810. * uses i40e_aqc_switch_seid for the descriptor
  811. */
  812. struct i40e_aqc_get_pv_params_completion {
  813. __le16 seid;
  814. __le16 default_stag;
  815. __le16 pv_flags; /* same flags as add_pv */
  816. #define I40E_AQC_GET_PV_PV_TYPE 0x1
  817. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2
  818. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4
  819. u8 reserved[8];
  820. __le16 default_port_seid;
  821. };
  822. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
  823. /* Add VEB (direct 0x0230) */
  824. struct i40e_aqc_add_veb {
  825. __le16 uplink_seid;
  826. __le16 downlink_seid;
  827. __le16 veb_flags;
  828. #define I40E_AQC_ADD_VEB_FLOATING 0x1
  829. #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1
  830. #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \
  831. I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
  832. #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2
  833. #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4
  834. #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8 /* deprecated */
  835. #define I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS 0x10
  836. u8 enable_tcs;
  837. u8 reserved[9];
  838. };
  839. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
  840. struct i40e_aqc_add_veb_completion {
  841. u8 reserved[6];
  842. __le16 switch_seid;
  843. /* also encodes error if rc == ENOSPC; codes are the same as add_pv */
  844. __le16 veb_seid;
  845. #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1
  846. #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2
  847. #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4
  848. #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8
  849. __le16 statistic_index;
  850. __le16 vebs_used;
  851. __le16 vebs_free;
  852. };
  853. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
  854. /* Get VEB Parameters (direct 0x0232)
  855. * uses i40e_aqc_switch_seid for the descriptor
  856. */
  857. struct i40e_aqc_get_veb_parameters_completion {
  858. __le16 seid;
  859. __le16 switch_id;
  860. __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */
  861. __le16 statistic_index;
  862. __le16 vebs_used;
  863. __le16 vebs_free;
  864. u8 reserved[4];
  865. };
  866. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
  867. /* Delete Element (direct 0x0243)
  868. * uses the generic i40e_aqc_switch_seid
  869. */
  870. /* Add MAC-VLAN (indirect 0x0250) */
  871. /* used for the command for most vlan commands */
  872. struct i40e_aqc_macvlan {
  873. __le16 num_addresses;
  874. __le16 seid[3];
  875. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0
  876. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \
  877. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  878. #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000
  879. __le32 addr_high;
  880. __le32 addr_low;
  881. };
  882. I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
  883. /* indirect data for command and response */
  884. struct i40e_aqc_add_macvlan_element_data {
  885. u8 mac_addr[6];
  886. __le16 vlan_tag;
  887. __le16 flags;
  888. #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001
  889. #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002
  890. #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004
  891. #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008
  892. #define I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC 0x0010
  893. __le16 queue_number;
  894. #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0
  895. #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \
  896. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  897. /* response section */
  898. u8 match_method;
  899. #define I40E_AQC_MM_PERFECT_MATCH 0x01
  900. #define I40E_AQC_MM_HASH_MATCH 0x02
  901. #define I40E_AQC_MM_ERR_NO_RES 0xFF
  902. u8 reserved1[3];
  903. };
  904. struct i40e_aqc_add_remove_macvlan_completion {
  905. __le16 perfect_mac_used;
  906. __le16 perfect_mac_free;
  907. __le16 unicast_hash_free;
  908. __le16 multicast_hash_free;
  909. __le32 addr_high;
  910. __le32 addr_low;
  911. };
  912. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
  913. /* Remove MAC-VLAN (indirect 0x0251)
  914. * uses i40e_aqc_macvlan for the descriptor
  915. * data points to an array of num_addresses of elements
  916. */
  917. struct i40e_aqc_remove_macvlan_element_data {
  918. u8 mac_addr[6];
  919. __le16 vlan_tag;
  920. u8 flags;
  921. #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01
  922. #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02
  923. #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08
  924. #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10
  925. u8 reserved[3];
  926. /* reply section */
  927. u8 error_code;
  928. #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0
  929. #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF
  930. u8 reply_reserved[3];
  931. };
  932. /* Add VLAN (indirect 0x0252)
  933. * Remove VLAN (indirect 0x0253)
  934. * use the generic i40e_aqc_macvlan for the command
  935. */
  936. struct i40e_aqc_add_remove_vlan_element_data {
  937. __le16 vlan_tag;
  938. u8 vlan_flags;
  939. /* flags for add VLAN */
  940. #define I40E_AQC_ADD_VLAN_LOCAL 0x1
  941. #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1
  942. #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
  943. #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0
  944. #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2
  945. #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4
  946. #define I40E_AQC_VLAN_PTYPE_SHIFT 3
  947. #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
  948. #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0
  949. #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8
  950. #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10
  951. #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18
  952. /* flags for remove VLAN */
  953. #define I40E_AQC_REMOVE_VLAN_ALL 0x1
  954. u8 reserved;
  955. u8 result;
  956. /* flags for add VLAN */
  957. #define I40E_AQC_ADD_VLAN_SUCCESS 0x0
  958. #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE
  959. #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF
  960. /* flags for remove VLAN */
  961. #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0
  962. #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF
  963. u8 reserved1[3];
  964. };
  965. struct i40e_aqc_add_remove_vlan_completion {
  966. u8 reserved[4];
  967. __le16 vlans_used;
  968. __le16 vlans_free;
  969. __le32 addr_high;
  970. __le32 addr_low;
  971. };
  972. /* Set VSI Promiscuous Modes (direct 0x0254) */
  973. struct i40e_aqc_set_vsi_promiscuous_modes {
  974. __le16 promiscuous_flags;
  975. __le16 valid_flags;
  976. /* flags used for both fields above */
  977. #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01
  978. #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02
  979. #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04
  980. #define I40E_AQC_SET_VSI_DEFAULT 0x08
  981. #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10
  982. #define I40E_AQC_SET_VSI_PROMISC_TX 0x8000
  983. __le16 seid;
  984. #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF
  985. __le16 vlan_tag;
  986. #define I40E_AQC_SET_VSI_VLAN_MASK 0x0FFF
  987. #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000
  988. u8 reserved[8];
  989. };
  990. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
  991. /* Add S/E-tag command (direct 0x0255)
  992. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  993. */
  994. struct i40e_aqc_add_tag {
  995. __le16 flags;
  996. #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001
  997. __le16 seid;
  998. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0
  999. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1000. I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
  1001. __le16 tag;
  1002. __le16 queue_number;
  1003. u8 reserved[8];
  1004. };
  1005. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
  1006. struct i40e_aqc_add_remove_tag_completion {
  1007. u8 reserved[12];
  1008. __le16 tags_used;
  1009. __le16 tags_free;
  1010. };
  1011. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
  1012. /* Remove S/E-tag command (direct 0x0256)
  1013. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  1014. */
  1015. struct i40e_aqc_remove_tag {
  1016. __le16 seid;
  1017. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0
  1018. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1019. I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
  1020. __le16 tag;
  1021. u8 reserved[12];
  1022. };
  1023. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
  1024. /* Add multicast E-Tag (direct 0x0257)
  1025. * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
  1026. * and no external data
  1027. */
  1028. struct i40e_aqc_add_remove_mcast_etag {
  1029. __le16 pv_seid;
  1030. __le16 etag;
  1031. u8 num_unicast_etags;
  1032. u8 reserved[3];
  1033. __le32 addr_high; /* address of array of 2-byte s-tags */
  1034. __le32 addr_low;
  1035. };
  1036. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
  1037. struct i40e_aqc_add_remove_mcast_etag_completion {
  1038. u8 reserved[4];
  1039. __le16 mcast_etags_used;
  1040. __le16 mcast_etags_free;
  1041. __le32 addr_high;
  1042. __le32 addr_low;
  1043. };
  1044. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
  1045. /* Update S/E-Tag (direct 0x0259) */
  1046. struct i40e_aqc_update_tag {
  1047. __le16 seid;
  1048. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0
  1049. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1050. I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
  1051. __le16 old_tag;
  1052. __le16 new_tag;
  1053. u8 reserved[10];
  1054. };
  1055. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
  1056. struct i40e_aqc_update_tag_completion {
  1057. u8 reserved[12];
  1058. __le16 tags_used;
  1059. __le16 tags_free;
  1060. };
  1061. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
  1062. /* Add Control Packet filter (direct 0x025A)
  1063. * Remove Control Packet filter (direct 0x025B)
  1064. * uses the i40e_aqc_add_oveb_cloud,
  1065. * and the generic direct completion structure
  1066. */
  1067. struct i40e_aqc_add_remove_control_packet_filter {
  1068. u8 mac[6];
  1069. __le16 etype;
  1070. __le16 flags;
  1071. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001
  1072. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002
  1073. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004
  1074. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008
  1075. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000
  1076. __le16 seid;
  1077. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0
  1078. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \
  1079. I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
  1080. __le16 queue;
  1081. u8 reserved[2];
  1082. };
  1083. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
  1084. struct i40e_aqc_add_remove_control_packet_filter_completion {
  1085. __le16 mac_etype_used;
  1086. __le16 etype_used;
  1087. __le16 mac_etype_free;
  1088. __le16 etype_free;
  1089. u8 reserved[8];
  1090. };
  1091. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
  1092. /* Add Cloud filters (indirect 0x025C)
  1093. * Remove Cloud filters (indirect 0x025D)
  1094. * uses the i40e_aqc_add_remove_cloud_filters,
  1095. * and the generic indirect completion structure
  1096. */
  1097. struct i40e_aqc_add_remove_cloud_filters {
  1098. u8 num_filters;
  1099. u8 reserved;
  1100. __le16 seid;
  1101. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0
  1102. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \
  1103. I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
  1104. u8 reserved2[4];
  1105. __le32 addr_high;
  1106. __le32 addr_low;
  1107. };
  1108. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
  1109. struct i40e_aqc_add_remove_cloud_filters_element_data {
  1110. u8 outer_mac[6];
  1111. u8 inner_mac[6];
  1112. __le16 inner_vlan;
  1113. union {
  1114. struct {
  1115. u8 reserved[12];
  1116. u8 data[4];
  1117. } v4;
  1118. struct {
  1119. u8 data[16];
  1120. } v6;
  1121. } ipaddr;
  1122. __le16 flags;
  1123. #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
  1124. #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
  1125. I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
  1126. /* 0x0000 reserved */
  1127. #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
  1128. /* 0x0002 reserved */
  1129. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003
  1130. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004
  1131. /* 0x0005 reserved */
  1132. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006
  1133. /* 0x0007 reserved */
  1134. /* 0x0008 reserved */
  1135. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009
  1136. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A
  1137. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B
  1138. #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C
  1139. #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080
  1140. #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6
  1141. #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0
  1142. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0
  1143. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100
  1144. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9
  1145. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00
  1146. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN 0
  1147. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1
  1148. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_GENEVE 2
  1149. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3
  1150. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_RESERVED 4
  1151. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE 5
  1152. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_MAC 0x2000
  1153. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_INNER_MAC 0x4000
  1154. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_IP 0x8000
  1155. __le32 tenant_id;
  1156. u8 reserved[4];
  1157. __le16 queue_number;
  1158. #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
  1159. #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \
  1160. I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
  1161. u8 reserved2[14];
  1162. /* response section */
  1163. u8 allocation_result;
  1164. #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0
  1165. #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF
  1166. u8 response_reserved[7];
  1167. };
  1168. struct i40e_aqc_remove_cloud_filters_completion {
  1169. __le16 perfect_ovlan_used;
  1170. __le16 perfect_ovlan_free;
  1171. __le16 vlan_used;
  1172. __le16 vlan_free;
  1173. __le32 addr_high;
  1174. __le32 addr_low;
  1175. };
  1176. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
  1177. /* Add Mirror Rule (indirect or direct 0x0260)
  1178. * Delete Mirror Rule (indirect or direct 0x0261)
  1179. * note: some rule types (4,5) do not use an external buffer.
  1180. * take care to set the flags correctly.
  1181. */
  1182. struct i40e_aqc_add_delete_mirror_rule {
  1183. __le16 seid;
  1184. __le16 rule_type;
  1185. #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0
  1186. #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \
  1187. I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
  1188. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1
  1189. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2
  1190. #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3
  1191. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4
  1192. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5
  1193. __le16 num_entries;
  1194. __le16 destination; /* VSI for add, rule id for delete */
  1195. __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */
  1196. __le32 addr_low;
  1197. };
  1198. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
  1199. struct i40e_aqc_add_delete_mirror_rule_completion {
  1200. u8 reserved[2];
  1201. __le16 rule_id; /* only used on add */
  1202. __le16 mirror_rules_used;
  1203. __le16 mirror_rules_free;
  1204. __le32 addr_high;
  1205. __le32 addr_low;
  1206. };
  1207. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
  1208. /* DCB 0x03xx*/
  1209. /* PFC Ignore (direct 0x0301)
  1210. * the command and response use the same descriptor structure
  1211. */
  1212. struct i40e_aqc_pfc_ignore {
  1213. u8 tc_bitmap;
  1214. u8 command_flags; /* unused on response */
  1215. #define I40E_AQC_PFC_IGNORE_SET 0x80
  1216. #define I40E_AQC_PFC_IGNORE_CLEAR 0x0
  1217. u8 reserved[14];
  1218. };
  1219. I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
  1220. /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
  1221. * with no parameters
  1222. */
  1223. /* TX scheduler 0x04xx */
  1224. /* Almost all the indirect commands use
  1225. * this generic struct to pass the SEID in param0
  1226. */
  1227. struct i40e_aqc_tx_sched_ind {
  1228. __le16 vsi_seid;
  1229. u8 reserved[6];
  1230. __le32 addr_high;
  1231. __le32 addr_low;
  1232. };
  1233. I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
  1234. /* Several commands respond with a set of queue set handles */
  1235. struct i40e_aqc_qs_handles_resp {
  1236. __le16 qs_handles[8];
  1237. };
  1238. /* Configure VSI BW limits (direct 0x0400) */
  1239. struct i40e_aqc_configure_vsi_bw_limit {
  1240. __le16 vsi_seid;
  1241. u8 reserved[2];
  1242. __le16 credit;
  1243. u8 reserved1[2];
  1244. u8 max_credit; /* 0-3, limit = 2^max */
  1245. u8 reserved2[7];
  1246. };
  1247. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
  1248. /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
  1249. * responds with i40e_aqc_qs_handles_resp
  1250. */
  1251. struct i40e_aqc_configure_vsi_ets_sla_bw_data {
  1252. u8 tc_valid_bits;
  1253. u8 reserved[15];
  1254. __le16 tc_bw_credits[8]; /* FW writesback QS handles here */
  1255. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1256. __le16 tc_bw_max[2];
  1257. u8 reserved1[28];
  1258. };
  1259. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
  1260. /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
  1261. * responds with i40e_aqc_qs_handles_resp
  1262. */
  1263. struct i40e_aqc_configure_vsi_tc_bw_data {
  1264. u8 tc_valid_bits;
  1265. u8 reserved[3];
  1266. u8 tc_bw_credits[8];
  1267. u8 reserved1[4];
  1268. __le16 qs_handles[8];
  1269. };
  1270. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
  1271. /* Query vsi bw configuration (indirect 0x0408) */
  1272. struct i40e_aqc_query_vsi_bw_config_resp {
  1273. u8 tc_valid_bits;
  1274. u8 tc_suspended_bits;
  1275. u8 reserved[14];
  1276. __le16 qs_handles[8];
  1277. u8 reserved1[4];
  1278. __le16 port_bw_limit;
  1279. u8 reserved2[2];
  1280. u8 max_bw; /* 0-3, limit = 2^max */
  1281. u8 reserved3[23];
  1282. };
  1283. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
  1284. /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
  1285. struct i40e_aqc_query_vsi_ets_sla_config_resp {
  1286. u8 tc_valid_bits;
  1287. u8 reserved[3];
  1288. u8 share_credits[8];
  1289. __le16 credits[8];
  1290. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1291. __le16 tc_bw_max[2];
  1292. };
  1293. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
  1294. /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
  1295. struct i40e_aqc_configure_switching_comp_bw_limit {
  1296. __le16 seid;
  1297. u8 reserved[2];
  1298. __le16 credit;
  1299. u8 reserved1[2];
  1300. u8 max_bw; /* 0-3, limit = 2^max */
  1301. u8 reserved2[7];
  1302. };
  1303. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
  1304. /* Enable Physical Port ETS (indirect 0x0413)
  1305. * Modify Physical Port ETS (indirect 0x0414)
  1306. * Disable Physical Port ETS (indirect 0x0415)
  1307. */
  1308. struct i40e_aqc_configure_switching_comp_ets_data {
  1309. u8 reserved[4];
  1310. u8 tc_valid_bits;
  1311. u8 seepage;
  1312. #define I40E_AQ_ETS_SEEPAGE_EN_MASK 0x1
  1313. u8 tc_strict_priority_flags;
  1314. u8 reserved1[17];
  1315. u8 tc_bw_share_credits[8];
  1316. u8 reserved2[96];
  1317. };
  1318. I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
  1319. /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
  1320. struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
  1321. u8 tc_valid_bits;
  1322. u8 reserved[15];
  1323. __le16 tc_bw_credit[8];
  1324. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1325. __le16 tc_bw_max[2];
  1326. u8 reserved1[28];
  1327. };
  1328. I40E_CHECK_STRUCT_LEN(0x40,
  1329. i40e_aqc_configure_switching_comp_ets_bw_limit_data);
  1330. /* Configure Switching Component Bandwidth Allocation per Tc
  1331. * (indirect 0x0417)
  1332. */
  1333. struct i40e_aqc_configure_switching_comp_bw_config_data {
  1334. u8 tc_valid_bits;
  1335. u8 reserved[2];
  1336. u8 absolute_credits; /* bool */
  1337. u8 tc_bw_share_credits[8];
  1338. u8 reserved1[20];
  1339. };
  1340. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
  1341. /* Query Switching Component Configuration (indirect 0x0418) */
  1342. struct i40e_aqc_query_switching_comp_ets_config_resp {
  1343. u8 tc_valid_bits;
  1344. u8 reserved[35];
  1345. __le16 port_bw_limit;
  1346. u8 reserved1[2];
  1347. u8 tc_bw_max; /* 0-3, limit = 2^max */
  1348. u8 reserved2[23];
  1349. };
  1350. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
  1351. /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
  1352. struct i40e_aqc_query_port_ets_config_resp {
  1353. u8 reserved[4];
  1354. u8 tc_valid_bits;
  1355. u8 reserved1;
  1356. u8 tc_strict_priority_bits;
  1357. u8 reserved2;
  1358. u8 tc_bw_share_credits[8];
  1359. __le16 tc_bw_limits[8];
  1360. /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
  1361. __le16 tc_bw_max[2];
  1362. u8 reserved3[32];
  1363. };
  1364. I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
  1365. /* Query Switching Component Bandwidth Allocation per Traffic Type
  1366. * (indirect 0x041A)
  1367. */
  1368. struct i40e_aqc_query_switching_comp_bw_config_resp {
  1369. u8 tc_valid_bits;
  1370. u8 reserved[2];
  1371. u8 absolute_credits_enable; /* bool */
  1372. u8 tc_bw_share_credits[8];
  1373. __le16 tc_bw_limits[8];
  1374. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1375. __le16 tc_bw_max[2];
  1376. };
  1377. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
  1378. /* Suspend/resume port TX traffic
  1379. * (direct 0x041B and 0x041C) uses the generic SEID struct
  1380. */
  1381. /* Configure partition BW
  1382. * (indirect 0x041D)
  1383. */
  1384. struct i40e_aqc_configure_partition_bw_data {
  1385. __le16 pf_valid_bits;
  1386. u8 min_bw[16]; /* guaranteed bandwidth */
  1387. u8 max_bw[16]; /* bandwidth limit */
  1388. };
  1389. I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
  1390. /* Get and set the active HMC resource profile and status.
  1391. * (direct 0x0500) and (direct 0x0501)
  1392. */
  1393. struct i40e_aq_get_set_hmc_resource_profile {
  1394. u8 pm_profile;
  1395. u8 pe_vf_enabled;
  1396. u8 reserved[14];
  1397. };
  1398. I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
  1399. enum i40e_aq_hmc_profile {
  1400. /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */
  1401. I40E_HMC_PROFILE_DEFAULT = 1,
  1402. I40E_HMC_PROFILE_FAVOR_VF = 2,
  1403. I40E_HMC_PROFILE_EQUAL = 3,
  1404. };
  1405. #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_PM_MASK 0xF
  1406. #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_COUNT_MASK 0x3F
  1407. /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
  1408. /* set in param0 for get phy abilities to report qualified modules */
  1409. #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001
  1410. #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002
  1411. enum i40e_aq_phy_type {
  1412. I40E_PHY_TYPE_SGMII = 0x0,
  1413. I40E_PHY_TYPE_1000BASE_KX = 0x1,
  1414. I40E_PHY_TYPE_10GBASE_KX4 = 0x2,
  1415. I40E_PHY_TYPE_10GBASE_KR = 0x3,
  1416. I40E_PHY_TYPE_40GBASE_KR4 = 0x4,
  1417. I40E_PHY_TYPE_XAUI = 0x5,
  1418. I40E_PHY_TYPE_XFI = 0x6,
  1419. I40E_PHY_TYPE_SFI = 0x7,
  1420. I40E_PHY_TYPE_XLAUI = 0x8,
  1421. I40E_PHY_TYPE_XLPPI = 0x9,
  1422. I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA,
  1423. I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB,
  1424. I40E_PHY_TYPE_10GBASE_AOC = 0xC,
  1425. I40E_PHY_TYPE_40GBASE_AOC = 0xD,
  1426. I40E_PHY_TYPE_100BASE_TX = 0x11,
  1427. I40E_PHY_TYPE_1000BASE_T = 0x12,
  1428. I40E_PHY_TYPE_10GBASE_T = 0x13,
  1429. I40E_PHY_TYPE_10GBASE_SR = 0x14,
  1430. I40E_PHY_TYPE_10GBASE_LR = 0x15,
  1431. I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16,
  1432. I40E_PHY_TYPE_10GBASE_CR1 = 0x17,
  1433. I40E_PHY_TYPE_40GBASE_CR4 = 0x18,
  1434. I40E_PHY_TYPE_40GBASE_SR4 = 0x19,
  1435. I40E_PHY_TYPE_40GBASE_LR4 = 0x1A,
  1436. I40E_PHY_TYPE_1000BASE_SX = 0x1B,
  1437. I40E_PHY_TYPE_1000BASE_LX = 0x1C,
  1438. I40E_PHY_TYPE_1000BASE_T_OPTICAL = 0x1D,
  1439. I40E_PHY_TYPE_20GBASE_KR2 = 0x1E,
  1440. I40E_PHY_TYPE_MAX
  1441. };
  1442. #define I40E_LINK_SPEED_100MB_SHIFT 0x1
  1443. #define I40E_LINK_SPEED_1000MB_SHIFT 0x2
  1444. #define I40E_LINK_SPEED_10GB_SHIFT 0x3
  1445. #define I40E_LINK_SPEED_40GB_SHIFT 0x4
  1446. #define I40E_LINK_SPEED_20GB_SHIFT 0x5
  1447. enum i40e_aq_link_speed {
  1448. I40E_LINK_SPEED_UNKNOWN = 0,
  1449. I40E_LINK_SPEED_100MB = (1 << I40E_LINK_SPEED_100MB_SHIFT),
  1450. I40E_LINK_SPEED_1GB = (1 << I40E_LINK_SPEED_1000MB_SHIFT),
  1451. I40E_LINK_SPEED_10GB = (1 << I40E_LINK_SPEED_10GB_SHIFT),
  1452. I40E_LINK_SPEED_40GB = (1 << I40E_LINK_SPEED_40GB_SHIFT),
  1453. I40E_LINK_SPEED_20GB = (1 << I40E_LINK_SPEED_20GB_SHIFT)
  1454. };
  1455. struct i40e_aqc_module_desc {
  1456. u8 oui[3];
  1457. u8 reserved1;
  1458. u8 part_number[16];
  1459. u8 revision[4];
  1460. u8 reserved2[8];
  1461. };
  1462. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
  1463. struct i40e_aq_get_phy_abilities_resp {
  1464. __le32 phy_type; /* bitmap using the above enum for offsets */
  1465. u8 link_speed; /* bitmap using the above enum bit patterns */
  1466. u8 abilities;
  1467. #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01
  1468. #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02
  1469. #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04
  1470. #define I40E_AQ_PHY_LINK_ENABLED 0x08
  1471. #define I40E_AQ_PHY_AN_ENABLED 0x10
  1472. #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20
  1473. __le16 eee_capability;
  1474. #define I40E_AQ_EEE_100BASE_TX 0x0002
  1475. #define I40E_AQ_EEE_1000BASE_T 0x0004
  1476. #define I40E_AQ_EEE_10GBASE_T 0x0008
  1477. #define I40E_AQ_EEE_1000BASE_KX 0x0010
  1478. #define I40E_AQ_EEE_10GBASE_KX4 0x0020
  1479. #define I40E_AQ_EEE_10GBASE_KR 0x0040
  1480. __le32 eeer_val;
  1481. u8 d3_lpan;
  1482. #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01
  1483. u8 reserved[3];
  1484. u8 phy_id[4];
  1485. u8 module_type[3];
  1486. u8 qualified_module_count;
  1487. #define I40E_AQ_PHY_MAX_QMS 16
  1488. struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
  1489. };
  1490. I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
  1491. /* Set PHY Config (direct 0x0601) */
  1492. struct i40e_aq_set_phy_config { /* same bits as above in all */
  1493. __le32 phy_type;
  1494. u8 link_speed;
  1495. u8 abilities;
  1496. /* bits 0-2 use the values from get_phy_abilities_resp */
  1497. #define I40E_AQ_PHY_ENABLE_LINK 0x08
  1498. #define I40E_AQ_PHY_ENABLE_AN 0x10
  1499. #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20
  1500. __le16 eee_capability;
  1501. __le32 eeer;
  1502. u8 low_power_ctrl;
  1503. u8 reserved[3];
  1504. };
  1505. I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
  1506. /* Set MAC Config command data structure (direct 0x0603) */
  1507. struct i40e_aq_set_mac_config {
  1508. __le16 max_frame_size;
  1509. u8 params;
  1510. #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04
  1511. #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78
  1512. #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3
  1513. #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0
  1514. #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF
  1515. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9
  1516. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8
  1517. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7
  1518. #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6
  1519. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5
  1520. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4
  1521. #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3
  1522. #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2
  1523. #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1
  1524. u8 tx_timer_priority; /* bitmap */
  1525. __le16 tx_timer_value;
  1526. __le16 fc_refresh_threshold;
  1527. u8 reserved[8];
  1528. };
  1529. I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
  1530. /* Restart Auto-Negotiation (direct 0x605) */
  1531. struct i40e_aqc_set_link_restart_an {
  1532. u8 command;
  1533. #define I40E_AQ_PHY_RESTART_AN 0x02
  1534. #define I40E_AQ_PHY_LINK_ENABLE 0x04
  1535. u8 reserved[15];
  1536. };
  1537. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
  1538. /* Get Link Status cmd & response data structure (direct 0x0607) */
  1539. struct i40e_aqc_get_link_status {
  1540. __le16 command_flags; /* only field set on command */
  1541. #define I40E_AQ_LSE_MASK 0x3
  1542. #define I40E_AQ_LSE_NOP 0x0
  1543. #define I40E_AQ_LSE_DISABLE 0x2
  1544. #define I40E_AQ_LSE_ENABLE 0x3
  1545. /* only response uses this flag */
  1546. #define I40E_AQ_LSE_IS_ENABLED 0x1
  1547. u8 phy_type; /* i40e_aq_phy_type */
  1548. u8 link_speed; /* i40e_aq_link_speed */
  1549. u8 link_info;
  1550. #define I40E_AQ_LINK_UP 0x01 /* obsolete */
  1551. #define I40E_AQ_LINK_UP_FUNCTION 0x01
  1552. #define I40E_AQ_LINK_FAULT 0x02
  1553. #define I40E_AQ_LINK_FAULT_TX 0x04
  1554. #define I40E_AQ_LINK_FAULT_RX 0x08
  1555. #define I40E_AQ_LINK_FAULT_REMOTE 0x10
  1556. #define I40E_AQ_LINK_UP_PORT 0x20
  1557. #define I40E_AQ_MEDIA_AVAILABLE 0x40
  1558. #define I40E_AQ_SIGNAL_DETECT 0x80
  1559. u8 an_info;
  1560. #define I40E_AQ_AN_COMPLETED 0x01
  1561. #define I40E_AQ_LP_AN_ABILITY 0x02
  1562. #define I40E_AQ_PD_FAULT 0x04
  1563. #define I40E_AQ_FEC_EN 0x08
  1564. #define I40E_AQ_PHY_LOW_POWER 0x10
  1565. #define I40E_AQ_LINK_PAUSE_TX 0x20
  1566. #define I40E_AQ_LINK_PAUSE_RX 0x40
  1567. #define I40E_AQ_QUALIFIED_MODULE 0x80
  1568. u8 ext_info;
  1569. #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01
  1570. #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02
  1571. #define I40E_AQ_LINK_TX_SHIFT 0x02
  1572. #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT)
  1573. #define I40E_AQ_LINK_TX_ACTIVE 0x00
  1574. #define I40E_AQ_LINK_TX_DRAINED 0x01
  1575. #define I40E_AQ_LINK_TX_FLUSHED 0x03
  1576. #define I40E_AQ_LINK_FORCED_40G 0x10
  1577. u8 loopback; /* use defines from i40e_aqc_set_lb_mode */
  1578. __le16 max_frame_size;
  1579. u8 config;
  1580. #define I40E_AQ_CONFIG_CRC_ENA 0x04
  1581. #define I40E_AQ_CONFIG_PACING_MASK 0x78
  1582. u8 external_power_ability;
  1583. #define I40E_AQ_LINK_POWER_CLASS_1 0x00
  1584. #define I40E_AQ_LINK_POWER_CLASS_2 0x01
  1585. #define I40E_AQ_LINK_POWER_CLASS_3 0x02
  1586. #define I40E_AQ_LINK_POWER_CLASS_4 0x03
  1587. u8 reserved[4];
  1588. };
  1589. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
  1590. /* Set event mask command (direct 0x613) */
  1591. struct i40e_aqc_set_phy_int_mask {
  1592. u8 reserved[8];
  1593. __le16 event_mask;
  1594. #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002
  1595. #define I40E_AQ_EVENT_MEDIA_NA 0x0004
  1596. #define I40E_AQ_EVENT_LINK_FAULT 0x0008
  1597. #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010
  1598. #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020
  1599. #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040
  1600. #define I40E_AQ_EVENT_AN_COMPLETED 0x0080
  1601. #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100
  1602. #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200
  1603. u8 reserved1[6];
  1604. };
  1605. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
  1606. /* Get Local AN advt register (direct 0x0614)
  1607. * Set Local AN advt register (direct 0x0615)
  1608. * Get Link Partner AN advt register (direct 0x0616)
  1609. */
  1610. struct i40e_aqc_an_advt_reg {
  1611. __le32 local_an_reg0;
  1612. __le16 local_an_reg1;
  1613. u8 reserved[10];
  1614. };
  1615. I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
  1616. /* Set Loopback mode (0x0618) */
  1617. struct i40e_aqc_set_lb_mode {
  1618. __le16 lb_mode;
  1619. #define I40E_AQ_LB_PHY_LOCAL 0x01
  1620. #define I40E_AQ_LB_PHY_REMOTE 0x02
  1621. #define I40E_AQ_LB_MAC_LOCAL 0x04
  1622. u8 reserved[14];
  1623. };
  1624. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
  1625. /* Set PHY Debug command (0x0622) */
  1626. struct i40e_aqc_set_phy_debug {
  1627. u8 command_flags;
  1628. #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL 0x02
  1629. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT 2
  1630. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK (0x03 << \
  1631. I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT)
  1632. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE 0x00
  1633. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD 0x01
  1634. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT 0x02
  1635. #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW 0x10
  1636. u8 reserved[15];
  1637. };
  1638. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug);
  1639. enum i40e_aq_phy_reg_type {
  1640. I40E_AQC_PHY_REG_INTERNAL = 0x1,
  1641. I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2,
  1642. I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3
  1643. };
  1644. /* Run PHY Activity (0x0626) */
  1645. struct i40e_aqc_run_phy_activity {
  1646. __le16 activity_id;
  1647. u8 flags;
  1648. u8 reserved1;
  1649. __le32 control;
  1650. __le32 data;
  1651. u8 reserved2[4];
  1652. };
  1653. I40E_CHECK_CMD_LENGTH(i40e_aqc_run_phy_activity);
  1654. /* NVM Read command (indirect 0x0701)
  1655. * NVM Erase commands (direct 0x0702)
  1656. * NVM Update commands (indirect 0x0703)
  1657. */
  1658. struct i40e_aqc_nvm_update {
  1659. u8 command_flags;
  1660. #define I40E_AQ_NVM_LAST_CMD 0x01
  1661. #define I40E_AQ_NVM_FLASH_ONLY 0x80
  1662. u8 module_pointer;
  1663. __le16 length;
  1664. __le32 offset;
  1665. __le32 addr_high;
  1666. __le32 addr_low;
  1667. };
  1668. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
  1669. /* NVM Config Read (indirect 0x0704) */
  1670. struct i40e_aqc_nvm_config_read {
  1671. __le16 cmd_flags;
  1672. #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
  1673. #define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0
  1674. #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1
  1675. __le16 element_count;
  1676. __le16 element_id; /* Feature/field ID */
  1677. __le16 element_id_msw; /* MSWord of field ID */
  1678. __le32 address_high;
  1679. __le32 address_low;
  1680. };
  1681. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read);
  1682. /* NVM Config Write (indirect 0x0705) */
  1683. struct i40e_aqc_nvm_config_write {
  1684. __le16 cmd_flags;
  1685. __le16 element_count;
  1686. u8 reserved[4];
  1687. __le32 address_high;
  1688. __le32 address_low;
  1689. };
  1690. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
  1691. /* Used for 0x0704 as well as for 0x0705 commands */
  1692. #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1
  1693. #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \
  1694. (1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
  1695. #define I40E_AQ_ANVM_FEATURE 0
  1696. #define I40E_AQ_ANVM_IMMEDIATE_FIELD (1 << FEATURE_OR_IMMEDIATE_SHIFT)
  1697. struct i40e_aqc_nvm_config_data_feature {
  1698. __le16 feature_id;
  1699. #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01
  1700. #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08
  1701. #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10
  1702. __le16 feature_options;
  1703. __le16 feature_selection;
  1704. };
  1705. I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
  1706. struct i40e_aqc_nvm_config_data_immediate_field {
  1707. __le32 field_id;
  1708. __le32 field_value;
  1709. __le16 field_options;
  1710. __le16 reserved;
  1711. };
  1712. I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
  1713. /* OEM Post Update (indirect 0x0720)
  1714. * no command data struct used
  1715. */
  1716. struct i40e_aqc_nvm_oem_post_update {
  1717. #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA 0x01
  1718. u8 sel_data;
  1719. u8 reserved[7];
  1720. };
  1721. I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update);
  1722. struct i40e_aqc_nvm_oem_post_update_buffer {
  1723. u8 str_len;
  1724. u8 dev_addr;
  1725. __le16 eeprom_addr;
  1726. u8 data[36];
  1727. };
  1728. I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer);
  1729. /* Thermal Sensor (indirect 0x0721)
  1730. * read or set thermal sensor configs and values
  1731. * takes a sensor and command specific data buffer, not detailed here
  1732. */
  1733. struct i40e_aqc_thermal_sensor {
  1734. u8 sensor_action;
  1735. #define I40E_AQ_THERMAL_SENSOR_READ_CONFIG 0
  1736. #define I40E_AQ_THERMAL_SENSOR_SET_CONFIG 1
  1737. #define I40E_AQ_THERMAL_SENSOR_READ_TEMP 2
  1738. u8 reserved[7];
  1739. __le32 addr_high;
  1740. __le32 addr_low;
  1741. };
  1742. I40E_CHECK_CMD_LENGTH(i40e_aqc_thermal_sensor);
  1743. /* Send to PF command (indirect 0x0801) id is only used by PF
  1744. * Send to VF command (indirect 0x0802) id is only used by PF
  1745. * Send to Peer PF command (indirect 0x0803)
  1746. */
  1747. struct i40e_aqc_pf_vf_message {
  1748. __le32 id;
  1749. u8 reserved[4];
  1750. __le32 addr_high;
  1751. __le32 addr_low;
  1752. };
  1753. I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
  1754. /* Alternate structure */
  1755. /* Direct write (direct 0x0900)
  1756. * Direct read (direct 0x0902)
  1757. */
  1758. struct i40e_aqc_alternate_write {
  1759. __le32 address0;
  1760. __le32 data0;
  1761. __le32 address1;
  1762. __le32 data1;
  1763. };
  1764. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
  1765. /* Indirect write (indirect 0x0901)
  1766. * Indirect read (indirect 0x0903)
  1767. */
  1768. struct i40e_aqc_alternate_ind_write {
  1769. __le32 address;
  1770. __le32 length;
  1771. __le32 addr_high;
  1772. __le32 addr_low;
  1773. };
  1774. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
  1775. /* Done alternate write (direct 0x0904)
  1776. * uses i40e_aq_desc
  1777. */
  1778. struct i40e_aqc_alternate_write_done {
  1779. __le16 cmd_flags;
  1780. #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1
  1781. #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0
  1782. #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1
  1783. #define I40E_AQ_ALTERNATE_RESET_NEEDED 2
  1784. u8 reserved[14];
  1785. };
  1786. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
  1787. /* Set OEM mode (direct 0x0905) */
  1788. struct i40e_aqc_alternate_set_mode {
  1789. __le32 mode;
  1790. #define I40E_AQ_ALTERNATE_MODE_NONE 0
  1791. #define I40E_AQ_ALTERNATE_MODE_OEM 1
  1792. u8 reserved[12];
  1793. };
  1794. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
  1795. /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
  1796. /* async events 0x10xx */
  1797. /* Lan Queue Overflow Event (direct, 0x1001) */
  1798. struct i40e_aqc_lan_overflow {
  1799. __le32 prtdcb_rupto;
  1800. __le32 otx_ctl;
  1801. u8 reserved[8];
  1802. };
  1803. I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
  1804. /* Get LLDP MIB (indirect 0x0A00) */
  1805. struct i40e_aqc_lldp_get_mib {
  1806. u8 type;
  1807. u8 reserved1;
  1808. #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3
  1809. #define I40E_AQ_LLDP_MIB_LOCAL 0x0
  1810. #define I40E_AQ_LLDP_MIB_REMOTE 0x1
  1811. #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2
  1812. #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC
  1813. #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2
  1814. #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0
  1815. #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1
  1816. #define I40E_AQ_LLDP_TX_SHIFT 0x4
  1817. #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT)
  1818. /* TX pause flags use I40E_AQ_LINK_TX_* above */
  1819. __le16 local_len;
  1820. __le16 remote_len;
  1821. u8 reserved2[2];
  1822. __le32 addr_high;
  1823. __le32 addr_low;
  1824. };
  1825. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
  1826. /* Configure LLDP MIB Change Event (direct 0x0A01)
  1827. * also used for the event (with type in the command field)
  1828. */
  1829. struct i40e_aqc_lldp_update_mib {
  1830. u8 command;
  1831. #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0
  1832. #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1
  1833. u8 reserved[7];
  1834. __le32 addr_high;
  1835. __le32 addr_low;
  1836. };
  1837. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
  1838. /* Add LLDP TLV (indirect 0x0A02)
  1839. * Delete LLDP TLV (indirect 0x0A04)
  1840. */
  1841. struct i40e_aqc_lldp_add_tlv {
  1842. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  1843. u8 reserved1[1];
  1844. __le16 len;
  1845. u8 reserved2[4];
  1846. __le32 addr_high;
  1847. __le32 addr_low;
  1848. };
  1849. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
  1850. /* Update LLDP TLV (indirect 0x0A03) */
  1851. struct i40e_aqc_lldp_update_tlv {
  1852. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  1853. u8 reserved;
  1854. __le16 old_len;
  1855. __le16 new_offset;
  1856. __le16 new_len;
  1857. __le32 addr_high;
  1858. __le32 addr_low;
  1859. };
  1860. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
  1861. /* Stop LLDP (direct 0x0A05) */
  1862. struct i40e_aqc_lldp_stop {
  1863. u8 command;
  1864. #define I40E_AQ_LLDP_AGENT_STOP 0x0
  1865. #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1
  1866. u8 reserved[15];
  1867. };
  1868. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
  1869. /* Start LLDP (direct 0x0A06) */
  1870. struct i40e_aqc_lldp_start {
  1871. u8 command;
  1872. #define I40E_AQ_LLDP_AGENT_START 0x1
  1873. u8 reserved[15];
  1874. };
  1875. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
  1876. /* Get CEE DCBX Oper Config (0x0A07)
  1877. * uses the generic descriptor struct
  1878. * returns below as indirect response
  1879. */
  1880. #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0
  1881. #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
  1882. #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3
  1883. #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
  1884. #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8
  1885. #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
  1886. #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0
  1887. #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
  1888. #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3
  1889. #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
  1890. #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8
  1891. #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
  1892. #define I40E_AQC_CEE_FCOE_STATUS_SHIFT 0x8
  1893. #define I40E_AQC_CEE_FCOE_STATUS_MASK (0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT)
  1894. #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT 0xB
  1895. #define I40E_AQC_CEE_ISCSI_STATUS_MASK (0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT)
  1896. #define I40E_AQC_CEE_FIP_STATUS_SHIFT 0x10
  1897. #define I40E_AQC_CEE_FIP_STATUS_MASK (0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT)
  1898. /* struct i40e_aqc_get_cee_dcb_cfg_v1_resp was originally defined with
  1899. * word boundary layout issues, which the Linux compilers silently deal
  1900. * with by adding padding, making the actual struct larger than designed.
  1901. * However, the FW compiler for the NIC is less lenient and complains
  1902. * about the struct. Hence, the struct defined here has an extra byte in
  1903. * fields reserved3 and reserved4 to directly acknowledge that padding,
  1904. * and the new length is used in the length check macro.
  1905. */
  1906. struct i40e_aqc_get_cee_dcb_cfg_v1_resp {
  1907. u8 reserved1;
  1908. u8 oper_num_tc;
  1909. u8 oper_prio_tc[4];
  1910. u8 reserved2;
  1911. u8 oper_tc_bw[8];
  1912. u8 oper_pfc_en;
  1913. u8 reserved3[2];
  1914. __le16 oper_app_prio;
  1915. u8 reserved4[2];
  1916. __le16 tlv_status;
  1917. };
  1918. I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp);
  1919. struct i40e_aqc_get_cee_dcb_cfg_resp {
  1920. u8 oper_num_tc;
  1921. u8 oper_prio_tc[4];
  1922. u8 oper_tc_bw[8];
  1923. u8 oper_pfc_en;
  1924. __le16 oper_app_prio;
  1925. #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0
  1926. #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
  1927. #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3
  1928. #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
  1929. #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8
  1930. #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
  1931. #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
  1932. __le32 tlv_status;
  1933. #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0
  1934. #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
  1935. #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3
  1936. #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
  1937. #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8
  1938. #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
  1939. u8 reserved[12];
  1940. };
  1941. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp);
  1942. /* Set Local LLDP MIB (indirect 0x0A08)
  1943. * Used to replace the local MIB of a given LLDP agent. e.g. DCBx
  1944. */
  1945. struct i40e_aqc_lldp_set_local_mib {
  1946. #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT 0
  1947. #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK (1 << SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT)
  1948. #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK (1 << \
  1949. SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT)
  1950. #define SET_LOCAL_MIB_AC_TYPE_LOCAL_MIB 0x0
  1951. #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT (1)
  1952. #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_MASK (1 << \
  1953. SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT)
  1954. #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS 0x1
  1955. u8 type;
  1956. u8 reserved0;
  1957. __le16 length;
  1958. u8 reserved1[4];
  1959. __le32 address_high;
  1960. __le32 address_low;
  1961. };
  1962. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib);
  1963. /* Stop/Start LLDP Agent (direct 0x0A09)
  1964. * Used for stopping/starting specific LLDP agent. e.g. DCBx
  1965. */
  1966. struct i40e_aqc_lldp_stop_start_specific_agent {
  1967. #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT 0
  1968. #define I40E_AQC_START_SPECIFIC_AGENT_MASK \
  1969. (1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT)
  1970. u8 command;
  1971. u8 reserved[15];
  1972. };
  1973. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent);
  1974. /* Add Udp Tunnel command and completion (direct 0x0B00) */
  1975. struct i40e_aqc_add_udp_tunnel {
  1976. __le16 udp_port;
  1977. u8 reserved0[3];
  1978. u8 protocol_type;
  1979. #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00
  1980. #define I40E_AQC_TUNNEL_TYPE_NGE 0x01
  1981. #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10
  1982. #define I40E_AQC_TUNNEL_TYPE_VXLAN_GPE 0x11
  1983. u8 reserved1[10];
  1984. };
  1985. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
  1986. struct i40e_aqc_add_udp_tunnel_completion {
  1987. __le16 udp_port;
  1988. u8 filter_entry_index;
  1989. u8 multiple_pfs;
  1990. #define I40E_AQC_SINGLE_PF 0x0
  1991. #define I40E_AQC_MULTIPLE_PFS 0x1
  1992. u8 total_filters;
  1993. u8 reserved[11];
  1994. };
  1995. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
  1996. /* remove UDP Tunnel command (0x0B01) */
  1997. struct i40e_aqc_remove_udp_tunnel {
  1998. u8 reserved[2];
  1999. u8 index; /* 0 to 15 */
  2000. u8 reserved2[13];
  2001. };
  2002. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
  2003. struct i40e_aqc_del_udp_tunnel_completion {
  2004. __le16 udp_port;
  2005. u8 index; /* 0 to 15 */
  2006. u8 multiple_pfs;
  2007. u8 total_filters_used;
  2008. u8 reserved1[11];
  2009. };
  2010. I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
  2011. struct i40e_aqc_get_set_rss_key {
  2012. #define I40E_AQC_SET_RSS_KEY_VSI_VALID (0x1 << 15)
  2013. #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT 0
  2014. #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK (0x3FF << \
  2015. I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT)
  2016. __le16 vsi_id;
  2017. u8 reserved[6];
  2018. __le32 addr_high;
  2019. __le32 addr_low;
  2020. };
  2021. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key);
  2022. struct i40e_aqc_get_set_rss_key_data {
  2023. u8 standard_rss_key[0x28];
  2024. u8 extended_hash_key[0xc];
  2025. };
  2026. I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data);
  2027. struct i40e_aqc_get_set_rss_lut {
  2028. #define I40E_AQC_SET_RSS_LUT_VSI_VALID (0x1 << 15)
  2029. #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT 0
  2030. #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK (0x3FF << \
  2031. I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT)
  2032. __le16 vsi_id;
  2033. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT 0
  2034. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK (0x1 << \
  2035. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT)
  2036. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI 0
  2037. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF 1
  2038. __le16 flags;
  2039. u8 reserved[4];
  2040. __le32 addr_high;
  2041. __le32 addr_low;
  2042. };
  2043. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut);
  2044. /* tunnel key structure 0x0B10 */
  2045. struct i40e_aqc_tunnel_key_structure {
  2046. u8 key1_off;
  2047. u8 key2_off;
  2048. u8 key1_len; /* 0 to 15 */
  2049. u8 key2_len; /* 0 to 15 */
  2050. u8 flags;
  2051. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01
  2052. /* response flags */
  2053. #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01
  2054. #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02
  2055. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03
  2056. u8 network_key_index;
  2057. #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0
  2058. #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1
  2059. #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2
  2060. #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3
  2061. u8 reserved[10];
  2062. };
  2063. I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
  2064. /* OEM mode commands (direct 0xFE0x) */
  2065. struct i40e_aqc_oem_param_change {
  2066. __le32 param_type;
  2067. #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0
  2068. #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
  2069. #define I40E_AQ_OEM_PARAM_MAC 2
  2070. __le32 param_value1;
  2071. __le16 param_value2;
  2072. u8 reserved[6];
  2073. };
  2074. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
  2075. struct i40e_aqc_oem_state_change {
  2076. __le32 state;
  2077. #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0
  2078. #define I40E_AQ_OEM_STATE_LINK_UP 0x1
  2079. u8 reserved[12];
  2080. };
  2081. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
  2082. /* Initialize OCSD (0xFE02, direct) */
  2083. struct i40e_aqc_opc_oem_ocsd_initialize {
  2084. u8 type_status;
  2085. u8 reserved1[3];
  2086. __le32 ocsd_memory_block_addr_high;
  2087. __le32 ocsd_memory_block_addr_low;
  2088. __le32 requested_update_interval;
  2089. };
  2090. I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
  2091. /* Initialize OCBB (0xFE03, direct) */
  2092. struct i40e_aqc_opc_oem_ocbb_initialize {
  2093. u8 type_status;
  2094. u8 reserved1[3];
  2095. __le32 ocbb_memory_block_addr_high;
  2096. __le32 ocbb_memory_block_addr_low;
  2097. u8 reserved2[4];
  2098. };
  2099. I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
  2100. /* debug commands */
  2101. /* get device id (0xFF00) uses the generic structure */
  2102. /* set test more (0xFF01, internal) */
  2103. struct i40e_acq_set_test_mode {
  2104. u8 mode;
  2105. #define I40E_AQ_TEST_PARTIAL 0
  2106. #define I40E_AQ_TEST_FULL 1
  2107. #define I40E_AQ_TEST_NVM 2
  2108. u8 reserved[3];
  2109. u8 command;
  2110. #define I40E_AQ_TEST_OPEN 0
  2111. #define I40E_AQ_TEST_CLOSE 1
  2112. #define I40E_AQ_TEST_INC 2
  2113. u8 reserved2[3];
  2114. __le32 address_high;
  2115. __le32 address_low;
  2116. };
  2117. I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
  2118. /* Debug Read Register command (0xFF03)
  2119. * Debug Write Register command (0xFF04)
  2120. */
  2121. struct i40e_aqc_debug_reg_read_write {
  2122. __le32 reserved;
  2123. __le32 address;
  2124. __le32 value_high;
  2125. __le32 value_low;
  2126. };
  2127. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
  2128. /* Scatter/gather Reg Read (indirect 0xFF05)
  2129. * Scatter/gather Reg Write (indirect 0xFF06)
  2130. */
  2131. /* i40e_aq_desc is used for the command */
  2132. struct i40e_aqc_debug_reg_sg_element_data {
  2133. __le32 address;
  2134. __le32 value;
  2135. };
  2136. /* Debug Modify register (direct 0xFF07) */
  2137. struct i40e_aqc_debug_modify_reg {
  2138. __le32 address;
  2139. __le32 value;
  2140. __le32 clear_mask;
  2141. __le32 set_mask;
  2142. };
  2143. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
  2144. /* dump internal data (0xFF08, indirect) */
  2145. #define I40E_AQ_CLUSTER_ID_AUX 0
  2146. #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1
  2147. #define I40E_AQ_CLUSTER_ID_TXSCHED 2
  2148. #define I40E_AQ_CLUSTER_ID_HMC 3
  2149. #define I40E_AQ_CLUSTER_ID_MAC0 4
  2150. #define I40E_AQ_CLUSTER_ID_MAC1 5
  2151. #define I40E_AQ_CLUSTER_ID_MAC2 6
  2152. #define I40E_AQ_CLUSTER_ID_MAC3 7
  2153. #define I40E_AQ_CLUSTER_ID_DCB 8
  2154. #define I40E_AQ_CLUSTER_ID_EMP_MEM 9
  2155. #define I40E_AQ_CLUSTER_ID_PKT_BUF 10
  2156. #define I40E_AQ_CLUSTER_ID_ALTRAM 11
  2157. struct i40e_aqc_debug_dump_internals {
  2158. u8 cluster_id;
  2159. u8 table_id;
  2160. __le16 data_size;
  2161. __le32 idx;
  2162. __le32 address_high;
  2163. __le32 address_low;
  2164. };
  2165. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
  2166. struct i40e_aqc_debug_modify_internals {
  2167. u8 cluster_id;
  2168. u8 cluster_specific_params[7];
  2169. __le32 address_high;
  2170. __le32 address_low;
  2171. };
  2172. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);
  2173. #endif /* _I40E_ADMINQ_CMD_H_ */