pci.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #include <linux/pci_regs.h>
  10. #include <linux/pci_ids.h>
  11. #include <linux/device.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/sort.h>
  16. #include <linux/pci.h>
  17. #include <linux/of.h>
  18. #include <linux/delay.h>
  19. #include <asm/opal.h>
  20. #include <asm/msi_bitmap.h>
  21. #include <asm/pnv-pci.h>
  22. #include <asm/io.h>
  23. #include "cxl.h"
  24. #include <misc/cxl.h>
  25. #define CXL_PCI_VSEC_ID 0x1280
  26. #define CXL_VSEC_MIN_SIZE 0x80
  27. #define CXL_READ_VSEC_LENGTH(dev, vsec, dest) \
  28. { \
  29. pci_read_config_word(dev, vsec + 0x6, dest); \
  30. *dest >>= 4; \
  31. }
  32. #define CXL_READ_VSEC_NAFUS(dev, vsec, dest) \
  33. pci_read_config_byte(dev, vsec + 0x8, dest)
  34. #define CXL_READ_VSEC_STATUS(dev, vsec, dest) \
  35. pci_read_config_byte(dev, vsec + 0x9, dest)
  36. #define CXL_STATUS_SECOND_PORT 0x80
  37. #define CXL_STATUS_MSI_X_FULL 0x40
  38. #define CXL_STATUS_MSI_X_SINGLE 0x20
  39. #define CXL_STATUS_FLASH_RW 0x08
  40. #define CXL_STATUS_FLASH_RO 0x04
  41. #define CXL_STATUS_LOADABLE_AFU 0x02
  42. #define CXL_STATUS_LOADABLE_PSL 0x01
  43. /* If we see these features we won't try to use the card */
  44. #define CXL_UNSUPPORTED_FEATURES \
  45. (CXL_STATUS_MSI_X_FULL | CXL_STATUS_MSI_X_SINGLE)
  46. #define CXL_READ_VSEC_MODE_CONTROL(dev, vsec, dest) \
  47. pci_read_config_byte(dev, vsec + 0xa, dest)
  48. #define CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val) \
  49. pci_write_config_byte(dev, vsec + 0xa, val)
  50. #define CXL_VSEC_PROTOCOL_MASK 0xe0
  51. #define CXL_VSEC_PROTOCOL_1024TB 0x80
  52. #define CXL_VSEC_PROTOCOL_512TB 0x40
  53. #define CXL_VSEC_PROTOCOL_256TB 0x20 /* Power 8 uses this */
  54. #define CXL_VSEC_PROTOCOL_ENABLE 0x01
  55. #define CXL_READ_VSEC_PSL_REVISION(dev, vsec, dest) \
  56. pci_read_config_word(dev, vsec + 0xc, dest)
  57. #define CXL_READ_VSEC_CAIA_MINOR(dev, vsec, dest) \
  58. pci_read_config_byte(dev, vsec + 0xe, dest)
  59. #define CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, dest) \
  60. pci_read_config_byte(dev, vsec + 0xf, dest)
  61. #define CXL_READ_VSEC_BASE_IMAGE(dev, vsec, dest) \
  62. pci_read_config_word(dev, vsec + 0x10, dest)
  63. #define CXL_READ_VSEC_IMAGE_STATE(dev, vsec, dest) \
  64. pci_read_config_byte(dev, vsec + 0x13, dest)
  65. #define CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, val) \
  66. pci_write_config_byte(dev, vsec + 0x13, val)
  67. #define CXL_VSEC_USER_IMAGE_LOADED 0x80 /* RO */
  68. #define CXL_VSEC_PERST_LOADS_IMAGE 0x20 /* RW */
  69. #define CXL_VSEC_PERST_SELECT_USER 0x10 /* RW */
  70. #define CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, dest) \
  71. pci_read_config_dword(dev, vsec + 0x20, dest)
  72. #define CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, dest) \
  73. pci_read_config_dword(dev, vsec + 0x24, dest)
  74. #define CXL_READ_VSEC_PS_OFF(dev, vsec, dest) \
  75. pci_read_config_dword(dev, vsec + 0x28, dest)
  76. #define CXL_READ_VSEC_PS_SIZE(dev, vsec, dest) \
  77. pci_read_config_dword(dev, vsec + 0x2c, dest)
  78. /* This works a little different than the p1/p2 register accesses to make it
  79. * easier to pull out individual fields */
  80. #define AFUD_READ(afu, off) in_be64(afu->native->afu_desc_mmio + off)
  81. #define AFUD_READ_LE(afu, off) in_le64(afu->native->afu_desc_mmio + off)
  82. #define EXTRACT_PPC_BIT(val, bit) (!!(val & PPC_BIT(bit)))
  83. #define EXTRACT_PPC_BITS(val, bs, be) ((val & PPC_BITMASK(bs, be)) >> PPC_BITLSHIFT(be))
  84. #define AFUD_READ_INFO(afu) AFUD_READ(afu, 0x0)
  85. #define AFUD_NUM_INTS_PER_PROC(val) EXTRACT_PPC_BITS(val, 0, 15)
  86. #define AFUD_NUM_PROCS(val) EXTRACT_PPC_BITS(val, 16, 31)
  87. #define AFUD_NUM_CRS(val) EXTRACT_PPC_BITS(val, 32, 47)
  88. #define AFUD_MULTIMODE(val) EXTRACT_PPC_BIT(val, 48)
  89. #define AFUD_PUSH_BLOCK_TRANSFER(val) EXTRACT_PPC_BIT(val, 55)
  90. #define AFUD_DEDICATED_PROCESS(val) EXTRACT_PPC_BIT(val, 59)
  91. #define AFUD_AFU_DIRECTED(val) EXTRACT_PPC_BIT(val, 61)
  92. #define AFUD_TIME_SLICED(val) EXTRACT_PPC_BIT(val, 63)
  93. #define AFUD_READ_CR(afu) AFUD_READ(afu, 0x20)
  94. #define AFUD_CR_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  95. #define AFUD_READ_CR_OFF(afu) AFUD_READ(afu, 0x28)
  96. #define AFUD_READ_PPPSA(afu) AFUD_READ(afu, 0x30)
  97. #define AFUD_PPPSA_PP(val) EXTRACT_PPC_BIT(val, 6)
  98. #define AFUD_PPPSA_PSA(val) EXTRACT_PPC_BIT(val, 7)
  99. #define AFUD_PPPSA_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  100. #define AFUD_READ_PPPSA_OFF(afu) AFUD_READ(afu, 0x38)
  101. #define AFUD_READ_EB(afu) AFUD_READ(afu, 0x40)
  102. #define AFUD_EB_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  103. #define AFUD_READ_EB_OFF(afu) AFUD_READ(afu, 0x48)
  104. static const struct pci_device_id cxl_pci_tbl[] = {
  105. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0477), },
  106. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x044b), },
  107. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x04cf), },
  108. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0601), },
  109. { PCI_DEVICE_CLASS(0x120000, ~0), },
  110. { }
  111. };
  112. MODULE_DEVICE_TABLE(pci, cxl_pci_tbl);
  113. /*
  114. * Mostly using these wrappers to avoid confusion:
  115. * priv 1 is BAR2, while priv 2 is BAR0
  116. */
  117. static inline resource_size_t p1_base(struct pci_dev *dev)
  118. {
  119. return pci_resource_start(dev, 2);
  120. }
  121. static inline resource_size_t p1_size(struct pci_dev *dev)
  122. {
  123. return pci_resource_len(dev, 2);
  124. }
  125. static inline resource_size_t p2_base(struct pci_dev *dev)
  126. {
  127. return pci_resource_start(dev, 0);
  128. }
  129. static inline resource_size_t p2_size(struct pci_dev *dev)
  130. {
  131. return pci_resource_len(dev, 0);
  132. }
  133. static int find_cxl_vsec(struct pci_dev *dev)
  134. {
  135. int vsec = 0;
  136. u16 val;
  137. while ((vsec = pci_find_next_ext_capability(dev, vsec, PCI_EXT_CAP_ID_VNDR))) {
  138. pci_read_config_word(dev, vsec + 0x4, &val);
  139. if (val == CXL_PCI_VSEC_ID)
  140. return vsec;
  141. }
  142. return 0;
  143. }
  144. static void dump_cxl_config_space(struct pci_dev *dev)
  145. {
  146. int vsec;
  147. u32 val;
  148. dev_info(&dev->dev, "dump_cxl_config_space\n");
  149. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &val);
  150. dev_info(&dev->dev, "BAR0: %#.8x\n", val);
  151. pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &val);
  152. dev_info(&dev->dev, "BAR1: %#.8x\n", val);
  153. pci_read_config_dword(dev, PCI_BASE_ADDRESS_2, &val);
  154. dev_info(&dev->dev, "BAR2: %#.8x\n", val);
  155. pci_read_config_dword(dev, PCI_BASE_ADDRESS_3, &val);
  156. dev_info(&dev->dev, "BAR3: %#.8x\n", val);
  157. pci_read_config_dword(dev, PCI_BASE_ADDRESS_4, &val);
  158. dev_info(&dev->dev, "BAR4: %#.8x\n", val);
  159. pci_read_config_dword(dev, PCI_BASE_ADDRESS_5, &val);
  160. dev_info(&dev->dev, "BAR5: %#.8x\n", val);
  161. dev_info(&dev->dev, "p1 regs: %#llx, len: %#llx\n",
  162. p1_base(dev), p1_size(dev));
  163. dev_info(&dev->dev, "p2 regs: %#llx, len: %#llx\n",
  164. p2_base(dev), p2_size(dev));
  165. dev_info(&dev->dev, "BAR 4/5: %#llx, len: %#llx\n",
  166. pci_resource_start(dev, 4), pci_resource_len(dev, 4));
  167. if (!(vsec = find_cxl_vsec(dev)))
  168. return;
  169. #define show_reg(name, what) \
  170. dev_info(&dev->dev, "cxl vsec: %30s: %#x\n", name, what)
  171. pci_read_config_dword(dev, vsec + 0x0, &val);
  172. show_reg("Cap ID", (val >> 0) & 0xffff);
  173. show_reg("Cap Ver", (val >> 16) & 0xf);
  174. show_reg("Next Cap Ptr", (val >> 20) & 0xfff);
  175. pci_read_config_dword(dev, vsec + 0x4, &val);
  176. show_reg("VSEC ID", (val >> 0) & 0xffff);
  177. show_reg("VSEC Rev", (val >> 16) & 0xf);
  178. show_reg("VSEC Length", (val >> 20) & 0xfff);
  179. pci_read_config_dword(dev, vsec + 0x8, &val);
  180. show_reg("Num AFUs", (val >> 0) & 0xff);
  181. show_reg("Status", (val >> 8) & 0xff);
  182. show_reg("Mode Control", (val >> 16) & 0xff);
  183. show_reg("Reserved", (val >> 24) & 0xff);
  184. pci_read_config_dword(dev, vsec + 0xc, &val);
  185. show_reg("PSL Rev", (val >> 0) & 0xffff);
  186. show_reg("CAIA Ver", (val >> 16) & 0xffff);
  187. pci_read_config_dword(dev, vsec + 0x10, &val);
  188. show_reg("Base Image Rev", (val >> 0) & 0xffff);
  189. show_reg("Reserved", (val >> 16) & 0x0fff);
  190. show_reg("Image Control", (val >> 28) & 0x3);
  191. show_reg("Reserved", (val >> 30) & 0x1);
  192. show_reg("Image Loaded", (val >> 31) & 0x1);
  193. pci_read_config_dword(dev, vsec + 0x14, &val);
  194. show_reg("Reserved", val);
  195. pci_read_config_dword(dev, vsec + 0x18, &val);
  196. show_reg("Reserved", val);
  197. pci_read_config_dword(dev, vsec + 0x1c, &val);
  198. show_reg("Reserved", val);
  199. pci_read_config_dword(dev, vsec + 0x20, &val);
  200. show_reg("AFU Descriptor Offset", val);
  201. pci_read_config_dword(dev, vsec + 0x24, &val);
  202. show_reg("AFU Descriptor Size", val);
  203. pci_read_config_dword(dev, vsec + 0x28, &val);
  204. show_reg("Problem State Offset", val);
  205. pci_read_config_dword(dev, vsec + 0x2c, &val);
  206. show_reg("Problem State Size", val);
  207. pci_read_config_dword(dev, vsec + 0x30, &val);
  208. show_reg("Reserved", val);
  209. pci_read_config_dword(dev, vsec + 0x34, &val);
  210. show_reg("Reserved", val);
  211. pci_read_config_dword(dev, vsec + 0x38, &val);
  212. show_reg("Reserved", val);
  213. pci_read_config_dword(dev, vsec + 0x3c, &val);
  214. show_reg("Reserved", val);
  215. pci_read_config_dword(dev, vsec + 0x40, &val);
  216. show_reg("PSL Programming Port", val);
  217. pci_read_config_dword(dev, vsec + 0x44, &val);
  218. show_reg("PSL Programming Control", val);
  219. pci_read_config_dword(dev, vsec + 0x48, &val);
  220. show_reg("Reserved", val);
  221. pci_read_config_dword(dev, vsec + 0x4c, &val);
  222. show_reg("Reserved", val);
  223. pci_read_config_dword(dev, vsec + 0x50, &val);
  224. show_reg("Flash Address Register", val);
  225. pci_read_config_dword(dev, vsec + 0x54, &val);
  226. show_reg("Flash Size Register", val);
  227. pci_read_config_dword(dev, vsec + 0x58, &val);
  228. show_reg("Flash Status/Control Register", val);
  229. pci_read_config_dword(dev, vsec + 0x58, &val);
  230. show_reg("Flash Data Port", val);
  231. #undef show_reg
  232. }
  233. static void dump_afu_descriptor(struct cxl_afu *afu)
  234. {
  235. u64 val, afu_cr_num, afu_cr_off, afu_cr_len;
  236. int i;
  237. #define show_reg(name, what) \
  238. dev_info(&afu->dev, "afu desc: %30s: %#llx\n", name, what)
  239. val = AFUD_READ_INFO(afu);
  240. show_reg("num_ints_per_process", AFUD_NUM_INTS_PER_PROC(val));
  241. show_reg("num_of_processes", AFUD_NUM_PROCS(val));
  242. show_reg("num_of_afu_CRs", AFUD_NUM_CRS(val));
  243. show_reg("req_prog_mode", val & 0xffffULL);
  244. afu_cr_num = AFUD_NUM_CRS(val);
  245. val = AFUD_READ(afu, 0x8);
  246. show_reg("Reserved", val);
  247. val = AFUD_READ(afu, 0x10);
  248. show_reg("Reserved", val);
  249. val = AFUD_READ(afu, 0x18);
  250. show_reg("Reserved", val);
  251. val = AFUD_READ_CR(afu);
  252. show_reg("Reserved", (val >> (63-7)) & 0xff);
  253. show_reg("AFU_CR_len", AFUD_CR_LEN(val));
  254. afu_cr_len = AFUD_CR_LEN(val) * 256;
  255. val = AFUD_READ_CR_OFF(afu);
  256. afu_cr_off = val;
  257. show_reg("AFU_CR_offset", val);
  258. val = AFUD_READ_PPPSA(afu);
  259. show_reg("PerProcessPSA_control", (val >> (63-7)) & 0xff);
  260. show_reg("PerProcessPSA Length", AFUD_PPPSA_LEN(val));
  261. val = AFUD_READ_PPPSA_OFF(afu);
  262. show_reg("PerProcessPSA_offset", val);
  263. val = AFUD_READ_EB(afu);
  264. show_reg("Reserved", (val >> (63-7)) & 0xff);
  265. show_reg("AFU_EB_len", AFUD_EB_LEN(val));
  266. val = AFUD_READ_EB_OFF(afu);
  267. show_reg("AFU_EB_offset", val);
  268. for (i = 0; i < afu_cr_num; i++) {
  269. val = AFUD_READ_LE(afu, afu_cr_off + i * afu_cr_len);
  270. show_reg("CR Vendor", val & 0xffff);
  271. show_reg("CR Device", (val >> 16) & 0xffff);
  272. }
  273. #undef show_reg
  274. }
  275. static int init_implementation_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
  276. {
  277. struct device_node *np;
  278. const __be32 *prop;
  279. u64 psl_dsnctl;
  280. u64 chipid;
  281. if (!(np = pnv_pci_get_phb_node(dev)))
  282. return -ENODEV;
  283. while (np && !(prop = of_get_property(np, "ibm,chip-id", NULL)))
  284. np = of_get_next_parent(np);
  285. if (!np)
  286. return -ENODEV;
  287. chipid = be32_to_cpup(prop);
  288. of_node_put(np);
  289. /* Tell PSL where to route data to */
  290. psl_dsnctl = 0x02E8900002000000ULL | (chipid << (63-5));
  291. cxl_p1_write(adapter, CXL_PSL_DSNDCTL, psl_dsnctl);
  292. cxl_p1_write(adapter, CXL_PSL_RESLCKTO, 0x20000000200ULL);
  293. /* snoop write mask */
  294. cxl_p1_write(adapter, CXL_PSL_SNWRALLOC, 0x00000000FFFFFFFFULL);
  295. /* set fir_accum */
  296. cxl_p1_write(adapter, CXL_PSL_FIR_CNTL, 0x0800000000000000ULL);
  297. /* for debugging with trace arrays */
  298. cxl_p1_write(adapter, CXL_PSL_TRACE, 0x0000FF7C00000000ULL);
  299. return 0;
  300. }
  301. #define TBSYNC_CNT(n) (((u64)n & 0x7) << (63-6))
  302. #define _2048_250MHZ_CYCLES 1
  303. static int cxl_setup_psl_timebase(struct cxl *adapter, struct pci_dev *dev)
  304. {
  305. u64 psl_tb;
  306. int delta;
  307. unsigned int retry = 0;
  308. struct device_node *np;
  309. if (!(np = pnv_pci_get_phb_node(dev)))
  310. return -ENODEV;
  311. /* Do not fail when CAPP timebase sync is not supported by OPAL */
  312. of_node_get(np);
  313. if (! of_get_property(np, "ibm,capp-timebase-sync", NULL)) {
  314. of_node_put(np);
  315. pr_err("PSL: Timebase sync: OPAL support missing\n");
  316. return 0;
  317. }
  318. of_node_put(np);
  319. /*
  320. * Setup PSL Timebase Control and Status register
  321. * with the recommended Timebase Sync Count value
  322. */
  323. cxl_p1_write(adapter, CXL_PSL_TB_CTLSTAT,
  324. TBSYNC_CNT(2 * _2048_250MHZ_CYCLES));
  325. /* Enable PSL Timebase */
  326. cxl_p1_write(adapter, CXL_PSL_Control, 0x0000000000000000);
  327. cxl_p1_write(adapter, CXL_PSL_Control, CXL_PSL_Control_tb);
  328. /* Wait until CORE TB and PSL TB difference <= 16usecs */
  329. do {
  330. msleep(1);
  331. if (retry++ > 5) {
  332. pr_err("PSL: Timebase sync: giving up!\n");
  333. return -EIO;
  334. }
  335. psl_tb = cxl_p1_read(adapter, CXL_PSL_Timebase);
  336. delta = mftb() - psl_tb;
  337. if (delta < 0)
  338. delta = -delta;
  339. } while (tb_to_ns(delta) > 16000);
  340. return 0;
  341. }
  342. static int init_implementation_afu_regs(struct cxl_afu *afu)
  343. {
  344. /* read/write masks for this slice */
  345. cxl_p1n_write(afu, CXL_PSL_APCALLOC_A, 0xFFFFFFFEFEFEFEFEULL);
  346. /* APC read/write masks for this slice */
  347. cxl_p1n_write(afu, CXL_PSL_COALLOC_A, 0xFF000000FEFEFEFEULL);
  348. /* for debugging with trace arrays */
  349. cxl_p1n_write(afu, CXL_PSL_SLICE_TRACE, 0x0000FFFF00000000ULL);
  350. cxl_p1n_write(afu, CXL_PSL_RXCTL_A, CXL_PSL_RXCTL_AFUHP_4S);
  351. return 0;
  352. }
  353. int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq,
  354. unsigned int virq)
  355. {
  356. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  357. return pnv_cxl_ioda_msi_setup(dev, hwirq, virq);
  358. }
  359. int cxl_update_image_control(struct cxl *adapter)
  360. {
  361. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  362. int rc;
  363. int vsec;
  364. u8 image_state;
  365. if (!(vsec = find_cxl_vsec(dev))) {
  366. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  367. return -ENODEV;
  368. }
  369. if ((rc = CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state))) {
  370. dev_err(&dev->dev, "failed to read image state: %i\n", rc);
  371. return rc;
  372. }
  373. if (adapter->perst_loads_image)
  374. image_state |= CXL_VSEC_PERST_LOADS_IMAGE;
  375. else
  376. image_state &= ~CXL_VSEC_PERST_LOADS_IMAGE;
  377. if (adapter->perst_select_user)
  378. image_state |= CXL_VSEC_PERST_SELECT_USER;
  379. else
  380. image_state &= ~CXL_VSEC_PERST_SELECT_USER;
  381. if ((rc = CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, image_state))) {
  382. dev_err(&dev->dev, "failed to update image control: %i\n", rc);
  383. return rc;
  384. }
  385. return 0;
  386. }
  387. int cxl_pci_alloc_one_irq(struct cxl *adapter)
  388. {
  389. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  390. return pnv_cxl_alloc_hwirqs(dev, 1);
  391. }
  392. void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq)
  393. {
  394. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  395. return pnv_cxl_release_hwirqs(dev, hwirq, 1);
  396. }
  397. int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs,
  398. struct cxl *adapter, unsigned int num)
  399. {
  400. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  401. return pnv_cxl_alloc_hwirq_ranges(irqs, dev, num);
  402. }
  403. void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs,
  404. struct cxl *adapter)
  405. {
  406. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  407. pnv_cxl_release_hwirq_ranges(irqs, dev);
  408. }
  409. static int setup_cxl_bars(struct pci_dev *dev)
  410. {
  411. /* Safety check in case we get backported to < 3.17 without M64 */
  412. if ((p1_base(dev) < 0x100000000ULL) ||
  413. (p2_base(dev) < 0x100000000ULL)) {
  414. dev_err(&dev->dev, "ABORTING: M32 BAR assignment incompatible with CXL\n");
  415. return -ENODEV;
  416. }
  417. /*
  418. * BAR 4/5 has a special meaning for CXL and must be programmed with a
  419. * special value corresponding to the CXL protocol address range.
  420. * For POWER 8 that means bits 48:49 must be set to 10
  421. */
  422. pci_write_config_dword(dev, PCI_BASE_ADDRESS_4, 0x00000000);
  423. pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, 0x00020000);
  424. return 0;
  425. }
  426. /* pciex node: ibm,opal-m64-window = <0x3d058 0x0 0x3d058 0x0 0x8 0x0>; */
  427. static int switch_card_to_cxl(struct pci_dev *dev)
  428. {
  429. int vsec;
  430. u8 val;
  431. int rc;
  432. dev_info(&dev->dev, "switch card to CXL\n");
  433. if (!(vsec = find_cxl_vsec(dev))) {
  434. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  435. return -ENODEV;
  436. }
  437. if ((rc = CXL_READ_VSEC_MODE_CONTROL(dev, vsec, &val))) {
  438. dev_err(&dev->dev, "failed to read current mode control: %i", rc);
  439. return rc;
  440. }
  441. val &= ~CXL_VSEC_PROTOCOL_MASK;
  442. val |= CXL_VSEC_PROTOCOL_256TB | CXL_VSEC_PROTOCOL_ENABLE;
  443. if ((rc = CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val))) {
  444. dev_err(&dev->dev, "failed to enable CXL protocol: %i", rc);
  445. return rc;
  446. }
  447. /*
  448. * The CAIA spec (v0.12 11.6 Bi-modal Device Support) states
  449. * we must wait 100ms after this mode switch before touching
  450. * PCIe config space.
  451. */
  452. msleep(100);
  453. return 0;
  454. }
  455. static int pci_map_slice_regs(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  456. {
  457. u64 p1n_base, p2n_base, afu_desc;
  458. const u64 p1n_size = 0x100;
  459. const u64 p2n_size = 0x1000;
  460. p1n_base = p1_base(dev) + 0x10000 + (afu->slice * p1n_size);
  461. p2n_base = p2_base(dev) + (afu->slice * p2n_size);
  462. afu->psn_phys = p2_base(dev) + (adapter->native->ps_off + (afu->slice * adapter->ps_size));
  463. afu_desc = p2_base(dev) + adapter->native->afu_desc_off + (afu->slice * adapter->native->afu_desc_size);
  464. if (!(afu->native->p1n_mmio = ioremap(p1n_base, p1n_size)))
  465. goto err;
  466. if (!(afu->p2n_mmio = ioremap(p2n_base, p2n_size)))
  467. goto err1;
  468. if (afu_desc) {
  469. if (!(afu->native->afu_desc_mmio = ioremap(afu_desc, adapter->native->afu_desc_size)))
  470. goto err2;
  471. }
  472. return 0;
  473. err2:
  474. iounmap(afu->p2n_mmio);
  475. err1:
  476. iounmap(afu->native->p1n_mmio);
  477. err:
  478. dev_err(&afu->dev, "Error mapping AFU MMIO regions\n");
  479. return -ENOMEM;
  480. }
  481. static void pci_unmap_slice_regs(struct cxl_afu *afu)
  482. {
  483. if (afu->p2n_mmio) {
  484. iounmap(afu->p2n_mmio);
  485. afu->p2n_mmio = NULL;
  486. }
  487. if (afu->native->p1n_mmio) {
  488. iounmap(afu->native->p1n_mmio);
  489. afu->native->p1n_mmio = NULL;
  490. }
  491. if (afu->native->afu_desc_mmio) {
  492. iounmap(afu->native->afu_desc_mmio);
  493. afu->native->afu_desc_mmio = NULL;
  494. }
  495. }
  496. void cxl_pci_release_afu(struct device *dev)
  497. {
  498. struct cxl_afu *afu = to_cxl_afu(dev);
  499. pr_devel("%s\n", __func__);
  500. idr_destroy(&afu->contexts_idr);
  501. cxl_release_spa(afu);
  502. kfree(afu->native);
  503. kfree(afu);
  504. }
  505. /* Expects AFU struct to have recently been zeroed out */
  506. static int cxl_read_afu_descriptor(struct cxl_afu *afu)
  507. {
  508. u64 val;
  509. val = AFUD_READ_INFO(afu);
  510. afu->pp_irqs = AFUD_NUM_INTS_PER_PROC(val);
  511. afu->max_procs_virtualised = AFUD_NUM_PROCS(val);
  512. afu->crs_num = AFUD_NUM_CRS(val);
  513. if (AFUD_AFU_DIRECTED(val))
  514. afu->modes_supported |= CXL_MODE_DIRECTED;
  515. if (AFUD_DEDICATED_PROCESS(val))
  516. afu->modes_supported |= CXL_MODE_DEDICATED;
  517. if (AFUD_TIME_SLICED(val))
  518. afu->modes_supported |= CXL_MODE_TIME_SLICED;
  519. val = AFUD_READ_PPPSA(afu);
  520. afu->pp_size = AFUD_PPPSA_LEN(val) * 4096;
  521. afu->psa = AFUD_PPPSA_PSA(val);
  522. if ((afu->pp_psa = AFUD_PPPSA_PP(val)))
  523. afu->native->pp_offset = AFUD_READ_PPPSA_OFF(afu);
  524. val = AFUD_READ_CR(afu);
  525. afu->crs_len = AFUD_CR_LEN(val) * 256;
  526. afu->crs_offset = AFUD_READ_CR_OFF(afu);
  527. /* eb_len is in multiple of 4K */
  528. afu->eb_len = AFUD_EB_LEN(AFUD_READ_EB(afu)) * 4096;
  529. afu->eb_offset = AFUD_READ_EB_OFF(afu);
  530. /* eb_off is 4K aligned so lower 12 bits are always zero */
  531. if (EXTRACT_PPC_BITS(afu->eb_offset, 0, 11) != 0) {
  532. dev_warn(&afu->dev,
  533. "Invalid AFU error buffer offset %Lx\n",
  534. afu->eb_offset);
  535. dev_info(&afu->dev,
  536. "Ignoring AFU error buffer in the descriptor\n");
  537. /* indicate that no afu buffer exists */
  538. afu->eb_len = 0;
  539. }
  540. return 0;
  541. }
  542. static int cxl_afu_descriptor_looks_ok(struct cxl_afu *afu)
  543. {
  544. int i, rc;
  545. u32 val;
  546. if (afu->psa && afu->adapter->ps_size <
  547. (afu->native->pp_offset + afu->pp_size*afu->max_procs_virtualised)) {
  548. dev_err(&afu->dev, "per-process PSA can't fit inside the PSA!\n");
  549. return -ENODEV;
  550. }
  551. if (afu->pp_psa && (afu->pp_size < PAGE_SIZE))
  552. dev_warn(&afu->dev, "AFU uses < PAGE_SIZE per-process PSA!");
  553. for (i = 0; i < afu->crs_num; i++) {
  554. rc = cxl_ops->afu_cr_read32(afu, i, 0, &val);
  555. if (rc || val == 0) {
  556. dev_err(&afu->dev, "ABORTING: AFU configuration record %i is invalid\n", i);
  557. return -EINVAL;
  558. }
  559. }
  560. return 0;
  561. }
  562. static int sanitise_afu_regs(struct cxl_afu *afu)
  563. {
  564. u64 reg;
  565. /*
  566. * Clear out any regs that contain either an IVTE or address or may be
  567. * waiting on an acknowledgement to try to be a bit safer as we bring
  568. * it online
  569. */
  570. reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
  571. if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
  572. dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
  573. if (cxl_ops->afu_reset(afu))
  574. return -EIO;
  575. if (cxl_afu_disable(afu))
  576. return -EIO;
  577. if (cxl_psl_purge(afu))
  578. return -EIO;
  579. }
  580. cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
  581. cxl_p1n_write(afu, CXL_PSL_IVTE_Limit_An, 0x0000000000000000);
  582. cxl_p1n_write(afu, CXL_PSL_IVTE_Offset_An, 0x0000000000000000);
  583. cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
  584. cxl_p1n_write(afu, CXL_PSL_SPOffset_An, 0x0000000000000000);
  585. cxl_p1n_write(afu, CXL_HAURP_An, 0x0000000000000000);
  586. cxl_p2n_write(afu, CXL_CSRP_An, 0x0000000000000000);
  587. cxl_p2n_write(afu, CXL_AURP1_An, 0x0000000000000000);
  588. cxl_p2n_write(afu, CXL_AURP0_An, 0x0000000000000000);
  589. cxl_p2n_write(afu, CXL_SSTP1_An, 0x0000000000000000);
  590. cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
  591. reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  592. if (reg) {
  593. dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
  594. if (reg & CXL_PSL_DSISR_TRANS)
  595. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
  596. else
  597. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
  598. }
  599. reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
  600. if (reg) {
  601. if (reg & ~0xffff)
  602. dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
  603. cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
  604. }
  605. reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
  606. if (reg) {
  607. dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
  608. cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
  609. }
  610. return 0;
  611. }
  612. #define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
  613. /*
  614. * afu_eb_read:
  615. * Called from sysfs and reads the afu error info buffer. The h/w only supports
  616. * 4/8 bytes aligned access. So in case the requested offset/count arent 8 byte
  617. * aligned the function uses a bounce buffer which can be max PAGE_SIZE.
  618. */
  619. ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  620. loff_t off, size_t count)
  621. {
  622. loff_t aligned_start, aligned_end;
  623. size_t aligned_length;
  624. void *tbuf;
  625. const void __iomem *ebuf = afu->native->afu_desc_mmio + afu->eb_offset;
  626. if (count == 0 || off < 0 || (size_t)off >= afu->eb_len)
  627. return 0;
  628. /* calculate aligned read window */
  629. count = min((size_t)(afu->eb_len - off), count);
  630. aligned_start = round_down(off, 8);
  631. aligned_end = round_up(off + count, 8);
  632. aligned_length = aligned_end - aligned_start;
  633. /* max we can copy in one read is PAGE_SIZE */
  634. if (aligned_length > ERR_BUFF_MAX_COPY_SIZE) {
  635. aligned_length = ERR_BUFF_MAX_COPY_SIZE;
  636. count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
  637. }
  638. /* use bounce buffer for copy */
  639. tbuf = (void *)__get_free_page(GFP_TEMPORARY);
  640. if (!tbuf)
  641. return -ENOMEM;
  642. /* perform aligned read from the mmio region */
  643. memcpy_fromio(tbuf, ebuf + aligned_start, aligned_length);
  644. memcpy(buf, tbuf + (off & 0x7), count);
  645. free_page((unsigned long)tbuf);
  646. return count;
  647. }
  648. static int pci_configure_afu(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  649. {
  650. int rc;
  651. if ((rc = pci_map_slice_regs(afu, adapter, dev)))
  652. return rc;
  653. if ((rc = sanitise_afu_regs(afu)))
  654. goto err1;
  655. /* We need to reset the AFU before we can read the AFU descriptor */
  656. if ((rc = cxl_ops->afu_reset(afu)))
  657. goto err1;
  658. if (cxl_verbose)
  659. dump_afu_descriptor(afu);
  660. if ((rc = cxl_read_afu_descriptor(afu)))
  661. goto err1;
  662. if ((rc = cxl_afu_descriptor_looks_ok(afu)))
  663. goto err1;
  664. if ((rc = init_implementation_afu_regs(afu)))
  665. goto err1;
  666. if ((rc = cxl_native_register_serr_irq(afu)))
  667. goto err1;
  668. if ((rc = cxl_native_register_psl_irq(afu)))
  669. goto err2;
  670. return 0;
  671. err2:
  672. cxl_native_release_serr_irq(afu);
  673. err1:
  674. pci_unmap_slice_regs(afu);
  675. return rc;
  676. }
  677. static void pci_deconfigure_afu(struct cxl_afu *afu)
  678. {
  679. cxl_native_release_psl_irq(afu);
  680. cxl_native_release_serr_irq(afu);
  681. pci_unmap_slice_regs(afu);
  682. }
  683. static int pci_init_afu(struct cxl *adapter, int slice, struct pci_dev *dev)
  684. {
  685. struct cxl_afu *afu;
  686. int rc = -ENOMEM;
  687. afu = cxl_alloc_afu(adapter, slice);
  688. if (!afu)
  689. return -ENOMEM;
  690. afu->native = kzalloc(sizeof(struct cxl_afu_native), GFP_KERNEL);
  691. if (!afu->native)
  692. goto err_free_afu;
  693. mutex_init(&afu->native->spa_mutex);
  694. rc = dev_set_name(&afu->dev, "afu%i.%i", adapter->adapter_num, slice);
  695. if (rc)
  696. goto err_free_native;
  697. rc = pci_configure_afu(afu, adapter, dev);
  698. if (rc)
  699. goto err_free_native;
  700. /* Don't care if this fails */
  701. cxl_debugfs_afu_add(afu);
  702. /*
  703. * After we call this function we must not free the afu directly, even
  704. * if it returns an error!
  705. */
  706. if ((rc = cxl_register_afu(afu)))
  707. goto err_put1;
  708. if ((rc = cxl_sysfs_afu_add(afu)))
  709. goto err_put1;
  710. adapter->afu[afu->slice] = afu;
  711. if ((rc = cxl_pci_vphb_add(afu)))
  712. dev_info(&afu->dev, "Can't register vPHB\n");
  713. return 0;
  714. err_put1:
  715. pci_deconfigure_afu(afu);
  716. cxl_debugfs_afu_remove(afu);
  717. device_unregister(&afu->dev);
  718. return rc;
  719. err_free_native:
  720. kfree(afu->native);
  721. err_free_afu:
  722. kfree(afu);
  723. return rc;
  724. }
  725. static void cxl_pci_remove_afu(struct cxl_afu *afu)
  726. {
  727. pr_devel("%s\n", __func__);
  728. if (!afu)
  729. return;
  730. cxl_pci_vphb_remove(afu);
  731. cxl_sysfs_afu_remove(afu);
  732. cxl_debugfs_afu_remove(afu);
  733. spin_lock(&afu->adapter->afu_list_lock);
  734. afu->adapter->afu[afu->slice] = NULL;
  735. spin_unlock(&afu->adapter->afu_list_lock);
  736. cxl_context_detach_all(afu);
  737. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  738. pci_deconfigure_afu(afu);
  739. device_unregister(&afu->dev);
  740. }
  741. int cxl_pci_reset(struct cxl *adapter)
  742. {
  743. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  744. int rc;
  745. if (adapter->perst_same_image) {
  746. dev_warn(&dev->dev,
  747. "cxl: refusing to reset/reflash when perst_reloads_same_image is set.\n");
  748. return -EINVAL;
  749. }
  750. dev_info(&dev->dev, "CXL reset\n");
  751. /* pcie_warm_reset requests a fundamental pci reset which includes a
  752. * PERST assert/deassert. PERST triggers a loading of the image
  753. * if "user" or "factory" is selected in sysfs */
  754. if ((rc = pci_set_pcie_reset_state(dev, pcie_warm_reset))) {
  755. dev_err(&dev->dev, "cxl: pcie_warm_reset failed\n");
  756. return rc;
  757. }
  758. return rc;
  759. }
  760. static int cxl_map_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
  761. {
  762. if (pci_request_region(dev, 2, "priv 2 regs"))
  763. goto err1;
  764. if (pci_request_region(dev, 0, "priv 1 regs"))
  765. goto err2;
  766. pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
  767. p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
  768. if (!(adapter->native->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))
  769. goto err3;
  770. if (!(adapter->native->p2_mmio = ioremap(p2_base(dev), p2_size(dev))))
  771. goto err4;
  772. return 0;
  773. err4:
  774. iounmap(adapter->native->p1_mmio);
  775. adapter->native->p1_mmio = NULL;
  776. err3:
  777. pci_release_region(dev, 0);
  778. err2:
  779. pci_release_region(dev, 2);
  780. err1:
  781. return -ENOMEM;
  782. }
  783. static void cxl_unmap_adapter_regs(struct cxl *adapter)
  784. {
  785. if (adapter->native->p1_mmio) {
  786. iounmap(adapter->native->p1_mmio);
  787. adapter->native->p1_mmio = NULL;
  788. pci_release_region(to_pci_dev(adapter->dev.parent), 2);
  789. }
  790. if (adapter->native->p2_mmio) {
  791. iounmap(adapter->native->p2_mmio);
  792. adapter->native->p2_mmio = NULL;
  793. pci_release_region(to_pci_dev(adapter->dev.parent), 0);
  794. }
  795. }
  796. static int cxl_read_vsec(struct cxl *adapter, struct pci_dev *dev)
  797. {
  798. int vsec;
  799. u32 afu_desc_off, afu_desc_size;
  800. u32 ps_off, ps_size;
  801. u16 vseclen;
  802. u8 image_state;
  803. if (!(vsec = find_cxl_vsec(dev))) {
  804. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  805. return -ENODEV;
  806. }
  807. CXL_READ_VSEC_LENGTH(dev, vsec, &vseclen);
  808. if (vseclen < CXL_VSEC_MIN_SIZE) {
  809. dev_err(&dev->dev, "ABORTING: CXL VSEC too short\n");
  810. return -EINVAL;
  811. }
  812. CXL_READ_VSEC_STATUS(dev, vsec, &adapter->vsec_status);
  813. CXL_READ_VSEC_PSL_REVISION(dev, vsec, &adapter->psl_rev);
  814. CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, &adapter->caia_major);
  815. CXL_READ_VSEC_CAIA_MINOR(dev, vsec, &adapter->caia_minor);
  816. CXL_READ_VSEC_BASE_IMAGE(dev, vsec, &adapter->base_image);
  817. CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state);
  818. adapter->user_image_loaded = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  819. adapter->perst_select_user = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  820. CXL_READ_VSEC_NAFUS(dev, vsec, &adapter->slices);
  821. CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, &afu_desc_off);
  822. CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, &afu_desc_size);
  823. CXL_READ_VSEC_PS_OFF(dev, vsec, &ps_off);
  824. CXL_READ_VSEC_PS_SIZE(dev, vsec, &ps_size);
  825. /* Convert everything to bytes, because there is NO WAY I'd look at the
  826. * code a month later and forget what units these are in ;-) */
  827. adapter->native->ps_off = ps_off * 64 * 1024;
  828. adapter->ps_size = ps_size * 64 * 1024;
  829. adapter->native->afu_desc_off = afu_desc_off * 64 * 1024;
  830. adapter->native->afu_desc_size = afu_desc_size * 64 * 1024;
  831. /* Total IRQs - 1 PSL ERROR - #AFU*(1 slice error + 1 DSI) */
  832. adapter->user_irqs = pnv_cxl_get_irq_count(dev) - 1 - 2*adapter->slices;
  833. return 0;
  834. }
  835. /*
  836. * Workaround a PCIe Host Bridge defect on some cards, that can cause
  837. * malformed Transaction Layer Packet (TLP) errors to be erroneously
  838. * reported. Mask this error in the Uncorrectable Error Mask Register.
  839. *
  840. * The upper nibble of the PSL revision is used to distinguish between
  841. * different cards. The affected ones have it set to 0.
  842. */
  843. static void cxl_fixup_malformed_tlp(struct cxl *adapter, struct pci_dev *dev)
  844. {
  845. int aer;
  846. u32 data;
  847. if (adapter->psl_rev & 0xf000)
  848. return;
  849. if (!(aer = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR)))
  850. return;
  851. pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, &data);
  852. if (data & PCI_ERR_UNC_MALF_TLP)
  853. if (data & PCI_ERR_UNC_INTN)
  854. return;
  855. data |= PCI_ERR_UNC_MALF_TLP;
  856. data |= PCI_ERR_UNC_INTN;
  857. pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, data);
  858. }
  859. static int cxl_vsec_looks_ok(struct cxl *adapter, struct pci_dev *dev)
  860. {
  861. if (adapter->vsec_status & CXL_STATUS_SECOND_PORT)
  862. return -EBUSY;
  863. if (adapter->vsec_status & CXL_UNSUPPORTED_FEATURES) {
  864. dev_err(&dev->dev, "ABORTING: CXL requires unsupported features\n");
  865. return -EINVAL;
  866. }
  867. if (!adapter->slices) {
  868. /* Once we support dynamic reprogramming we can use the card if
  869. * it supports loadable AFUs */
  870. dev_err(&dev->dev, "ABORTING: Device has no AFUs\n");
  871. return -EINVAL;
  872. }
  873. if (!adapter->native->afu_desc_off || !adapter->native->afu_desc_size) {
  874. dev_err(&dev->dev, "ABORTING: VSEC shows no AFU descriptors\n");
  875. return -EINVAL;
  876. }
  877. if (adapter->ps_size > p2_size(dev) - adapter->native->ps_off) {
  878. dev_err(&dev->dev, "ABORTING: Problem state size larger than "
  879. "available in BAR2: 0x%llx > 0x%llx\n",
  880. adapter->ps_size, p2_size(dev) - adapter->native->ps_off);
  881. return -EINVAL;
  882. }
  883. return 0;
  884. }
  885. ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len)
  886. {
  887. return pci_read_vpd(to_pci_dev(adapter->dev.parent), 0, len, buf);
  888. }
  889. static void cxl_release_adapter(struct device *dev)
  890. {
  891. struct cxl *adapter = to_cxl_adapter(dev);
  892. pr_devel("cxl_release_adapter\n");
  893. cxl_remove_adapter_nr(adapter);
  894. kfree(adapter->native);
  895. kfree(adapter);
  896. }
  897. #define CXL_PSL_ErrIVTE_tberror (0x1ull << (63-31))
  898. static int sanitise_adapter_regs(struct cxl *adapter)
  899. {
  900. /* Clear PSL tberror bit by writing 1 to it */
  901. cxl_p1_write(adapter, CXL_PSL_ErrIVTE, CXL_PSL_ErrIVTE_tberror);
  902. return cxl_tlb_slb_invalidate(adapter);
  903. }
  904. /* This should contain *only* operations that can safely be done in
  905. * both creation and recovery.
  906. */
  907. static int cxl_configure_adapter(struct cxl *adapter, struct pci_dev *dev)
  908. {
  909. int rc;
  910. adapter->dev.parent = &dev->dev;
  911. adapter->dev.release = cxl_release_adapter;
  912. pci_set_drvdata(dev, adapter);
  913. rc = pci_enable_device(dev);
  914. if (rc) {
  915. dev_err(&dev->dev, "pci_enable_device failed: %i\n", rc);
  916. return rc;
  917. }
  918. if ((rc = cxl_read_vsec(adapter, dev)))
  919. return rc;
  920. if ((rc = cxl_vsec_looks_ok(adapter, dev)))
  921. return rc;
  922. cxl_fixup_malformed_tlp(adapter, dev);
  923. if ((rc = setup_cxl_bars(dev)))
  924. return rc;
  925. if ((rc = switch_card_to_cxl(dev)))
  926. return rc;
  927. if ((rc = cxl_update_image_control(adapter)))
  928. return rc;
  929. if ((rc = cxl_map_adapter_regs(adapter, dev)))
  930. return rc;
  931. if ((rc = sanitise_adapter_regs(adapter)))
  932. goto err;
  933. if ((rc = init_implementation_adapter_regs(adapter, dev)))
  934. goto err;
  935. if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_CAPI)))
  936. goto err;
  937. /* If recovery happened, the last step is to turn on snooping.
  938. * In the non-recovery case this has no effect */
  939. if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_SNOOP_ON)))
  940. goto err;
  941. if ((rc = cxl_setup_psl_timebase(adapter, dev)))
  942. goto err;
  943. if ((rc = cxl_native_register_psl_err_irq(adapter)))
  944. goto err;
  945. return 0;
  946. err:
  947. cxl_unmap_adapter_regs(adapter);
  948. return rc;
  949. }
  950. static void cxl_deconfigure_adapter(struct cxl *adapter)
  951. {
  952. struct pci_dev *pdev = to_pci_dev(adapter->dev.parent);
  953. cxl_native_release_psl_err_irq(adapter);
  954. cxl_unmap_adapter_regs(adapter);
  955. pci_disable_device(pdev);
  956. }
  957. static struct cxl *cxl_pci_init_adapter(struct pci_dev *dev)
  958. {
  959. struct cxl *adapter;
  960. int rc;
  961. adapter = cxl_alloc_adapter();
  962. if (!adapter)
  963. return ERR_PTR(-ENOMEM);
  964. adapter->native = kzalloc(sizeof(struct cxl_native), GFP_KERNEL);
  965. if (!adapter->native) {
  966. rc = -ENOMEM;
  967. goto err_release;
  968. }
  969. /* Set defaults for parameters which need to persist over
  970. * configure/reconfigure
  971. */
  972. adapter->perst_loads_image = true;
  973. adapter->perst_same_image = false;
  974. rc = cxl_configure_adapter(adapter, dev);
  975. if (rc) {
  976. pci_disable_device(dev);
  977. goto err_release;
  978. }
  979. /* Don't care if this one fails: */
  980. cxl_debugfs_adapter_add(adapter);
  981. /*
  982. * After we call this function we must not free the adapter directly,
  983. * even if it returns an error!
  984. */
  985. if ((rc = cxl_register_adapter(adapter)))
  986. goto err_put1;
  987. if ((rc = cxl_sysfs_adapter_add(adapter)))
  988. goto err_put1;
  989. return adapter;
  990. err_put1:
  991. /* This should mirror cxl_remove_adapter, except without the
  992. * sysfs parts
  993. */
  994. cxl_debugfs_adapter_remove(adapter);
  995. cxl_deconfigure_adapter(adapter);
  996. device_unregister(&adapter->dev);
  997. return ERR_PTR(rc);
  998. err_release:
  999. cxl_release_adapter(&adapter->dev);
  1000. return ERR_PTR(rc);
  1001. }
  1002. static void cxl_pci_remove_adapter(struct cxl *adapter)
  1003. {
  1004. pr_devel("cxl_remove_adapter\n");
  1005. cxl_sysfs_adapter_remove(adapter);
  1006. cxl_debugfs_adapter_remove(adapter);
  1007. cxl_deconfigure_adapter(adapter);
  1008. device_unregister(&adapter->dev);
  1009. }
  1010. static int cxl_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1011. {
  1012. struct cxl *adapter;
  1013. int slice;
  1014. int rc;
  1015. if (cxl_pci_is_vphb_device(dev)) {
  1016. dev_dbg(&dev->dev, "cxl_init_adapter: Ignoring cxl vphb device\n");
  1017. return -ENODEV;
  1018. }
  1019. if (cxl_verbose)
  1020. dump_cxl_config_space(dev);
  1021. adapter = cxl_pci_init_adapter(dev);
  1022. if (IS_ERR(adapter)) {
  1023. dev_err(&dev->dev, "cxl_init_adapter failed: %li\n", PTR_ERR(adapter));
  1024. return PTR_ERR(adapter);
  1025. }
  1026. for (slice = 0; slice < adapter->slices; slice++) {
  1027. if ((rc = pci_init_afu(adapter, slice, dev))) {
  1028. dev_err(&dev->dev, "AFU %i failed to initialise: %i\n", slice, rc);
  1029. continue;
  1030. }
  1031. rc = cxl_afu_select_best_mode(adapter->afu[slice]);
  1032. if (rc)
  1033. dev_err(&dev->dev, "AFU %i failed to start: %i\n", slice, rc);
  1034. }
  1035. return 0;
  1036. }
  1037. static void cxl_remove(struct pci_dev *dev)
  1038. {
  1039. struct cxl *adapter = pci_get_drvdata(dev);
  1040. struct cxl_afu *afu;
  1041. int i;
  1042. /*
  1043. * Lock to prevent someone grabbing a ref through the adapter list as
  1044. * we are removing it
  1045. */
  1046. for (i = 0; i < adapter->slices; i++) {
  1047. afu = adapter->afu[i];
  1048. cxl_pci_remove_afu(afu);
  1049. }
  1050. cxl_pci_remove_adapter(adapter);
  1051. }
  1052. static pci_ers_result_t cxl_vphb_error_detected(struct cxl_afu *afu,
  1053. pci_channel_state_t state)
  1054. {
  1055. struct pci_dev *afu_dev;
  1056. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1057. pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
  1058. /* There should only be one entry, but go through the list
  1059. * anyway
  1060. */
  1061. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1062. if (!afu_dev->driver)
  1063. continue;
  1064. afu_dev->error_state = state;
  1065. if (afu_dev->driver->err_handler)
  1066. afu_result = afu_dev->driver->err_handler->error_detected(afu_dev,
  1067. state);
  1068. /* Disconnect trumps all, NONE trumps NEED_RESET */
  1069. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1070. result = PCI_ERS_RESULT_DISCONNECT;
  1071. else if ((afu_result == PCI_ERS_RESULT_NONE) &&
  1072. (result == PCI_ERS_RESULT_NEED_RESET))
  1073. result = PCI_ERS_RESULT_NONE;
  1074. }
  1075. return result;
  1076. }
  1077. static pci_ers_result_t cxl_pci_error_detected(struct pci_dev *pdev,
  1078. pci_channel_state_t state)
  1079. {
  1080. struct cxl *adapter = pci_get_drvdata(pdev);
  1081. struct cxl_afu *afu;
  1082. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1083. int i;
  1084. /* At this point, we could still have an interrupt pending.
  1085. * Let's try to get them out of the way before they do
  1086. * anything we don't like.
  1087. */
  1088. schedule();
  1089. /* If we're permanently dead, give up. */
  1090. if (state == pci_channel_io_perm_failure) {
  1091. /* Tell the AFU drivers; but we don't care what they
  1092. * say, we're going away.
  1093. */
  1094. for (i = 0; i < adapter->slices; i++) {
  1095. afu = adapter->afu[i];
  1096. cxl_vphb_error_detected(afu, state);
  1097. }
  1098. return PCI_ERS_RESULT_DISCONNECT;
  1099. }
  1100. /* Are we reflashing?
  1101. *
  1102. * If we reflash, we could come back as something entirely
  1103. * different, including a non-CAPI card. As such, by default
  1104. * we don't participate in the process. We'll be unbound and
  1105. * the slot re-probed. (TODO: check EEH doesn't blindly rebind
  1106. * us!)
  1107. *
  1108. * However, this isn't the entire story: for reliablity
  1109. * reasons, we usually want to reflash the FPGA on PERST in
  1110. * order to get back to a more reliable known-good state.
  1111. *
  1112. * This causes us a bit of a problem: if we reflash we can't
  1113. * trust that we'll come back the same - we could have a new
  1114. * image and been PERSTed in order to load that
  1115. * image. However, most of the time we actually *will* come
  1116. * back the same - for example a regular EEH event.
  1117. *
  1118. * Therefore, we allow the user to assert that the image is
  1119. * indeed the same and that we should continue on into EEH
  1120. * anyway.
  1121. */
  1122. if (adapter->perst_loads_image && !adapter->perst_same_image) {
  1123. /* TODO take the PHB out of CXL mode */
  1124. dev_info(&pdev->dev, "reflashing, so opting out of EEH!\n");
  1125. return PCI_ERS_RESULT_NONE;
  1126. }
  1127. /*
  1128. * At this point, we want to try to recover. We'll always
  1129. * need a complete slot reset: we don't trust any other reset.
  1130. *
  1131. * Now, we go through each AFU:
  1132. * - We send the driver, if bound, an error_detected callback.
  1133. * We expect it to clean up, but it can also tell us to give
  1134. * up and permanently detach the card. To simplify things, if
  1135. * any bound AFU driver doesn't support EEH, we give up on EEH.
  1136. *
  1137. * - We detach all contexts associated with the AFU. This
  1138. * does not free them, but puts them into a CLOSED state
  1139. * which causes any the associated files to return useful
  1140. * errors to userland. It also unmaps, but does not free,
  1141. * any IRQs.
  1142. *
  1143. * - We clean up our side: releasing and unmapping resources we hold
  1144. * so we can wire them up again when the hardware comes back up.
  1145. *
  1146. * Driver authors should note:
  1147. *
  1148. * - Any contexts you create in your kernel driver (except
  1149. * those associated with anonymous file descriptors) are
  1150. * your responsibility to free and recreate. Likewise with
  1151. * any attached resources.
  1152. *
  1153. * - We will take responsibility for re-initialising the
  1154. * device context (the one set up for you in
  1155. * cxl_pci_enable_device_hook and accessed through
  1156. * cxl_get_context). If you've attached IRQs or other
  1157. * resources to it, they remains yours to free.
  1158. *
  1159. * You can call the same functions to release resources as you
  1160. * normally would: we make sure that these functions continue
  1161. * to work when the hardware is down.
  1162. *
  1163. * Two examples:
  1164. *
  1165. * 1) If you normally free all your resources at the end of
  1166. * each request, or if you use anonymous FDs, your
  1167. * error_detected callback can simply set a flag to tell
  1168. * your driver not to start any new calls. You can then
  1169. * clear the flag in the resume callback.
  1170. *
  1171. * 2) If you normally allocate your resources on startup:
  1172. * * Set a flag in error_detected as above.
  1173. * * Let CXL detach your contexts.
  1174. * * In slot_reset, free the old resources and allocate new ones.
  1175. * * In resume, clear the flag to allow things to start.
  1176. */
  1177. for (i = 0; i < adapter->slices; i++) {
  1178. afu = adapter->afu[i];
  1179. result = cxl_vphb_error_detected(afu, state);
  1180. /* Only continue if everyone agrees on NEED_RESET */
  1181. if (result != PCI_ERS_RESULT_NEED_RESET)
  1182. return result;
  1183. cxl_context_detach_all(afu);
  1184. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  1185. pci_deconfigure_afu(afu);
  1186. }
  1187. cxl_deconfigure_adapter(adapter);
  1188. return result;
  1189. }
  1190. static pci_ers_result_t cxl_pci_slot_reset(struct pci_dev *pdev)
  1191. {
  1192. struct cxl *adapter = pci_get_drvdata(pdev);
  1193. struct cxl_afu *afu;
  1194. struct cxl_context *ctx;
  1195. struct pci_dev *afu_dev;
  1196. pci_ers_result_t afu_result = PCI_ERS_RESULT_RECOVERED;
  1197. pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
  1198. int i;
  1199. if (cxl_configure_adapter(adapter, pdev))
  1200. goto err;
  1201. for (i = 0; i < adapter->slices; i++) {
  1202. afu = adapter->afu[i];
  1203. if (pci_configure_afu(afu, adapter, pdev))
  1204. goto err;
  1205. if (cxl_afu_select_best_mode(afu))
  1206. goto err;
  1207. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1208. /* Reset the device context.
  1209. * TODO: make this less disruptive
  1210. */
  1211. ctx = cxl_get_context(afu_dev);
  1212. if (ctx && cxl_release_context(ctx))
  1213. goto err;
  1214. ctx = cxl_dev_context_init(afu_dev);
  1215. if (!ctx)
  1216. goto err;
  1217. afu_dev->dev.archdata.cxl_ctx = ctx;
  1218. if (cxl_ops->afu_check_and_enable(afu))
  1219. goto err;
  1220. afu_dev->error_state = pci_channel_io_normal;
  1221. /* If there's a driver attached, allow it to
  1222. * chime in on recovery. Drivers should check
  1223. * if everything has come back OK, but
  1224. * shouldn't start new work until we call
  1225. * their resume function.
  1226. */
  1227. if (!afu_dev->driver)
  1228. continue;
  1229. if (afu_dev->driver->err_handler &&
  1230. afu_dev->driver->err_handler->slot_reset)
  1231. afu_result = afu_dev->driver->err_handler->slot_reset(afu_dev);
  1232. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1233. result = PCI_ERS_RESULT_DISCONNECT;
  1234. }
  1235. }
  1236. return result;
  1237. err:
  1238. /* All the bits that happen in both error_detected and cxl_remove
  1239. * should be idempotent, so we don't need to worry about leaving a mix
  1240. * of unconfigured and reconfigured resources.
  1241. */
  1242. dev_err(&pdev->dev, "EEH recovery failed. Asking to be disconnected.\n");
  1243. return PCI_ERS_RESULT_DISCONNECT;
  1244. }
  1245. static void cxl_pci_resume(struct pci_dev *pdev)
  1246. {
  1247. struct cxl *adapter = pci_get_drvdata(pdev);
  1248. struct cxl_afu *afu;
  1249. struct pci_dev *afu_dev;
  1250. int i;
  1251. /* Everything is back now. Drivers should restart work now.
  1252. * This is not the place to be checking if everything came back up
  1253. * properly, because there's no return value: do that in slot_reset.
  1254. */
  1255. for (i = 0; i < adapter->slices; i++) {
  1256. afu = adapter->afu[i];
  1257. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1258. if (afu_dev->driver && afu_dev->driver->err_handler &&
  1259. afu_dev->driver->err_handler->resume)
  1260. afu_dev->driver->err_handler->resume(afu_dev);
  1261. }
  1262. }
  1263. }
  1264. static const struct pci_error_handlers cxl_err_handler = {
  1265. .error_detected = cxl_pci_error_detected,
  1266. .slot_reset = cxl_pci_slot_reset,
  1267. .resume = cxl_pci_resume,
  1268. };
  1269. struct pci_driver cxl_pci_driver = {
  1270. .name = "cxl-pci",
  1271. .id_table = cxl_pci_tbl,
  1272. .probe = cxl_probe,
  1273. .remove = cxl_remove,
  1274. .shutdown = cxl_remove,
  1275. .err_handler = &cxl_err_handler,
  1276. };