i40iw_d.h 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713
  1. /*******************************************************************************
  2. *
  3. * Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenFabrics.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. *
  33. *******************************************************************************/
  34. #ifndef I40IW_D_H
  35. #define I40IW_D_H
  36. #define I40IW_DB_ADDR_OFFSET (4 * 1024 * 1024 - 64 * 1024)
  37. #define I40IW_VF_DB_ADDR_OFFSET (64 * 1024)
  38. #define I40IW_PUSH_OFFSET (4 * 1024 * 1024)
  39. #define I40IW_PF_FIRST_PUSH_PAGE_INDEX 16
  40. #define I40IW_VF_PUSH_OFFSET ((8 + 64) * 1024)
  41. #define I40IW_VF_FIRST_PUSH_PAGE_INDEX 2
  42. #define I40IW_PE_DB_SIZE_4M 1
  43. #define I40IW_PE_DB_SIZE_8M 2
  44. #define I40IW_DDP_VER 1
  45. #define I40IW_RDMAP_VER 1
  46. #define I40IW_RDMA_MODE_RDMAC 0
  47. #define I40IW_RDMA_MODE_IETF 1
  48. #define I40IW_QP_STATE_INVALID 0
  49. #define I40IW_QP_STATE_IDLE 1
  50. #define I40IW_QP_STATE_RTS 2
  51. #define I40IW_QP_STATE_CLOSING 3
  52. #define I40IW_QP_STATE_RESERVED 4
  53. #define I40IW_QP_STATE_TERMINATE 5
  54. #define I40IW_QP_STATE_ERROR 6
  55. #define I40IW_STAG_STATE_INVALID 0
  56. #define I40IW_STAG_STATE_VALID 1
  57. #define I40IW_STAG_TYPE_SHARED 0
  58. #define I40IW_STAG_TYPE_NONSHARED 1
  59. #define I40IW_MAX_USER_PRIORITY 8
  60. #define LS_64_1(val, bits) ((u64)(uintptr_t)val << bits)
  61. #define RS_64_1(val, bits) ((u64)(uintptr_t)val >> bits)
  62. #define LS_32_1(val, bits) (u32)(val << bits)
  63. #define RS_32_1(val, bits) (u32)(val >> bits)
  64. #define I40E_HI_DWORD(x) ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF))
  65. #define LS_64(val, field) (((u64)val << field ## _SHIFT) & (field ## _MASK))
  66. #define RS_64(val, field) ((u64)(val & field ## _MASK) >> field ## _SHIFT)
  67. #define LS_32(val, field) ((val << field ## _SHIFT) & (field ## _MASK))
  68. #define RS_32(val, field) ((val & field ## _MASK) >> field ## _SHIFT)
  69. #define TERM_DDP_LEN_TAGGED 14
  70. #define TERM_DDP_LEN_UNTAGGED 18
  71. #define TERM_RDMA_LEN 28
  72. #define RDMA_OPCODE_MASK 0x0f
  73. #define RDMA_READ_REQ_OPCODE 1
  74. #define Q2_BAD_FRAME_OFFSET 72
  75. #define CQE_MAJOR_DRV 0x8000
  76. #define I40IW_TERM_SENT 0x01
  77. #define I40IW_TERM_RCVD 0x02
  78. #define I40IW_TERM_DONE 0x04
  79. #define I40IW_MAC_HLEN 14
  80. #define I40IW_INVALID_WQE_INDEX 0xffffffff
  81. #define I40IW_CQP_WAIT_POLL_REGS 1
  82. #define I40IW_CQP_WAIT_POLL_CQ 2
  83. #define I40IW_CQP_WAIT_EVENT 3
  84. #define I40IW_CQP_INIT_WQE(wqe) memset(wqe, 0, 64)
  85. #define I40IW_GET_CURRENT_CQ_ELEMENT(_cq) \
  86. ( \
  87. &((_cq)->cq_base[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
  88. )
  89. #define I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(_cq) \
  90. ( \
  91. &(((struct i40iw_extended_cqe *) \
  92. ((_cq)->cq_base))[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
  93. )
  94. #define I40IW_GET_CURRENT_AEQ_ELEMENT(_aeq) \
  95. ( \
  96. &_aeq->aeqe_base[I40IW_RING_GETCURRENT_TAIL(_aeq->aeq_ring)] \
  97. )
  98. #define I40IW_GET_CURRENT_CEQ_ELEMENT(_ceq) \
  99. ( \
  100. &_ceq->ceqe_base[I40IW_RING_GETCURRENT_TAIL(_ceq->ceq_ring)] \
  101. )
  102. #define I40IW_AE_SOURCE_RQ 0x1
  103. #define I40IW_AE_SOURCE_RQ_0011 0x3
  104. #define I40IW_AE_SOURCE_CQ 0x2
  105. #define I40IW_AE_SOURCE_CQ_0110 0x6
  106. #define I40IW_AE_SOURCE_CQ_1010 0xA
  107. #define I40IW_AE_SOURCE_CQ_1110 0xE
  108. #define I40IW_AE_SOURCE_SQ 0x5
  109. #define I40IW_AE_SOURCE_SQ_0111 0x7
  110. #define I40IW_AE_SOURCE_IN_RR_WR 0x9
  111. #define I40IW_AE_SOURCE_IN_RR_WR_1011 0xB
  112. #define I40IW_AE_SOURCE_OUT_RR 0xD
  113. #define I40IW_AE_SOURCE_OUT_RR_1111 0xF
  114. #define I40IW_TCP_STATE_NON_EXISTENT 0
  115. #define I40IW_TCP_STATE_CLOSED 1
  116. #define I40IW_TCP_STATE_LISTEN 2
  117. #define I40IW_STATE_SYN_SEND 3
  118. #define I40IW_TCP_STATE_SYN_RECEIVED 4
  119. #define I40IW_TCP_STATE_ESTABLISHED 5
  120. #define I40IW_TCP_STATE_CLOSE_WAIT 6
  121. #define I40IW_TCP_STATE_FIN_WAIT_1 7
  122. #define I40IW_TCP_STATE_CLOSING 8
  123. #define I40IW_TCP_STATE_LAST_ACK 9
  124. #define I40IW_TCP_STATE_FIN_WAIT_2 10
  125. #define I40IW_TCP_STATE_TIME_WAIT 11
  126. #define I40IW_TCP_STATE_RESERVED_1 12
  127. #define I40IW_TCP_STATE_RESERVED_2 13
  128. #define I40IW_TCP_STATE_RESERVED_3 14
  129. #define I40IW_TCP_STATE_RESERVED_4 15
  130. /* ILQ CQP hash table fields */
  131. #define I40IW_CQPSQ_QHASH_VLANID_SHIFT 32
  132. #define I40IW_CQPSQ_QHASH_VLANID_MASK \
  133. ((u64)0xfff << I40IW_CQPSQ_QHASH_VLANID_SHIFT)
  134. #define I40IW_CQPSQ_QHASH_QPN_SHIFT 32
  135. #define I40IW_CQPSQ_QHASH_QPN_MASK \
  136. ((u64)0x3ffff << I40IW_CQPSQ_QHASH_QPN_SHIFT)
  137. #define I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT 0
  138. #define I40IW_CQPSQ_QHASH_QS_HANDLE_MASK ((u64)0x3ff << I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT)
  139. #define I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT 16
  140. #define I40IW_CQPSQ_QHASH_SRC_PORT_MASK \
  141. ((u64)0xffff << I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT)
  142. #define I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT 0
  143. #define I40IW_CQPSQ_QHASH_DEST_PORT_MASK \
  144. ((u64)0xffff << I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT)
  145. #define I40IW_CQPSQ_QHASH_ADDR0_SHIFT 32
  146. #define I40IW_CQPSQ_QHASH_ADDR0_MASK \
  147. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR0_SHIFT)
  148. #define I40IW_CQPSQ_QHASH_ADDR1_SHIFT 0
  149. #define I40IW_CQPSQ_QHASH_ADDR1_MASK \
  150. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR1_SHIFT)
  151. #define I40IW_CQPSQ_QHASH_ADDR2_SHIFT 32
  152. #define I40IW_CQPSQ_QHASH_ADDR2_MASK \
  153. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR2_SHIFT)
  154. #define I40IW_CQPSQ_QHASH_ADDR3_SHIFT 0
  155. #define I40IW_CQPSQ_QHASH_ADDR3_MASK \
  156. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR3_SHIFT)
  157. #define I40IW_CQPSQ_QHASH_WQEVALID_SHIFT 63
  158. #define I40IW_CQPSQ_QHASH_WQEVALID_MASK \
  159. ((u64)0x1 << I40IW_CQPSQ_QHASH_WQEVALID_SHIFT)
  160. #define I40IW_CQPSQ_QHASH_OPCODE_SHIFT 32
  161. #define I40IW_CQPSQ_QHASH_OPCODE_MASK \
  162. ((u64)0x3f << I40IW_CQPSQ_QHASH_OPCODE_SHIFT)
  163. #define I40IW_CQPSQ_QHASH_MANAGE_SHIFT 61
  164. #define I40IW_CQPSQ_QHASH_MANAGE_MASK \
  165. ((u64)0x3 << I40IW_CQPSQ_QHASH_MANAGE_SHIFT)
  166. #define I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT 60
  167. #define I40IW_CQPSQ_QHASH_IPV4VALID_MASK \
  168. ((u64)0x1 << I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT)
  169. #define I40IW_CQPSQ_QHASH_VLANVALID_SHIFT 59
  170. #define I40IW_CQPSQ_QHASH_VLANVALID_MASK \
  171. ((u64)0x1 << I40IW_CQPSQ_QHASH_VLANVALID_SHIFT)
  172. #define I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT 42
  173. #define I40IW_CQPSQ_QHASH_ENTRYTYPE_MASK \
  174. ((u64)0x7 << I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT)
  175. /* CQP Host Context */
  176. #define I40IW_CQPHC_EN_DC_TCP_SHIFT 0
  177. #define I40IW_CQPHC_EN_DC_TCP_MASK (1UL << I40IW_CQPHC_EN_DC_TCP_SHIFT)
  178. #define I40IW_CQPHC_SQSIZE_SHIFT 8
  179. #define I40IW_CQPHC_SQSIZE_MASK (0xfUL << I40IW_CQPHC_SQSIZE_SHIFT)
  180. #define I40IW_CQPHC_DISABLE_PFPDUS_SHIFT 1
  181. #define I40IW_CQPHC_DISABLE_PFPDUS_MASK (0x1UL << I40IW_CQPHC_DISABLE_PFPDUS_SHIFT)
  182. #define I40IW_CQPHC_ENABLED_VFS_SHIFT 32
  183. #define I40IW_CQPHC_ENABLED_VFS_MASK (0x3fULL << I40IW_CQPHC_ENABLED_VFS_SHIFT)
  184. #define I40IW_CQPHC_HMC_PROFILE_SHIFT 0
  185. #define I40IW_CQPHC_HMC_PROFILE_MASK (0x7ULL << I40IW_CQPHC_HMC_PROFILE_SHIFT)
  186. #define I40IW_CQPHC_SVER_SHIFT 24
  187. #define I40IW_CQPHC_SVER_MASK (0xffUL << I40IW_CQPHC_SVER_SHIFT)
  188. #define I40IW_CQPHC_SQBASE_SHIFT 9
  189. #define I40IW_CQPHC_SQBASE_MASK \
  190. (0xfffffffffffffeULL << I40IW_CQPHC_SQBASE_SHIFT)
  191. #define I40IW_CQPHC_QPCTX_SHIFT 0
  192. #define I40IW_CQPHC_QPCTX_MASK \
  193. (0xffffffffffffffffULL << I40IW_CQPHC_QPCTX_SHIFT)
  194. #define I40IW_CQPHC_SVER 1
  195. #define I40IW_CQP_SW_SQSIZE_4 4
  196. #define I40IW_CQP_SW_SQSIZE_2048 2048
  197. /* iWARP QP Doorbell shadow area */
  198. #define I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT 0
  199. #define I40IW_QP_DBSA_HW_SQ_TAIL_MASK \
  200. (0x3fffUL << I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT)
  201. /* Completion Queue Doorbell shadow area */
  202. #define I40IW_CQ_DBSA_CQEIDX_SHIFT 0
  203. #define I40IW_CQ_DBSA_CQEIDX_MASK (0xfffffUL << I40IW_CQ_DBSA_CQEIDX_SHIFT)
  204. #define I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT 0
  205. #define I40IW_CQ_DBSA_SW_CQ_SELECT_MASK \
  206. (0x3fffUL << I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT)
  207. #define I40IW_CQ_DBSA_ARM_NEXT_SHIFT 14
  208. #define I40IW_CQ_DBSA_ARM_NEXT_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SHIFT)
  209. #define I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT 15
  210. #define I40IW_CQ_DBSA_ARM_NEXT_SE_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT)
  211. #define I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT 16
  212. #define I40IW_CQ_DBSA_ARM_SEQ_NUM_MASK \
  213. (0x3UL << I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT)
  214. /* CQP and iWARP Completion Queue */
  215. #define I40IW_CQ_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  216. #define I40IW_CQ_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  217. #define I40IW_CCQ_OPRETVAL_SHIFT 0
  218. #define I40IW_CCQ_OPRETVAL_MASK (0xffffffffUL << I40IW_CCQ_OPRETVAL_SHIFT)
  219. #define I40IW_CQ_MINERR_SHIFT 0
  220. #define I40IW_CQ_MINERR_MASK (0xffffUL << I40IW_CQ_MINERR_SHIFT)
  221. #define I40IW_CQ_MAJERR_SHIFT 16
  222. #define I40IW_CQ_MAJERR_MASK (0xffffUL << I40IW_CQ_MAJERR_SHIFT)
  223. #define I40IW_CQ_WQEIDX_SHIFT 32
  224. #define I40IW_CQ_WQEIDX_MASK (0x3fffULL << I40IW_CQ_WQEIDX_SHIFT)
  225. #define I40IW_CQ_ERROR_SHIFT 55
  226. #define I40IW_CQ_ERROR_MASK (1ULL << I40IW_CQ_ERROR_SHIFT)
  227. #define I40IW_CQ_SQ_SHIFT 62
  228. #define I40IW_CQ_SQ_MASK (1ULL << I40IW_CQ_SQ_SHIFT)
  229. #define I40IW_CQ_VALID_SHIFT 63
  230. #define I40IW_CQ_VALID_MASK (1ULL << I40IW_CQ_VALID_SHIFT)
  231. #define I40IWCQ_PAYLDLEN_SHIFT 0
  232. #define I40IWCQ_PAYLDLEN_MASK (0xffffffffUL << I40IWCQ_PAYLDLEN_SHIFT)
  233. #define I40IWCQ_TCPSEQNUM_SHIFT 32
  234. #define I40IWCQ_TCPSEQNUM_MASK (0xffffffffULL << I40IWCQ_TCPSEQNUM_SHIFT)
  235. #define I40IWCQ_INVSTAG_SHIFT 0
  236. #define I40IWCQ_INVSTAG_MASK (0xffffffffUL << I40IWCQ_INVSTAG_SHIFT)
  237. #define I40IWCQ_QPID_SHIFT 32
  238. #define I40IWCQ_QPID_MASK (0x3ffffULL << I40IWCQ_QPID_SHIFT)
  239. #define I40IWCQ_PSHDROP_SHIFT 51
  240. #define I40IWCQ_PSHDROP_MASK (1ULL << I40IWCQ_PSHDROP_SHIFT)
  241. #define I40IWCQ_SRQ_SHIFT 52
  242. #define I40IWCQ_SRQ_MASK (1ULL << I40IWCQ_SRQ_SHIFT)
  243. #define I40IWCQ_STAG_SHIFT 53
  244. #define I40IWCQ_STAG_MASK (1ULL << I40IWCQ_STAG_SHIFT)
  245. #define I40IWCQ_SOEVENT_SHIFT 54
  246. #define I40IWCQ_SOEVENT_MASK (1ULL << I40IWCQ_SOEVENT_SHIFT)
  247. #define I40IWCQ_OP_SHIFT 56
  248. #define I40IWCQ_OP_MASK (0x3fULL << I40IWCQ_OP_SHIFT)
  249. /* CEQE format */
  250. #define I40IW_CEQE_CQCTX_SHIFT 0
  251. #define I40IW_CEQE_CQCTX_MASK \
  252. (0x7fffffffffffffffULL << I40IW_CEQE_CQCTX_SHIFT)
  253. #define I40IW_CEQE_VALID_SHIFT 63
  254. #define I40IW_CEQE_VALID_MASK (1ULL << I40IW_CEQE_VALID_SHIFT)
  255. /* AEQE format */
  256. #define I40IW_AEQE_COMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  257. #define I40IW_AEQE_COMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  258. #define I40IW_AEQE_QPCQID_SHIFT 0
  259. #define I40IW_AEQE_QPCQID_MASK (0x3ffffUL << I40IW_AEQE_QPCQID_SHIFT)
  260. #define I40IW_AEQE_WQDESCIDX_SHIFT 18
  261. #define I40IW_AEQE_WQDESCIDX_MASK (0x3fffULL << I40IW_AEQE_WQDESCIDX_SHIFT)
  262. #define I40IW_AEQE_OVERFLOW_SHIFT 33
  263. #define I40IW_AEQE_OVERFLOW_MASK (1ULL << I40IW_AEQE_OVERFLOW_SHIFT)
  264. #define I40IW_AEQE_AECODE_SHIFT 34
  265. #define I40IW_AEQE_AECODE_MASK (0xffffULL << I40IW_AEQE_AECODE_SHIFT)
  266. #define I40IW_AEQE_AESRC_SHIFT 50
  267. #define I40IW_AEQE_AESRC_MASK (0xfULL << I40IW_AEQE_AESRC_SHIFT)
  268. #define I40IW_AEQE_IWSTATE_SHIFT 54
  269. #define I40IW_AEQE_IWSTATE_MASK (0x7ULL << I40IW_AEQE_IWSTATE_SHIFT)
  270. #define I40IW_AEQE_TCPSTATE_SHIFT 57
  271. #define I40IW_AEQE_TCPSTATE_MASK (0xfULL << I40IW_AEQE_TCPSTATE_SHIFT)
  272. #define I40IW_AEQE_Q2DATA_SHIFT 61
  273. #define I40IW_AEQE_Q2DATA_MASK (0x3ULL << I40IW_AEQE_Q2DATA_SHIFT)
  274. #define I40IW_AEQE_VALID_SHIFT 63
  275. #define I40IW_AEQE_VALID_MASK (1ULL << I40IW_AEQE_VALID_SHIFT)
  276. /* CQP SQ WQES */
  277. #define I40IW_QP_TYPE_IWARP 1
  278. #define I40IW_QP_TYPE_UDA 2
  279. #define I40IW_QP_TYPE_CQP 4
  280. #define I40IW_CQ_TYPE_IWARP 1
  281. #define I40IW_CQ_TYPE_ILQ 2
  282. #define I40IW_CQ_TYPE_IEQ 3
  283. #define I40IW_CQ_TYPE_CQP 4
  284. #define I40IWQP_TERM_SEND_TERM_AND_FIN 0
  285. #define I40IWQP_TERM_SEND_TERM_ONLY 1
  286. #define I40IWQP_TERM_SEND_FIN_ONLY 2
  287. #define I40IWQP_TERM_DONOT_SEND_TERM_OR_FIN 3
  288. #define I40IW_CQP_OP_CREATE_QP 0
  289. #define I40IW_CQP_OP_MODIFY_QP 0x1
  290. #define I40IW_CQP_OP_DESTROY_QP 0x02
  291. #define I40IW_CQP_OP_CREATE_CQ 0x03
  292. #define I40IW_CQP_OP_MODIFY_CQ 0x04
  293. #define I40IW_CQP_OP_DESTROY_CQ 0x05
  294. #define I40IW_CQP_OP_CREATE_SRQ 0x06
  295. #define I40IW_CQP_OP_MODIFY_SRQ 0x07
  296. #define I40IW_CQP_OP_DESTROY_SRQ 0x08
  297. #define I40IW_CQP_OP_ALLOC_STAG 0x09
  298. #define I40IW_CQP_OP_REG_MR 0x0a
  299. #define I40IW_CQP_OP_QUERY_STAG 0x0b
  300. #define I40IW_CQP_OP_REG_SMR 0x0c
  301. #define I40IW_CQP_OP_DEALLOC_STAG 0x0d
  302. #define I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE 0x0e
  303. #define I40IW_CQP_OP_MANAGE_ARP 0x0f
  304. #define I40IW_CQP_OP_MANAGE_VF_PBLE_BP 0x10
  305. #define I40IW_CQP_OP_MANAGE_PUSH_PAGES 0x11
  306. #define I40IW_CQP_OP_MANAGE_PE_TEAM 0x12
  307. #define I40IW_CQP_OP_UPLOAD_CONTEXT 0x13
  308. #define I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY 0x14
  309. #define I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE 0x15
  310. #define I40IW_CQP_OP_CREATE_CEQ 0x16
  311. #define I40IW_CQP_OP_DESTROY_CEQ 0x18
  312. #define I40IW_CQP_OP_CREATE_AEQ 0x19
  313. #define I40IW_CQP_OP_DESTROY_AEQ 0x1b
  314. #define I40IW_CQP_OP_CREATE_ADDR_VECT 0x1c
  315. #define I40IW_CQP_OP_MODIFY_ADDR_VECT 0x1d
  316. #define I40IW_CQP_OP_DESTROY_ADDR_VECT 0x1e
  317. #define I40IW_CQP_OP_UPDATE_PE_SDS 0x1f
  318. #define I40IW_CQP_OP_QUERY_FPM_VALUES 0x20
  319. #define I40IW_CQP_OP_COMMIT_FPM_VALUES 0x21
  320. #define I40IW_CQP_OP_FLUSH_WQES 0x22
  321. #define I40IW_CQP_OP_MANAGE_APBVT 0x23
  322. #define I40IW_CQP_OP_NOP 0x24
  323. #define I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25
  324. #define I40IW_CQP_OP_CREATE_UDA_MCAST_GROUP 0x26
  325. #define I40IW_CQP_OP_MODIFY_UDA_MCAST_GROUP 0x27
  326. #define I40IW_CQP_OP_DESTROY_UDA_MCAST_GROUP 0x28
  327. #define I40IW_CQP_OP_SUSPEND_QP 0x29
  328. #define I40IW_CQP_OP_RESUME_QP 0x2a
  329. #define I40IW_CQP_OP_SHMC_PAGES_ALLOCATED 0x2b
  330. #define I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE 0x2d
  331. #define I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT 16
  332. #define I40IW_UDA_QPSQ_NEXT_HEADER_MASK ((u64)0xff << I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT)
  333. #define I40IW_UDA_QPSQ_OPCODE_SHIFT 32
  334. #define I40IW_UDA_QPSQ_OPCODE_MASK ((u64)0x3f << I40IW_UDA_QPSQ_OPCODE_SHIFT)
  335. #define I40IW_UDA_QPSQ_MACLEN_SHIFT 56
  336. #define I40IW_UDA_QPSQ_MACLEN_MASK \
  337. ((u64)0x7f << I40IW_UDA_QPSQ_MACLEN_SHIFT)
  338. #define I40IW_UDA_QPSQ_IPLEN_SHIFT 48
  339. #define I40IW_UDA_QPSQ_IPLEN_MASK \
  340. ((u64)0x7f << I40IW_UDA_QPSQ_IPLEN_SHIFT)
  341. #define I40IW_UDA_QPSQ_L4T_SHIFT 30
  342. #define I40IW_UDA_QPSQ_L4T_MASK \
  343. ((u64)0x3 << I40IW_UDA_QPSQ_L4T_SHIFT)
  344. #define I40IW_UDA_QPSQ_IIPT_SHIFT 28
  345. #define I40IW_UDA_QPSQ_IIPT_MASK \
  346. ((u64)0x3 << I40IW_UDA_QPSQ_IIPT_SHIFT)
  347. #define I40IW_UDA_QPSQ_L4LEN_SHIFT 24
  348. #define I40IW_UDA_QPSQ_L4LEN_MASK ((u64)0xf << I40IW_UDA_QPSQ_L4LEN_SHIFT)
  349. #define I40IW_UDA_QPSQ_AVIDX_SHIFT 0
  350. #define I40IW_UDA_QPSQ_AVIDX_MASK ((u64)0xffff << I40IW_UDA_QPSQ_AVIDX_SHIFT)
  351. #define I40IW_UDA_QPSQ_VALID_SHIFT 63
  352. #define I40IW_UDA_QPSQ_VALID_MASK \
  353. ((u64)0x1 << I40IW_UDA_QPSQ_VALID_SHIFT)
  354. #define I40IW_UDA_QPSQ_SIGCOMPL_SHIFT 62
  355. #define I40IW_UDA_QPSQ_SIGCOMPL_MASK ((u64)0x1 << I40IW_UDA_QPSQ_SIGCOMPL_SHIFT)
  356. #define I40IW_UDA_PAYLOADLEN_SHIFT 0
  357. #define I40IW_UDA_PAYLOADLEN_MASK ((u64)0x3fff << I40IW_UDA_PAYLOADLEN_SHIFT)
  358. #define I40IW_UDA_HDRLEN_SHIFT 16
  359. #define I40IW_UDA_HDRLEN_MASK ((u64)0x1ff << I40IW_UDA_HDRLEN_SHIFT)
  360. #define I40IW_VLAN_TAG_VALID_SHIFT 50
  361. #define I40IW_VLAN_TAG_VALID_MASK ((u64)0x1 << I40IW_VLAN_TAG_VALID_SHIFT)
  362. #define I40IW_UDA_L3PROTO_SHIFT 0
  363. #define I40IW_UDA_L3PROTO_MASK ((u64)0x3 << I40IW_UDA_L3PROTO_SHIFT)
  364. #define I40IW_UDA_L4PROTO_SHIFT 16
  365. #define I40IW_UDA_L4PROTO_MASK ((u64)0x3 << I40IW_UDA_L4PROTO_SHIFT)
  366. #define I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT 44
  367. #define I40IW_UDA_QPSQ_DOLOOPBACK_MASK \
  368. ((u64)0x1 << I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT)
  369. /* CQP SQ WQE common fields */
  370. #define I40IW_CQPSQ_OPCODE_SHIFT 32
  371. #define I40IW_CQPSQ_OPCODE_MASK (0x3fULL << I40IW_CQPSQ_OPCODE_SHIFT)
  372. #define I40IW_CQPSQ_WQEVALID_SHIFT 63
  373. #define I40IW_CQPSQ_WQEVALID_MASK (1ULL << I40IW_CQPSQ_WQEVALID_SHIFT)
  374. #define I40IW_CQPSQ_TPHVAL_SHIFT 0
  375. #define I40IW_CQPSQ_TPHVAL_MASK (0xffUL << I40IW_CQPSQ_TPHVAL_SHIFT)
  376. #define I40IW_CQPSQ_TPHEN_SHIFT 60
  377. #define I40IW_CQPSQ_TPHEN_MASK (1ULL << I40IW_CQPSQ_TPHEN_SHIFT)
  378. #define I40IW_CQPSQ_PBUFADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  379. #define I40IW_CQPSQ_PBUFADDR_MASK I40IW_CQPHC_QPCTX_MASK
  380. /* Create/Modify/Destroy QP */
  381. #define I40IW_CQPSQ_QP_NEWMSS_SHIFT 32
  382. #define I40IW_CQPSQ_QP_NEWMSS_MASK (0x3fffULL << I40IW_CQPSQ_QP_NEWMSS_SHIFT)
  383. #define I40IW_CQPSQ_QP_TERMLEN_SHIFT 48
  384. #define I40IW_CQPSQ_QP_TERMLEN_MASK (0xfULL << I40IW_CQPSQ_QP_TERMLEN_SHIFT)
  385. #define I40IW_CQPSQ_QP_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  386. #define I40IW_CQPSQ_QP_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  387. #define I40IW_CQPSQ_QP_QPID_SHIFT 0
  388. #define I40IW_CQPSQ_QP_QPID_MASK (0x3FFFFUL)
  389. /* I40IWCQ_QPID_MASK */
  390. #define I40IW_CQPSQ_QP_OP_SHIFT 32
  391. #define I40IW_CQPSQ_QP_OP_MASK I40IWCQ_OP_MASK
  392. #define I40IW_CQPSQ_QP_ORDVALID_SHIFT 42
  393. #define I40IW_CQPSQ_QP_ORDVALID_MASK (1ULL << I40IW_CQPSQ_QP_ORDVALID_SHIFT)
  394. #define I40IW_CQPSQ_QP_TOECTXVALID_SHIFT 43
  395. #define I40IW_CQPSQ_QP_TOECTXVALID_MASK \
  396. (1ULL << I40IW_CQPSQ_QP_TOECTXVALID_SHIFT)
  397. #define I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT 44
  398. #define I40IW_CQPSQ_QP_CACHEDVARVALID_MASK \
  399. (1ULL << I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT)
  400. #define I40IW_CQPSQ_QP_VQ_SHIFT 45
  401. #define I40IW_CQPSQ_QP_VQ_MASK (1ULL << I40IW_CQPSQ_QP_VQ_SHIFT)
  402. #define I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT 46
  403. #define I40IW_CQPSQ_QP_FORCELOOPBACK_MASK \
  404. (1ULL << I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT)
  405. #define I40IW_CQPSQ_QP_CQNUMVALID_SHIFT 47
  406. #define I40IW_CQPSQ_QP_CQNUMVALID_MASK \
  407. (1ULL << I40IW_CQPSQ_QP_CQNUMVALID_SHIFT)
  408. #define I40IW_CQPSQ_QP_QPTYPE_SHIFT 48
  409. #define I40IW_CQPSQ_QP_QPTYPE_MASK (0x3ULL << I40IW_CQPSQ_QP_QPTYPE_SHIFT)
  410. #define I40IW_CQPSQ_QP_MSSCHANGE_SHIFT 52
  411. #define I40IW_CQPSQ_QP_MSSCHANGE_MASK (1ULL << I40IW_CQPSQ_QP_MSSCHANGE_SHIFT)
  412. #define I40IW_CQPSQ_QP_STATRSRC_SHIFT 53
  413. #define I40IW_CQPSQ_QP_STATRSRC_MASK (1ULL << I40IW_CQPSQ_QP_STATRSRC_SHIFT)
  414. #define I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT 54
  415. #define I40IW_CQPSQ_QP_IGNOREMWBOUND_MASK \
  416. (1ULL << I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT)
  417. #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT 55
  418. #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_MASK \
  419. (1ULL << I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT)
  420. #define I40IW_CQPSQ_QP_TERMACT_SHIFT 56
  421. #define I40IW_CQPSQ_QP_TERMACT_MASK (0x3ULL << I40IW_CQPSQ_QP_TERMACT_SHIFT)
  422. #define I40IW_CQPSQ_QP_RESETCON_SHIFT 58
  423. #define I40IW_CQPSQ_QP_RESETCON_MASK (1ULL << I40IW_CQPSQ_QP_RESETCON_SHIFT)
  424. #define I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT 59
  425. #define I40IW_CQPSQ_QP_ARPTABIDXVALID_MASK \
  426. (1ULL << I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT)
  427. #define I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT 60
  428. #define I40IW_CQPSQ_QP_NEXTIWSTATE_MASK \
  429. (0x7ULL << I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT)
  430. #define I40IW_CQPSQ_QP_DBSHADOWADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  431. #define I40IW_CQPSQ_QP_DBSHADOWADDR_MASK I40IW_CQPHC_QPCTX_MASK
  432. /* Create/Modify/Destroy CQ */
  433. #define I40IW_CQPSQ_CQ_CQSIZE_SHIFT 0
  434. #define I40IW_CQPSQ_CQ_CQSIZE_MASK (0x3ffffUL << I40IW_CQPSQ_CQ_CQSIZE_SHIFT)
  435. #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
  436. #define I40IW_CQPSQ_CQ_CQCTX_MASK \
  437. (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
  438. #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
  439. #define I40IW_CQPSQ_CQ_CQCTX_MASK \
  440. (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
  441. #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT 0
  442. #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_MASK \
  443. (0x3ffff << I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT)
  444. #define I40IW_CQPSQ_CQ_CEQID_SHIFT 24
  445. #define I40IW_CQPSQ_CQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CQ_CEQID_SHIFT)
  446. #define I40IW_CQPSQ_CQ_OP_SHIFT 32
  447. #define I40IW_CQPSQ_CQ_OP_MASK (0x3fULL << I40IW_CQPSQ_CQ_OP_SHIFT)
  448. #define I40IW_CQPSQ_CQ_CQRESIZE_SHIFT 43
  449. #define I40IW_CQPSQ_CQ_CQRESIZE_MASK (1ULL << I40IW_CQPSQ_CQ_CQRESIZE_SHIFT)
  450. #define I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 44
  451. #define I40IW_CQPSQ_CQ_LPBLSIZE_MASK (3ULL << I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT)
  452. #define I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT 46
  453. #define I40IW_CQPSQ_CQ_CHKOVERFLOW_MASK \
  454. (1ULL << I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT)
  455. #define I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 47
  456. #define I40IW_CQPSQ_CQ_VIRTMAP_MASK (1ULL << I40IW_CQPSQ_CQ_VIRTMAP_SHIFT)
  457. #define I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT 48
  458. #define I40IW_CQPSQ_CQ_ENCEQEMASK_MASK \
  459. (1ULL << I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT)
  460. #define I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT 49
  461. #define I40IW_CQPSQ_CQ_CEQIDVALID_MASK \
  462. (1ULL << I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT)
  463. #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT 61
  464. #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_MASK \
  465. (1ULL << I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT)
  466. /* Create/Modify/Destroy Shared Receive Queue */
  467. #define I40IW_CQPSQ_SRQ_RQSIZE_SHIFT 0
  468. #define I40IW_CQPSQ_SRQ_RQSIZE_MASK (0xfUL << I40IW_CQPSQ_SRQ_RQSIZE_SHIFT)
  469. #define I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT 4
  470. #define I40IW_CQPSQ_SRQ_RQWQESIZE_MASK \
  471. (0x7UL << I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT)
  472. #define I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT 32
  473. #define I40IW_CQPSQ_SRQ_SRQLIMIT_MASK \
  474. (0xfffULL << I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT)
  475. #define I40IW_CQPSQ_SRQ_SRQCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  476. #define I40IW_CQPSQ_SRQ_SRQCTX_MASK I40IW_CQPHC_QPCTX_MASK
  477. #define I40IW_CQPSQ_SRQ_PDID_SHIFT 16
  478. #define I40IW_CQPSQ_SRQ_PDID_MASK \
  479. (0x7fffULL << I40IW_CQPSQ_SRQ_PDID_SHIFT)
  480. #define I40IW_CQPSQ_SRQ_SRQID_SHIFT 0
  481. #define I40IW_CQPSQ_SRQ_SRQID_MASK (0x7fffUL << I40IW_CQPSQ_SRQ_SRQID_SHIFT)
  482. #define I40IW_CQPSQ_SRQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  483. #define I40IW_CQPSQ_SRQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  484. #define I40IW_CQPSQ_SRQ_VIRTMAP_SHIFT I40IW_CQPSQ_CQ_VIRTMAP_SHIFT
  485. #define I40IW_CQPSQ_SRQ_VIRTMAP_MASK I40IW_CQPSQ_CQ_VIRTMAP_MASK
  486. #define I40IW_CQPSQ_SRQ_TPHEN_SHIFT I40IW_CQPSQ_TPHEN_SHIFT
  487. #define I40IW_CQPSQ_SRQ_TPHEN_MASK I40IW_CQPSQ_TPHEN_MASK
  488. #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT 61
  489. #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_MASK \
  490. (1ULL << I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT)
  491. #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT 6
  492. #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_MASK \
  493. (0x3ffffffffffffffULL << I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT)
  494. #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT 0
  495. #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_MASK \
  496. (0xfffffffUL << I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT)
  497. /* Allocate/Register/Register Shared/Deallocate Stag */
  498. #define I40IW_CQPSQ_STAG_VA_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  499. #define I40IW_CQPSQ_STAG_VA_FBO_MASK I40IW_CQPHC_QPCTX_MASK
  500. #define I40IW_CQPSQ_STAG_STAGLEN_SHIFT 0
  501. #define I40IW_CQPSQ_STAG_STAGLEN_MASK \
  502. (0x3fffffffffffULL << I40IW_CQPSQ_STAG_STAGLEN_SHIFT)
  503. #define I40IW_CQPSQ_STAG_PDID_SHIFT 48
  504. #define I40IW_CQPSQ_STAG_PDID_MASK (0x7fffULL << I40IW_CQPSQ_STAG_PDID_SHIFT)
  505. #define I40IW_CQPSQ_STAG_KEY_SHIFT 0
  506. #define I40IW_CQPSQ_STAG_KEY_MASK (0xffUL << I40IW_CQPSQ_STAG_KEY_SHIFT)
  507. #define I40IW_CQPSQ_STAG_IDX_SHIFT 8
  508. #define I40IW_CQPSQ_STAG_IDX_MASK (0xffffffUL << I40IW_CQPSQ_STAG_IDX_SHIFT)
  509. #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT 32
  510. #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_MASK \
  511. (0xffffffULL << I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT)
  512. #define I40IW_CQPSQ_STAG_MR_SHIFT 43
  513. #define I40IW_CQPSQ_STAG_MR_MASK (1ULL << I40IW_CQPSQ_STAG_MR_SHIFT)
  514. #define I40IW_CQPSQ_STAG_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  515. #define I40IW_CQPSQ_STAG_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  516. #define I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT 46
  517. #define I40IW_CQPSQ_STAG_HPAGESIZE_MASK \
  518. (1ULL << I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT)
  519. #define I40IW_CQPSQ_STAG_ARIGHTS_SHIFT 48
  520. #define I40IW_CQPSQ_STAG_ARIGHTS_MASK \
  521. (0x1fULL << I40IW_CQPSQ_STAG_ARIGHTS_SHIFT)
  522. #define I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT 53
  523. #define I40IW_CQPSQ_STAG_REMACCENABLED_MASK \
  524. (1ULL << I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT)
  525. #define I40IW_CQPSQ_STAG_VABASEDTO_SHIFT 59
  526. #define I40IW_CQPSQ_STAG_VABASEDTO_MASK \
  527. (1ULL << I40IW_CQPSQ_STAG_VABASEDTO_SHIFT)
  528. #define I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT 60
  529. #define I40IW_CQPSQ_STAG_USEHMCFNIDX_MASK \
  530. (1ULL << I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT)
  531. #define I40IW_CQPSQ_STAG_USEPFRID_SHIFT 61
  532. #define I40IW_CQPSQ_STAG_USEPFRID_MASK \
  533. (1ULL << I40IW_CQPSQ_STAG_USEPFRID_SHIFT)
  534. #define I40IW_CQPSQ_STAG_PBA_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  535. #define I40IW_CQPSQ_STAG_PBA_MASK I40IW_CQPHC_QPCTX_MASK
  536. #define I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT 0
  537. #define I40IW_CQPSQ_STAG_HMCFNIDX_MASK \
  538. (0x3fUL << I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT)
  539. #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT 0
  540. #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_MASK \
  541. (0xfffffffUL << I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT)
  542. /* Query stag */
  543. #define I40IW_CQPSQ_QUERYSTAG_IDX_SHIFT I40IW_CQPSQ_STAG_IDX_SHIFT
  544. #define I40IW_CQPSQ_QUERYSTAG_IDX_MASK I40IW_CQPSQ_STAG_IDX_MASK
  545. /* Allocate Local IP Address Entry */
  546. /* Manage Local IP Address Table - MLIPA */
  547. #define I40IW_CQPSQ_MLIPA_IPV6LO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  548. #define I40IW_CQPSQ_MLIPA_IPV6LO_MASK I40IW_CQPHC_QPCTX_MASK
  549. #define I40IW_CQPSQ_MLIPA_IPV6HI_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  550. #define I40IW_CQPSQ_MLIPA_IPV6HI_MASK I40IW_CQPHC_QPCTX_MASK
  551. #define I40IW_CQPSQ_MLIPA_IPV4_SHIFT 0
  552. #define I40IW_CQPSQ_MLIPA_IPV4_MASK \
  553. (0xffffffffUL << I40IW_CQPSQ_MLIPA_IPV4_SHIFT)
  554. #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT 0
  555. #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_MASK \
  556. (0x3fUL << I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT)
  557. #define I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT 42
  558. #define I40IW_CQPSQ_MLIPA_IPV4VALID_MASK \
  559. (1ULL << I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT)
  560. #define I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT 43
  561. #define I40IW_CQPSQ_MLIPA_IPV6VALID_MASK \
  562. (1ULL << I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT)
  563. #define I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT 62
  564. #define I40IW_CQPSQ_MLIPA_FREEENTRY_MASK \
  565. (1ULL << I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT)
  566. #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT 61
  567. #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_MASK \
  568. (1ULL << I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT)
  569. #define I40IW_CQPSQ_MLIPA_MAC0_SHIFT 0
  570. #define I40IW_CQPSQ_MLIPA_MAC0_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC0_SHIFT)
  571. #define I40IW_CQPSQ_MLIPA_MAC1_SHIFT 8
  572. #define I40IW_CQPSQ_MLIPA_MAC1_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC1_SHIFT)
  573. #define I40IW_CQPSQ_MLIPA_MAC2_SHIFT 16
  574. #define I40IW_CQPSQ_MLIPA_MAC2_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC2_SHIFT)
  575. #define I40IW_CQPSQ_MLIPA_MAC3_SHIFT 24
  576. #define I40IW_CQPSQ_MLIPA_MAC3_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC3_SHIFT)
  577. #define I40IW_CQPSQ_MLIPA_MAC4_SHIFT 32
  578. #define I40IW_CQPSQ_MLIPA_MAC4_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC4_SHIFT)
  579. #define I40IW_CQPSQ_MLIPA_MAC5_SHIFT 40
  580. #define I40IW_CQPSQ_MLIPA_MAC5_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC5_SHIFT)
  581. /* Manage ARP Table - MAT */
  582. #define I40IW_CQPSQ_MAT_REACHMAX_SHIFT 0
  583. #define I40IW_CQPSQ_MAT_REACHMAX_MASK \
  584. (0xffffffffUL << I40IW_CQPSQ_MAT_REACHMAX_SHIFT)
  585. #define I40IW_CQPSQ_MAT_MACADDR_SHIFT 0
  586. #define I40IW_CQPSQ_MAT_MACADDR_MASK \
  587. (0xffffffffffffULL << I40IW_CQPSQ_MAT_MACADDR_SHIFT)
  588. #define I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT 0
  589. #define I40IW_CQPSQ_MAT_ARPENTRYIDX_MASK \
  590. (0xfffUL << I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT)
  591. #define I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT 42
  592. #define I40IW_CQPSQ_MAT_ENTRYVALID_MASK \
  593. (1ULL << I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT)
  594. #define I40IW_CQPSQ_MAT_PERMANENT_SHIFT 43
  595. #define I40IW_CQPSQ_MAT_PERMANENT_MASK \
  596. (1ULL << I40IW_CQPSQ_MAT_PERMANENT_SHIFT)
  597. #define I40IW_CQPSQ_MAT_QUERY_SHIFT 44
  598. #define I40IW_CQPSQ_MAT_QUERY_MASK (1ULL << I40IW_CQPSQ_MAT_QUERY_SHIFT)
  599. /* Manage VF PBLE Backing Pages - MVPBP*/
  600. #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT 0
  601. #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_MASK \
  602. (0x3ffULL << I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT)
  603. #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT 16
  604. #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_MASK \
  605. (0x1ffULL << I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT)
  606. #define I40IW_CQPSQ_MVPBP_SD_INX_SHIFT 32
  607. #define I40IW_CQPSQ_MVPBP_SD_INX_MASK \
  608. (0xfffULL << I40IW_CQPSQ_MVPBP_SD_INX_SHIFT)
  609. #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT 62
  610. #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_MASK \
  611. (0x1ULL << I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT)
  612. #define I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT 3
  613. #define I40IW_CQPSQ_MVPBP_PD_PLPBA_MASK \
  614. (0x1fffffffffffffffULL << I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT)
  615. /* Manage Push Page - MPP */
  616. #define I40IW_INVALID_PUSH_PAGE_INDEX 0xffff
  617. #define I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT 0
  618. #define I40IW_CQPSQ_MPP_QS_HANDLE_MASK (0xffffUL << \
  619. I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT)
  620. #define I40IW_CQPSQ_MPP_PPIDX_SHIFT 0
  621. #define I40IW_CQPSQ_MPP_PPIDX_MASK (0x3ffUL << I40IW_CQPSQ_MPP_PPIDX_SHIFT)
  622. #define I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT 62
  623. #define I40IW_CQPSQ_MPP_FREE_PAGE_MASK (1ULL << I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT)
  624. /* Upload Context - UCTX */
  625. #define I40IW_CQPSQ_UCTX_QPCTXADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  626. #define I40IW_CQPSQ_UCTX_QPCTXADDR_MASK I40IW_CQPHC_QPCTX_MASK
  627. #define I40IW_CQPSQ_UCTX_QPID_SHIFT 0
  628. #define I40IW_CQPSQ_UCTX_QPID_MASK (0x3ffffUL << I40IW_CQPSQ_UCTX_QPID_SHIFT)
  629. #define I40IW_CQPSQ_UCTX_QPTYPE_SHIFT 48
  630. #define I40IW_CQPSQ_UCTX_QPTYPE_MASK (0xfULL << I40IW_CQPSQ_UCTX_QPTYPE_SHIFT)
  631. #define I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT 61
  632. #define I40IW_CQPSQ_UCTX_RAWFORMAT_MASK \
  633. (1ULL << I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT)
  634. #define I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT 62
  635. #define I40IW_CQPSQ_UCTX_FREEZEQP_MASK \
  636. (1ULL << I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT)
  637. /* Manage HMC PM Function Table - MHMC */
  638. #define I40IW_CQPSQ_MHMC_VFIDX_SHIFT 0
  639. #define I40IW_CQPSQ_MHMC_VFIDX_MASK (0x7fUL << I40IW_CQPSQ_MHMC_VFIDX_SHIFT)
  640. #define I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT 62
  641. #define I40IW_CQPSQ_MHMC_FREEPMFN_MASK \
  642. (1ULL << I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT)
  643. /* Set HMC Resource Profile - SHMCRP */
  644. #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT 0
  645. #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_MASK \
  646. (0x7ULL << I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT)
  647. #define I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT 32
  648. #define I40IW_CQPSQ_SHMCRP_VFNUM_MASK (0x3fULL << I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT)
  649. /* Create/Destroy CEQ */
  650. #define I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT 0
  651. #define I40IW_CQPSQ_CEQ_CEQSIZE_MASK \
  652. (0x1ffffUL << I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT)
  653. #define I40IW_CQPSQ_CEQ_CEQID_SHIFT 0
  654. #define I40IW_CQPSQ_CEQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CEQ_CEQID_SHIFT)
  655. #define I40IW_CQPSQ_CEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  656. #define I40IW_CQPSQ_CEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  657. #define I40IW_CQPSQ_CEQ_VMAP_SHIFT 47
  658. #define I40IW_CQPSQ_CEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_CEQ_VMAP_SHIFT)
  659. #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT 0
  660. #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_MASK \
  661. (0xfffffffUL << I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT)
  662. /* Create/Destroy AEQ */
  663. #define I40IW_CQPSQ_AEQ_AEQECNT_SHIFT 0
  664. #define I40IW_CQPSQ_AEQ_AEQECNT_MASK \
  665. (0x7ffffUL << I40IW_CQPSQ_AEQ_AEQECNT_SHIFT)
  666. #define I40IW_CQPSQ_AEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  667. #define I40IW_CQPSQ_AEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  668. #define I40IW_CQPSQ_AEQ_VMAP_SHIFT 47
  669. #define I40IW_CQPSQ_AEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_AEQ_VMAP_SHIFT)
  670. #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT 0
  671. #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_MASK \
  672. (0xfffffffUL << I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT)
  673. /* Commit FPM Values - CFPM */
  674. #define I40IW_CQPSQ_CFPM_HMCFNID_SHIFT 0
  675. #define I40IW_CQPSQ_CFPM_HMCFNID_MASK (0x3fUL << I40IW_CQPSQ_CFPM_HMCFNID_SHIFT)
  676. /* Flush WQEs - FWQE */
  677. #define I40IW_CQPSQ_FWQE_AECODE_SHIFT 0
  678. #define I40IW_CQPSQ_FWQE_AECODE_MASK (0xffffUL << I40IW_CQPSQ_FWQE_AECODE_SHIFT)
  679. #define I40IW_CQPSQ_FWQE_AESOURCE_SHIFT 16
  680. #define I40IW_CQPSQ_FWQE_AESOURCE_MASK \
  681. (0xfUL << I40IW_CQPSQ_FWQE_AESOURCE_SHIFT)
  682. #define I40IW_CQPSQ_FWQE_RQMNERR_SHIFT 0
  683. #define I40IW_CQPSQ_FWQE_RQMNERR_MASK \
  684. (0xffffUL << I40IW_CQPSQ_FWQE_RQMNERR_SHIFT)
  685. #define I40IW_CQPSQ_FWQE_RQMJERR_SHIFT 16
  686. #define I40IW_CQPSQ_FWQE_RQMJERR_MASK \
  687. (0xffffUL << I40IW_CQPSQ_FWQE_RQMJERR_SHIFT)
  688. #define I40IW_CQPSQ_FWQE_SQMNERR_SHIFT 32
  689. #define I40IW_CQPSQ_FWQE_SQMNERR_MASK \
  690. (0xffffULL << I40IW_CQPSQ_FWQE_SQMNERR_SHIFT)
  691. #define I40IW_CQPSQ_FWQE_SQMJERR_SHIFT 48
  692. #define I40IW_CQPSQ_FWQE_SQMJERR_MASK \
  693. (0xffffULL << I40IW_CQPSQ_FWQE_SQMJERR_SHIFT)
  694. #define I40IW_CQPSQ_FWQE_QPID_SHIFT 0
  695. #define I40IW_CQPSQ_FWQE_QPID_MASK (0x3ffffULL << I40IW_CQPSQ_FWQE_QPID_SHIFT)
  696. #define I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT 59
  697. #define I40IW_CQPSQ_FWQE_GENERATE_AE_MASK (1ULL << \
  698. I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT)
  699. #define I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT 60
  700. #define I40IW_CQPSQ_FWQE_USERFLCODE_MASK \
  701. (1ULL << I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT)
  702. #define I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT 61
  703. #define I40IW_CQPSQ_FWQE_FLUSHSQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT)
  704. #define I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT 62
  705. #define I40IW_CQPSQ_FWQE_FLUSHRQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT)
  706. /* Manage Accelerated Port Table - MAPT */
  707. #define I40IW_CQPSQ_MAPT_PORT_SHIFT 0
  708. #define I40IW_CQPSQ_MAPT_PORT_MASK (0xffffUL << I40IW_CQPSQ_MAPT_PORT_SHIFT)
  709. #define I40IW_CQPSQ_MAPT_ADDPORT_SHIFT 62
  710. #define I40IW_CQPSQ_MAPT_ADDPORT_MASK (1ULL << I40IW_CQPSQ_MAPT_ADDPORT_SHIFT)
  711. /* Update Protocol Engine SDs */
  712. #define I40IW_CQPSQ_UPESD_SDCMD_SHIFT 0
  713. #define I40IW_CQPSQ_UPESD_SDCMD_MASK (0xffffffffUL << I40IW_CQPSQ_UPESD_SDCMD_SHIFT)
  714. #define I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT 0
  715. #define I40IW_CQPSQ_UPESD_SDDATALOW_MASK \
  716. (0xffffffffUL << I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT)
  717. #define I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT 32
  718. #define I40IW_CQPSQ_UPESD_SDDATAHI_MASK \
  719. (0xffffffffULL << I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT)
  720. #define I40IW_CQPSQ_UPESD_HMCFNID_SHIFT 0
  721. #define I40IW_CQPSQ_UPESD_HMCFNID_MASK \
  722. (0x3fUL << I40IW_CQPSQ_UPESD_HMCFNID_SHIFT)
  723. #define I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT 63
  724. #define I40IW_CQPSQ_UPESD_ENTRY_VALID_MASK \
  725. ((u64)1 << I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT)
  726. #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT 0
  727. #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_MASK \
  728. (0xfUL << I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT)
  729. #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT 7
  730. #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_MASK \
  731. (0x1UL << I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT)
  732. /* Suspend QP */
  733. #define I40IW_CQPSQ_SUSPENDQP_QPID_SHIFT 0
  734. #define I40IW_CQPSQ_SUSPENDQP_QPID_MASK (0x3FFFFUL)
  735. /* I40IWCQ_QPID_MASK */
  736. /* Resume QP */
  737. #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT 0
  738. #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_MASK \
  739. (0xffffffffUL << I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT)
  740. #define I40IW_CQPSQ_RESUMEQP_QPID_SHIFT 0
  741. #define I40IW_CQPSQ_RESUMEQP_QPID_MASK (0x3FFFFUL)
  742. /* I40IWCQ_QPID_MASK */
  743. /* IW QP Context */
  744. #define I40IWQPC_DDP_VER_SHIFT 0
  745. #define I40IWQPC_DDP_VER_MASK (3UL << I40IWQPC_DDP_VER_SHIFT)
  746. #define I40IWQPC_SNAP_SHIFT 2
  747. #define I40IWQPC_SNAP_MASK (1UL << I40IWQPC_SNAP_SHIFT)
  748. #define I40IWQPC_IPV4_SHIFT 3
  749. #define I40IWQPC_IPV4_MASK (1UL << I40IWQPC_IPV4_SHIFT)
  750. #define I40IWQPC_NONAGLE_SHIFT 4
  751. #define I40IWQPC_NONAGLE_MASK (1UL << I40IWQPC_NONAGLE_SHIFT)
  752. #define I40IWQPC_INSERTVLANTAG_SHIFT 5
  753. #define I40IWQPC_INSERTVLANTAG_MASK (1 << I40IWQPC_INSERTVLANTAG_SHIFT)
  754. #define I40IWQPC_USESRQ_SHIFT 6
  755. #define I40IWQPC_USESRQ_MASK (1UL << I40IWQPC_USESRQ_SHIFT)
  756. #define I40IWQPC_TIMESTAMP_SHIFT 7
  757. #define I40IWQPC_TIMESTAMP_MASK (1UL << I40IWQPC_TIMESTAMP_SHIFT)
  758. #define I40IWQPC_RQWQESIZE_SHIFT 8
  759. #define I40IWQPC_RQWQESIZE_MASK (3UL << I40IWQPC_RQWQESIZE_SHIFT)
  760. #define I40IWQPC_INSERTL2TAG2_SHIFT 11
  761. #define I40IWQPC_INSERTL2TAG2_MASK (1UL << I40IWQPC_INSERTL2TAG2_SHIFT)
  762. #define I40IWQPC_LIMIT_SHIFT 12
  763. #define I40IWQPC_LIMIT_MASK (3UL << I40IWQPC_LIMIT_SHIFT)
  764. #define I40IWQPC_DROPOOOSEG_SHIFT 15
  765. #define I40IWQPC_DROPOOOSEG_MASK (1UL << I40IWQPC_DROPOOOSEG_SHIFT)
  766. #define I40IWQPC_DUPACK_THRESH_SHIFT 16
  767. #define I40IWQPC_DUPACK_THRESH_MASK (7UL << I40IWQPC_DUPACK_THRESH_SHIFT)
  768. #define I40IWQPC_ERR_RQ_IDX_VALID_SHIFT 19
  769. #define I40IWQPC_ERR_RQ_IDX_VALID_MASK (1UL << I40IWQPC_ERR_RQ_IDX_VALID_SHIFT)
  770. #define I40IWQPC_DIS_VLAN_CHECKS_SHIFT 19
  771. #define I40IWQPC_DIS_VLAN_CHECKS_MASK (7UL << I40IWQPC_DIS_VLAN_CHECKS_SHIFT)
  772. #define I40IWQPC_RCVTPHEN_SHIFT 28
  773. #define I40IWQPC_RCVTPHEN_MASK (1UL << I40IWQPC_RCVTPHEN_SHIFT)
  774. #define I40IWQPC_XMITTPHEN_SHIFT 29
  775. #define I40IWQPC_XMITTPHEN_MASK (1ULL << I40IWQPC_XMITTPHEN_SHIFT)
  776. #define I40IWQPC_RQTPHEN_SHIFT 30
  777. #define I40IWQPC_RQTPHEN_MASK (1UL << I40IWQPC_RQTPHEN_SHIFT)
  778. #define I40IWQPC_SQTPHEN_SHIFT 31
  779. #define I40IWQPC_SQTPHEN_MASK (1ULL << I40IWQPC_SQTPHEN_SHIFT)
  780. #define I40IWQPC_PPIDX_SHIFT 32
  781. #define I40IWQPC_PPIDX_MASK (0x3ffULL << I40IWQPC_PPIDX_SHIFT)
  782. #define I40IWQPC_PMENA_SHIFT 47
  783. #define I40IWQPC_PMENA_MASK (1ULL << I40IWQPC_PMENA_SHIFT)
  784. #define I40IWQPC_RDMAP_VER_SHIFT 62
  785. #define I40IWQPC_RDMAP_VER_MASK (3ULL << I40IWQPC_RDMAP_VER_SHIFT)
  786. #define I40IWQPC_SQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  787. #define I40IWQPC_SQADDR_MASK I40IW_CQPHC_QPCTX_MASK
  788. #define I40IWQPC_RQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  789. #define I40IWQPC_RQADDR_MASK I40IW_CQPHC_QPCTX_MASK
  790. #define I40IWQPC_TTL_SHIFT 0
  791. #define I40IWQPC_TTL_MASK (0xffUL << I40IWQPC_TTL_SHIFT)
  792. #define I40IWQPC_RQSIZE_SHIFT 8
  793. #define I40IWQPC_RQSIZE_MASK (0xfUL << I40IWQPC_RQSIZE_SHIFT)
  794. #define I40IWQPC_SQSIZE_SHIFT 12
  795. #define I40IWQPC_SQSIZE_MASK (0xfUL << I40IWQPC_SQSIZE_SHIFT)
  796. #define I40IWQPC_SRCMACADDRIDX_SHIFT 16
  797. #define I40IWQPC_SRCMACADDRIDX_MASK (0x3fUL << I40IWQPC_SRCMACADDRIDX_SHIFT)
  798. #define I40IWQPC_AVOIDSTRETCHACK_SHIFT 23
  799. #define I40IWQPC_AVOIDSTRETCHACK_MASK (1UL << I40IWQPC_AVOIDSTRETCHACK_SHIFT)
  800. #define I40IWQPC_TOS_SHIFT 24
  801. #define I40IWQPC_TOS_MASK (0xffUL << I40IWQPC_TOS_SHIFT)
  802. #define I40IWQPC_SRCPORTNUM_SHIFT 32
  803. #define I40IWQPC_SRCPORTNUM_MASK (0xffffULL << I40IWQPC_SRCPORTNUM_SHIFT)
  804. #define I40IWQPC_DESTPORTNUM_SHIFT 48
  805. #define I40IWQPC_DESTPORTNUM_MASK (0xffffULL << I40IWQPC_DESTPORTNUM_SHIFT)
  806. #define I40IWQPC_DESTIPADDR0_SHIFT 32
  807. #define I40IWQPC_DESTIPADDR0_MASK \
  808. (0xffffffffULL << I40IWQPC_DESTIPADDR0_SHIFT)
  809. #define I40IWQPC_DESTIPADDR1_SHIFT 0
  810. #define I40IWQPC_DESTIPADDR1_MASK \
  811. (0xffffffffULL << I40IWQPC_DESTIPADDR1_SHIFT)
  812. #define I40IWQPC_DESTIPADDR2_SHIFT 32
  813. #define I40IWQPC_DESTIPADDR2_MASK \
  814. (0xffffffffULL << I40IWQPC_DESTIPADDR2_SHIFT)
  815. #define I40IWQPC_DESTIPADDR3_SHIFT 0
  816. #define I40IWQPC_DESTIPADDR3_MASK \
  817. (0xffffffffULL << I40IWQPC_DESTIPADDR3_SHIFT)
  818. #define I40IWQPC_SNDMSS_SHIFT 16
  819. #define I40IWQPC_SNDMSS_MASK (0x3fffUL << I40IWQPC_SNDMSS_SHIFT)
  820. #define I40IWQPC_VLANTAG_SHIFT 32
  821. #define I40IWQPC_VLANTAG_MASK (0xffffULL << I40IWQPC_VLANTAG_SHIFT)
  822. #define I40IWQPC_ARPIDX_SHIFT 48
  823. #define I40IWQPC_ARPIDX_MASK (0xfffULL << I40IWQPC_ARPIDX_SHIFT)
  824. #define I40IWQPC_FLOWLABEL_SHIFT 0
  825. #define I40IWQPC_FLOWLABEL_MASK (0xfffffUL << I40IWQPC_FLOWLABEL_SHIFT)
  826. #define I40IWQPC_WSCALE_SHIFT 20
  827. #define I40IWQPC_WSCALE_MASK (1UL << I40IWQPC_WSCALE_SHIFT)
  828. #define I40IWQPC_KEEPALIVE_SHIFT 21
  829. #define I40IWQPC_KEEPALIVE_MASK (1UL << I40IWQPC_KEEPALIVE_SHIFT)
  830. #define I40IWQPC_IGNORE_TCP_OPT_SHIFT 22
  831. #define I40IWQPC_IGNORE_TCP_OPT_MASK (1UL << I40IWQPC_IGNORE_TCP_OPT_SHIFT)
  832. #define I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT 23
  833. #define I40IWQPC_IGNORE_TCP_UNS_OPT_MASK \
  834. (1UL << I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT)
  835. #define I40IWQPC_TCPSTATE_SHIFT 28
  836. #define I40IWQPC_TCPSTATE_MASK (0xfUL << I40IWQPC_TCPSTATE_SHIFT)
  837. #define I40IWQPC_RCVSCALE_SHIFT 32
  838. #define I40IWQPC_RCVSCALE_MASK (0xfULL << I40IWQPC_RCVSCALE_SHIFT)
  839. #define I40IWQPC_SNDSCALE_SHIFT 40
  840. #define I40IWQPC_SNDSCALE_MASK (0xfULL << I40IWQPC_SNDSCALE_SHIFT)
  841. #define I40IWQPC_PDIDX_SHIFT 48
  842. #define I40IWQPC_PDIDX_MASK (0x7fffULL << I40IWQPC_PDIDX_SHIFT)
  843. #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT 16
  844. #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_MASK \
  845. (0xffUL << I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT)
  846. #define I40IWQPC_KEEPALIVE_INTERVAL_SHIFT 24
  847. #define I40IWQPC_KEEPALIVE_INTERVAL_MASK \
  848. (0xffUL << I40IWQPC_KEEPALIVE_INTERVAL_SHIFT)
  849. #define I40IWQPC_TIMESTAMP_RECENT_SHIFT 0
  850. #define I40IWQPC_TIMESTAMP_RECENT_MASK \
  851. (0xffffffffUL << I40IWQPC_TIMESTAMP_RECENT_SHIFT)
  852. #define I40IWQPC_TIMESTAMP_AGE_SHIFT 32
  853. #define I40IWQPC_TIMESTAMP_AGE_MASK \
  854. (0xffffffffULL << I40IWQPC_TIMESTAMP_AGE_SHIFT)
  855. #define I40IWQPC_SNDNXT_SHIFT 0
  856. #define I40IWQPC_SNDNXT_MASK (0xffffffffUL << I40IWQPC_SNDNXT_SHIFT)
  857. #define I40IWQPC_SNDWND_SHIFT 32
  858. #define I40IWQPC_SNDWND_MASK (0xffffffffULL << I40IWQPC_SNDWND_SHIFT)
  859. #define I40IWQPC_RCVNXT_SHIFT 0
  860. #define I40IWQPC_RCVNXT_MASK (0xffffffffUL << I40IWQPC_RCVNXT_SHIFT)
  861. #define I40IWQPC_RCVWND_SHIFT 32
  862. #define I40IWQPC_RCVWND_MASK (0xffffffffULL << I40IWQPC_RCVWND_SHIFT)
  863. #define I40IWQPC_SNDMAX_SHIFT 0
  864. #define I40IWQPC_SNDMAX_MASK (0xffffffffUL << I40IWQPC_SNDMAX_SHIFT)
  865. #define I40IWQPC_SNDUNA_SHIFT 32
  866. #define I40IWQPC_SNDUNA_MASK (0xffffffffULL << I40IWQPC_SNDUNA_SHIFT)
  867. #define I40IWQPC_SRTT_SHIFT 0
  868. #define I40IWQPC_SRTT_MASK (0xffffffffUL << I40IWQPC_SRTT_SHIFT)
  869. #define I40IWQPC_RTTVAR_SHIFT 32
  870. #define I40IWQPC_RTTVAR_MASK (0xffffffffULL << I40IWQPC_RTTVAR_SHIFT)
  871. #define I40IWQPC_SSTHRESH_SHIFT 0
  872. #define I40IWQPC_SSTHRESH_MASK (0xffffffffUL << I40IWQPC_SSTHRESH_SHIFT)
  873. #define I40IWQPC_CWND_SHIFT 32
  874. #define I40IWQPC_CWND_MASK (0xffffffffULL << I40IWQPC_CWND_SHIFT)
  875. #define I40IWQPC_SNDWL1_SHIFT 0
  876. #define I40IWQPC_SNDWL1_MASK (0xffffffffUL << I40IWQPC_SNDWL1_SHIFT)
  877. #define I40IWQPC_SNDWL2_SHIFT 32
  878. #define I40IWQPC_SNDWL2_MASK (0xffffffffULL << I40IWQPC_SNDWL2_SHIFT)
  879. #define I40IWQPC_ERR_RQ_IDX_SHIFT 32
  880. #define I40IWQPC_ERR_RQ_IDX_MASK (0x3fffULL << I40IWQPC_ERR_RQ_IDX_SHIFT)
  881. #define I40IWQPC_MAXSNDWND_SHIFT 0
  882. #define I40IWQPC_MAXSNDWND_MASK (0xffffffffUL << I40IWQPC_MAXSNDWND_SHIFT)
  883. #define I40IWQPC_REXMIT_THRESH_SHIFT 48
  884. #define I40IWQPC_REXMIT_THRESH_MASK (0x3fULL << I40IWQPC_REXMIT_THRESH_SHIFT)
  885. #define I40IWQPC_TXCQNUM_SHIFT 0
  886. #define I40IWQPC_TXCQNUM_MASK (0x1ffffUL << I40IWQPC_TXCQNUM_SHIFT)
  887. #define I40IWQPC_RXCQNUM_SHIFT 32
  888. #define I40IWQPC_RXCQNUM_MASK (0x1ffffULL << I40IWQPC_RXCQNUM_SHIFT)
  889. #define I40IWQPC_Q2ADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  890. #define I40IWQPC_Q2ADDR_MASK I40IW_CQPHC_QPCTX_MASK
  891. #define I40IWQPC_LASTBYTESENT_SHIFT 0
  892. #define I40IWQPC_LASTBYTESENT_MASK (0xffUL << I40IWQPC_LASTBYTESENT_SHIFT)
  893. #define I40IWQPC_SRQID_SHIFT 32
  894. #define I40IWQPC_SRQID_MASK (0xffULL << I40IWQPC_SRQID_SHIFT)
  895. #define I40IWQPC_ORDSIZE_SHIFT 0
  896. #define I40IWQPC_ORDSIZE_MASK (0x7fUL << I40IWQPC_ORDSIZE_SHIFT)
  897. #define I40IWQPC_IRDSIZE_SHIFT 16
  898. #define I40IWQPC_IRDSIZE_MASK (0x3UL << I40IWQPC_IRDSIZE_SHIFT)
  899. #define I40IWQPC_WRRDRSPOK_SHIFT 20
  900. #define I40IWQPC_WRRDRSPOK_MASK (1UL << I40IWQPC_WRRDRSPOK_SHIFT)
  901. #define I40IWQPC_RDOK_SHIFT 21
  902. #define I40IWQPC_RDOK_MASK (1UL << I40IWQPC_RDOK_SHIFT)
  903. #define I40IWQPC_SNDMARKERS_SHIFT 22
  904. #define I40IWQPC_SNDMARKERS_MASK (1UL << I40IWQPC_SNDMARKERS_SHIFT)
  905. #define I40IWQPC_BINDEN_SHIFT 23
  906. #define I40IWQPC_BINDEN_MASK (1UL << I40IWQPC_BINDEN_SHIFT)
  907. #define I40IWQPC_FASTREGEN_SHIFT 24
  908. #define I40IWQPC_FASTREGEN_MASK (1UL << I40IWQPC_FASTREGEN_SHIFT)
  909. #define I40IWQPC_PRIVEN_SHIFT 25
  910. #define I40IWQPC_PRIVEN_MASK (1UL << I40IWQPC_PRIVEN_SHIFT)
  911. #define I40IWQPC_LSMMPRESENT_SHIFT 26
  912. #define I40IWQPC_LSMMPRESENT_MASK (1UL << I40IWQPC_LSMMPRESENT_SHIFT)
  913. #define I40IWQPC_ADJUSTFORLSMM_SHIFT 27
  914. #define I40IWQPC_ADJUSTFORLSMM_MASK (1UL << I40IWQPC_ADJUSTFORLSMM_SHIFT)
  915. #define I40IWQPC_IWARPMODE_SHIFT 28
  916. #define I40IWQPC_IWARPMODE_MASK (1UL << I40IWQPC_IWARPMODE_SHIFT)
  917. #define I40IWQPC_RCVMARKERS_SHIFT 29
  918. #define I40IWQPC_RCVMARKERS_MASK (1UL << I40IWQPC_RCVMARKERS_SHIFT)
  919. #define I40IWQPC_ALIGNHDRS_SHIFT 30
  920. #define I40IWQPC_ALIGNHDRS_MASK (1UL << I40IWQPC_ALIGNHDRS_SHIFT)
  921. #define I40IWQPC_RCVNOMPACRC_SHIFT 31
  922. #define I40IWQPC_RCVNOMPACRC_MASK (1UL << I40IWQPC_RCVNOMPACRC_SHIFT)
  923. #define I40IWQPC_RCVMARKOFFSET_SHIFT 33
  924. #define I40IWQPC_RCVMARKOFFSET_MASK (0x1ffULL << I40IWQPC_RCVMARKOFFSET_SHIFT)
  925. #define I40IWQPC_SNDMARKOFFSET_SHIFT 48
  926. #define I40IWQPC_SNDMARKOFFSET_MASK (0x1ffULL << I40IWQPC_SNDMARKOFFSET_SHIFT)
  927. #define I40IWQPC_QPCOMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  928. #define I40IWQPC_QPCOMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  929. #define I40IWQPC_SQTPHVAL_SHIFT 0
  930. #define I40IWQPC_SQTPHVAL_MASK (0xffUL << I40IWQPC_SQTPHVAL_SHIFT)
  931. #define I40IWQPC_RQTPHVAL_SHIFT 8
  932. #define I40IWQPC_RQTPHVAL_MASK (0xffUL << I40IWQPC_RQTPHVAL_SHIFT)
  933. #define I40IWQPC_QSHANDLE_SHIFT 16
  934. #define I40IWQPC_QSHANDLE_MASK (0x3ffUL << I40IWQPC_QSHANDLE_SHIFT)
  935. #define I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT 32
  936. #define I40IWQPC_EXCEPTION_LAN_QUEUE_MASK (0xfffULL << \
  937. I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT)
  938. #define I40IWQPC_LOCAL_IPADDR3_SHIFT 0
  939. #define I40IWQPC_LOCAL_IPADDR3_MASK \
  940. (0xffffffffUL << I40IWQPC_LOCAL_IPADDR3_SHIFT)
  941. #define I40IWQPC_LOCAL_IPADDR2_SHIFT 32
  942. #define I40IWQPC_LOCAL_IPADDR2_MASK \
  943. (0xffffffffULL << I40IWQPC_LOCAL_IPADDR2_SHIFT)
  944. #define I40IWQPC_LOCAL_IPADDR1_SHIFT 0
  945. #define I40IWQPC_LOCAL_IPADDR1_MASK \
  946. (0xffffffffUL << I40IWQPC_LOCAL_IPADDR1_SHIFT)
  947. #define I40IWQPC_LOCAL_IPADDR0_SHIFT 32
  948. #define I40IWQPC_LOCAL_IPADDR0_MASK \
  949. (0xffffffffULL << I40IWQPC_LOCAL_IPADDR0_SHIFT)
  950. /* wqe size considering 32 bytes per wqe*/
  951. #define I40IWQP_SW_MIN_WQSIZE 4 /* 128 bytes */
  952. #define I40IWQP_SW_MAX_WQSIZE 16384 /* 524288 bytes */
  953. #define I40IWQP_OP_RDMA_WRITE 0
  954. #define I40IWQP_OP_RDMA_READ 1
  955. #define I40IWQP_OP_RDMA_SEND 3
  956. #define I40IWQP_OP_RDMA_SEND_INV 4
  957. #define I40IWQP_OP_RDMA_SEND_SOL_EVENT 5
  958. #define I40IWQP_OP_RDMA_SEND_SOL_EVENT_INV 6
  959. #define I40IWQP_OP_BIND_MW 8
  960. #define I40IWQP_OP_FAST_REGISTER 9
  961. #define I40IWQP_OP_LOCAL_INVALIDATE 10
  962. #define I40IWQP_OP_RDMA_READ_LOC_INV 11
  963. #define I40IWQP_OP_NOP 12
  964. #define I40IW_RSVD_SHIFT 41
  965. #define I40IW_RSVD_MASK (0x7fffULL << I40IW_RSVD_SHIFT)
  966. /* iwarp QP SQ WQE common fields */
  967. #define I40IWQPSQ_OPCODE_SHIFT 32
  968. #define I40IWQPSQ_OPCODE_MASK (0x3fULL << I40IWQPSQ_OPCODE_SHIFT)
  969. #define I40IWQPSQ_ADDFRAGCNT_SHIFT 38
  970. #define I40IWQPSQ_ADDFRAGCNT_MASK (0x7ULL << I40IWQPSQ_ADDFRAGCNT_SHIFT)
  971. #define I40IWQPSQ_PUSHWQE_SHIFT 56
  972. #define I40IWQPSQ_PUSHWQE_MASK (1ULL << I40IWQPSQ_PUSHWQE_SHIFT)
  973. #define I40IWQPSQ_STREAMMODE_SHIFT 58
  974. #define I40IWQPSQ_STREAMMODE_MASK (1ULL << I40IWQPSQ_STREAMMODE_SHIFT)
  975. #define I40IWQPSQ_WAITFORRCVPDU_SHIFT 59
  976. #define I40IWQPSQ_WAITFORRCVPDU_MASK (1ULL << I40IWQPSQ_WAITFORRCVPDU_SHIFT)
  977. #define I40IWQPSQ_READFENCE_SHIFT 60
  978. #define I40IWQPSQ_READFENCE_MASK (1ULL << I40IWQPSQ_READFENCE_SHIFT)
  979. #define I40IWQPSQ_LOCALFENCE_SHIFT 61
  980. #define I40IWQPSQ_LOCALFENCE_MASK (1ULL << I40IWQPSQ_LOCALFENCE_SHIFT)
  981. #define I40IWQPSQ_SIGCOMPL_SHIFT 62
  982. #define I40IWQPSQ_SIGCOMPL_MASK (1ULL << I40IWQPSQ_SIGCOMPL_SHIFT)
  983. #define I40IWQPSQ_VALID_SHIFT 63
  984. #define I40IWQPSQ_VALID_MASK (1ULL << I40IWQPSQ_VALID_SHIFT)
  985. #define I40IWQPSQ_FRAG_TO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  986. #define I40IWQPSQ_FRAG_TO_MASK I40IW_CQPHC_QPCTX_MASK
  987. #define I40IWQPSQ_FRAG_LEN_SHIFT 0
  988. #define I40IWQPSQ_FRAG_LEN_MASK (0xffffffffUL << I40IWQPSQ_FRAG_LEN_SHIFT)
  989. #define I40IWQPSQ_FRAG_STAG_SHIFT 32
  990. #define I40IWQPSQ_FRAG_STAG_MASK (0xffffffffULL << I40IWQPSQ_FRAG_STAG_SHIFT)
  991. #define I40IWQPSQ_REMSTAGINV_SHIFT 0
  992. #define I40IWQPSQ_REMSTAGINV_MASK (0xffffffffUL << I40IWQPSQ_REMSTAGINV_SHIFT)
  993. #define I40IWQPSQ_INLINEDATAFLAG_SHIFT 57
  994. #define I40IWQPSQ_INLINEDATAFLAG_MASK (1ULL << I40IWQPSQ_INLINEDATAFLAG_SHIFT)
  995. #define I40IWQPSQ_INLINEDATALEN_SHIFT 48
  996. #define I40IWQPSQ_INLINEDATALEN_MASK \
  997. (0x7fULL << I40IWQPSQ_INLINEDATALEN_SHIFT)
  998. /* iwarp send with push mode */
  999. #define I40IWQPSQ_WQDESCIDX_SHIFT 0
  1000. #define I40IWQPSQ_WQDESCIDX_MASK (0x3fffUL << I40IWQPSQ_WQDESCIDX_SHIFT)
  1001. /* rdma write */
  1002. #define I40IWQPSQ_REMSTAG_SHIFT 0
  1003. #define I40IWQPSQ_REMSTAG_MASK (0xffffffffUL << I40IWQPSQ_REMSTAG_SHIFT)
  1004. #define I40IWQPSQ_REMTO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1005. #define I40IWQPSQ_REMTO_MASK I40IW_CQPHC_QPCTX_MASK
  1006. /* memory window */
  1007. #define I40IWQPSQ_STAGRIGHTS_SHIFT 48
  1008. #define I40IWQPSQ_STAGRIGHTS_MASK (0x1fULL << I40IWQPSQ_STAGRIGHTS_SHIFT)
  1009. #define I40IWQPSQ_VABASEDTO_SHIFT 53
  1010. #define I40IWQPSQ_VABASEDTO_MASK (1ULL << I40IWQPSQ_VABASEDTO_SHIFT)
  1011. #define I40IWQPSQ_MWLEN_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1012. #define I40IWQPSQ_MWLEN_MASK I40IW_CQPHC_QPCTX_MASK
  1013. #define I40IWQPSQ_PARENTMRSTAG_SHIFT 0
  1014. #define I40IWQPSQ_PARENTMRSTAG_MASK \
  1015. (0xffffffffUL << I40IWQPSQ_PARENTMRSTAG_SHIFT)
  1016. #define I40IWQPSQ_MWSTAG_SHIFT 32
  1017. #define I40IWQPSQ_MWSTAG_MASK (0xffffffffULL << I40IWQPSQ_MWSTAG_SHIFT)
  1018. #define I40IWQPSQ_BASEVA_TO_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1019. #define I40IWQPSQ_BASEVA_TO_FBO_MASK I40IW_CQPHC_QPCTX_MASK
  1020. /* Local Invalidate */
  1021. #define I40IWQPSQ_LOCSTAG_SHIFT 32
  1022. #define I40IWQPSQ_LOCSTAG_MASK (0xffffffffULL << I40IWQPSQ_LOCSTAG_SHIFT)
  1023. /* Fast Register */
  1024. #define I40IWQPSQ_STAGKEY_SHIFT 0
  1025. #define I40IWQPSQ_STAGKEY_MASK (0xffUL << I40IWQPSQ_STAGKEY_SHIFT)
  1026. #define I40IWQPSQ_STAGINDEX_SHIFT 8
  1027. #define I40IWQPSQ_STAGINDEX_MASK (0xffffffUL << I40IWQPSQ_STAGINDEX_SHIFT)
  1028. #define I40IWQPSQ_COPYHOSTPBLS_SHIFT 43
  1029. #define I40IWQPSQ_COPYHOSTPBLS_MASK (1ULL << I40IWQPSQ_COPYHOSTPBLS_SHIFT)
  1030. #define I40IWQPSQ_LPBLSIZE_SHIFT 44
  1031. #define I40IWQPSQ_LPBLSIZE_MASK (3ULL << I40IWQPSQ_LPBLSIZE_SHIFT)
  1032. #define I40IWQPSQ_HPAGESIZE_SHIFT 46
  1033. #define I40IWQPSQ_HPAGESIZE_MASK (3ULL << I40IWQPSQ_HPAGESIZE_SHIFT)
  1034. #define I40IWQPSQ_STAGLEN_SHIFT 0
  1035. #define I40IWQPSQ_STAGLEN_MASK (0x1ffffffffffULL << I40IWQPSQ_STAGLEN_SHIFT)
  1036. #define I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT 48
  1037. #define I40IWQPSQ_FIRSTPMPBLIDXLO_MASK \
  1038. (0xffffULL << I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT)
  1039. #define I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT 0
  1040. #define I40IWQPSQ_FIRSTPMPBLIDXHI_MASK \
  1041. (0xfffUL << I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT)
  1042. #define I40IWQPSQ_PBLADDR_SHIFT 12
  1043. #define I40IWQPSQ_PBLADDR_MASK (0xfffffffffffffULL << I40IWQPSQ_PBLADDR_SHIFT)
  1044. /* iwarp QP RQ WQE common fields */
  1045. #define I40IWQPRQ_ADDFRAGCNT_SHIFT I40IWQPSQ_ADDFRAGCNT_SHIFT
  1046. #define I40IWQPRQ_ADDFRAGCNT_MASK I40IWQPSQ_ADDFRAGCNT_MASK
  1047. #define I40IWQPRQ_VALID_SHIFT I40IWQPSQ_VALID_SHIFT
  1048. #define I40IWQPRQ_VALID_MASK I40IWQPSQ_VALID_MASK
  1049. #define I40IWQPRQ_COMPLCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1050. #define I40IWQPRQ_COMPLCTX_MASK I40IW_CQPHC_QPCTX_MASK
  1051. #define I40IWQPRQ_FRAG_LEN_SHIFT I40IWQPSQ_FRAG_LEN_SHIFT
  1052. #define I40IWQPRQ_FRAG_LEN_MASK I40IWQPSQ_FRAG_LEN_MASK
  1053. #define I40IWQPRQ_STAG_SHIFT I40IWQPSQ_FRAG_STAG_SHIFT
  1054. #define I40IWQPRQ_STAG_MASK I40IWQPSQ_FRAG_STAG_MASK
  1055. #define I40IWQPRQ_TO_SHIFT I40IWQPSQ_FRAG_TO_SHIFT
  1056. #define I40IWQPRQ_TO_MASK I40IWQPSQ_FRAG_TO_MASK
  1057. /* Query FPM CQP buf */
  1058. #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
  1059. #define I40IW_QUERY_FPM_MAX_QPS_MASK \
  1060. (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
  1061. #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
  1062. #define I40IW_QUERY_FPM_MAX_CQS_MASK \
  1063. (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
  1064. #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT 0
  1065. #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_MASK \
  1066. (0x3fffUL << I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT)
  1067. #define I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT 32
  1068. #define I40IW_QUERY_FPM_MAX_PE_SDS_MASK \
  1069. (0x3fffULL << I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT)
  1070. #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
  1071. #define I40IW_QUERY_FPM_MAX_QPS_MASK \
  1072. (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
  1073. #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
  1074. #define I40IW_QUERY_FPM_MAX_CQS_MASK \
  1075. (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
  1076. #define I40IW_QUERY_FPM_MAX_CEQS_SHIFT 0
  1077. #define I40IW_QUERY_FPM_MAX_CEQS_MASK \
  1078. (0xffUL << I40IW_QUERY_FPM_MAX_CEQS_SHIFT)
  1079. #define I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT 32
  1080. #define I40IW_QUERY_FPM_XFBLOCKSIZE_MASK \
  1081. (0xffffffffULL << I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT)
  1082. #define I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT 32
  1083. #define I40IW_QUERY_FPM_Q1BLOCKSIZE_MASK \
  1084. (0xffffffffULL << I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT)
  1085. #define I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT 16
  1086. #define I40IW_QUERY_FPM_HTMULTIPLIER_MASK \
  1087. (0xfUL << I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT)
  1088. #define I40IW_QUERY_FPM_TIMERBUCKET_SHIFT 32
  1089. #define I40IW_QUERY_FPM_TIMERBUCKET_MASK \
  1090. (0xffFFULL << I40IW_QUERY_FPM_TIMERBUCKET_SHIFT)
  1091. /* Static HMC pages allocated buf */
  1092. #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT 0
  1093. #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_MASK \
  1094. (0x3fUL << I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT)
  1095. #define I40IW_HW_PAGE_SIZE 4096
  1096. #define I40IW_DONE_COUNT 1000
  1097. #define I40IW_SLEEP_COUNT 10
  1098. enum {
  1099. I40IW_QUEUES_ALIGNMENT_MASK = (128 - 1),
  1100. I40IW_AEQ_ALIGNMENT_MASK = (256 - 1),
  1101. I40IW_Q2_ALIGNMENT_MASK = (256 - 1),
  1102. I40IW_CEQ_ALIGNMENT_MASK = (256 - 1),
  1103. I40IW_CQ0_ALIGNMENT_MASK = (256 - 1),
  1104. I40IW_HOST_CTX_ALIGNMENT_MASK = (4 - 1),
  1105. I40IW_SHADOWAREA_MASK = (128 - 1),
  1106. I40IW_FPM_QUERY_BUF_ALIGNMENT_MASK = 0,
  1107. I40IW_FPM_COMMIT_BUF_ALIGNMENT_MASK = 0
  1108. };
  1109. enum i40iw_alignment {
  1110. I40IW_CQP_ALIGNMENT = 0x200,
  1111. I40IW_AEQ_ALIGNMENT = 0x100,
  1112. I40IW_CEQ_ALIGNMENT = 0x100,
  1113. I40IW_CQ0_ALIGNMENT = 0x100,
  1114. I40IW_SD_BUF_ALIGNMENT = 0x100
  1115. };
  1116. #define I40IW_QP_WQE_MIN_SIZE 32
  1117. #define I40IW_QP_WQE_MAX_SIZE 128
  1118. #define I40IW_CQE_QTYPE_RQ 0
  1119. #define I40IW_CQE_QTYPE_SQ 1
  1120. #define I40IW_RING_INIT(_ring, _size) \
  1121. { \
  1122. (_ring).head = 0; \
  1123. (_ring).tail = 0; \
  1124. (_ring).size = (_size); \
  1125. }
  1126. #define I40IW_RING_GETSIZE(_ring) ((_ring).size)
  1127. #define I40IW_RING_GETCURRENT_HEAD(_ring) ((_ring).head)
  1128. #define I40IW_RING_GETCURRENT_TAIL(_ring) ((_ring).tail)
  1129. #define I40IW_RING_MOVE_HEAD(_ring, _retcode) \
  1130. { \
  1131. register u32 size; \
  1132. size = (_ring).size; \
  1133. if (!I40IW_RING_FULL_ERR(_ring)) { \
  1134. (_ring).head = ((_ring).head + 1) % size; \
  1135. (_retcode) = 0; \
  1136. } else { \
  1137. (_retcode) = I40IW_ERR_RING_FULL; \
  1138. } \
  1139. }
  1140. #define I40IW_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \
  1141. { \
  1142. register u32 size; \
  1143. size = (_ring).size; \
  1144. if ((I40IW_RING_WORK_AVAILABLE(_ring) + (_count)) < size) { \
  1145. (_ring).head = ((_ring).head + (_count)) % size; \
  1146. (_retcode) = 0; \
  1147. } else { \
  1148. (_retcode) = I40IW_ERR_RING_FULL; \
  1149. } \
  1150. }
  1151. #define I40IW_RING_MOVE_TAIL(_ring) \
  1152. (_ring).tail = ((_ring).tail + 1) % (_ring).size
  1153. #define I40IW_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \
  1154. (_ring).tail = ((_ring).tail + (_count)) % (_ring).size
  1155. #define I40IW_RING_SET_TAIL(_ring, _pos) \
  1156. (_ring).tail = (_pos) % (_ring).size
  1157. #define I40IW_RING_FULL_ERR(_ring) \
  1158. ( \
  1159. (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 1)) \
  1160. )
  1161. #define I40IW_ERR_RING_FULL2(_ring) \
  1162. ( \
  1163. (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 2)) \
  1164. )
  1165. #define I40IW_ERR_RING_FULL3(_ring) \
  1166. ( \
  1167. (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 3)) \
  1168. )
  1169. #define I40IW_RING_MORE_WORK(_ring) \
  1170. ( \
  1171. (I40IW_RING_WORK_AVAILABLE(_ring) != 0) \
  1172. )
  1173. #define I40IW_RING_WORK_AVAILABLE(_ring) \
  1174. ( \
  1175. (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \
  1176. )
  1177. #define I40IW_RING_GET_WQES_AVAILABLE(_ring) \
  1178. ( \
  1179. ((_ring).size - I40IW_RING_WORK_AVAILABLE(_ring) - 1) \
  1180. )
  1181. #define I40IW_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \
  1182. { \
  1183. index = I40IW_RING_GETCURRENT_HEAD(_ring); \
  1184. I40IW_RING_MOVE_HEAD(_ring, _retcode); \
  1185. }
  1186. /* Async Events codes */
  1187. #define I40IW_AE_AMP_UNALLOCATED_STAG 0x0102
  1188. #define I40IW_AE_AMP_INVALID_STAG 0x0103
  1189. #define I40IW_AE_AMP_BAD_QP 0x0104
  1190. #define I40IW_AE_AMP_BAD_PD 0x0105
  1191. #define I40IW_AE_AMP_BAD_STAG_KEY 0x0106
  1192. #define I40IW_AE_AMP_BAD_STAG_INDEX 0x0107
  1193. #define I40IW_AE_AMP_BOUNDS_VIOLATION 0x0108
  1194. #define I40IW_AE_AMP_RIGHTS_VIOLATION 0x0109
  1195. #define I40IW_AE_AMP_TO_WRAP 0x010a
  1196. #define I40IW_AE_AMP_FASTREG_SHARED 0x010b
  1197. #define I40IW_AE_AMP_FASTREG_VALID_STAG 0x010c
  1198. #define I40IW_AE_AMP_FASTREG_MW_STAG 0x010d
  1199. #define I40IW_AE_AMP_FASTREG_INVALID_RIGHTS 0x010e
  1200. #define I40IW_AE_AMP_FASTREG_PBL_TABLE_OVERFLOW 0x010f
  1201. #define I40IW_AE_AMP_FASTREG_INVALID_LENGTH 0x0110
  1202. #define I40IW_AE_AMP_INVALIDATE_SHARED 0x0111
  1203. #define I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS 0x0112
  1204. #define I40IW_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS 0x0113
  1205. #define I40IW_AE_AMP_MWBIND_VALID_STAG 0x0114
  1206. #define I40IW_AE_AMP_MWBIND_OF_MR_STAG 0x0115
  1207. #define I40IW_AE_AMP_MWBIND_TO_ZERO_BASED_STAG 0x0116
  1208. #define I40IW_AE_AMP_MWBIND_TO_MW_STAG 0x0117
  1209. #define I40IW_AE_AMP_MWBIND_INVALID_RIGHTS 0x0118
  1210. #define I40IW_AE_AMP_MWBIND_INVALID_BOUNDS 0x0119
  1211. #define I40IW_AE_AMP_MWBIND_TO_INVALID_PARENT 0x011a
  1212. #define I40IW_AE_AMP_MWBIND_BIND_DISABLED 0x011b
  1213. #define I40IW_AE_AMP_WQE_INVALID_PARAMETER 0x0130
  1214. #define I40IW_AE_BAD_CLOSE 0x0201
  1215. #define I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE 0x0202
  1216. #define I40IW_AE_CQ_OPERATION_ERROR 0x0203
  1217. #define I40IW_AE_PRIV_OPERATION_DENIED 0x011c
  1218. #define I40IW_AE_RDMA_READ_WHILE_ORD_ZERO 0x0205
  1219. #define I40IW_AE_STAG_ZERO_INVALID 0x0206
  1220. #define I40IW_AE_IB_RREQ_AND_Q1_FULL 0x0207
  1221. #define I40IW_AE_SRQ_LIMIT 0x0209
  1222. #define I40IW_AE_WQE_UNEXPECTED_OPCODE 0x020a
  1223. #define I40IW_AE_WQE_INVALID_PARAMETER 0x020b
  1224. #define I40IW_AE_WQE_LSMM_TOO_LONG 0x0220
  1225. #define I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN 0x0301
  1226. #define I40IW_AE_DDP_INVALID_MSN_RANGE_IS_NOT_VALID 0x0302
  1227. #define I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER 0x0303
  1228. #define I40IW_AE_DDP_UBE_INVALID_DDP_VERSION 0x0304
  1229. #define I40IW_AE_DDP_UBE_INVALID_MO 0x0305
  1230. #define I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE 0x0306
  1231. #define I40IW_AE_DDP_UBE_INVALID_QN 0x0307
  1232. #define I40IW_AE_DDP_NO_L_BIT 0x0308
  1233. #define I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION 0x0311
  1234. #define I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE 0x0312
  1235. #define I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST 0x0313
  1236. #define I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP 0x0314
  1237. #define I40IW_AE_INVALID_ARP_ENTRY 0x0401
  1238. #define I40IW_AE_INVALID_TCP_OPTION_RCVD 0x0402
  1239. #define I40IW_AE_STALE_ARP_ENTRY 0x0403
  1240. #define I40IW_AE_INVALID_WQE_LENGTH 0x0404
  1241. #define I40IW_AE_INVALID_MAC_ENTRY 0x0405
  1242. #define I40IW_AE_LLP_CLOSE_COMPLETE 0x0501
  1243. #define I40IW_AE_LLP_CONNECTION_RESET 0x0502
  1244. #define I40IW_AE_LLP_FIN_RECEIVED 0x0503
  1245. #define I40IW_AE_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH 0x0504
  1246. #define I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR 0x0505
  1247. #define I40IW_AE_LLP_SEGMENT_TOO_LARGE 0x0506
  1248. #define I40IW_AE_LLP_SEGMENT_TOO_SMALL 0x0507
  1249. #define I40IW_AE_LLP_SYN_RECEIVED 0x0508
  1250. #define I40IW_AE_LLP_TERMINATE_RECEIVED 0x0509
  1251. #define I40IW_AE_LLP_TOO_MANY_RETRIES 0x050a
  1252. #define I40IW_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES 0x050b
  1253. #define I40IW_AE_LLP_DOUBT_REACHABILITY 0x050c
  1254. #define I40IW_AE_LLP_RX_VLAN_MISMATCH 0x050d
  1255. #define I40IW_AE_RESOURCE_EXHAUSTION 0x0520
  1256. #define I40IW_AE_RESET_SENT 0x0601
  1257. #define I40IW_AE_TERMINATE_SENT 0x0602
  1258. #define I40IW_AE_RESET_NOT_SENT 0x0603
  1259. #define I40IW_AE_LCE_QP_CATASTROPHIC 0x0700
  1260. #define I40IW_AE_LCE_FUNCTION_CATASTROPHIC 0x0701
  1261. #define I40IW_AE_LCE_CQ_CATASTROPHIC 0x0702
  1262. #define I40IW_AE_UDA_XMIT_FRAG_SEQ 0x0800
  1263. #define I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG 0x0801
  1264. #define I40IW_AE_UDA_XMIT_IPADDR_MISMATCH 0x0802
  1265. #define I40IW_AE_QP_SUSPEND_COMPLETE 0x0900
  1266. #define OP_DELETE_LOCAL_MAC_IPADDR_ENTRY 1
  1267. #define OP_CEQ_DESTROY 2
  1268. #define OP_AEQ_DESTROY 3
  1269. #define OP_DELETE_ARP_CACHE_ENTRY 4
  1270. #define OP_MANAGE_APBVT_ENTRY 5
  1271. #define OP_CEQ_CREATE 6
  1272. #define OP_AEQ_CREATE 7
  1273. #define OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY 8
  1274. #define OP_ADD_LOCAL_MAC_IPADDR_ENTRY 9
  1275. #define OP_MANAGE_QHASH_TABLE_ENTRY 10
  1276. #define OP_QP_MODIFY 11
  1277. #define OP_QP_UPLOAD_CONTEXT 12
  1278. #define OP_CQ_CREATE 13
  1279. #define OP_CQ_DESTROY 14
  1280. #define OP_QP_CREATE 15
  1281. #define OP_QP_DESTROY 16
  1282. #define OP_ALLOC_STAG 17
  1283. #define OP_MR_REG_NON_SHARED 18
  1284. #define OP_DEALLOC_STAG 19
  1285. #define OP_MW_ALLOC 20
  1286. #define OP_QP_FLUSH_WQES 21
  1287. #define OP_ADD_ARP_CACHE_ENTRY 22
  1288. #define OP_MANAGE_PUSH_PAGE 23
  1289. #define OP_UPDATE_PE_SDS 24
  1290. #define OP_MANAGE_HMC_PM_FUNC_TABLE 25
  1291. #define OP_SUSPEND 26
  1292. #define OP_RESUME 27
  1293. #define OP_MANAGE_VF_PBLE_BP 28
  1294. #define OP_QUERY_FPM_VALUES 29
  1295. #define OP_COMMIT_FPM_VALUES 30
  1296. #define OP_SIZE_CQP_STAT_ARRAY 31
  1297. #endif