rockchip_saradc.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * Rockchip Successive Approximation Register (SAR) A/D Converter
  3. * Copyright (C) 2014 ROCKCHIP, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/completion.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/iio/iio.h>
  25. #define SARADC_DATA 0x00
  26. #define SARADC_STAS 0x04
  27. #define SARADC_STAS_BUSY BIT(0)
  28. #define SARADC_CTRL 0x08
  29. #define SARADC_CTRL_IRQ_STATUS BIT(6)
  30. #define SARADC_CTRL_IRQ_ENABLE BIT(5)
  31. #define SARADC_CTRL_POWER_CTRL BIT(3)
  32. #define SARADC_CTRL_CHN_MASK 0x7
  33. #define SARADC_DLY_PU_SOC 0x0c
  34. #define SARADC_DLY_PU_SOC_MASK 0x3f
  35. #define SARADC_TIMEOUT msecs_to_jiffies(100)
  36. struct rockchip_saradc_data {
  37. int num_bits;
  38. const struct iio_chan_spec *channels;
  39. int num_channels;
  40. unsigned long clk_rate;
  41. };
  42. struct rockchip_saradc {
  43. void __iomem *regs;
  44. struct clk *pclk;
  45. struct clk *clk;
  46. struct completion completion;
  47. struct regulator *vref;
  48. const struct rockchip_saradc_data *data;
  49. u16 last_val;
  50. };
  51. static int rockchip_saradc_read_raw(struct iio_dev *indio_dev,
  52. struct iio_chan_spec const *chan,
  53. int *val, int *val2, long mask)
  54. {
  55. struct rockchip_saradc *info = iio_priv(indio_dev);
  56. int ret;
  57. switch (mask) {
  58. case IIO_CHAN_INFO_RAW:
  59. mutex_lock(&indio_dev->mlock);
  60. reinit_completion(&info->completion);
  61. /* 8 clock periods as delay between power up and start cmd */
  62. writel_relaxed(8, info->regs + SARADC_DLY_PU_SOC);
  63. /* Select the channel to be used and trigger conversion */
  64. writel(SARADC_CTRL_POWER_CTRL
  65. | (chan->channel & SARADC_CTRL_CHN_MASK)
  66. | SARADC_CTRL_IRQ_ENABLE,
  67. info->regs + SARADC_CTRL);
  68. if (!wait_for_completion_timeout(&info->completion,
  69. SARADC_TIMEOUT)) {
  70. writel_relaxed(0, info->regs + SARADC_CTRL);
  71. mutex_unlock(&indio_dev->mlock);
  72. return -ETIMEDOUT;
  73. }
  74. *val = info->last_val;
  75. mutex_unlock(&indio_dev->mlock);
  76. return IIO_VAL_INT;
  77. case IIO_CHAN_INFO_SCALE:
  78. ret = regulator_get_voltage(info->vref);
  79. if (ret < 0) {
  80. dev_err(&indio_dev->dev, "failed to get voltage\n");
  81. return ret;
  82. }
  83. *val = ret / 1000;
  84. *val2 = info->data->num_bits;
  85. return IIO_VAL_FRACTIONAL_LOG2;
  86. default:
  87. return -EINVAL;
  88. }
  89. }
  90. static irqreturn_t rockchip_saradc_isr(int irq, void *dev_id)
  91. {
  92. struct rockchip_saradc *info = (struct rockchip_saradc *)dev_id;
  93. /* Read value */
  94. info->last_val = readl_relaxed(info->regs + SARADC_DATA);
  95. info->last_val &= GENMASK(info->data->num_bits - 1, 0);
  96. /* Clear irq & power down adc */
  97. writel_relaxed(0, info->regs + SARADC_CTRL);
  98. complete(&info->completion);
  99. return IRQ_HANDLED;
  100. }
  101. static const struct iio_info rockchip_saradc_iio_info = {
  102. .read_raw = rockchip_saradc_read_raw,
  103. .driver_module = THIS_MODULE,
  104. };
  105. #define ADC_CHANNEL(_index, _id) { \
  106. .type = IIO_VOLTAGE, \
  107. .indexed = 1, \
  108. .channel = _index, \
  109. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  110. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  111. .datasheet_name = _id, \
  112. }
  113. static const struct iio_chan_spec rockchip_saradc_iio_channels[] = {
  114. ADC_CHANNEL(0, "adc0"),
  115. ADC_CHANNEL(1, "adc1"),
  116. ADC_CHANNEL(2, "adc2"),
  117. };
  118. static const struct rockchip_saradc_data saradc_data = {
  119. .num_bits = 10,
  120. .channels = rockchip_saradc_iio_channels,
  121. .num_channels = ARRAY_SIZE(rockchip_saradc_iio_channels),
  122. .clk_rate = 1000000,
  123. };
  124. static const struct iio_chan_spec rockchip_rk3066_tsadc_iio_channels[] = {
  125. ADC_CHANNEL(0, "adc0"),
  126. ADC_CHANNEL(1, "adc1"),
  127. };
  128. static const struct rockchip_saradc_data rk3066_tsadc_data = {
  129. .num_bits = 12,
  130. .channels = rockchip_rk3066_tsadc_iio_channels,
  131. .num_channels = ARRAY_SIZE(rockchip_rk3066_tsadc_iio_channels),
  132. .clk_rate = 50000,
  133. };
  134. static const struct iio_chan_spec rockchip_rk3399_saradc_iio_channels[] = {
  135. ADC_CHANNEL(0, "adc0"),
  136. ADC_CHANNEL(1, "adc1"),
  137. ADC_CHANNEL(2, "adc2"),
  138. ADC_CHANNEL(3, "adc3"),
  139. ADC_CHANNEL(4, "adc4"),
  140. ADC_CHANNEL(5, "adc5"),
  141. };
  142. static const struct rockchip_saradc_data rk3399_saradc_data = {
  143. .num_bits = 10,
  144. .channels = rockchip_rk3399_saradc_iio_channels,
  145. .num_channels = ARRAY_SIZE(rockchip_rk3399_saradc_iio_channels),
  146. .clk_rate = 1000000,
  147. };
  148. static const struct of_device_id rockchip_saradc_match[] = {
  149. {
  150. .compatible = "rockchip,saradc",
  151. .data = &saradc_data,
  152. }, {
  153. .compatible = "rockchip,rk3066-tsadc",
  154. .data = &rk3066_tsadc_data,
  155. }, {
  156. .compatible = "rockchip,rk3399-saradc",
  157. .data = &rk3399_saradc_data,
  158. },
  159. {},
  160. };
  161. MODULE_DEVICE_TABLE(of, rockchip_saradc_match);
  162. static int rockchip_saradc_probe(struct platform_device *pdev)
  163. {
  164. struct rockchip_saradc *info = NULL;
  165. struct device_node *np = pdev->dev.of_node;
  166. struct iio_dev *indio_dev = NULL;
  167. struct resource *mem;
  168. const struct of_device_id *match;
  169. int ret;
  170. int irq;
  171. if (!np)
  172. return -ENODEV;
  173. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*info));
  174. if (!indio_dev) {
  175. dev_err(&pdev->dev, "failed allocating iio device\n");
  176. return -ENOMEM;
  177. }
  178. info = iio_priv(indio_dev);
  179. match = of_match_device(rockchip_saradc_match, &pdev->dev);
  180. info->data = match->data;
  181. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  182. info->regs = devm_ioremap_resource(&pdev->dev, mem);
  183. if (IS_ERR(info->regs))
  184. return PTR_ERR(info->regs);
  185. init_completion(&info->completion);
  186. irq = platform_get_irq(pdev, 0);
  187. if (irq < 0) {
  188. dev_err(&pdev->dev, "no irq resource?\n");
  189. return irq;
  190. }
  191. ret = devm_request_irq(&pdev->dev, irq, rockchip_saradc_isr,
  192. 0, dev_name(&pdev->dev), info);
  193. if (ret < 0) {
  194. dev_err(&pdev->dev, "failed requesting irq %d\n", irq);
  195. return ret;
  196. }
  197. info->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  198. if (IS_ERR(info->pclk)) {
  199. dev_err(&pdev->dev, "failed to get pclk\n");
  200. return PTR_ERR(info->pclk);
  201. }
  202. info->clk = devm_clk_get(&pdev->dev, "saradc");
  203. if (IS_ERR(info->clk)) {
  204. dev_err(&pdev->dev, "failed to get adc clock\n");
  205. return PTR_ERR(info->clk);
  206. }
  207. info->vref = devm_regulator_get(&pdev->dev, "vref");
  208. if (IS_ERR(info->vref)) {
  209. dev_err(&pdev->dev, "failed to get regulator, %ld\n",
  210. PTR_ERR(info->vref));
  211. return PTR_ERR(info->vref);
  212. }
  213. /*
  214. * Use a default value for the converter clock.
  215. * This may become user-configurable in the future.
  216. */
  217. ret = clk_set_rate(info->clk, info->data->clk_rate);
  218. if (ret < 0) {
  219. dev_err(&pdev->dev, "failed to set adc clk rate, %d\n", ret);
  220. return ret;
  221. }
  222. ret = regulator_enable(info->vref);
  223. if (ret < 0) {
  224. dev_err(&pdev->dev, "failed to enable vref regulator\n");
  225. return ret;
  226. }
  227. ret = clk_prepare_enable(info->pclk);
  228. if (ret < 0) {
  229. dev_err(&pdev->dev, "failed to enable pclk\n");
  230. goto err_reg_voltage;
  231. }
  232. ret = clk_prepare_enable(info->clk);
  233. if (ret < 0) {
  234. dev_err(&pdev->dev, "failed to enable converter clock\n");
  235. goto err_pclk;
  236. }
  237. platform_set_drvdata(pdev, indio_dev);
  238. indio_dev->name = dev_name(&pdev->dev);
  239. indio_dev->dev.parent = &pdev->dev;
  240. indio_dev->dev.of_node = pdev->dev.of_node;
  241. indio_dev->info = &rockchip_saradc_iio_info;
  242. indio_dev->modes = INDIO_DIRECT_MODE;
  243. indio_dev->channels = info->data->channels;
  244. indio_dev->num_channels = info->data->num_channels;
  245. ret = iio_device_register(indio_dev);
  246. if (ret)
  247. goto err_clk;
  248. return 0;
  249. err_clk:
  250. clk_disable_unprepare(info->clk);
  251. err_pclk:
  252. clk_disable_unprepare(info->pclk);
  253. err_reg_voltage:
  254. regulator_disable(info->vref);
  255. return ret;
  256. }
  257. static int rockchip_saradc_remove(struct platform_device *pdev)
  258. {
  259. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  260. struct rockchip_saradc *info = iio_priv(indio_dev);
  261. iio_device_unregister(indio_dev);
  262. clk_disable_unprepare(info->clk);
  263. clk_disable_unprepare(info->pclk);
  264. regulator_disable(info->vref);
  265. return 0;
  266. }
  267. #ifdef CONFIG_PM_SLEEP
  268. static int rockchip_saradc_suspend(struct device *dev)
  269. {
  270. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  271. struct rockchip_saradc *info = iio_priv(indio_dev);
  272. clk_disable_unprepare(info->clk);
  273. clk_disable_unprepare(info->pclk);
  274. regulator_disable(info->vref);
  275. return 0;
  276. }
  277. static int rockchip_saradc_resume(struct device *dev)
  278. {
  279. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  280. struct rockchip_saradc *info = iio_priv(indio_dev);
  281. int ret;
  282. ret = regulator_enable(info->vref);
  283. if (ret)
  284. return ret;
  285. ret = clk_prepare_enable(info->pclk);
  286. if (ret)
  287. return ret;
  288. ret = clk_prepare_enable(info->clk);
  289. if (ret)
  290. return ret;
  291. return ret;
  292. }
  293. #endif
  294. static SIMPLE_DEV_PM_OPS(rockchip_saradc_pm_ops,
  295. rockchip_saradc_suspend, rockchip_saradc_resume);
  296. static struct platform_driver rockchip_saradc_driver = {
  297. .probe = rockchip_saradc_probe,
  298. .remove = rockchip_saradc_remove,
  299. .driver = {
  300. .name = "rockchip-saradc",
  301. .of_match_table = rockchip_saradc_match,
  302. .pm = &rockchip_saradc_pm_ops,
  303. },
  304. };
  305. module_platform_driver(rockchip_saradc_driver);
  306. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  307. MODULE_DESCRIPTION("Rockchip SARADC driver");
  308. MODULE_LICENSE("GPL v2");