virtgpu_display.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * Copyright (C) 2015 Red Hat, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Authors:
  6. * Dave Airlie
  7. * Alon Levy
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in
  17. * all copies or substantial portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  25. * OTHER DEALINGS IN THE SOFTWARE.
  26. */
  27. #include "virtgpu_drv.h"
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_atomic_helper.h>
  30. #define XRES_MIN 320
  31. #define YRES_MIN 200
  32. #define XRES_DEF 1024
  33. #define YRES_DEF 768
  34. #define XRES_MAX 8192
  35. #define YRES_MAX 8192
  36. static void virtio_gpu_crtc_gamma_set(struct drm_crtc *crtc,
  37. u16 *red, u16 *green, u16 *blue,
  38. uint32_t start, uint32_t size)
  39. {
  40. /* TODO */
  41. }
  42. static void
  43. virtio_gpu_hide_cursor(struct virtio_gpu_device *vgdev,
  44. struct virtio_gpu_output *output)
  45. {
  46. output->cursor.hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_UPDATE_CURSOR);
  47. output->cursor.resource_id = 0;
  48. virtio_gpu_cursor_ping(vgdev, output);
  49. }
  50. static int virtio_gpu_crtc_cursor_set(struct drm_crtc *crtc,
  51. struct drm_file *file_priv,
  52. uint32_t handle,
  53. uint32_t width,
  54. uint32_t height,
  55. int32_t hot_x, int32_t hot_y)
  56. {
  57. struct virtio_gpu_device *vgdev = crtc->dev->dev_private;
  58. struct virtio_gpu_output *output =
  59. container_of(crtc, struct virtio_gpu_output, crtc);
  60. struct drm_gem_object *gobj = NULL;
  61. struct virtio_gpu_object *qobj = NULL;
  62. struct virtio_gpu_fence *fence = NULL;
  63. int ret = 0;
  64. if (handle == 0) {
  65. virtio_gpu_hide_cursor(vgdev, output);
  66. return 0;
  67. }
  68. /* lookup the cursor */
  69. gobj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  70. if (gobj == NULL)
  71. return -ENOENT;
  72. qobj = gem_to_virtio_gpu_obj(gobj);
  73. if (!qobj->hw_res_handle) {
  74. ret = -EINVAL;
  75. goto out;
  76. }
  77. virtio_gpu_cmd_transfer_to_host_2d(vgdev, qobj->hw_res_handle, 0,
  78. cpu_to_le32(64),
  79. cpu_to_le32(64),
  80. 0, 0, &fence);
  81. ret = virtio_gpu_object_reserve(qobj, false);
  82. if (!ret) {
  83. reservation_object_add_excl_fence(qobj->tbo.resv,
  84. &fence->f);
  85. fence_put(&fence->f);
  86. virtio_gpu_object_unreserve(qobj);
  87. virtio_gpu_object_wait(qobj, false);
  88. }
  89. output->cursor.hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_UPDATE_CURSOR);
  90. output->cursor.resource_id = cpu_to_le32(qobj->hw_res_handle);
  91. output->cursor.hot_x = cpu_to_le32(hot_x);
  92. output->cursor.hot_y = cpu_to_le32(hot_y);
  93. virtio_gpu_cursor_ping(vgdev, output);
  94. ret = 0;
  95. out:
  96. drm_gem_object_unreference_unlocked(gobj);
  97. return ret;
  98. }
  99. static int virtio_gpu_crtc_cursor_move(struct drm_crtc *crtc,
  100. int x, int y)
  101. {
  102. struct virtio_gpu_device *vgdev = crtc->dev->dev_private;
  103. struct virtio_gpu_output *output =
  104. container_of(crtc, struct virtio_gpu_output, crtc);
  105. output->cursor.hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_MOVE_CURSOR);
  106. output->cursor.pos.x = cpu_to_le32(x);
  107. output->cursor.pos.y = cpu_to_le32(y);
  108. virtio_gpu_cursor_ping(vgdev, output);
  109. return 0;
  110. }
  111. static int virtio_gpu_page_flip(struct drm_crtc *crtc,
  112. struct drm_framebuffer *fb,
  113. struct drm_pending_vblank_event *event,
  114. uint32_t flags)
  115. {
  116. struct virtio_gpu_device *vgdev = crtc->dev->dev_private;
  117. struct virtio_gpu_output *output =
  118. container_of(crtc, struct virtio_gpu_output, crtc);
  119. struct drm_plane *plane = crtc->primary;
  120. struct virtio_gpu_framebuffer *vgfb;
  121. struct virtio_gpu_object *bo;
  122. unsigned long irqflags;
  123. uint32_t handle;
  124. plane->fb = fb;
  125. vgfb = to_virtio_gpu_framebuffer(plane->fb);
  126. bo = gem_to_virtio_gpu_obj(vgfb->obj);
  127. handle = bo->hw_res_handle;
  128. DRM_DEBUG("handle 0x%x%s, crtc %dx%d\n", handle,
  129. bo->dumb ? ", dumb" : "",
  130. crtc->mode.hdisplay, crtc->mode.vdisplay);
  131. if (bo->dumb) {
  132. virtio_gpu_cmd_transfer_to_host_2d
  133. (vgdev, handle, 0,
  134. cpu_to_le32(crtc->mode.hdisplay),
  135. cpu_to_le32(crtc->mode.vdisplay),
  136. 0, 0, NULL);
  137. }
  138. virtio_gpu_cmd_set_scanout(vgdev, output->index, handle,
  139. crtc->mode.hdisplay,
  140. crtc->mode.vdisplay, 0, 0);
  141. virtio_gpu_cmd_resource_flush(vgdev, handle, 0, 0,
  142. crtc->mode.hdisplay,
  143. crtc->mode.vdisplay);
  144. if (event) {
  145. spin_lock_irqsave(&crtc->dev->event_lock, irqflags);
  146. drm_send_vblank_event(crtc->dev, -1, event);
  147. spin_unlock_irqrestore(&crtc->dev->event_lock, irqflags);
  148. }
  149. return 0;
  150. }
  151. static const struct drm_crtc_funcs virtio_gpu_crtc_funcs = {
  152. .cursor_set2 = virtio_gpu_crtc_cursor_set,
  153. .cursor_move = virtio_gpu_crtc_cursor_move,
  154. .gamma_set = virtio_gpu_crtc_gamma_set,
  155. .set_config = drm_atomic_helper_set_config,
  156. .destroy = drm_crtc_cleanup,
  157. .page_flip = virtio_gpu_page_flip,
  158. .reset = drm_atomic_helper_crtc_reset,
  159. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  160. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  161. };
  162. static void virtio_gpu_user_framebuffer_destroy(struct drm_framebuffer *fb)
  163. {
  164. struct virtio_gpu_framebuffer *virtio_gpu_fb
  165. = to_virtio_gpu_framebuffer(fb);
  166. if (virtio_gpu_fb->obj)
  167. drm_gem_object_unreference_unlocked(virtio_gpu_fb->obj);
  168. drm_framebuffer_cleanup(fb);
  169. kfree(virtio_gpu_fb);
  170. }
  171. static int
  172. virtio_gpu_framebuffer_surface_dirty(struct drm_framebuffer *fb,
  173. struct drm_file *file_priv,
  174. unsigned flags, unsigned color,
  175. struct drm_clip_rect *clips,
  176. unsigned num_clips)
  177. {
  178. struct virtio_gpu_framebuffer *virtio_gpu_fb
  179. = to_virtio_gpu_framebuffer(fb);
  180. return virtio_gpu_surface_dirty(virtio_gpu_fb, clips, num_clips);
  181. }
  182. static const struct drm_framebuffer_funcs virtio_gpu_fb_funcs = {
  183. .destroy = virtio_gpu_user_framebuffer_destroy,
  184. .dirty = virtio_gpu_framebuffer_surface_dirty,
  185. };
  186. int
  187. virtio_gpu_framebuffer_init(struct drm_device *dev,
  188. struct virtio_gpu_framebuffer *vgfb,
  189. const struct drm_mode_fb_cmd2 *mode_cmd,
  190. struct drm_gem_object *obj)
  191. {
  192. int ret;
  193. struct virtio_gpu_object *bo;
  194. vgfb->obj = obj;
  195. bo = gem_to_virtio_gpu_obj(obj);
  196. ret = drm_framebuffer_init(dev, &vgfb->base, &virtio_gpu_fb_funcs);
  197. if (ret) {
  198. vgfb->obj = NULL;
  199. return ret;
  200. }
  201. drm_helper_mode_fill_fb_struct(&vgfb->base, mode_cmd);
  202. spin_lock_init(&vgfb->dirty_lock);
  203. vgfb->x1 = vgfb->y1 = INT_MAX;
  204. vgfb->x2 = vgfb->y2 = 0;
  205. return 0;
  206. }
  207. static void virtio_gpu_crtc_mode_set_nofb(struct drm_crtc *crtc)
  208. {
  209. struct drm_device *dev = crtc->dev;
  210. struct virtio_gpu_device *vgdev = dev->dev_private;
  211. struct virtio_gpu_output *output = drm_crtc_to_virtio_gpu_output(crtc);
  212. virtio_gpu_cmd_set_scanout(vgdev, output->index, 0,
  213. crtc->mode.hdisplay,
  214. crtc->mode.vdisplay, 0, 0);
  215. }
  216. static void virtio_gpu_crtc_enable(struct drm_crtc *crtc)
  217. {
  218. }
  219. static void virtio_gpu_crtc_disable(struct drm_crtc *crtc)
  220. {
  221. struct drm_device *dev = crtc->dev;
  222. struct virtio_gpu_device *vgdev = dev->dev_private;
  223. struct virtio_gpu_output *output = drm_crtc_to_virtio_gpu_output(crtc);
  224. virtio_gpu_cmd_set_scanout(vgdev, output->index, 0, 0, 0, 0, 0);
  225. }
  226. static int virtio_gpu_crtc_atomic_check(struct drm_crtc *crtc,
  227. struct drm_crtc_state *state)
  228. {
  229. return 0;
  230. }
  231. static const struct drm_crtc_helper_funcs virtio_gpu_crtc_helper_funcs = {
  232. .enable = virtio_gpu_crtc_enable,
  233. .disable = virtio_gpu_crtc_disable,
  234. .mode_set_nofb = virtio_gpu_crtc_mode_set_nofb,
  235. .atomic_check = virtio_gpu_crtc_atomic_check,
  236. };
  237. static void virtio_gpu_enc_mode_set(struct drm_encoder *encoder,
  238. struct drm_display_mode *mode,
  239. struct drm_display_mode *adjusted_mode)
  240. {
  241. }
  242. static void virtio_gpu_enc_enable(struct drm_encoder *encoder)
  243. {
  244. }
  245. static void virtio_gpu_enc_disable(struct drm_encoder *encoder)
  246. {
  247. }
  248. static int virtio_gpu_conn_get_modes(struct drm_connector *connector)
  249. {
  250. struct virtio_gpu_output *output =
  251. drm_connector_to_virtio_gpu_output(connector);
  252. struct drm_display_mode *mode = NULL;
  253. int count, width, height;
  254. width = le32_to_cpu(output->info.r.width);
  255. height = le32_to_cpu(output->info.r.height);
  256. count = drm_add_modes_noedid(connector, XRES_MAX, YRES_MAX);
  257. if (width == 0 || height == 0) {
  258. width = XRES_DEF;
  259. height = YRES_DEF;
  260. drm_set_preferred_mode(connector, XRES_DEF, YRES_DEF);
  261. } else {
  262. DRM_DEBUG("add mode: %dx%d\n", width, height);
  263. mode = drm_cvt_mode(connector->dev, width, height, 60,
  264. false, false, false);
  265. mode->type |= DRM_MODE_TYPE_PREFERRED;
  266. drm_mode_probed_add(connector, mode);
  267. count++;
  268. }
  269. return count;
  270. }
  271. static int virtio_gpu_conn_mode_valid(struct drm_connector *connector,
  272. struct drm_display_mode *mode)
  273. {
  274. struct virtio_gpu_output *output =
  275. drm_connector_to_virtio_gpu_output(connector);
  276. int width, height;
  277. width = le32_to_cpu(output->info.r.width);
  278. height = le32_to_cpu(output->info.r.height);
  279. if (!(mode->type & DRM_MODE_TYPE_PREFERRED))
  280. return MODE_OK;
  281. if (mode->hdisplay == XRES_DEF && mode->vdisplay == YRES_DEF)
  282. return MODE_OK;
  283. if (mode->hdisplay <= width && mode->hdisplay >= width - 16 &&
  284. mode->vdisplay <= height && mode->vdisplay >= height - 16)
  285. return MODE_OK;
  286. DRM_DEBUG("del mode: %dx%d\n", mode->hdisplay, mode->vdisplay);
  287. return MODE_BAD;
  288. }
  289. static struct drm_encoder*
  290. virtio_gpu_best_encoder(struct drm_connector *connector)
  291. {
  292. struct virtio_gpu_output *virtio_gpu_output =
  293. drm_connector_to_virtio_gpu_output(connector);
  294. return &virtio_gpu_output->enc;
  295. }
  296. static const struct drm_encoder_helper_funcs virtio_gpu_enc_helper_funcs = {
  297. .mode_set = virtio_gpu_enc_mode_set,
  298. .enable = virtio_gpu_enc_enable,
  299. .disable = virtio_gpu_enc_disable,
  300. };
  301. static const struct drm_connector_helper_funcs virtio_gpu_conn_helper_funcs = {
  302. .get_modes = virtio_gpu_conn_get_modes,
  303. .mode_valid = virtio_gpu_conn_mode_valid,
  304. .best_encoder = virtio_gpu_best_encoder,
  305. };
  306. static enum drm_connector_status virtio_gpu_conn_detect(
  307. struct drm_connector *connector,
  308. bool force)
  309. {
  310. struct virtio_gpu_output *output =
  311. drm_connector_to_virtio_gpu_output(connector);
  312. if (output->info.enabled)
  313. return connector_status_connected;
  314. else
  315. return connector_status_disconnected;
  316. }
  317. static void virtio_gpu_conn_destroy(struct drm_connector *connector)
  318. {
  319. struct virtio_gpu_output *virtio_gpu_output =
  320. drm_connector_to_virtio_gpu_output(connector);
  321. drm_connector_unregister(connector);
  322. drm_connector_cleanup(connector);
  323. kfree(virtio_gpu_output);
  324. }
  325. static const struct drm_connector_funcs virtio_gpu_connector_funcs = {
  326. .dpms = drm_atomic_helper_connector_dpms,
  327. .detect = virtio_gpu_conn_detect,
  328. .fill_modes = drm_helper_probe_single_connector_modes,
  329. .destroy = virtio_gpu_conn_destroy,
  330. .reset = drm_atomic_helper_connector_reset,
  331. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  332. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  333. };
  334. static const struct drm_encoder_funcs virtio_gpu_enc_funcs = {
  335. .destroy = drm_encoder_cleanup,
  336. };
  337. static int vgdev_output_init(struct virtio_gpu_device *vgdev, int index)
  338. {
  339. struct drm_device *dev = vgdev->ddev;
  340. struct virtio_gpu_output *output = vgdev->outputs + index;
  341. struct drm_connector *connector = &output->conn;
  342. struct drm_encoder *encoder = &output->enc;
  343. struct drm_crtc *crtc = &output->crtc;
  344. struct drm_plane *plane;
  345. output->index = index;
  346. if (index == 0) {
  347. output->info.enabled = cpu_to_le32(true);
  348. output->info.r.width = cpu_to_le32(XRES_DEF);
  349. output->info.r.height = cpu_to_le32(YRES_DEF);
  350. }
  351. plane = virtio_gpu_plane_init(vgdev, index);
  352. if (IS_ERR(plane))
  353. return PTR_ERR(plane);
  354. drm_crtc_init_with_planes(dev, crtc, plane, NULL,
  355. &virtio_gpu_crtc_funcs, NULL);
  356. drm_mode_crtc_set_gamma_size(crtc, 256);
  357. drm_crtc_helper_add(crtc, &virtio_gpu_crtc_helper_funcs);
  358. plane->crtc = crtc;
  359. drm_connector_init(dev, connector, &virtio_gpu_connector_funcs,
  360. DRM_MODE_CONNECTOR_VIRTUAL);
  361. drm_connector_helper_add(connector, &virtio_gpu_conn_helper_funcs);
  362. drm_encoder_init(dev, encoder, &virtio_gpu_enc_funcs,
  363. DRM_MODE_ENCODER_VIRTUAL, NULL);
  364. drm_encoder_helper_add(encoder, &virtio_gpu_enc_helper_funcs);
  365. encoder->possible_crtcs = 1 << index;
  366. drm_mode_connector_attach_encoder(connector, encoder);
  367. drm_connector_register(connector);
  368. return 0;
  369. }
  370. static struct drm_framebuffer *
  371. virtio_gpu_user_framebuffer_create(struct drm_device *dev,
  372. struct drm_file *file_priv,
  373. const struct drm_mode_fb_cmd2 *mode_cmd)
  374. {
  375. struct drm_gem_object *obj = NULL;
  376. struct virtio_gpu_framebuffer *virtio_gpu_fb;
  377. int ret;
  378. /* lookup object associated with res handle */
  379. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
  380. if (!obj)
  381. return ERR_PTR(-EINVAL);
  382. virtio_gpu_fb = kzalloc(sizeof(*virtio_gpu_fb), GFP_KERNEL);
  383. if (virtio_gpu_fb == NULL)
  384. return ERR_PTR(-ENOMEM);
  385. ret = virtio_gpu_framebuffer_init(dev, virtio_gpu_fb, mode_cmd, obj);
  386. if (ret) {
  387. kfree(virtio_gpu_fb);
  388. if (obj)
  389. drm_gem_object_unreference_unlocked(obj);
  390. return NULL;
  391. }
  392. return &virtio_gpu_fb->base;
  393. }
  394. static const struct drm_mode_config_funcs virtio_gpu_mode_funcs = {
  395. .fb_create = virtio_gpu_user_framebuffer_create,
  396. .atomic_check = drm_atomic_helper_check,
  397. .atomic_commit = drm_atomic_helper_commit,
  398. };
  399. int virtio_gpu_modeset_init(struct virtio_gpu_device *vgdev)
  400. {
  401. int i;
  402. drm_mode_config_init(vgdev->ddev);
  403. vgdev->ddev->mode_config.funcs = (void *)&virtio_gpu_mode_funcs;
  404. /* modes will be validated against the framebuffer size */
  405. vgdev->ddev->mode_config.min_width = XRES_MIN;
  406. vgdev->ddev->mode_config.min_height = YRES_MIN;
  407. vgdev->ddev->mode_config.max_width = XRES_MAX;
  408. vgdev->ddev->mode_config.max_height = YRES_MAX;
  409. for (i = 0 ; i < vgdev->num_scanouts; ++i)
  410. vgdev_output_init(vgdev, i);
  411. drm_mode_config_reset(vgdev->ddev);
  412. return 0;
  413. }
  414. void virtio_gpu_modeset_fini(struct virtio_gpu_device *vgdev)
  415. {
  416. virtio_gpu_fbdev_fini(vgdev);
  417. drm_mode_config_cleanup(vgdev->ddev);
  418. }