panel-tpo-td028ttec1.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * Toppoly TD028TTEC1 panel support
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Neo 1973 code (jbt6k74.c):
  8. * Copyright (C) 2006-2007 by OpenMoko, Inc.
  9. * Author: Harald Welte <laforge@openmoko.org>
  10. *
  11. * Ported and adapted from Neo 1973 U-Boot by:
  12. * H. Nikolaus Schaller <hns@goldelico.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License version 2 as published by
  16. * the Free Software Foundation.
  17. *
  18. * This program is distributed in the hope that it will be useful, but WITHOUT
  19. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  20. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  21. * more details.
  22. *
  23. * You should have received a copy of the GNU General Public License along with
  24. * this program. If not, see <http://www.gnu.org/licenses/>.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/delay.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/gpio.h>
  30. #include <video/omapdss.h>
  31. struct panel_drv_data {
  32. struct omap_dss_device dssdev;
  33. struct omap_dss_device *in;
  34. int data_lines;
  35. struct omap_video_timings videomode;
  36. struct spi_device *spi_dev;
  37. };
  38. static struct omap_video_timings td028ttec1_panel_timings = {
  39. .x_res = 480,
  40. .y_res = 640,
  41. .pixelclock = 22153000,
  42. .hfp = 24,
  43. .hsw = 8,
  44. .hbp = 8,
  45. .vfp = 4,
  46. .vsw = 2,
  47. .vbp = 2,
  48. .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
  49. .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
  50. .data_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
  51. .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
  52. .sync_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
  53. };
  54. #define JBT_COMMAND 0x000
  55. #define JBT_DATA 0x100
  56. static int jbt_ret_write_0(struct panel_drv_data *ddata, u8 reg)
  57. {
  58. int rc;
  59. u16 tx_buf = JBT_COMMAND | reg;
  60. rc = spi_write(ddata->spi_dev, (u8 *)&tx_buf,
  61. 1*sizeof(u16));
  62. if (rc != 0)
  63. dev_err(&ddata->spi_dev->dev,
  64. "jbt_ret_write_0 spi_write ret %d\n", rc);
  65. return rc;
  66. }
  67. static int jbt_reg_write_1(struct panel_drv_data *ddata, u8 reg, u8 data)
  68. {
  69. int rc;
  70. u16 tx_buf[2];
  71. tx_buf[0] = JBT_COMMAND | reg;
  72. tx_buf[1] = JBT_DATA | data;
  73. rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
  74. 2*sizeof(u16));
  75. if (rc != 0)
  76. dev_err(&ddata->spi_dev->dev,
  77. "jbt_reg_write_1 spi_write ret %d\n", rc);
  78. return rc;
  79. }
  80. static int jbt_reg_write_2(struct panel_drv_data *ddata, u8 reg, u16 data)
  81. {
  82. int rc;
  83. u16 tx_buf[3];
  84. tx_buf[0] = JBT_COMMAND | reg;
  85. tx_buf[1] = JBT_DATA | (data >> 8);
  86. tx_buf[2] = JBT_DATA | (data & 0xff);
  87. rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
  88. 3*sizeof(u16));
  89. if (rc != 0)
  90. dev_err(&ddata->spi_dev->dev,
  91. "jbt_reg_write_2 spi_write ret %d\n", rc);
  92. return rc;
  93. }
  94. enum jbt_register {
  95. JBT_REG_SLEEP_IN = 0x10,
  96. JBT_REG_SLEEP_OUT = 0x11,
  97. JBT_REG_DISPLAY_OFF = 0x28,
  98. JBT_REG_DISPLAY_ON = 0x29,
  99. JBT_REG_RGB_FORMAT = 0x3a,
  100. JBT_REG_QUAD_RATE = 0x3b,
  101. JBT_REG_POWER_ON_OFF = 0xb0,
  102. JBT_REG_BOOSTER_OP = 0xb1,
  103. JBT_REG_BOOSTER_MODE = 0xb2,
  104. JBT_REG_BOOSTER_FREQ = 0xb3,
  105. JBT_REG_OPAMP_SYSCLK = 0xb4,
  106. JBT_REG_VSC_VOLTAGE = 0xb5,
  107. JBT_REG_VCOM_VOLTAGE = 0xb6,
  108. JBT_REG_EXT_DISPL = 0xb7,
  109. JBT_REG_OUTPUT_CONTROL = 0xb8,
  110. JBT_REG_DCCLK_DCEV = 0xb9,
  111. JBT_REG_DISPLAY_MODE1 = 0xba,
  112. JBT_REG_DISPLAY_MODE2 = 0xbb,
  113. JBT_REG_DISPLAY_MODE = 0xbc,
  114. JBT_REG_ASW_SLEW = 0xbd,
  115. JBT_REG_DUMMY_DISPLAY = 0xbe,
  116. JBT_REG_DRIVE_SYSTEM = 0xbf,
  117. JBT_REG_SLEEP_OUT_FR_A = 0xc0,
  118. JBT_REG_SLEEP_OUT_FR_B = 0xc1,
  119. JBT_REG_SLEEP_OUT_FR_C = 0xc2,
  120. JBT_REG_SLEEP_IN_LCCNT_D = 0xc3,
  121. JBT_REG_SLEEP_IN_LCCNT_E = 0xc4,
  122. JBT_REG_SLEEP_IN_LCCNT_F = 0xc5,
  123. JBT_REG_SLEEP_IN_LCCNT_G = 0xc6,
  124. JBT_REG_GAMMA1_FINE_1 = 0xc7,
  125. JBT_REG_GAMMA1_FINE_2 = 0xc8,
  126. JBT_REG_GAMMA1_INCLINATION = 0xc9,
  127. JBT_REG_GAMMA1_BLUE_OFFSET = 0xca,
  128. JBT_REG_BLANK_CONTROL = 0xcf,
  129. JBT_REG_BLANK_TH_TV = 0xd0,
  130. JBT_REG_CKV_ON_OFF = 0xd1,
  131. JBT_REG_CKV_1_2 = 0xd2,
  132. JBT_REG_OEV_TIMING = 0xd3,
  133. JBT_REG_ASW_TIMING_1 = 0xd4,
  134. JBT_REG_ASW_TIMING_2 = 0xd5,
  135. JBT_REG_HCLOCK_VGA = 0xec,
  136. JBT_REG_HCLOCK_QVGA = 0xed,
  137. };
  138. #define to_panel_data(p) container_of(p, struct panel_drv_data, dssdev)
  139. static int td028ttec1_panel_connect(struct omap_dss_device *dssdev)
  140. {
  141. struct panel_drv_data *ddata = to_panel_data(dssdev);
  142. struct omap_dss_device *in = ddata->in;
  143. int r;
  144. if (omapdss_device_is_connected(dssdev))
  145. return 0;
  146. r = in->ops.dpi->connect(in, dssdev);
  147. if (r)
  148. return r;
  149. return 0;
  150. }
  151. static void td028ttec1_panel_disconnect(struct omap_dss_device *dssdev)
  152. {
  153. struct panel_drv_data *ddata = to_panel_data(dssdev);
  154. struct omap_dss_device *in = ddata->in;
  155. if (!omapdss_device_is_connected(dssdev))
  156. return;
  157. in->ops.dpi->disconnect(in, dssdev);
  158. }
  159. static int td028ttec1_panel_enable(struct omap_dss_device *dssdev)
  160. {
  161. struct panel_drv_data *ddata = to_panel_data(dssdev);
  162. struct omap_dss_device *in = ddata->in;
  163. int r;
  164. if (!omapdss_device_is_connected(dssdev))
  165. return -ENODEV;
  166. if (omapdss_device_is_enabled(dssdev))
  167. return 0;
  168. if (ddata->data_lines)
  169. in->ops.dpi->set_data_lines(in, ddata->data_lines);
  170. in->ops.dpi->set_timings(in, &ddata->videomode);
  171. r = in->ops.dpi->enable(in);
  172. if (r)
  173. return r;
  174. dev_dbg(dssdev->dev, "td028ttec1_panel_enable() - state %d\n",
  175. dssdev->state);
  176. /* three times command zero */
  177. r |= jbt_ret_write_0(ddata, 0x00);
  178. usleep_range(1000, 2000);
  179. r |= jbt_ret_write_0(ddata, 0x00);
  180. usleep_range(1000, 2000);
  181. r |= jbt_ret_write_0(ddata, 0x00);
  182. usleep_range(1000, 2000);
  183. if (r) {
  184. dev_warn(dssdev->dev, "transfer error\n");
  185. goto transfer_err;
  186. }
  187. /* deep standby out */
  188. r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x17);
  189. /* RGB I/F on, RAM write off, QVGA through, SIGCON enable */
  190. r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE, 0x80);
  191. /* Quad mode off */
  192. r |= jbt_reg_write_1(ddata, JBT_REG_QUAD_RATE, 0x00);
  193. /* AVDD on, XVDD on */
  194. r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x16);
  195. /* Output control */
  196. r |= jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0xfff9);
  197. /* Sleep mode off */
  198. r |= jbt_ret_write_0(ddata, JBT_REG_SLEEP_OUT);
  199. /* at this point we have like 50% grey */
  200. /* initialize register set */
  201. r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE1, 0x01);
  202. r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE2, 0x00);
  203. r |= jbt_reg_write_1(ddata, JBT_REG_RGB_FORMAT, 0x60);
  204. r |= jbt_reg_write_1(ddata, JBT_REG_DRIVE_SYSTEM, 0x10);
  205. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_OP, 0x56);
  206. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_MODE, 0x33);
  207. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
  208. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
  209. r |= jbt_reg_write_1(ddata, JBT_REG_OPAMP_SYSCLK, 0x02);
  210. r |= jbt_reg_write_1(ddata, JBT_REG_VSC_VOLTAGE, 0x2b);
  211. r |= jbt_reg_write_1(ddata, JBT_REG_VCOM_VOLTAGE, 0x40);
  212. r |= jbt_reg_write_1(ddata, JBT_REG_EXT_DISPL, 0x03);
  213. r |= jbt_reg_write_1(ddata, JBT_REG_DCCLK_DCEV, 0x04);
  214. /*
  215. * default of 0x02 in JBT_REG_ASW_SLEW responsible for 72Hz requirement
  216. * to avoid red / blue flicker
  217. */
  218. r |= jbt_reg_write_1(ddata, JBT_REG_ASW_SLEW, 0x04);
  219. r |= jbt_reg_write_1(ddata, JBT_REG_DUMMY_DISPLAY, 0x00);
  220. r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_A, 0x11);
  221. r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_B, 0x11);
  222. r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_C, 0x11);
  223. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_D, 0x2040);
  224. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_E, 0x60c0);
  225. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_F, 0x1020);
  226. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_G, 0x60c0);
  227. r |= jbt_reg_write_2(ddata, JBT_REG_GAMMA1_FINE_1, 0x5533);
  228. r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_FINE_2, 0x00);
  229. r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_INCLINATION, 0x00);
  230. r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_BLUE_OFFSET, 0x00);
  231. r |= jbt_reg_write_2(ddata, JBT_REG_HCLOCK_VGA, 0x1f0);
  232. r |= jbt_reg_write_1(ddata, JBT_REG_BLANK_CONTROL, 0x02);
  233. r |= jbt_reg_write_2(ddata, JBT_REG_BLANK_TH_TV, 0x0804);
  234. r |= jbt_reg_write_1(ddata, JBT_REG_CKV_ON_OFF, 0x01);
  235. r |= jbt_reg_write_2(ddata, JBT_REG_CKV_1_2, 0x0000);
  236. r |= jbt_reg_write_2(ddata, JBT_REG_OEV_TIMING, 0x0d0e);
  237. r |= jbt_reg_write_2(ddata, JBT_REG_ASW_TIMING_1, 0x11a4);
  238. r |= jbt_reg_write_1(ddata, JBT_REG_ASW_TIMING_2, 0x0e);
  239. r |= jbt_ret_write_0(ddata, JBT_REG_DISPLAY_ON);
  240. dssdev->state = OMAP_DSS_DISPLAY_ACTIVE;
  241. transfer_err:
  242. return r ? -EIO : 0;
  243. }
  244. static void td028ttec1_panel_disable(struct omap_dss_device *dssdev)
  245. {
  246. struct panel_drv_data *ddata = to_panel_data(dssdev);
  247. struct omap_dss_device *in = ddata->in;
  248. if (!omapdss_device_is_enabled(dssdev))
  249. return;
  250. dev_dbg(dssdev->dev, "td028ttec1_panel_disable()\n");
  251. jbt_ret_write_0(ddata, JBT_REG_DISPLAY_OFF);
  252. jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0x8002);
  253. jbt_ret_write_0(ddata, JBT_REG_SLEEP_IN);
  254. jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x00);
  255. in->ops.dpi->disable(in);
  256. dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
  257. }
  258. static void td028ttec1_panel_set_timings(struct omap_dss_device *dssdev,
  259. struct omap_video_timings *timings)
  260. {
  261. struct panel_drv_data *ddata = to_panel_data(dssdev);
  262. struct omap_dss_device *in = ddata->in;
  263. ddata->videomode = *timings;
  264. dssdev->panel.timings = *timings;
  265. in->ops.dpi->set_timings(in, timings);
  266. }
  267. static void td028ttec1_panel_get_timings(struct omap_dss_device *dssdev,
  268. struct omap_video_timings *timings)
  269. {
  270. struct panel_drv_data *ddata = to_panel_data(dssdev);
  271. *timings = ddata->videomode;
  272. }
  273. static int td028ttec1_panel_check_timings(struct omap_dss_device *dssdev,
  274. struct omap_video_timings *timings)
  275. {
  276. struct panel_drv_data *ddata = to_panel_data(dssdev);
  277. struct omap_dss_device *in = ddata->in;
  278. return in->ops.dpi->check_timings(in, timings);
  279. }
  280. static struct omap_dss_driver td028ttec1_ops = {
  281. .connect = td028ttec1_panel_connect,
  282. .disconnect = td028ttec1_panel_disconnect,
  283. .enable = td028ttec1_panel_enable,
  284. .disable = td028ttec1_panel_disable,
  285. .set_timings = td028ttec1_panel_set_timings,
  286. .get_timings = td028ttec1_panel_get_timings,
  287. .check_timings = td028ttec1_panel_check_timings,
  288. };
  289. static int td028ttec1_probe_of(struct spi_device *spi)
  290. {
  291. struct device_node *node = spi->dev.of_node;
  292. struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
  293. struct omap_dss_device *in;
  294. in = omapdss_of_find_source_for_first_ep(node);
  295. if (IS_ERR(in)) {
  296. dev_err(&spi->dev, "failed to find video source\n");
  297. return PTR_ERR(in);
  298. }
  299. ddata->in = in;
  300. return 0;
  301. }
  302. static int td028ttec1_panel_probe(struct spi_device *spi)
  303. {
  304. struct panel_drv_data *ddata;
  305. struct omap_dss_device *dssdev;
  306. int r;
  307. dev_dbg(&spi->dev, "%s\n", __func__);
  308. spi->bits_per_word = 9;
  309. spi->mode = SPI_MODE_3;
  310. r = spi_setup(spi);
  311. if (r < 0) {
  312. dev_err(&spi->dev, "spi_setup failed: %d\n", r);
  313. return r;
  314. }
  315. ddata = devm_kzalloc(&spi->dev, sizeof(*ddata), GFP_KERNEL);
  316. if (ddata == NULL)
  317. return -ENOMEM;
  318. dev_set_drvdata(&spi->dev, ddata);
  319. ddata->spi_dev = spi;
  320. if (!spi->dev.of_node)
  321. return -ENODEV;
  322. r = td028ttec1_probe_of(spi);
  323. if (r)
  324. return r;
  325. ddata->videomode = td028ttec1_panel_timings;
  326. dssdev = &ddata->dssdev;
  327. dssdev->dev = &spi->dev;
  328. dssdev->driver = &td028ttec1_ops;
  329. dssdev->type = OMAP_DISPLAY_TYPE_DPI;
  330. dssdev->owner = THIS_MODULE;
  331. dssdev->panel.timings = ddata->videomode;
  332. dssdev->phy.dpi.data_lines = ddata->data_lines;
  333. r = omapdss_register_display(dssdev);
  334. if (r) {
  335. dev_err(&spi->dev, "Failed to register panel\n");
  336. goto err_reg;
  337. }
  338. return 0;
  339. err_reg:
  340. omap_dss_put_device(ddata->in);
  341. return r;
  342. }
  343. static int td028ttec1_panel_remove(struct spi_device *spi)
  344. {
  345. struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
  346. struct omap_dss_device *dssdev = &ddata->dssdev;
  347. struct omap_dss_device *in = ddata->in;
  348. dev_dbg(&ddata->spi_dev->dev, "%s\n", __func__);
  349. omapdss_unregister_display(dssdev);
  350. td028ttec1_panel_disable(dssdev);
  351. td028ttec1_panel_disconnect(dssdev);
  352. omap_dss_put_device(in);
  353. return 0;
  354. }
  355. static const struct of_device_id td028ttec1_of_match[] = {
  356. { .compatible = "omapdss,toppoly,td028ttec1", },
  357. {},
  358. };
  359. MODULE_DEVICE_TABLE(of, td028ttec1_of_match);
  360. static struct spi_driver td028ttec1_spi_driver = {
  361. .probe = td028ttec1_panel_probe,
  362. .remove = td028ttec1_panel_remove,
  363. .driver = {
  364. .name = "panel-tpo-td028ttec1",
  365. .of_match_table = td028ttec1_of_match,
  366. .suppress_bind_attrs = true,
  367. },
  368. };
  369. module_spi_driver(td028ttec1_spi_driver);
  370. MODULE_ALIAS("spi:toppoly,td028ttec1");
  371. MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
  372. MODULE_DESCRIPTION("Toppoly TD028TTEC1 panel driver");
  373. MODULE_LICENSE("GPL");