mdp4_kms.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_mmu.h"
  19. #include "mdp4_kms.h"
  20. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev);
  21. static int mdp4_hw_init(struct msm_kms *kms)
  22. {
  23. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  24. struct drm_device *dev = mdp4_kms->dev;
  25. uint32_t version, major, minor, dmap_cfg, vg_cfg;
  26. unsigned long clk;
  27. int ret = 0;
  28. pm_runtime_get_sync(dev->dev);
  29. mdp4_enable(mdp4_kms);
  30. version = mdp4_read(mdp4_kms, REG_MDP4_VERSION);
  31. mdp4_disable(mdp4_kms);
  32. major = FIELD(version, MDP4_VERSION_MAJOR);
  33. minor = FIELD(version, MDP4_VERSION_MINOR);
  34. DBG("found MDP4 version v%d.%d", major, minor);
  35. if (major != 4) {
  36. dev_err(dev->dev, "unexpected MDP version: v%d.%d\n",
  37. major, minor);
  38. ret = -ENXIO;
  39. goto out;
  40. }
  41. mdp4_kms->rev = minor;
  42. if (mdp4_kms->dsi_pll_vdda) {
  43. if ((mdp4_kms->rev == 2) || (mdp4_kms->rev == 4)) {
  44. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vdda,
  45. 1200000, 1200000);
  46. if (ret) {
  47. dev_err(dev->dev,
  48. "failed to set dsi_pll_vdda voltage: %d\n", ret);
  49. goto out;
  50. }
  51. }
  52. }
  53. if (mdp4_kms->dsi_pll_vddio) {
  54. if (mdp4_kms->rev == 2) {
  55. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vddio,
  56. 1800000, 1800000);
  57. if (ret) {
  58. dev_err(dev->dev,
  59. "failed to set dsi_pll_vddio voltage: %d\n", ret);
  60. goto out;
  61. }
  62. }
  63. }
  64. if (mdp4_kms->rev > 1) {
  65. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER0, 0x0707ffff);
  66. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER1, 0x03073f3f);
  67. }
  68. mdp4_write(mdp4_kms, REG_MDP4_PORTMAP_MODE, 0x3);
  69. /* max read pending cmd config, 3 pending requests: */
  70. mdp4_write(mdp4_kms, REG_MDP4_READ_CNFG, 0x02222);
  71. clk = clk_get_rate(mdp4_kms->clk);
  72. if ((mdp4_kms->rev >= 1) || (clk >= 90000000)) {
  73. dmap_cfg = 0x47; /* 16 bytes-burst x 8 req */
  74. vg_cfg = 0x47; /* 16 bytes-burs x 8 req */
  75. } else {
  76. dmap_cfg = 0x27; /* 8 bytes-burst x 8 req */
  77. vg_cfg = 0x43; /* 16 bytes-burst x 4 req */
  78. }
  79. DBG("fetch config: dmap=%02x, vg=%02x", dmap_cfg, vg_cfg);
  80. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_P), dmap_cfg);
  81. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_E), dmap_cfg);
  82. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG1), vg_cfg);
  83. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG2), vg_cfg);
  84. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB1), vg_cfg);
  85. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB2), vg_cfg);
  86. if (mdp4_kms->rev >= 2)
  87. mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG_UPDATE_METHOD, 1);
  88. mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG, 0);
  89. /* disable CSC matrix / YUV by default: */
  90. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG1), 0);
  91. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG2), 0);
  92. mdp4_write(mdp4_kms, REG_MDP4_DMA_P_OP_MODE, 0);
  93. mdp4_write(mdp4_kms, REG_MDP4_DMA_S_OP_MODE, 0);
  94. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(1), 0);
  95. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(2), 0);
  96. if (mdp4_kms->rev > 1)
  97. mdp4_write(mdp4_kms, REG_MDP4_RESET_STATUS, 1);
  98. dev->mode_config.allow_fb_modifiers = true;
  99. out:
  100. pm_runtime_put_sync(dev->dev);
  101. return ret;
  102. }
  103. static void mdp4_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  104. {
  105. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  106. int i, ncrtcs = state->dev->mode_config.num_crtc;
  107. mdp4_enable(mdp4_kms);
  108. /* see 119ecb7fd */
  109. for (i = 0; i < ncrtcs; i++) {
  110. struct drm_crtc *crtc = state->crtcs[i];
  111. if (!crtc)
  112. continue;
  113. drm_crtc_vblank_get(crtc);
  114. }
  115. }
  116. static void mdp4_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  117. {
  118. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  119. int i, ncrtcs = state->dev->mode_config.num_crtc;
  120. /* see 119ecb7fd */
  121. for (i = 0; i < ncrtcs; i++) {
  122. struct drm_crtc *crtc = state->crtcs[i];
  123. if (!crtc)
  124. continue;
  125. drm_crtc_vblank_put(crtc);
  126. }
  127. mdp4_disable(mdp4_kms);
  128. }
  129. static void mdp4_wait_for_crtc_commit_done(struct msm_kms *kms,
  130. struct drm_crtc *crtc)
  131. {
  132. mdp4_crtc_wait_for_commit_done(crtc);
  133. }
  134. static long mdp4_round_pixclk(struct msm_kms *kms, unsigned long rate,
  135. struct drm_encoder *encoder)
  136. {
  137. /* if we had >1 encoder, we'd need something more clever: */
  138. switch (encoder->encoder_type) {
  139. case DRM_MODE_ENCODER_TMDS:
  140. return mdp4_dtv_round_pixclk(encoder, rate);
  141. case DRM_MODE_ENCODER_LVDS:
  142. case DRM_MODE_ENCODER_DSI:
  143. default:
  144. return rate;
  145. }
  146. }
  147. static const char * const iommu_ports[] = {
  148. "mdp_port0_cb0", "mdp_port1_cb0",
  149. };
  150. static void mdp4_destroy(struct msm_kms *kms)
  151. {
  152. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  153. struct msm_mmu *mmu = mdp4_kms->mmu;
  154. if (mmu) {
  155. mmu->funcs->detach(mmu, iommu_ports, ARRAY_SIZE(iommu_ports));
  156. mmu->funcs->destroy(mmu);
  157. }
  158. if (mdp4_kms->blank_cursor_iova)
  159. msm_gem_put_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id);
  160. if (mdp4_kms->blank_cursor_bo)
  161. drm_gem_object_unreference_unlocked(mdp4_kms->blank_cursor_bo);
  162. kfree(mdp4_kms);
  163. }
  164. static const struct mdp_kms_funcs kms_funcs = {
  165. .base = {
  166. .hw_init = mdp4_hw_init,
  167. .irq_preinstall = mdp4_irq_preinstall,
  168. .irq_postinstall = mdp4_irq_postinstall,
  169. .irq_uninstall = mdp4_irq_uninstall,
  170. .irq = mdp4_irq,
  171. .enable_vblank = mdp4_enable_vblank,
  172. .disable_vblank = mdp4_disable_vblank,
  173. .prepare_commit = mdp4_prepare_commit,
  174. .complete_commit = mdp4_complete_commit,
  175. .wait_for_crtc_commit_done = mdp4_wait_for_crtc_commit_done,
  176. .get_format = mdp_get_format,
  177. .round_pixclk = mdp4_round_pixclk,
  178. .destroy = mdp4_destroy,
  179. },
  180. .set_irqmask = mdp4_set_irqmask,
  181. };
  182. int mdp4_disable(struct mdp4_kms *mdp4_kms)
  183. {
  184. DBG("");
  185. clk_disable_unprepare(mdp4_kms->clk);
  186. if (mdp4_kms->pclk)
  187. clk_disable_unprepare(mdp4_kms->pclk);
  188. clk_disable_unprepare(mdp4_kms->lut_clk);
  189. if (mdp4_kms->axi_clk)
  190. clk_disable_unprepare(mdp4_kms->axi_clk);
  191. return 0;
  192. }
  193. int mdp4_enable(struct mdp4_kms *mdp4_kms)
  194. {
  195. DBG("");
  196. clk_prepare_enable(mdp4_kms->clk);
  197. if (mdp4_kms->pclk)
  198. clk_prepare_enable(mdp4_kms->pclk);
  199. clk_prepare_enable(mdp4_kms->lut_clk);
  200. if (mdp4_kms->axi_clk)
  201. clk_prepare_enable(mdp4_kms->axi_clk);
  202. return 0;
  203. }
  204. static struct device_node *mdp4_detect_lcdc_panel(struct drm_device *dev)
  205. {
  206. struct device_node *endpoint, *panel_node;
  207. struct device_node *np = dev->dev->of_node;
  208. endpoint = of_graph_get_next_endpoint(np, NULL);
  209. if (!endpoint) {
  210. DBG("no endpoint in MDP4 to fetch LVDS panel\n");
  211. return NULL;
  212. }
  213. /* don't proceed if we have an endpoint but no panel_node tied to it */
  214. panel_node = of_graph_get_remote_port_parent(endpoint);
  215. if (!panel_node) {
  216. dev_err(dev->dev, "no valid panel node\n");
  217. of_node_put(endpoint);
  218. return ERR_PTR(-ENODEV);
  219. }
  220. of_node_put(endpoint);
  221. return panel_node;
  222. }
  223. static int mdp4_modeset_init_intf(struct mdp4_kms *mdp4_kms,
  224. int intf_type)
  225. {
  226. struct drm_device *dev = mdp4_kms->dev;
  227. struct msm_drm_private *priv = dev->dev_private;
  228. struct drm_encoder *encoder;
  229. struct drm_connector *connector;
  230. struct device_node *panel_node;
  231. struct drm_encoder *dsi_encs[MSM_DSI_ENCODER_NUM];
  232. int i, dsi_id;
  233. int ret;
  234. switch (intf_type) {
  235. case DRM_MODE_ENCODER_LVDS:
  236. /*
  237. * bail out early if:
  238. * - there is no panel node (no need to initialize lcdc
  239. * encoder and lvds connector), or
  240. * - panel node is a bad pointer
  241. */
  242. panel_node = mdp4_detect_lcdc_panel(dev);
  243. if (IS_ERR_OR_NULL(panel_node))
  244. return PTR_ERR(panel_node);
  245. encoder = mdp4_lcdc_encoder_init(dev, panel_node);
  246. if (IS_ERR(encoder)) {
  247. dev_err(dev->dev, "failed to construct LCDC encoder\n");
  248. return PTR_ERR(encoder);
  249. }
  250. /* LCDC can be hooked to DMA_P (TODO: Add DMA_S later?) */
  251. encoder->possible_crtcs = 1 << DMA_P;
  252. connector = mdp4_lvds_connector_init(dev, panel_node, encoder);
  253. if (IS_ERR(connector)) {
  254. dev_err(dev->dev, "failed to initialize LVDS connector\n");
  255. return PTR_ERR(connector);
  256. }
  257. priv->encoders[priv->num_encoders++] = encoder;
  258. priv->connectors[priv->num_connectors++] = connector;
  259. break;
  260. case DRM_MODE_ENCODER_TMDS:
  261. encoder = mdp4_dtv_encoder_init(dev);
  262. if (IS_ERR(encoder)) {
  263. dev_err(dev->dev, "failed to construct DTV encoder\n");
  264. return PTR_ERR(encoder);
  265. }
  266. /* DTV can be hooked to DMA_E: */
  267. encoder->possible_crtcs = 1 << 1;
  268. if (priv->hdmi) {
  269. /* Construct bridge/connector for HDMI: */
  270. ret = msm_hdmi_modeset_init(priv->hdmi, dev, encoder);
  271. if (ret) {
  272. dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
  273. return ret;
  274. }
  275. }
  276. priv->encoders[priv->num_encoders++] = encoder;
  277. break;
  278. case DRM_MODE_ENCODER_DSI:
  279. /* only DSI1 supported for now */
  280. dsi_id = 0;
  281. if (!priv->dsi[dsi_id])
  282. break;
  283. for (i = 0; i < MSM_DSI_ENCODER_NUM; i++) {
  284. dsi_encs[i] = mdp4_dsi_encoder_init(dev);
  285. if (IS_ERR(dsi_encs[i])) {
  286. ret = PTR_ERR(dsi_encs[i]);
  287. dev_err(dev->dev,
  288. "failed to construct DSI encoder: %d\n",
  289. ret);
  290. return ret;
  291. }
  292. /* TODO: Add DMA_S later? */
  293. dsi_encs[i]->possible_crtcs = 1 << DMA_P;
  294. priv->encoders[priv->num_encoders++] = dsi_encs[i];
  295. }
  296. ret = msm_dsi_modeset_init(priv->dsi[dsi_id], dev, dsi_encs);
  297. if (ret) {
  298. dev_err(dev->dev, "failed to initialize DSI: %d\n",
  299. ret);
  300. return ret;
  301. }
  302. break;
  303. default:
  304. dev_err(dev->dev, "Invalid or unsupported interface\n");
  305. return -EINVAL;
  306. }
  307. return 0;
  308. }
  309. static int modeset_init(struct mdp4_kms *mdp4_kms)
  310. {
  311. struct drm_device *dev = mdp4_kms->dev;
  312. struct msm_drm_private *priv = dev->dev_private;
  313. struct drm_plane *plane;
  314. struct drm_crtc *crtc;
  315. int i, ret;
  316. static const enum mdp4_pipe rgb_planes[] = {
  317. RGB1, RGB2,
  318. };
  319. static const enum mdp4_pipe vg_planes[] = {
  320. VG1, VG2,
  321. };
  322. static const enum mdp4_dma mdp4_crtcs[] = {
  323. DMA_P, DMA_E,
  324. };
  325. static const char * const mdp4_crtc_names[] = {
  326. "DMA_P", "DMA_E",
  327. };
  328. static const int mdp4_intfs[] = {
  329. DRM_MODE_ENCODER_LVDS,
  330. DRM_MODE_ENCODER_DSI,
  331. DRM_MODE_ENCODER_TMDS,
  332. };
  333. /* construct non-private planes: */
  334. for (i = 0; i < ARRAY_SIZE(vg_planes); i++) {
  335. plane = mdp4_plane_init(dev, vg_planes[i], false);
  336. if (IS_ERR(plane)) {
  337. dev_err(dev->dev,
  338. "failed to construct plane for VG%d\n", i + 1);
  339. ret = PTR_ERR(plane);
  340. goto fail;
  341. }
  342. priv->planes[priv->num_planes++] = plane;
  343. }
  344. for (i = 0; i < ARRAY_SIZE(mdp4_crtcs); i++) {
  345. plane = mdp4_plane_init(dev, rgb_planes[i], true);
  346. if (IS_ERR(plane)) {
  347. dev_err(dev->dev,
  348. "failed to construct plane for RGB%d\n", i + 1);
  349. ret = PTR_ERR(plane);
  350. goto fail;
  351. }
  352. crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, i,
  353. mdp4_crtcs[i]);
  354. if (IS_ERR(crtc)) {
  355. dev_err(dev->dev, "failed to construct crtc for %s\n",
  356. mdp4_crtc_names[i]);
  357. ret = PTR_ERR(crtc);
  358. goto fail;
  359. }
  360. priv->crtcs[priv->num_crtcs++] = crtc;
  361. }
  362. /*
  363. * we currently set up two relatively fixed paths:
  364. *
  365. * LCDC/LVDS path: RGB1 -> DMA_P -> LCDC -> LVDS
  366. * or
  367. * DSI path: RGB1 -> DMA_P -> DSI1 -> DSI Panel
  368. *
  369. * DTV/HDMI path: RGB2 -> DMA_E -> DTV -> HDMI
  370. */
  371. for (i = 0; i < ARRAY_SIZE(mdp4_intfs); i++) {
  372. ret = mdp4_modeset_init_intf(mdp4_kms, mdp4_intfs[i]);
  373. if (ret) {
  374. dev_err(dev->dev, "failed to initialize intf: %d, %d\n",
  375. i, ret);
  376. goto fail;
  377. }
  378. }
  379. return 0;
  380. fail:
  381. return ret;
  382. }
  383. struct msm_kms *mdp4_kms_init(struct drm_device *dev)
  384. {
  385. struct platform_device *pdev = dev->platformdev;
  386. struct mdp4_platform_config *config = mdp4_get_config(pdev);
  387. struct mdp4_kms *mdp4_kms;
  388. struct msm_kms *kms = NULL;
  389. struct msm_mmu *mmu;
  390. int ret;
  391. mdp4_kms = kzalloc(sizeof(*mdp4_kms), GFP_KERNEL);
  392. if (!mdp4_kms) {
  393. dev_err(dev->dev, "failed to allocate kms\n");
  394. ret = -ENOMEM;
  395. goto fail;
  396. }
  397. mdp_kms_init(&mdp4_kms->base, &kms_funcs);
  398. kms = &mdp4_kms->base.base;
  399. mdp4_kms->dev = dev;
  400. mdp4_kms->mmio = msm_ioremap(pdev, NULL, "MDP4");
  401. if (IS_ERR(mdp4_kms->mmio)) {
  402. ret = PTR_ERR(mdp4_kms->mmio);
  403. goto fail;
  404. }
  405. mdp4_kms->dsi_pll_vdda =
  406. devm_regulator_get_optional(&pdev->dev, "dsi_pll_vdda");
  407. if (IS_ERR(mdp4_kms->dsi_pll_vdda))
  408. mdp4_kms->dsi_pll_vdda = NULL;
  409. mdp4_kms->dsi_pll_vddio =
  410. devm_regulator_get_optional(&pdev->dev, "dsi_pll_vddio");
  411. if (IS_ERR(mdp4_kms->dsi_pll_vddio))
  412. mdp4_kms->dsi_pll_vddio = NULL;
  413. /* NOTE: driver for this regulator still missing upstream.. use
  414. * _get_exclusive() and ignore the error if it does not exist
  415. * (and hope that the bootloader left it on for us)
  416. */
  417. mdp4_kms->vdd = devm_regulator_get_exclusive(&pdev->dev, "vdd");
  418. if (IS_ERR(mdp4_kms->vdd))
  419. mdp4_kms->vdd = NULL;
  420. if (mdp4_kms->vdd) {
  421. ret = regulator_enable(mdp4_kms->vdd);
  422. if (ret) {
  423. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  424. goto fail;
  425. }
  426. }
  427. mdp4_kms->clk = devm_clk_get(&pdev->dev, "core_clk");
  428. if (IS_ERR(mdp4_kms->clk)) {
  429. dev_err(dev->dev, "failed to get core_clk\n");
  430. ret = PTR_ERR(mdp4_kms->clk);
  431. goto fail;
  432. }
  433. mdp4_kms->pclk = devm_clk_get(&pdev->dev, "iface_clk");
  434. if (IS_ERR(mdp4_kms->pclk))
  435. mdp4_kms->pclk = NULL;
  436. // XXX if (rev >= MDP_REV_42) { ???
  437. mdp4_kms->lut_clk = devm_clk_get(&pdev->dev, "lut_clk");
  438. if (IS_ERR(mdp4_kms->lut_clk)) {
  439. dev_err(dev->dev, "failed to get lut_clk\n");
  440. ret = PTR_ERR(mdp4_kms->lut_clk);
  441. goto fail;
  442. }
  443. mdp4_kms->axi_clk = devm_clk_get(&pdev->dev, "mdp_axi_clk");
  444. if (IS_ERR(mdp4_kms->axi_clk)) {
  445. dev_err(dev->dev, "failed to get axi_clk\n");
  446. ret = PTR_ERR(mdp4_kms->axi_clk);
  447. goto fail;
  448. }
  449. clk_set_rate(mdp4_kms->clk, config->max_clk);
  450. clk_set_rate(mdp4_kms->lut_clk, config->max_clk);
  451. /* make sure things are off before attaching iommu (bootloader could
  452. * have left things on, in which case we'll start getting faults if
  453. * we don't disable):
  454. */
  455. mdp4_enable(mdp4_kms);
  456. mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 0);
  457. mdp4_write(mdp4_kms, REG_MDP4_LCDC_ENABLE, 0);
  458. mdp4_write(mdp4_kms, REG_MDP4_DSI_ENABLE, 0);
  459. mdp4_disable(mdp4_kms);
  460. mdelay(16);
  461. if (config->iommu) {
  462. mmu = msm_iommu_new(&pdev->dev, config->iommu);
  463. if (IS_ERR(mmu)) {
  464. ret = PTR_ERR(mmu);
  465. goto fail;
  466. }
  467. ret = mmu->funcs->attach(mmu, iommu_ports,
  468. ARRAY_SIZE(iommu_ports));
  469. if (ret)
  470. goto fail;
  471. mdp4_kms->mmu = mmu;
  472. } else {
  473. dev_info(dev->dev, "no iommu, fallback to phys "
  474. "contig buffers for scanout\n");
  475. mmu = NULL;
  476. }
  477. mdp4_kms->id = msm_register_mmu(dev, mmu);
  478. if (mdp4_kms->id < 0) {
  479. ret = mdp4_kms->id;
  480. dev_err(dev->dev, "failed to register mdp4 iommu: %d\n", ret);
  481. goto fail;
  482. }
  483. ret = modeset_init(mdp4_kms);
  484. if (ret) {
  485. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  486. goto fail;
  487. }
  488. mutex_lock(&dev->struct_mutex);
  489. mdp4_kms->blank_cursor_bo = msm_gem_new(dev, SZ_16K, MSM_BO_WC);
  490. mutex_unlock(&dev->struct_mutex);
  491. if (IS_ERR(mdp4_kms->blank_cursor_bo)) {
  492. ret = PTR_ERR(mdp4_kms->blank_cursor_bo);
  493. dev_err(dev->dev, "could not allocate blank-cursor bo: %d\n", ret);
  494. mdp4_kms->blank_cursor_bo = NULL;
  495. goto fail;
  496. }
  497. ret = msm_gem_get_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id,
  498. &mdp4_kms->blank_cursor_iova);
  499. if (ret) {
  500. dev_err(dev->dev, "could not pin blank-cursor bo: %d\n", ret);
  501. goto fail;
  502. }
  503. dev->mode_config.min_width = 0;
  504. dev->mode_config.min_height = 0;
  505. dev->mode_config.max_width = 2048;
  506. dev->mode_config.max_height = 2048;
  507. return kms;
  508. fail:
  509. if (kms)
  510. mdp4_destroy(kms);
  511. return ERR_PTR(ret);
  512. }
  513. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev)
  514. {
  515. static struct mdp4_platform_config config = {};
  516. /* TODO: Chips that aren't apq8064 have a 200 Mhz max_clk */
  517. config.max_clk = 266667000;
  518. config.iommu = iommu_domain_alloc(&platform_bus_type);
  519. return &config;
  520. }