fsl_dcu_drm_crtc.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * Freescale DCU drm device driver
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/regmap.h>
  13. #include <drm/drmP.h>
  14. #include <drm/drm_atomic.h>
  15. #include <drm/drm_atomic_helper.h>
  16. #include <drm/drm_crtc.h>
  17. #include <drm/drm_crtc_helper.h>
  18. #include "fsl_dcu_drm_crtc.h"
  19. #include "fsl_dcu_drm_drv.h"
  20. #include "fsl_dcu_drm_plane.h"
  21. static void fsl_dcu_drm_crtc_atomic_begin(struct drm_crtc *crtc,
  22. struct drm_crtc_state *old_crtc_state)
  23. {
  24. }
  25. static int fsl_dcu_drm_crtc_atomic_check(struct drm_crtc *crtc,
  26. struct drm_crtc_state *state)
  27. {
  28. return 0;
  29. }
  30. static void fsl_dcu_drm_crtc_atomic_flush(struct drm_crtc *crtc,
  31. struct drm_crtc_state *old_crtc_state)
  32. {
  33. }
  34. static void fsl_dcu_drm_disable_crtc(struct drm_crtc *crtc)
  35. {
  36. struct drm_device *dev = crtc->dev;
  37. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  38. regmap_update_bits(fsl_dev->regmap, DCU_DCU_MODE,
  39. DCU_MODE_DCU_MODE_MASK,
  40. DCU_MODE_DCU_MODE(DCU_MODE_OFF));
  41. regmap_write(fsl_dev->regmap, DCU_UPDATE_MODE,
  42. DCU_UPDATE_MODE_READREG);
  43. }
  44. static void fsl_dcu_drm_crtc_enable(struct drm_crtc *crtc)
  45. {
  46. struct drm_device *dev = crtc->dev;
  47. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  48. regmap_update_bits(fsl_dev->regmap, DCU_DCU_MODE,
  49. DCU_MODE_DCU_MODE_MASK,
  50. DCU_MODE_DCU_MODE(DCU_MODE_NORMAL));
  51. regmap_write(fsl_dev->regmap, DCU_UPDATE_MODE,
  52. DCU_UPDATE_MODE_READREG);
  53. }
  54. static void fsl_dcu_drm_crtc_mode_set_nofb(struct drm_crtc *crtc)
  55. {
  56. struct drm_device *dev = crtc->dev;
  57. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  58. struct drm_display_mode *mode = &crtc->state->mode;
  59. unsigned int hbp, hfp, hsw, vbp, vfp, vsw, div, index, pol = 0;
  60. unsigned long dcuclk;
  61. index = drm_crtc_index(crtc);
  62. dcuclk = clk_get_rate(fsl_dev->clk);
  63. div = dcuclk / mode->clock / 1000;
  64. /* Configure timings: */
  65. hbp = mode->htotal - mode->hsync_end;
  66. hfp = mode->hsync_start - mode->hdisplay;
  67. hsw = mode->hsync_end - mode->hsync_start;
  68. vbp = mode->vtotal - mode->vsync_end;
  69. vfp = mode->vsync_start - mode->vdisplay;
  70. vsw = mode->vsync_end - mode->vsync_start;
  71. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  72. pol |= DCU_SYN_POL_INV_HS_LOW;
  73. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  74. pol |= DCU_SYN_POL_INV_VS_LOW;
  75. regmap_write(fsl_dev->regmap, DCU_HSYN_PARA,
  76. DCU_HSYN_PARA_BP(hbp) |
  77. DCU_HSYN_PARA_PW(hsw) |
  78. DCU_HSYN_PARA_FP(hfp));
  79. regmap_write(fsl_dev->regmap, DCU_VSYN_PARA,
  80. DCU_VSYN_PARA_BP(vbp) |
  81. DCU_VSYN_PARA_PW(vsw) |
  82. DCU_VSYN_PARA_FP(vfp));
  83. regmap_write(fsl_dev->regmap, DCU_DISP_SIZE,
  84. DCU_DISP_SIZE_DELTA_Y(mode->vdisplay) |
  85. DCU_DISP_SIZE_DELTA_X(mode->hdisplay));
  86. regmap_write(fsl_dev->regmap, DCU_DIV_RATIO, div);
  87. regmap_write(fsl_dev->regmap, DCU_SYN_POL, pol);
  88. regmap_write(fsl_dev->regmap, DCU_BGND, DCU_BGND_R(0) |
  89. DCU_BGND_G(0) | DCU_BGND_B(0));
  90. regmap_write(fsl_dev->regmap, DCU_DCU_MODE,
  91. DCU_MODE_BLEND_ITER(1) | DCU_MODE_RASTER_EN);
  92. regmap_write(fsl_dev->regmap, DCU_THRESHOLD,
  93. DCU_THRESHOLD_LS_BF_VS(BF_VS_VAL) |
  94. DCU_THRESHOLD_OUT_BUF_HIGH(BUF_MAX_VAL) |
  95. DCU_THRESHOLD_OUT_BUF_LOW(BUF_MIN_VAL));
  96. regmap_write(fsl_dev->regmap, DCU_UPDATE_MODE,
  97. DCU_UPDATE_MODE_READREG);
  98. return;
  99. }
  100. static const struct drm_crtc_helper_funcs fsl_dcu_drm_crtc_helper_funcs = {
  101. .atomic_begin = fsl_dcu_drm_crtc_atomic_begin,
  102. .atomic_check = fsl_dcu_drm_crtc_atomic_check,
  103. .atomic_flush = fsl_dcu_drm_crtc_atomic_flush,
  104. .disable = fsl_dcu_drm_disable_crtc,
  105. .enable = fsl_dcu_drm_crtc_enable,
  106. .mode_set_nofb = fsl_dcu_drm_crtc_mode_set_nofb,
  107. };
  108. static const struct drm_crtc_funcs fsl_dcu_drm_crtc_funcs = {
  109. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  110. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  111. .destroy = drm_crtc_cleanup,
  112. .page_flip = drm_atomic_helper_page_flip,
  113. .reset = drm_atomic_helper_crtc_reset,
  114. .set_config = drm_atomic_helper_set_config,
  115. };
  116. int fsl_dcu_drm_crtc_create(struct fsl_dcu_drm_device *fsl_dev)
  117. {
  118. struct drm_plane *primary;
  119. struct drm_crtc *crtc = &fsl_dev->crtc;
  120. unsigned int i, j, reg_num;
  121. int ret;
  122. primary = fsl_dcu_drm_primary_create_plane(fsl_dev->drm);
  123. if (!primary)
  124. return -ENOMEM;
  125. ret = drm_crtc_init_with_planes(fsl_dev->drm, crtc, primary, NULL,
  126. &fsl_dcu_drm_crtc_funcs, NULL);
  127. if (ret) {
  128. primary->funcs->destroy(primary);
  129. return ret;
  130. }
  131. drm_crtc_helper_add(crtc, &fsl_dcu_drm_crtc_helper_funcs);
  132. if (!strcmp(fsl_dev->soc->name, "ls1021a"))
  133. reg_num = LS1021A_LAYER_REG_NUM;
  134. else
  135. reg_num = VF610_LAYER_REG_NUM;
  136. for (i = 0; i < fsl_dev->soc->total_layer; i++) {
  137. for (j = 1; j <= reg_num; j++)
  138. regmap_write(fsl_dev->regmap, DCU_CTRLDESCLN(i, j), 0);
  139. }
  140. regmap_update_bits(fsl_dev->regmap, DCU_DCU_MODE,
  141. DCU_MODE_DCU_MODE_MASK,
  142. DCU_MODE_DCU_MODE(DCU_MODE_OFF));
  143. regmap_write(fsl_dev->regmap, DCU_UPDATE_MODE,
  144. DCU_UPDATE_MODE_READREG);
  145. return 0;
  146. }