exynos_drm_fimd.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_fbdev.h"
  31. #include "exynos_drm_crtc.h"
  32. #include "exynos_drm_plane.h"
  33. #include "exynos_drm_iommu.h"
  34. /*
  35. * FIMD stands for Fully Interactive Mobile Display and
  36. * as a display controller, it transfers contents drawn on memory
  37. * to a LCD Panel through Display Interfaces such as RGB or
  38. * CPU Interface.
  39. */
  40. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  41. /* position control register for hardware window 0, 2 ~ 4.*/
  42. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  43. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  44. /*
  45. * size control register for hardware windows 0 and alpha control register
  46. * for hardware windows 1 ~ 4
  47. */
  48. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  49. /* size control register for hardware windows 1 ~ 2. */
  50. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  51. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  52. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  53. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  54. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  55. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  56. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  57. /* color key control register for hardware window 1 ~ 4. */
  58. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  59. /* color key value register for hardware window 1 ~ 4. */
  60. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  61. /* I80 / RGB trigger control register */
  62. #define TRIGCON 0x1A4
  63. #define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
  64. #define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
  65. /* display mode change control register except exynos4 */
  66. #define VIDOUT_CON 0x000
  67. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  68. /* I80 interface control for main LDI register */
  69. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  70. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  71. #define LCD_CS_SETUP(x) ((x) << 16)
  72. #define LCD_WR_SETUP(x) ((x) << 12)
  73. #define LCD_WR_ACTIVE(x) ((x) << 8)
  74. #define LCD_WR_HOLD(x) ((x) << 4)
  75. #define I80IFEN_ENABLE (1 << 0)
  76. /* FIMD has totally five hardware windows. */
  77. #define WINDOWS_NR 5
  78. struct fimd_driver_data {
  79. unsigned int timing_base;
  80. unsigned int lcdblk_offset;
  81. unsigned int lcdblk_vt_shift;
  82. unsigned int lcdblk_bypass_shift;
  83. unsigned int lcdblk_mic_bypass_shift;
  84. unsigned int has_shadowcon:1;
  85. unsigned int has_clksel:1;
  86. unsigned int has_limited_fmt:1;
  87. unsigned int has_vidoutcon:1;
  88. unsigned int has_vtsel:1;
  89. unsigned int has_mic_bypass:1;
  90. };
  91. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  92. .timing_base = 0x0,
  93. .has_clksel = 1,
  94. .has_limited_fmt = 1,
  95. };
  96. static struct fimd_driver_data exynos3_fimd_driver_data = {
  97. .timing_base = 0x20000,
  98. .lcdblk_offset = 0x210,
  99. .lcdblk_bypass_shift = 1,
  100. .has_shadowcon = 1,
  101. .has_vidoutcon = 1,
  102. };
  103. static struct fimd_driver_data exynos4_fimd_driver_data = {
  104. .timing_base = 0x0,
  105. .lcdblk_offset = 0x210,
  106. .lcdblk_vt_shift = 10,
  107. .lcdblk_bypass_shift = 1,
  108. .has_shadowcon = 1,
  109. .has_vtsel = 1,
  110. };
  111. static struct fimd_driver_data exynos4415_fimd_driver_data = {
  112. .timing_base = 0x20000,
  113. .lcdblk_offset = 0x210,
  114. .lcdblk_vt_shift = 10,
  115. .lcdblk_bypass_shift = 1,
  116. .has_shadowcon = 1,
  117. .has_vidoutcon = 1,
  118. .has_vtsel = 1,
  119. };
  120. static struct fimd_driver_data exynos5_fimd_driver_data = {
  121. .timing_base = 0x20000,
  122. .lcdblk_offset = 0x214,
  123. .lcdblk_vt_shift = 24,
  124. .lcdblk_bypass_shift = 15,
  125. .has_shadowcon = 1,
  126. .has_vidoutcon = 1,
  127. .has_vtsel = 1,
  128. };
  129. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  130. .timing_base = 0x20000,
  131. .lcdblk_offset = 0x214,
  132. .lcdblk_vt_shift = 24,
  133. .lcdblk_bypass_shift = 15,
  134. .lcdblk_mic_bypass_shift = 11,
  135. .has_shadowcon = 1,
  136. .has_vidoutcon = 1,
  137. .has_vtsel = 1,
  138. .has_mic_bypass = 1,
  139. };
  140. struct fimd_context {
  141. struct device *dev;
  142. struct drm_device *drm_dev;
  143. struct exynos_drm_crtc *crtc;
  144. struct exynos_drm_plane planes[WINDOWS_NR];
  145. struct exynos_drm_plane_config configs[WINDOWS_NR];
  146. struct clk *bus_clk;
  147. struct clk *lcd_clk;
  148. void __iomem *regs;
  149. struct regmap *sysreg;
  150. unsigned long irq_flags;
  151. u32 vidcon0;
  152. u32 vidcon1;
  153. u32 vidout_con;
  154. u32 i80ifcon;
  155. bool i80_if;
  156. bool suspended;
  157. int pipe;
  158. wait_queue_head_t wait_vsync_queue;
  159. atomic_t wait_vsync_event;
  160. atomic_t win_updated;
  161. atomic_t triggering;
  162. struct fimd_driver_data *driver_data;
  163. struct drm_encoder *encoder;
  164. };
  165. static const struct of_device_id fimd_driver_dt_match[] = {
  166. { .compatible = "samsung,s3c6400-fimd",
  167. .data = &s3c64xx_fimd_driver_data },
  168. { .compatible = "samsung,exynos3250-fimd",
  169. .data = &exynos3_fimd_driver_data },
  170. { .compatible = "samsung,exynos4210-fimd",
  171. .data = &exynos4_fimd_driver_data },
  172. { .compatible = "samsung,exynos4415-fimd",
  173. .data = &exynos4415_fimd_driver_data },
  174. { .compatible = "samsung,exynos5250-fimd",
  175. .data = &exynos5_fimd_driver_data },
  176. { .compatible = "samsung,exynos5420-fimd",
  177. .data = &exynos5420_fimd_driver_data },
  178. {},
  179. };
  180. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  181. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  182. DRM_PLANE_TYPE_PRIMARY,
  183. DRM_PLANE_TYPE_OVERLAY,
  184. DRM_PLANE_TYPE_OVERLAY,
  185. DRM_PLANE_TYPE_OVERLAY,
  186. DRM_PLANE_TYPE_CURSOR,
  187. };
  188. static const uint32_t fimd_formats[] = {
  189. DRM_FORMAT_C8,
  190. DRM_FORMAT_XRGB1555,
  191. DRM_FORMAT_RGB565,
  192. DRM_FORMAT_XRGB8888,
  193. DRM_FORMAT_ARGB8888,
  194. };
  195. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  196. struct platform_device *pdev)
  197. {
  198. const struct of_device_id *of_id =
  199. of_match_device(fimd_driver_dt_match, &pdev->dev);
  200. return (struct fimd_driver_data *)of_id->data;
  201. }
  202. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  203. {
  204. struct fimd_context *ctx = crtc->ctx;
  205. u32 val;
  206. if (ctx->suspended)
  207. return -EPERM;
  208. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  209. val = readl(ctx->regs + VIDINTCON0);
  210. val |= VIDINTCON0_INT_ENABLE;
  211. if (ctx->i80_if) {
  212. val |= VIDINTCON0_INT_I80IFDONE;
  213. val |= VIDINTCON0_INT_SYSMAINCON;
  214. val &= ~VIDINTCON0_INT_SYSSUBCON;
  215. } else {
  216. val |= VIDINTCON0_INT_FRAME;
  217. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  218. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  219. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  220. val |= VIDINTCON0_FRAMESEL1_NONE;
  221. }
  222. writel(val, ctx->regs + VIDINTCON0);
  223. }
  224. return 0;
  225. }
  226. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  227. {
  228. struct fimd_context *ctx = crtc->ctx;
  229. u32 val;
  230. if (ctx->suspended)
  231. return;
  232. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  233. val = readl(ctx->regs + VIDINTCON0);
  234. val &= ~VIDINTCON0_INT_ENABLE;
  235. if (ctx->i80_if) {
  236. val &= ~VIDINTCON0_INT_I80IFDONE;
  237. val &= ~VIDINTCON0_INT_SYSMAINCON;
  238. val &= ~VIDINTCON0_INT_SYSSUBCON;
  239. } else
  240. val &= ~VIDINTCON0_INT_FRAME;
  241. writel(val, ctx->regs + VIDINTCON0);
  242. }
  243. }
  244. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  245. {
  246. struct fimd_context *ctx = crtc->ctx;
  247. if (ctx->suspended)
  248. return;
  249. atomic_set(&ctx->wait_vsync_event, 1);
  250. /*
  251. * wait for FIMD to signal VSYNC interrupt or return after
  252. * timeout which is set to 50ms (refresh rate of 20).
  253. */
  254. if (!wait_event_timeout(ctx->wait_vsync_queue,
  255. !atomic_read(&ctx->wait_vsync_event),
  256. HZ/20))
  257. DRM_DEBUG_KMS("vblank wait timed out.\n");
  258. }
  259. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  260. bool enable)
  261. {
  262. u32 val = readl(ctx->regs + WINCON(win));
  263. if (enable)
  264. val |= WINCONx_ENWIN;
  265. else
  266. val &= ~WINCONx_ENWIN;
  267. writel(val, ctx->regs + WINCON(win));
  268. }
  269. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  270. unsigned int win,
  271. bool enable)
  272. {
  273. u32 val = readl(ctx->regs + SHADOWCON);
  274. if (enable)
  275. val |= SHADOWCON_CHx_ENABLE(win);
  276. else
  277. val &= ~SHADOWCON_CHx_ENABLE(win);
  278. writel(val, ctx->regs + SHADOWCON);
  279. }
  280. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  281. {
  282. struct fimd_context *ctx = crtc->ctx;
  283. unsigned int win, ch_enabled = 0;
  284. DRM_DEBUG_KMS("%s\n", __FILE__);
  285. /* Hardware is in unknown state, so ensure it gets enabled properly */
  286. pm_runtime_get_sync(ctx->dev);
  287. clk_prepare_enable(ctx->bus_clk);
  288. clk_prepare_enable(ctx->lcd_clk);
  289. /* Check if any channel is enabled. */
  290. for (win = 0; win < WINDOWS_NR; win++) {
  291. u32 val = readl(ctx->regs + WINCON(win));
  292. if (val & WINCONx_ENWIN) {
  293. fimd_enable_video_output(ctx, win, false);
  294. if (ctx->driver_data->has_shadowcon)
  295. fimd_enable_shadow_channel_path(ctx, win,
  296. false);
  297. ch_enabled = 1;
  298. }
  299. }
  300. /* Wait for vsync, as disable channel takes effect at next vsync */
  301. if (ch_enabled) {
  302. int pipe = ctx->pipe;
  303. /* ensure that vblank interrupt won't be reported to core */
  304. ctx->suspended = false;
  305. ctx->pipe = -1;
  306. fimd_enable_vblank(ctx->crtc);
  307. fimd_wait_for_vblank(ctx->crtc);
  308. fimd_disable_vblank(ctx->crtc);
  309. ctx->suspended = true;
  310. ctx->pipe = pipe;
  311. }
  312. clk_disable_unprepare(ctx->lcd_clk);
  313. clk_disable_unprepare(ctx->bus_clk);
  314. pm_runtime_put(ctx->dev);
  315. }
  316. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  317. const struct drm_display_mode *mode)
  318. {
  319. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  320. u32 clkdiv;
  321. if (ctx->i80_if) {
  322. /*
  323. * The frame done interrupt should be occurred prior to the
  324. * next TE signal.
  325. */
  326. ideal_clk *= 2;
  327. }
  328. /* Find the clock divider value that gets us closest to ideal_clk */
  329. clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
  330. return (clkdiv < 0x100) ? clkdiv : 0xff;
  331. }
  332. static void fimd_commit(struct exynos_drm_crtc *crtc)
  333. {
  334. struct fimd_context *ctx = crtc->ctx;
  335. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  336. struct fimd_driver_data *driver_data = ctx->driver_data;
  337. void *timing_base = ctx->regs + driver_data->timing_base;
  338. u32 val, clkdiv;
  339. if (ctx->suspended)
  340. return;
  341. /* nothing to do if we haven't set the mode yet */
  342. if (mode->htotal == 0 || mode->vtotal == 0)
  343. return;
  344. if (ctx->i80_if) {
  345. val = ctx->i80ifcon | I80IFEN_ENABLE;
  346. writel(val, timing_base + I80IFCONFAx(0));
  347. /* disable auto frame rate */
  348. writel(0, timing_base + I80IFCONFBx(0));
  349. /* set video type selection to I80 interface */
  350. if (driver_data->has_vtsel && ctx->sysreg &&
  351. regmap_update_bits(ctx->sysreg,
  352. driver_data->lcdblk_offset,
  353. 0x3 << driver_data->lcdblk_vt_shift,
  354. 0x1 << driver_data->lcdblk_vt_shift)) {
  355. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  356. return;
  357. }
  358. } else {
  359. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  360. u32 vidcon1;
  361. /* setup polarity values */
  362. vidcon1 = ctx->vidcon1;
  363. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  364. vidcon1 |= VIDCON1_INV_VSYNC;
  365. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  366. vidcon1 |= VIDCON1_INV_HSYNC;
  367. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  368. /* setup vertical timing values. */
  369. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  370. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  371. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  372. val = VIDTCON0_VBPD(vbpd - 1) |
  373. VIDTCON0_VFPD(vfpd - 1) |
  374. VIDTCON0_VSPW(vsync_len - 1);
  375. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  376. /* setup horizontal timing values. */
  377. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  378. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  379. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  380. val = VIDTCON1_HBPD(hbpd - 1) |
  381. VIDTCON1_HFPD(hfpd - 1) |
  382. VIDTCON1_HSPW(hsync_len - 1);
  383. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  384. }
  385. if (driver_data->has_vidoutcon)
  386. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  387. /* set bypass selection */
  388. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  389. driver_data->lcdblk_offset,
  390. 0x1 << driver_data->lcdblk_bypass_shift,
  391. 0x1 << driver_data->lcdblk_bypass_shift)) {
  392. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  393. return;
  394. }
  395. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  396. * bit should be cleared.
  397. */
  398. if (driver_data->has_mic_bypass && ctx->sysreg &&
  399. regmap_update_bits(ctx->sysreg,
  400. driver_data->lcdblk_offset,
  401. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  402. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  403. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  404. return;
  405. }
  406. /* setup horizontal and vertical display size. */
  407. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  408. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  409. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  410. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  411. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  412. /*
  413. * fields of register with prefix '_F' would be updated
  414. * at vsync(same as dma start)
  415. */
  416. val = ctx->vidcon0;
  417. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  418. if (ctx->driver_data->has_clksel)
  419. val |= VIDCON0_CLKSEL_LCD;
  420. clkdiv = fimd_calc_clkdiv(ctx, mode);
  421. if (clkdiv > 1)
  422. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  423. writel(val, ctx->regs + VIDCON0);
  424. }
  425. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  426. uint32_t pixel_format, int width)
  427. {
  428. unsigned long val;
  429. val = WINCONx_ENWIN;
  430. /*
  431. * In case of s3c64xx, window 0 doesn't support alpha channel.
  432. * So the request format is ARGB8888 then change it to XRGB8888.
  433. */
  434. if (ctx->driver_data->has_limited_fmt && !win) {
  435. if (pixel_format == DRM_FORMAT_ARGB8888)
  436. pixel_format = DRM_FORMAT_XRGB8888;
  437. }
  438. switch (pixel_format) {
  439. case DRM_FORMAT_C8:
  440. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  441. val |= WINCONx_BURSTLEN_8WORD;
  442. val |= WINCONx_BYTSWP;
  443. break;
  444. case DRM_FORMAT_XRGB1555:
  445. val |= WINCON0_BPPMODE_16BPP_1555;
  446. val |= WINCONx_HAWSWP;
  447. val |= WINCONx_BURSTLEN_16WORD;
  448. break;
  449. case DRM_FORMAT_RGB565:
  450. val |= WINCON0_BPPMODE_16BPP_565;
  451. val |= WINCONx_HAWSWP;
  452. val |= WINCONx_BURSTLEN_16WORD;
  453. break;
  454. case DRM_FORMAT_XRGB8888:
  455. val |= WINCON0_BPPMODE_24BPP_888;
  456. val |= WINCONx_WSWP;
  457. val |= WINCONx_BURSTLEN_16WORD;
  458. break;
  459. case DRM_FORMAT_ARGB8888:
  460. val |= WINCON1_BPPMODE_25BPP_A1888
  461. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  462. val |= WINCONx_WSWP;
  463. val |= WINCONx_BURSTLEN_16WORD;
  464. break;
  465. default:
  466. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  467. val |= WINCON0_BPPMODE_24BPP_888;
  468. val |= WINCONx_WSWP;
  469. val |= WINCONx_BURSTLEN_16WORD;
  470. break;
  471. }
  472. /*
  473. * Setting dma-burst to 16Word causes permanent tearing for very small
  474. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  475. * plane size is not recommended as plane size varies alot towards the
  476. * end of the screen and rapid movement causes unstable DMA, but it is
  477. * still better to change dma-burst than displaying garbage.
  478. */
  479. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  480. val &= ~WINCONx_BURSTLEN_MASK;
  481. val |= WINCONx_BURSTLEN_4WORD;
  482. }
  483. writel(val, ctx->regs + WINCON(win));
  484. /* hardware window 0 doesn't support alpha channel. */
  485. if (win != 0) {
  486. /* OSD alpha */
  487. val = VIDISD14C_ALPHA0_R(0xf) |
  488. VIDISD14C_ALPHA0_G(0xf) |
  489. VIDISD14C_ALPHA0_B(0xf) |
  490. VIDISD14C_ALPHA1_R(0xf) |
  491. VIDISD14C_ALPHA1_G(0xf) |
  492. VIDISD14C_ALPHA1_B(0xf);
  493. writel(val, ctx->regs + VIDOSD_C(win));
  494. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  495. VIDW_ALPHA_G(0xf);
  496. writel(val, ctx->regs + VIDWnALPHA0(win));
  497. writel(val, ctx->regs + VIDWnALPHA1(win));
  498. }
  499. }
  500. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  501. {
  502. unsigned int keycon0 = 0, keycon1 = 0;
  503. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  504. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  505. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  506. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  507. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  508. }
  509. /**
  510. * shadow_protect_win() - disable updating values from shadow registers at vsync
  511. *
  512. * @win: window to protect registers for
  513. * @protect: 1 to protect (disable updates)
  514. */
  515. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  516. unsigned int win, bool protect)
  517. {
  518. u32 reg, bits, val;
  519. /*
  520. * SHADOWCON/PRTCON register is used for enabling timing.
  521. *
  522. * for example, once only width value of a register is set,
  523. * if the dma is started then fimd hardware could malfunction so
  524. * with protect window setting, the register fields with prefix '_F'
  525. * wouldn't be updated at vsync also but updated once unprotect window
  526. * is set.
  527. */
  528. if (ctx->driver_data->has_shadowcon) {
  529. reg = SHADOWCON;
  530. bits = SHADOWCON_WINx_PROTECT(win);
  531. } else {
  532. reg = PRTCON;
  533. bits = PRTCON_PROTECT;
  534. }
  535. val = readl(ctx->regs + reg);
  536. if (protect)
  537. val |= bits;
  538. else
  539. val &= ~bits;
  540. writel(val, ctx->regs + reg);
  541. }
  542. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  543. {
  544. struct fimd_context *ctx = crtc->ctx;
  545. int i;
  546. if (ctx->suspended)
  547. return;
  548. for (i = 0; i < WINDOWS_NR; i++)
  549. fimd_shadow_protect_win(ctx, i, true);
  550. }
  551. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  552. {
  553. struct fimd_context *ctx = crtc->ctx;
  554. int i;
  555. if (ctx->suspended)
  556. return;
  557. for (i = 0; i < WINDOWS_NR; i++)
  558. fimd_shadow_protect_win(ctx, i, false);
  559. }
  560. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  561. struct exynos_drm_plane *plane)
  562. {
  563. struct exynos_drm_plane_state *state =
  564. to_exynos_plane_state(plane->base.state);
  565. struct fimd_context *ctx = crtc->ctx;
  566. struct drm_framebuffer *fb = state->base.fb;
  567. dma_addr_t dma_addr;
  568. unsigned long val, size, offset;
  569. unsigned int last_x, last_y, buf_offsize, line_size;
  570. unsigned int win = plane->index;
  571. unsigned int bpp = fb->bits_per_pixel >> 3;
  572. unsigned int pitch = fb->pitches[0];
  573. if (ctx->suspended)
  574. return;
  575. offset = state->src.x * bpp;
  576. offset += state->src.y * pitch;
  577. /* buffer start address */
  578. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  579. val = (unsigned long)dma_addr;
  580. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  581. /* buffer end address */
  582. size = pitch * state->crtc.h;
  583. val = (unsigned long)(dma_addr + size);
  584. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  585. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  586. (unsigned long)dma_addr, val, size);
  587. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  588. state->crtc.w, state->crtc.h);
  589. /* buffer size */
  590. buf_offsize = pitch - (state->crtc.w * bpp);
  591. line_size = state->crtc.w * bpp;
  592. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  593. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  594. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  595. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  596. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  597. /* OSD position */
  598. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  599. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  600. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  601. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  602. writel(val, ctx->regs + VIDOSD_A(win));
  603. last_x = state->crtc.x + state->crtc.w;
  604. if (last_x)
  605. last_x--;
  606. last_y = state->crtc.y + state->crtc.h;
  607. if (last_y)
  608. last_y--;
  609. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  610. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  611. writel(val, ctx->regs + VIDOSD_B(win));
  612. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  613. state->crtc.x, state->crtc.y, last_x, last_y);
  614. /* OSD size */
  615. if (win != 3 && win != 4) {
  616. u32 offset = VIDOSD_D(win);
  617. if (win == 0)
  618. offset = VIDOSD_C(win);
  619. val = state->crtc.w * state->crtc.h;
  620. writel(val, ctx->regs + offset);
  621. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  622. }
  623. fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
  624. /* hardware window 0 doesn't support color key. */
  625. if (win != 0)
  626. fimd_win_set_colkey(ctx, win);
  627. fimd_enable_video_output(ctx, win, true);
  628. if (ctx->driver_data->has_shadowcon)
  629. fimd_enable_shadow_channel_path(ctx, win, true);
  630. if (ctx->i80_if)
  631. atomic_set(&ctx->win_updated, 1);
  632. }
  633. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  634. struct exynos_drm_plane *plane)
  635. {
  636. struct fimd_context *ctx = crtc->ctx;
  637. unsigned int win = plane->index;
  638. if (ctx->suspended)
  639. return;
  640. fimd_enable_video_output(ctx, win, false);
  641. if (ctx->driver_data->has_shadowcon)
  642. fimd_enable_shadow_channel_path(ctx, win, false);
  643. }
  644. static void fimd_enable(struct exynos_drm_crtc *crtc)
  645. {
  646. struct fimd_context *ctx = crtc->ctx;
  647. if (!ctx->suspended)
  648. return;
  649. ctx->suspended = false;
  650. pm_runtime_get_sync(ctx->dev);
  651. /* if vblank was enabled status, enable it again. */
  652. if (test_and_clear_bit(0, &ctx->irq_flags))
  653. fimd_enable_vblank(ctx->crtc);
  654. fimd_commit(ctx->crtc);
  655. }
  656. static void fimd_disable(struct exynos_drm_crtc *crtc)
  657. {
  658. struct fimd_context *ctx = crtc->ctx;
  659. int i;
  660. if (ctx->suspended)
  661. return;
  662. /*
  663. * We need to make sure that all windows are disabled before we
  664. * suspend that connector. Otherwise we might try to scan from
  665. * a destroyed buffer later.
  666. */
  667. for (i = 0; i < WINDOWS_NR; i++)
  668. fimd_disable_plane(crtc, &ctx->planes[i]);
  669. fimd_enable_vblank(crtc);
  670. fimd_wait_for_vblank(crtc);
  671. fimd_disable_vblank(crtc);
  672. writel(0, ctx->regs + VIDCON0);
  673. pm_runtime_put_sync(ctx->dev);
  674. ctx->suspended = true;
  675. }
  676. static void fimd_trigger(struct device *dev)
  677. {
  678. struct fimd_context *ctx = dev_get_drvdata(dev);
  679. struct fimd_driver_data *driver_data = ctx->driver_data;
  680. void *timing_base = ctx->regs + driver_data->timing_base;
  681. u32 reg;
  682. /*
  683. * Skips triggering if in triggering state, because multiple triggering
  684. * requests can cause panel reset.
  685. */
  686. if (atomic_read(&ctx->triggering))
  687. return;
  688. /* Enters triggering mode */
  689. atomic_set(&ctx->triggering, 1);
  690. reg = readl(timing_base + TRIGCON);
  691. reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
  692. writel(reg, timing_base + TRIGCON);
  693. /*
  694. * Exits triggering mode if vblank is not enabled yet, because when the
  695. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  696. */
  697. if (!test_bit(0, &ctx->irq_flags))
  698. atomic_set(&ctx->triggering, 0);
  699. }
  700. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  701. {
  702. struct fimd_context *ctx = crtc->ctx;
  703. /* Checks the crtc is detached already from encoder */
  704. if (ctx->pipe < 0 || !ctx->drm_dev)
  705. return;
  706. /*
  707. * If there is a page flip request, triggers and handles the page flip
  708. * event so that current fb can be updated into panel GRAM.
  709. */
  710. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  711. fimd_trigger(ctx->dev);
  712. /* Wakes up vsync event queue */
  713. if (atomic_read(&ctx->wait_vsync_event)) {
  714. atomic_set(&ctx->wait_vsync_event, 0);
  715. wake_up(&ctx->wait_vsync_queue);
  716. }
  717. if (test_bit(0, &ctx->irq_flags))
  718. drm_crtc_handle_vblank(&ctx->crtc->base);
  719. }
  720. static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
  721. {
  722. struct fimd_context *ctx = crtc->ctx;
  723. u32 val;
  724. /*
  725. * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
  726. * clock. On these SoCs the bootloader may enable it but any
  727. * power domain off/on will reset it to disable state.
  728. */
  729. if (ctx->driver_data != &exynos5_fimd_driver_data ||
  730. ctx->driver_data != &exynos5420_fimd_driver_data)
  731. return;
  732. val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  733. writel(val, ctx->regs + DP_MIE_CLKCON);
  734. }
  735. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  736. .enable = fimd_enable,
  737. .disable = fimd_disable,
  738. .commit = fimd_commit,
  739. .enable_vblank = fimd_enable_vblank,
  740. .disable_vblank = fimd_disable_vblank,
  741. .wait_for_vblank = fimd_wait_for_vblank,
  742. .atomic_begin = fimd_atomic_begin,
  743. .update_plane = fimd_update_plane,
  744. .disable_plane = fimd_disable_plane,
  745. .atomic_flush = fimd_atomic_flush,
  746. .te_handler = fimd_te_handler,
  747. .clock_enable = fimd_dp_clock_enable,
  748. };
  749. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  750. {
  751. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  752. u32 val, clear_bit, start, start_s;
  753. int win;
  754. val = readl(ctx->regs + VIDINTCON1);
  755. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  756. if (val & clear_bit)
  757. writel(clear_bit, ctx->regs + VIDINTCON1);
  758. /* check the crtc is detached already from encoder */
  759. if (ctx->pipe < 0 || !ctx->drm_dev)
  760. goto out;
  761. if (!ctx->i80_if)
  762. drm_crtc_handle_vblank(&ctx->crtc->base);
  763. for (win = 0 ; win < WINDOWS_NR ; win++) {
  764. struct exynos_drm_plane *plane = &ctx->planes[win];
  765. if (!plane->pending_fb)
  766. continue;
  767. start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
  768. start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
  769. if (start == start_s)
  770. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  771. }
  772. if (ctx->i80_if) {
  773. /* Exits triggering mode */
  774. atomic_set(&ctx->triggering, 0);
  775. } else {
  776. /* set wait vsync event to zero and wake up queue. */
  777. if (atomic_read(&ctx->wait_vsync_event)) {
  778. atomic_set(&ctx->wait_vsync_event, 0);
  779. wake_up(&ctx->wait_vsync_queue);
  780. }
  781. }
  782. out:
  783. return IRQ_HANDLED;
  784. }
  785. static int fimd_bind(struct device *dev, struct device *master, void *data)
  786. {
  787. struct fimd_context *ctx = dev_get_drvdata(dev);
  788. struct drm_device *drm_dev = data;
  789. struct exynos_drm_private *priv = drm_dev->dev_private;
  790. struct exynos_drm_plane *exynos_plane;
  791. unsigned int i;
  792. int ret;
  793. ctx->drm_dev = drm_dev;
  794. ctx->pipe = priv->pipe++;
  795. for (i = 0; i < WINDOWS_NR; i++) {
  796. ctx->configs[i].pixel_formats = fimd_formats;
  797. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  798. ctx->configs[i].zpos = i;
  799. ctx->configs[i].type = fimd_win_types[i];
  800. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  801. 1 << ctx->pipe, &ctx->configs[i]);
  802. if (ret)
  803. return ret;
  804. }
  805. exynos_plane = &ctx->planes[DEFAULT_WIN];
  806. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  807. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  808. &fimd_crtc_ops, ctx);
  809. if (IS_ERR(ctx->crtc))
  810. return PTR_ERR(ctx->crtc);
  811. if (ctx->encoder)
  812. exynos_dpi_bind(drm_dev, ctx->encoder);
  813. if (is_drm_iommu_supported(drm_dev))
  814. fimd_clear_channels(ctx->crtc);
  815. ret = drm_iommu_attach_device(drm_dev, dev);
  816. if (ret)
  817. priv->pipe--;
  818. return ret;
  819. }
  820. static void fimd_unbind(struct device *dev, struct device *master,
  821. void *data)
  822. {
  823. struct fimd_context *ctx = dev_get_drvdata(dev);
  824. fimd_disable(ctx->crtc);
  825. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  826. if (ctx->encoder)
  827. exynos_dpi_remove(ctx->encoder);
  828. }
  829. static const struct component_ops fimd_component_ops = {
  830. .bind = fimd_bind,
  831. .unbind = fimd_unbind,
  832. };
  833. static int fimd_probe(struct platform_device *pdev)
  834. {
  835. struct device *dev = &pdev->dev;
  836. struct fimd_context *ctx;
  837. struct device_node *i80_if_timings;
  838. struct resource *res;
  839. int ret;
  840. if (!dev->of_node)
  841. return -ENODEV;
  842. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  843. if (!ctx)
  844. return -ENOMEM;
  845. ctx->dev = dev;
  846. ctx->suspended = true;
  847. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  848. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  849. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  850. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  851. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  852. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  853. if (i80_if_timings) {
  854. u32 val;
  855. ctx->i80_if = true;
  856. if (ctx->driver_data->has_vidoutcon)
  857. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  858. else
  859. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  860. /*
  861. * The user manual describes that this "DSI_EN" bit is required
  862. * to enable I80 24-bit data interface.
  863. */
  864. ctx->vidcon0 |= VIDCON0_DSI_EN;
  865. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  866. val = 0;
  867. ctx->i80ifcon = LCD_CS_SETUP(val);
  868. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  869. val = 0;
  870. ctx->i80ifcon |= LCD_WR_SETUP(val);
  871. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  872. val = 1;
  873. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  874. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  875. val = 0;
  876. ctx->i80ifcon |= LCD_WR_HOLD(val);
  877. }
  878. of_node_put(i80_if_timings);
  879. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  880. "samsung,sysreg");
  881. if (IS_ERR(ctx->sysreg)) {
  882. dev_warn(dev, "failed to get system register.\n");
  883. ctx->sysreg = NULL;
  884. }
  885. ctx->bus_clk = devm_clk_get(dev, "fimd");
  886. if (IS_ERR(ctx->bus_clk)) {
  887. dev_err(dev, "failed to get bus clock\n");
  888. return PTR_ERR(ctx->bus_clk);
  889. }
  890. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  891. if (IS_ERR(ctx->lcd_clk)) {
  892. dev_err(dev, "failed to get lcd clock\n");
  893. return PTR_ERR(ctx->lcd_clk);
  894. }
  895. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  896. ctx->regs = devm_ioremap_resource(dev, res);
  897. if (IS_ERR(ctx->regs))
  898. return PTR_ERR(ctx->regs);
  899. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  900. ctx->i80_if ? "lcd_sys" : "vsync");
  901. if (!res) {
  902. dev_err(dev, "irq request failed.\n");
  903. return -ENXIO;
  904. }
  905. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  906. 0, "drm_fimd", ctx);
  907. if (ret) {
  908. dev_err(dev, "irq request failed.\n");
  909. return ret;
  910. }
  911. init_waitqueue_head(&ctx->wait_vsync_queue);
  912. atomic_set(&ctx->wait_vsync_event, 0);
  913. platform_set_drvdata(pdev, ctx);
  914. ctx->encoder = exynos_dpi_probe(dev);
  915. if (IS_ERR(ctx->encoder))
  916. return PTR_ERR(ctx->encoder);
  917. pm_runtime_enable(dev);
  918. ret = component_add(dev, &fimd_component_ops);
  919. if (ret)
  920. goto err_disable_pm_runtime;
  921. return ret;
  922. err_disable_pm_runtime:
  923. pm_runtime_disable(dev);
  924. return ret;
  925. }
  926. static int fimd_remove(struct platform_device *pdev)
  927. {
  928. pm_runtime_disable(&pdev->dev);
  929. component_del(&pdev->dev, &fimd_component_ops);
  930. return 0;
  931. }
  932. #ifdef CONFIG_PM
  933. static int exynos_fimd_suspend(struct device *dev)
  934. {
  935. struct fimd_context *ctx = dev_get_drvdata(dev);
  936. clk_disable_unprepare(ctx->lcd_clk);
  937. clk_disable_unprepare(ctx->bus_clk);
  938. return 0;
  939. }
  940. static int exynos_fimd_resume(struct device *dev)
  941. {
  942. struct fimd_context *ctx = dev_get_drvdata(dev);
  943. int ret;
  944. ret = clk_prepare_enable(ctx->bus_clk);
  945. if (ret < 0) {
  946. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  947. return ret;
  948. }
  949. ret = clk_prepare_enable(ctx->lcd_clk);
  950. if (ret < 0) {
  951. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  952. return ret;
  953. }
  954. return 0;
  955. }
  956. #endif
  957. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  958. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  959. };
  960. struct platform_driver fimd_driver = {
  961. .probe = fimd_probe,
  962. .remove = fimd_remove,
  963. .driver = {
  964. .name = "exynos4-fb",
  965. .owner = THIS_MODULE,
  966. .pm = &exynos_fimd_pm_ops,
  967. .of_match_table = fimd_driver_dt_match,
  968. },
  969. };