atombios.h 420 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634
  1. /*
  2. * Copyright 2006-2007 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. /****************************************************************************/
  23. /*Portion I: Definitions shared between VBIOS and Driver */
  24. /****************************************************************************/
  25. #ifndef _ATOMBIOS_H
  26. #define _ATOMBIOS_H
  27. #define ATOM_VERSION_MAJOR 0x00020000
  28. #define ATOM_VERSION_MINOR 0x00000002
  29. #define ATOM_HEADER_VERSION (ATOM_VERSION_MAJOR | ATOM_VERSION_MINOR)
  30. /* Endianness should be specified before inclusion,
  31. * default to little endian
  32. */
  33. #ifndef ATOM_BIG_ENDIAN
  34. #error Endian not specified
  35. #endif
  36. #ifdef _H2INC
  37. #ifndef ULONG
  38. typedef unsigned long ULONG;
  39. #endif
  40. #ifndef UCHAR
  41. typedef unsigned char UCHAR;
  42. #endif
  43. #ifndef USHORT
  44. typedef unsigned short USHORT;
  45. #endif
  46. #endif
  47. #define ATOM_DAC_A 0
  48. #define ATOM_DAC_B 1
  49. #define ATOM_EXT_DAC 2
  50. #define ATOM_CRTC1 0
  51. #define ATOM_CRTC2 1
  52. #define ATOM_CRTC3 2
  53. #define ATOM_CRTC4 3
  54. #define ATOM_CRTC5 4
  55. #define ATOM_CRTC6 5
  56. #define ATOM_UNDERLAY_PIPE0 16
  57. #define ATOM_UNDERLAY_PIPE1 17
  58. #define ATOM_CRTC_INVALID 0xFF
  59. #define ATOM_DIGA 0
  60. #define ATOM_DIGB 1
  61. #define ATOM_PPLL1 0
  62. #define ATOM_PPLL2 1
  63. #define ATOM_DCPLL 2
  64. #define ATOM_PPLL0 2
  65. #define ATOM_PPLL3 3
  66. #define ATOM_EXT_PLL1 8
  67. #define ATOM_EXT_PLL2 9
  68. #define ATOM_EXT_CLOCK 10
  69. #define ATOM_PPLL_INVALID 0xFF
  70. #define ENCODER_REFCLK_SRC_P1PLL 0
  71. #define ENCODER_REFCLK_SRC_P2PLL 1
  72. #define ENCODER_REFCLK_SRC_DCPLL 2
  73. #define ENCODER_REFCLK_SRC_EXTCLK 3
  74. #define ENCODER_REFCLK_SRC_INVALID 0xFF
  75. #define ATOM_SCALER_DISABLE 0 //For Fudo, it's bypass and auto-cengter & no replication
  76. #define ATOM_SCALER_CENTER 1 //For Fudo, it's bypass and auto-center & auto replication
  77. #define ATOM_SCALER_EXPANSION 2 //For Fudo, it's 2 Tap alpha blending mode
  78. #define ATOM_SCALER_MULTI_EX 3 //For Fudo only, it's multi-tap mode only used to drive TV or CV, only used by Bios
  79. #define ATOM_DISABLE 0
  80. #define ATOM_ENABLE 1
  81. #define ATOM_LCD_BLOFF (ATOM_DISABLE+2)
  82. #define ATOM_LCD_BLON (ATOM_ENABLE+2)
  83. #define ATOM_LCD_BL_BRIGHTNESS_CONTROL (ATOM_ENABLE+3)
  84. #define ATOM_LCD_SELFTEST_START (ATOM_DISABLE+5)
  85. #define ATOM_LCD_SELFTEST_STOP (ATOM_ENABLE+5)
  86. #define ATOM_ENCODER_INIT (ATOM_DISABLE+7)
  87. #define ATOM_INIT (ATOM_DISABLE+7)
  88. #define ATOM_GET_STATUS (ATOM_DISABLE+8)
  89. #define ATOM_BLANKING 1
  90. #define ATOM_BLANKING_OFF 0
  91. #define ATOM_CRT1 0
  92. #define ATOM_CRT2 1
  93. #define ATOM_TV_NTSC 1
  94. #define ATOM_TV_NTSCJ 2
  95. #define ATOM_TV_PAL 3
  96. #define ATOM_TV_PALM 4
  97. #define ATOM_TV_PALCN 5
  98. #define ATOM_TV_PALN 6
  99. #define ATOM_TV_PAL60 7
  100. #define ATOM_TV_SECAM 8
  101. #define ATOM_TV_CV 16
  102. #define ATOM_DAC1_PS2 1
  103. #define ATOM_DAC1_CV 2
  104. #define ATOM_DAC1_NTSC 3
  105. #define ATOM_DAC1_PAL 4
  106. #define ATOM_DAC2_PS2 ATOM_DAC1_PS2
  107. #define ATOM_DAC2_CV ATOM_DAC1_CV
  108. #define ATOM_DAC2_NTSC ATOM_DAC1_NTSC
  109. #define ATOM_DAC2_PAL ATOM_DAC1_PAL
  110. #define ATOM_PM_ON 0
  111. #define ATOM_PM_STANDBY 1
  112. #define ATOM_PM_SUSPEND 2
  113. #define ATOM_PM_OFF 3
  114. // For ATOM_LVDS_INFO_V12
  115. // Bit0:{=0:single, =1:dual},
  116. // Bit1 {=0:666RGB, =1:888RGB},
  117. // Bit2:3:{Grey level}
  118. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  119. #define ATOM_PANEL_MISC_DUAL 0x00000001
  120. #define ATOM_PANEL_MISC_888RGB 0x00000002
  121. #define ATOM_PANEL_MISC_GREY_LEVEL 0x0000000C
  122. #define ATOM_PANEL_MISC_FPDI 0x00000010
  123. #define ATOM_PANEL_MISC_GREY_LEVEL_SHIFT 2
  124. #define ATOM_PANEL_MISC_SPATIAL 0x00000020
  125. #define ATOM_PANEL_MISC_TEMPORAL 0x00000040
  126. #define ATOM_PANEL_MISC_API_ENABLED 0x00000080
  127. #define MEMTYPE_DDR1 "DDR1"
  128. #define MEMTYPE_DDR2 "DDR2"
  129. #define MEMTYPE_DDR3 "DDR3"
  130. #define MEMTYPE_DDR4 "DDR4"
  131. #define ASIC_BUS_TYPE_PCI "PCI"
  132. #define ASIC_BUS_TYPE_AGP "AGP"
  133. #define ASIC_BUS_TYPE_PCIE "PCI_EXPRESS"
  134. //Maximum size of that FireGL flag string
  135. #define ATOM_FIREGL_FLAG_STRING "FGL" //Flag used to enable FireGL Support
  136. #define ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING 3 //sizeof( ATOM_FIREGL_FLAG_STRING )
  137. #define ATOM_FAKE_DESKTOP_STRING "DSK" //Flag used to enable mobile ASIC on Desktop
  138. #define ATOM_MAX_SIZE_OF_FAKE_DESKTOP_STRING ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING
  139. #define ATOM_M54T_FLAG_STRING "M54T" //Flag used to enable M54T Support
  140. #define ATOM_MAX_SIZE_OF_M54T_FLAG_STRING 4 //sizeof( ATOM_M54T_FLAG_STRING )
  141. #define HW_ASSISTED_I2C_STATUS_FAILURE 2
  142. #define HW_ASSISTED_I2C_STATUS_SUCCESS 1
  143. #pragma pack(1) // BIOS data must use byte aligment
  144. // Define offset to location of ROM header.
  145. #define OFFSET_TO_POINTER_TO_ATOM_ROM_HEADER 0x00000048L
  146. #define OFFSET_TO_ATOM_ROM_IMAGE_SIZE 0x00000002L
  147. #define OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE 0x94
  148. #define MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE 20 //including the terminator 0x0!
  149. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_NUMBER 0x002f
  150. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_START 0x006e
  151. /****************************************************************************/
  152. // Common header for all tables (Data table, Command table).
  153. // Every table pointed _ATOM_MASTER_DATA_TABLE has this common header.
  154. // And the pointer actually points to this header.
  155. /****************************************************************************/
  156. typedef struct _ATOM_COMMON_TABLE_HEADER
  157. {
  158. USHORT usStructureSize;
  159. UCHAR ucTableFormatRevision; //Change it when the Parser is not backward compatible
  160. UCHAR ucTableContentRevision; //Change it only when the table needs to change but the firmware
  161. //Image can't be updated, while Driver needs to carry the new table!
  162. }ATOM_COMMON_TABLE_HEADER;
  163. /****************************************************************************/
  164. // Structure stores the ROM header.
  165. /****************************************************************************/
  166. typedef struct _ATOM_ROM_HEADER
  167. {
  168. ATOM_COMMON_TABLE_HEADER sHeader;
  169. UCHAR uaFirmWareSignature[4]; //Signature to distinguish between Atombios and non-atombios,
  170. //atombios should init it as "ATOM", don't change the position
  171. USHORT usBiosRuntimeSegmentAddress;
  172. USHORT usProtectedModeInfoOffset;
  173. USHORT usConfigFilenameOffset;
  174. USHORT usCRC_BlockOffset;
  175. USHORT usBIOS_BootupMessageOffset;
  176. USHORT usInt10Offset;
  177. USHORT usPciBusDevInitCode;
  178. USHORT usIoBaseAddress;
  179. USHORT usSubsystemVendorID;
  180. USHORT usSubsystemID;
  181. USHORT usPCI_InfoOffset;
  182. USHORT usMasterCommandTableOffset;//Offest for SW to get all command table offsets, Don't change the position
  183. USHORT usMasterDataTableOffset; //Offest for SW to get all data table offsets, Don't change the position
  184. UCHAR ucExtendedFunctionCode;
  185. UCHAR ucReserved;
  186. }ATOM_ROM_HEADER;
  187. //==============================Command Table Portion====================================
  188. /****************************************************************************/
  189. // Structures used in Command.mtb
  190. /****************************************************************************/
  191. typedef struct _ATOM_MASTER_LIST_OF_COMMAND_TABLES{
  192. USHORT ASIC_Init; //Function Table, used by various SW components,latest version 1.1
  193. USHORT GetDisplaySurfaceSize; //Atomic Table, Used by Bios when enabling HW ICON
  194. USHORT ASIC_RegistersInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  195. USHORT VRAM_BlockVenderDetection; //Atomic Table, used only by Bios
  196. USHORT DIGxEncoderControl; //Only used by Bios
  197. USHORT MemoryControllerInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  198. USHORT EnableCRTCMemReq; //Function Table,directly used by various SW components,latest version 2.1
  199. USHORT MemoryParamAdjust; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock if needed
  200. USHORT DVOEncoderControl; //Function Table,directly used by various SW components,latest version 1.2
  201. USHORT GPIOPinControl; //Atomic Table, only used by Bios
  202. USHORT SetEngineClock; //Function Table,directly used by various SW components,latest version 1.1
  203. USHORT SetMemoryClock; //Function Table,directly used by various SW components,latest version 1.1
  204. USHORT SetPixelClock; //Function Table,directly used by various SW components,latest version 1.2
  205. USHORT EnableDispPowerGating; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  206. USHORT ResetMemoryDLL; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  207. USHORT ResetMemoryDevice; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  208. USHORT MemoryPLLInit; //Atomic Table, used only by Bios
  209. USHORT AdjustDisplayPll; //Atomic Table, used by various SW componentes.
  210. USHORT AdjustMemoryController; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  211. USHORT EnableASIC_StaticPwrMgt; //Atomic Table, only used by Bios
  212. USHORT SetUniphyInstance; //Atomic Table, only used by Bios
  213. USHORT DAC_LoadDetection; //Atomic Table, directly used by various SW components,latest version 1.2
  214. USHORT LVTMAEncoderControl; //Atomic Table,directly used by various SW components,latest version 1.3
  215. USHORT HW_Misc_Operation; //Atomic Table, directly used by various SW components,latest version 1.1
  216. USHORT DAC1EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  217. USHORT DAC2EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  218. USHORT DVOOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  219. USHORT CV1OutputControl; //Atomic Table, Atomic Table, Obsolete from Ry6xx, use DAC2 Output instead
  220. USHORT GetConditionalGoldenSetting; //Only used by Bios
  221. USHORT SMC_Init; //Function Table,directly used by various SW components,latest version 1.1
  222. USHORT PatchMCSetting; //only used by BIOS
  223. USHORT MC_SEQ_Control; //only used by BIOS
  224. USHORT Gfx_Harvesting; //Atomic Table, Obsolete from Ry6xx, Now only used by BIOS for GFX harvesting
  225. USHORT EnableScaler; //Atomic Table, used only by Bios
  226. USHORT BlankCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  227. USHORT EnableCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  228. USHORT GetPixelClock; //Atomic Table, directly used by various SW components,latest version 1.1
  229. USHORT EnableVGA_Render; //Function Table,directly used by various SW components,latest version 1.1
  230. USHORT GetSCLKOverMCLKRatio; //Atomic Table, only used by Bios
  231. USHORT SetCRTC_Timing; //Atomic Table, directly used by various SW components,latest version 1.1
  232. USHORT SetCRTC_OverScan; //Atomic Table, used by various SW components,latest version 1.1
  233. USHORT SetCRTC_Replication; //Atomic Table, used only by Bios
  234. USHORT SelectCRTC_Source; //Atomic Table, directly used by various SW components,latest version 1.1
  235. USHORT EnableGraphSurfaces; //Atomic Table, used only by Bios
  236. USHORT UpdateCRTC_DoubleBufferRegisters; //Atomic Table, used only by Bios
  237. USHORT LUT_AutoFill; //Atomic Table, only used by Bios
  238. USHORT EnableHW_IconCursor; //Atomic Table, only used by Bios
  239. USHORT GetMemoryClock; //Atomic Table, directly used by various SW components,latest version 1.1
  240. USHORT GetEngineClock; //Atomic Table, directly used by various SW components,latest version 1.1
  241. USHORT SetCRTC_UsingDTDTiming; //Atomic Table, directly used by various SW components,latest version 1.1
  242. USHORT ExternalEncoderControl; //Atomic Table, directly used by various SW components,latest version 2.1
  243. USHORT LVTMAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  244. USHORT VRAM_BlockDetectionByStrap; //Atomic Table, used only by Bios
  245. USHORT MemoryCleanUp; //Atomic Table, only used by Bios
  246. USHORT ProcessI2cChannelTransaction; //Function Table,only used by Bios
  247. USHORT WriteOneByteToHWAssistedI2C; //Function Table,indirectly used by various SW components
  248. USHORT ReadHWAssistedI2CStatus; //Atomic Table, indirectly used by various SW components
  249. USHORT SpeedFanControl; //Function Table,indirectly used by various SW components,called from ASIC_Init
  250. USHORT PowerConnectorDetection; //Atomic Table, directly used by various SW components,latest version 1.1
  251. USHORT MC_Synchronization; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  252. USHORT ComputeMemoryEnginePLL; //Atomic Table, indirectly used by various SW components,called from SetMemory/EngineClock
  253. USHORT MemoryRefreshConversion; //Atomic Table, indirectly used by various SW components,called from SetMemory or SetEngineClock
  254. USHORT VRAM_GetCurrentInfoBlock; //Atomic Table, used only by Bios
  255. USHORT DynamicMemorySettings; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  256. USHORT MemoryTraining; //Atomic Table, used only by Bios
  257. USHORT EnableSpreadSpectrumOnPPLL; //Atomic Table, directly used by various SW components,latest version 1.2
  258. USHORT TMDSAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  259. USHORT SetVoltage; //Function Table,directly and/or indirectly used by various SW components,latest version 1.1
  260. USHORT DAC1OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  261. USHORT ReadEfuseValue; //Atomic Table, directly used by various SW components,latest version 1.1
  262. USHORT ComputeMemoryClockParam; //Function Table,only used by Bios, obsolete soon.Switch to use "ReadEDIDFromHWAssistedI2C"
  263. USHORT ClockSource; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  264. USHORT MemoryDeviceInit; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  265. USHORT GetDispObjectInfo; //Atomic Table, indirectly used by various SW components,called from EnableVGARender
  266. USHORT DIG1EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  267. USHORT DIG2EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  268. USHORT DIG1TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  269. USHORT DIG2TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  270. USHORT ProcessAuxChannelTransaction; //Function Table,only used by Bios
  271. USHORT DPEncoderService; //Function Table,only used by Bios
  272. USHORT GetVoltageInfo; //Function Table,only used by Bios since SI
  273. }ATOM_MASTER_LIST_OF_COMMAND_TABLES;
  274. // For backward compatible
  275. #define ReadEDIDFromHWAssistedI2C ProcessI2cChannelTransaction
  276. #define DPTranslatorControl DIG2EncoderControl
  277. #define UNIPHYTransmitterControl DIG1TransmitterControl
  278. #define LVTMATransmitterControl DIG2TransmitterControl
  279. #define SetCRTC_DPM_State GetConditionalGoldenSetting
  280. #define ASIC_StaticPwrMgtStatusChange SetUniphyInstance
  281. #define HPDInterruptService ReadHWAssistedI2CStatus
  282. #define EnableVGA_Access GetSCLKOverMCLKRatio
  283. #define EnableYUV GetDispObjectInfo
  284. #define DynamicClockGating EnableDispPowerGating
  285. #define SetupHWAssistedI2CStatus ComputeMemoryClockParam
  286. #define DAC2OutputControl ReadEfuseValue
  287. #define TMDSAEncoderControl PatchMCSetting
  288. #define LVDSEncoderControl MC_SEQ_Control
  289. #define LCD1OutputControl HW_Misc_Operation
  290. #define TV1OutputControl Gfx_Harvesting
  291. #define TVEncoderControl SMC_Init
  292. typedef struct _ATOM_MASTER_COMMAND_TABLE
  293. {
  294. ATOM_COMMON_TABLE_HEADER sHeader;
  295. ATOM_MASTER_LIST_OF_COMMAND_TABLES ListOfCommandTables;
  296. }ATOM_MASTER_COMMAND_TABLE;
  297. /****************************************************************************/
  298. // Structures used in every command table
  299. /****************************************************************************/
  300. typedef struct _ATOM_TABLE_ATTRIBUTE
  301. {
  302. #if ATOM_BIG_ENDIAN
  303. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  304. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  305. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  306. #else
  307. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  308. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  309. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  310. #endif
  311. }ATOM_TABLE_ATTRIBUTE;
  312. /****************************************************************************/
  313. // Common header for all command tables.
  314. // Every table pointed by _ATOM_MASTER_COMMAND_TABLE has this common header.
  315. // And the pointer actually points to this header.
  316. /****************************************************************************/
  317. typedef struct _ATOM_COMMON_ROM_COMMAND_TABLE_HEADER
  318. {
  319. ATOM_COMMON_TABLE_HEADER CommonHeader;
  320. ATOM_TABLE_ATTRIBUTE TableAttribute;
  321. }ATOM_COMMON_ROM_COMMAND_TABLE_HEADER;
  322. /****************************************************************************/
  323. // Structures used by ComputeMemoryEnginePLLTable
  324. /****************************************************************************/
  325. #define COMPUTE_MEMORY_PLL_PARAM 1
  326. #define COMPUTE_ENGINE_PLL_PARAM 2
  327. #define ADJUST_MC_SETTING_PARAM 3
  328. /****************************************************************************/
  329. // Structures used by AdjustMemoryControllerTable
  330. /****************************************************************************/
  331. typedef struct _ATOM_ADJUST_MEMORY_CLOCK_FREQ
  332. {
  333. #if ATOM_BIG_ENDIAN
  334. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  335. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  336. ULONG ulClockFreq:24;
  337. #else
  338. ULONG ulClockFreq:24;
  339. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  340. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  341. #endif
  342. }ATOM_ADJUST_MEMORY_CLOCK_FREQ;
  343. #define POINTER_RETURN_FLAG 0x80
  344. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  345. {
  346. ULONG ulClock; //When returen, it's the re-calculated clock based on given Fb_div Post_Div and ref_div
  347. UCHAR ucAction; //0:reserved //1:Memory //2:Engine
  348. UCHAR ucReserved; //may expand to return larger Fbdiv later
  349. UCHAR ucFbDiv; //return value
  350. UCHAR ucPostDiv; //return value
  351. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS;
  352. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2
  353. {
  354. ULONG ulClock; //When return, [23:0] return real clock
  355. UCHAR ucAction; //0:reserved;COMPUTE_MEMORY_PLL_PARAM:Memory;COMPUTE_ENGINE_PLL_PARAM:Engine. it return ref_div to be written to register
  356. USHORT usFbDiv; //return Feedback value to be written to register
  357. UCHAR ucPostDiv; //return post div to be written to register
  358. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2;
  359. #define COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  360. #define SET_CLOCK_FREQ_MASK 0x00FFFFFF //Clock change tables only take bit [23:0] as the requested clock value
  361. #define USE_NON_BUS_CLOCK_MASK 0x01000000 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  362. #define USE_MEMORY_SELF_REFRESH_MASK 0x02000000 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  363. #define SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04000000 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  364. #define FIRST_TIME_CHANGE_CLOCK 0x08000000 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  365. #define SKIP_SW_PROGRAM_PLL 0x10000000 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  366. #define USE_SS_ENABLED_PIXEL_CLOCK USE_NON_BUS_CLOCK_MASK
  367. #define b3USE_NON_BUS_CLOCK_MASK 0x01 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  368. #define b3USE_MEMORY_SELF_REFRESH 0x02 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  369. #define b3SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  370. #define b3FIRST_TIME_CHANGE_CLOCK 0x08 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  371. #define b3SKIP_SW_PROGRAM_PLL 0x10 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  372. #define b3DRAM_SELF_REFRESH_EXIT 0x20 //Applicable to DRAM self refresh exit only. when set, it means it will go to program DRAM self refresh exit path
  373. typedef struct _ATOM_COMPUTE_CLOCK_FREQ
  374. {
  375. #if ATOM_BIG_ENDIAN
  376. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  377. ULONG ulClockFreq:24; // in unit of 10kHz
  378. #else
  379. ULONG ulClockFreq:24; // in unit of 10kHz
  380. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  381. #endif
  382. }ATOM_COMPUTE_CLOCK_FREQ;
  383. typedef struct _ATOM_S_MPLL_FB_DIVIDER
  384. {
  385. USHORT usFbDivFrac;
  386. USHORT usFbDiv;
  387. }ATOM_S_MPLL_FB_DIVIDER;
  388. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3
  389. {
  390. union
  391. {
  392. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  393. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  394. };
  395. UCHAR ucRefDiv; //Output Parameter
  396. UCHAR ucPostDiv; //Output Parameter
  397. UCHAR ucCntlFlag; //Output Parameter
  398. UCHAR ucReserved;
  399. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3;
  400. // ucCntlFlag
  401. #define ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN 1
  402. #define ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE 2
  403. #define ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE 4
  404. #define ATOM_PLL_CNTL_FLAG_SPLL_ISPARE_9 8
  405. // V4 are only used for APU which PLL outside GPU
  406. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4
  407. {
  408. #if ATOM_BIG_ENDIAN
  409. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  410. ULONG ulClock:24; //Input= target clock, output = actual clock
  411. #else
  412. ULONG ulClock:24; //Input= target clock, output = actual clock
  413. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  414. #endif
  415. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4;
  416. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5
  417. {
  418. union
  419. {
  420. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  421. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  422. };
  423. UCHAR ucRefDiv; //Output Parameter
  424. UCHAR ucPostDiv; //Output Parameter
  425. union
  426. {
  427. UCHAR ucCntlFlag; //Output Flags
  428. UCHAR ucInputFlag; //Input Flags. ucInputFlag[0] - Strobe(1)/Performance(0) mode
  429. };
  430. UCHAR ucReserved;
  431. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5;
  432. typedef struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6
  433. {
  434. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  435. ULONG ulReserved[2];
  436. }COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6;
  437. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  438. #define COMPUTE_GPUCLK_INPUT_FLAG_CLK_TYPE_MASK 0x0f
  439. #define COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK 0x00
  440. #define COMPUTE_GPUCLK_INPUT_FLAG_SCLK 0x01
  441. typedef struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6
  442. {
  443. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock; //Output Parameter: ucPostDiv=DFS divider
  444. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter: PLL FB divider
  445. UCHAR ucPllRefDiv; //Output Parameter: PLL ref divider
  446. UCHAR ucPllPostDiv; //Output Parameter: PLL post divider
  447. UCHAR ucPllCntlFlag; //Output Flags: control flag
  448. UCHAR ucReserved;
  449. }COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6;
  450. //ucPllCntlFlag
  451. #define SPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  452. // ucInputFlag
  453. #define ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN 1 // 1-StrobeMode, 0-PerformanceMode
  454. // use for ComputeMemoryClockParamTable
  455. typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1
  456. {
  457. union
  458. {
  459. ULONG ulClock;
  460. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output:UPPER_WORD=FB_DIV_INTEGER, LOWER_WORD=FB_DIV_FRAC shl (16-FB_FRACTION_BITS)
  461. };
  462. UCHAR ucDllSpeed; //Output
  463. UCHAR ucPostDiv; //Output
  464. union{
  465. UCHAR ucInputFlag; //Input : ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN: 1-StrobeMode, 0-PerformanceMode
  466. UCHAR ucPllCntlFlag; //Output:
  467. };
  468. UCHAR ucBWCntl;
  469. }COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1;
  470. // definition of ucInputFlag
  471. #define MPLL_INPUT_FLAG_STROBE_MODE_EN 0x01
  472. // definition of ucPllCntlFlag
  473. #define MPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  474. #define MPLL_CNTL_FLAG_BYPASS_DQ_PLL 0x04
  475. #define MPLL_CNTL_FLAG_QDR_ENABLE 0x08
  476. #define MPLL_CNTL_FLAG_AD_HALF_RATE 0x10
  477. //MPLL_CNTL_FLAG_BYPASS_AD_PLL has a wrong name, should be BYPASS_DQ_PLL
  478. #define MPLL_CNTL_FLAG_BYPASS_AD_PLL 0x04
  479. // use for ComputeMemoryClockParamTable
  480. typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_2
  481. {
  482. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock;
  483. ULONG ulReserved;
  484. }COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_2;
  485. typedef struct _DYNAMICE_MEMORY_SETTINGS_PARAMETER
  486. {
  487. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  488. ULONG ulReserved[2];
  489. }DYNAMICE_MEMORY_SETTINGS_PARAMETER;
  490. typedef struct _DYNAMICE_ENGINE_SETTINGS_PARAMETER
  491. {
  492. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  493. ULONG ulMemoryClock;
  494. ULONG ulReserved;
  495. }DYNAMICE_ENGINE_SETTINGS_PARAMETER;
  496. /****************************************************************************/
  497. // Structures used by SetEngineClockTable
  498. /****************************************************************************/
  499. typedef struct _SET_ENGINE_CLOCK_PARAMETERS
  500. {
  501. ULONG ulTargetEngineClock; //In 10Khz unit
  502. }SET_ENGINE_CLOCK_PARAMETERS;
  503. typedef struct _SET_ENGINE_CLOCK_PS_ALLOCATION
  504. {
  505. ULONG ulTargetEngineClock; //In 10Khz unit
  506. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  507. }SET_ENGINE_CLOCK_PS_ALLOCATION;
  508. /****************************************************************************/
  509. // Structures used by SetMemoryClockTable
  510. /****************************************************************************/
  511. typedef struct _SET_MEMORY_CLOCK_PARAMETERS
  512. {
  513. ULONG ulTargetMemoryClock; //In 10Khz unit
  514. }SET_MEMORY_CLOCK_PARAMETERS;
  515. typedef struct _SET_MEMORY_CLOCK_PS_ALLOCATION
  516. {
  517. ULONG ulTargetMemoryClock; //In 10Khz unit
  518. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  519. }SET_MEMORY_CLOCK_PS_ALLOCATION;
  520. /****************************************************************************/
  521. // Structures used by ASIC_Init.ctb
  522. /****************************************************************************/
  523. typedef struct _ASIC_INIT_PARAMETERS
  524. {
  525. ULONG ulDefaultEngineClock; //In 10Khz unit
  526. ULONG ulDefaultMemoryClock; //In 10Khz unit
  527. }ASIC_INIT_PARAMETERS;
  528. typedef struct _ASIC_INIT_PS_ALLOCATION
  529. {
  530. ASIC_INIT_PARAMETERS sASICInitClocks;
  531. SET_ENGINE_CLOCK_PS_ALLOCATION sReserved; //Caller doesn't need to init this structure
  532. }ASIC_INIT_PS_ALLOCATION;
  533. typedef struct _ASIC_INIT_CLOCK_PARAMETERS
  534. {
  535. ULONG ulClkFreqIn10Khz:24;
  536. ULONG ucClkFlag:8;
  537. }ASIC_INIT_CLOCK_PARAMETERS;
  538. typedef struct _ASIC_INIT_PARAMETERS_V1_2
  539. {
  540. ASIC_INIT_CLOCK_PARAMETERS asSclkClock; //In 10Khz unit
  541. ASIC_INIT_CLOCK_PARAMETERS asMemClock; //In 10Khz unit
  542. }ASIC_INIT_PARAMETERS_V1_2;
  543. typedef struct _ASIC_INIT_PS_ALLOCATION_V1_2
  544. {
  545. ASIC_INIT_PARAMETERS_V1_2 sASICInitClocks;
  546. ULONG ulReserved[8];
  547. }ASIC_INIT_PS_ALLOCATION_V1_2;
  548. /****************************************************************************/
  549. // Structure used by DynamicClockGatingTable.ctb
  550. /****************************************************************************/
  551. typedef struct _DYNAMIC_CLOCK_GATING_PARAMETERS
  552. {
  553. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  554. UCHAR ucPadding[3];
  555. }DYNAMIC_CLOCK_GATING_PARAMETERS;
  556. #define DYNAMIC_CLOCK_GATING_PS_ALLOCATION DYNAMIC_CLOCK_GATING_PARAMETERS
  557. /****************************************************************************/
  558. // Structure used by EnableDispPowerGatingTable.ctb
  559. /****************************************************************************/
  560. typedef struct _ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1
  561. {
  562. UCHAR ucDispPipeId; // ATOM_CRTC1, ATOM_CRTC2, ...
  563. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  564. UCHAR ucPadding[2];
  565. }ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1;
  566. typedef struct _ENABLE_DISP_POWER_GATING_PS_ALLOCATION
  567. {
  568. UCHAR ucDispPipeId; // ATOM_CRTC1, ATOM_CRTC2, ...
  569. UCHAR ucEnable; // ATOM_ENABLE/ATOM_DISABLE/ATOM_INIT
  570. UCHAR ucPadding[2];
  571. ULONG ulReserved[4];
  572. }ENABLE_DISP_POWER_GATING_PS_ALLOCATION;
  573. /****************************************************************************/
  574. // Structure used by EnableASIC_StaticPwrMgtTable.ctb
  575. /****************************************************************************/
  576. typedef struct _ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  577. {
  578. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  579. UCHAR ucPadding[3];
  580. }ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS;
  581. #define ENABLE_ASIC_STATIC_PWR_MGT_PS_ALLOCATION ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  582. /****************************************************************************/
  583. // Structures used by DAC_LoadDetectionTable.ctb
  584. /****************************************************************************/
  585. typedef struct _DAC_LOAD_DETECTION_PARAMETERS
  586. {
  587. USHORT usDeviceID; //{ATOM_DEVICE_CRTx_SUPPORT,ATOM_DEVICE_TVx_SUPPORT,ATOM_DEVICE_CVx_SUPPORT}
  588. UCHAR ucDacType; //{ATOM_DAC_A,ATOM_DAC_B, ATOM_EXT_DAC}
  589. UCHAR ucMisc; //Valid only when table revision =1.3 and above
  590. }DAC_LOAD_DETECTION_PARAMETERS;
  591. // DAC_LOAD_DETECTION_PARAMETERS.ucMisc
  592. #define DAC_LOAD_MISC_YPrPb 0x01
  593. typedef struct _DAC_LOAD_DETECTION_PS_ALLOCATION
  594. {
  595. DAC_LOAD_DETECTION_PARAMETERS sDacload;
  596. ULONG Reserved[2];// Don't set this one, allocation for EXT DAC
  597. }DAC_LOAD_DETECTION_PS_ALLOCATION;
  598. /****************************************************************************/
  599. // Structures used by DAC1EncoderControlTable.ctb and DAC2EncoderControlTable.ctb
  600. /****************************************************************************/
  601. typedef struct _DAC_ENCODER_CONTROL_PARAMETERS
  602. {
  603. USHORT usPixelClock; // in 10KHz; for bios convenient
  604. UCHAR ucDacStandard; // See definition of ATOM_DACx_xxx, For DEC3.0, bit 7 used as internal flag to indicate DAC2 (==1) or DAC1 (==0)
  605. UCHAR ucAction; // 0: turn off encoder
  606. // 1: setup and turn on encoder
  607. // 7: ATOM_ENCODER_INIT Initialize DAC
  608. }DAC_ENCODER_CONTROL_PARAMETERS;
  609. #define DAC_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PARAMETERS
  610. /****************************************************************************/
  611. // Structures used by DIG1EncoderControlTable
  612. // DIG2EncoderControlTable
  613. // ExternalEncoderControlTable
  614. /****************************************************************************/
  615. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS
  616. {
  617. USHORT usPixelClock; // in 10KHz; for bios convenient
  618. UCHAR ucConfig;
  619. // [2] Link Select:
  620. // =0: PHY linkA if bfLane<3
  621. // =1: PHY linkB if bfLanes<3
  622. // =0: PHY linkA+B if bfLanes=3
  623. // [3] Transmitter Sel
  624. // =0: UNIPHY or PCIEPHY
  625. // =1: LVTMA
  626. UCHAR ucAction; // =0: turn off encoder
  627. // =1: turn on encoder
  628. UCHAR ucEncoderMode;
  629. // =0: DP encoder
  630. // =1: LVDS encoder
  631. // =2: DVI encoder
  632. // =3: HDMI encoder
  633. // =4: SDVO encoder
  634. UCHAR ucLaneNum; // how many lanes to enable
  635. UCHAR ucReserved[2];
  636. }DIG_ENCODER_CONTROL_PARAMETERS;
  637. #define DIG_ENCODER_CONTROL_PS_ALLOCATION DIG_ENCODER_CONTROL_PARAMETERS
  638. #define EXTERNAL_ENCODER_CONTROL_PARAMETER DIG_ENCODER_CONTROL_PARAMETERS
  639. //ucConfig
  640. #define ATOM_ENCODER_CONFIG_DPLINKRATE_MASK 0x01
  641. #define ATOM_ENCODER_CONFIG_DPLINKRATE_1_62GHZ 0x00
  642. #define ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ 0x01
  643. #define ATOM_ENCODER_CONFIG_DPLINKRATE_5_40GHZ 0x02
  644. #define ATOM_ENCODER_CONFIG_LINK_SEL_MASK 0x04
  645. #define ATOM_ENCODER_CONFIG_LINKA 0x00
  646. #define ATOM_ENCODER_CONFIG_LINKB 0x04
  647. #define ATOM_ENCODER_CONFIG_LINKA_B ATOM_TRANSMITTER_CONFIG_LINKA
  648. #define ATOM_ENCODER_CONFIG_LINKB_A ATOM_ENCODER_CONFIG_LINKB
  649. #define ATOM_ENCODER_CONFIG_TRANSMITTER_SEL_MASK 0x08
  650. #define ATOM_ENCODER_CONFIG_UNIPHY 0x00
  651. #define ATOM_ENCODER_CONFIG_LVTMA 0x08
  652. #define ATOM_ENCODER_CONFIG_TRANSMITTER1 0x00
  653. #define ATOM_ENCODER_CONFIG_TRANSMITTER2 0x08
  654. #define ATOM_ENCODER_CONFIG_DIGB 0x80 // VBIOS Internal use, outside SW should set this bit=0
  655. // ucAction
  656. // ATOM_ENABLE: Enable Encoder
  657. // ATOM_DISABLE: Disable Encoder
  658. //ucEncoderMode
  659. #define ATOM_ENCODER_MODE_DP 0
  660. #define ATOM_ENCODER_MODE_LVDS 1
  661. #define ATOM_ENCODER_MODE_DVI 2
  662. #define ATOM_ENCODER_MODE_HDMI 3
  663. #define ATOM_ENCODER_MODE_SDVO 4
  664. #define ATOM_ENCODER_MODE_DP_AUDIO 5
  665. #define ATOM_ENCODER_MODE_TV 13
  666. #define ATOM_ENCODER_MODE_CV 14
  667. #define ATOM_ENCODER_MODE_CRT 15
  668. #define ATOM_ENCODER_MODE_DVO 16
  669. #define ATOM_ENCODER_MODE_DP_SST ATOM_ENCODER_MODE_DP // For DP1.2
  670. #define ATOM_ENCODER_MODE_DP_MST 5 // For DP1.2
  671. typedef struct _ATOM_DIG_ENCODER_CONFIG_V2
  672. {
  673. #if ATOM_BIG_ENDIAN
  674. UCHAR ucReserved1:2;
  675. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  676. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  677. UCHAR ucReserved:1;
  678. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  679. #else
  680. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  681. UCHAR ucReserved:1;
  682. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  683. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  684. UCHAR ucReserved1:2;
  685. #endif
  686. }ATOM_DIG_ENCODER_CONFIG_V2;
  687. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V2
  688. {
  689. USHORT usPixelClock; // in 10KHz; for bios convenient
  690. ATOM_DIG_ENCODER_CONFIG_V2 acConfig;
  691. UCHAR ucAction;
  692. UCHAR ucEncoderMode;
  693. // =0: DP encoder
  694. // =1: LVDS encoder
  695. // =2: DVI encoder
  696. // =3: HDMI encoder
  697. // =4: SDVO encoder
  698. UCHAR ucLaneNum; // how many lanes to enable
  699. UCHAR ucStatus; // = DP_LINK_TRAINING_COMPLETE or DP_LINK_TRAINING_INCOMPLETE, only used by VBIOS with command ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS
  700. UCHAR ucReserved;
  701. }DIG_ENCODER_CONTROL_PARAMETERS_V2;
  702. //ucConfig
  703. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_MASK 0x01
  704. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_1_62GHZ 0x00
  705. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_2_70GHZ 0x01
  706. #define ATOM_ENCODER_CONFIG_V2_LINK_SEL_MASK 0x04
  707. #define ATOM_ENCODER_CONFIG_V2_LINKA 0x00
  708. #define ATOM_ENCODER_CONFIG_V2_LINKB 0x04
  709. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER_SEL_MASK 0x18
  710. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER1 0x00
  711. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER2 0x08
  712. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER3 0x10
  713. // ucAction:
  714. // ATOM_DISABLE
  715. // ATOM_ENABLE
  716. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_START 0x08
  717. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 0x09
  718. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 0x0a
  719. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 0x13
  720. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE 0x0b
  721. #define ATOM_ENCODER_CMD_DP_VIDEO_OFF 0x0c
  722. #define ATOM_ENCODER_CMD_DP_VIDEO_ON 0x0d
  723. #define ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS 0x0e
  724. #define ATOM_ENCODER_CMD_SETUP 0x0f
  725. #define ATOM_ENCODER_CMD_SETUP_PANEL_MODE 0x10
  726. // ucStatus
  727. #define ATOM_ENCODER_STATUS_LINK_TRAINING_COMPLETE 0x10
  728. #define ATOM_ENCODER_STATUS_LINK_TRAINING_INCOMPLETE 0x00
  729. //ucTableFormatRevision=1
  730. //ucTableContentRevision=3
  731. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  732. typedef struct _ATOM_DIG_ENCODER_CONFIG_V3
  733. {
  734. #if ATOM_BIG_ENDIAN
  735. UCHAR ucReserved1:1;
  736. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  737. UCHAR ucReserved:3;
  738. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  739. #else
  740. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  741. UCHAR ucReserved:3;
  742. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  743. UCHAR ucReserved1:1;
  744. #endif
  745. }ATOM_DIG_ENCODER_CONFIG_V3;
  746. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  747. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  748. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  749. #define ATOM_ENCODER_CONFIG_V3_ENCODER_SEL 0x70
  750. #define ATOM_ENCODER_CONFIG_V3_DIG0_ENCODER 0x00
  751. #define ATOM_ENCODER_CONFIG_V3_DIG1_ENCODER 0x10
  752. #define ATOM_ENCODER_CONFIG_V3_DIG2_ENCODER 0x20
  753. #define ATOM_ENCODER_CONFIG_V3_DIG3_ENCODER 0x30
  754. #define ATOM_ENCODER_CONFIG_V3_DIG4_ENCODER 0x40
  755. #define ATOM_ENCODER_CONFIG_V3_DIG5_ENCODER 0x50
  756. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V3
  757. {
  758. USHORT usPixelClock; // in 10KHz; for bios convenient
  759. ATOM_DIG_ENCODER_CONFIG_V3 acConfig;
  760. UCHAR ucAction;
  761. union{
  762. UCHAR ucEncoderMode;
  763. // =0: DP encoder
  764. // =1: LVDS encoder
  765. // =2: DVI encoder
  766. // =3: HDMI encoder
  767. // =4: SDVO encoder
  768. // =5: DP audio
  769. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  770. // =0: external DP
  771. // =0x1: internal DP2
  772. // =0x11: internal DP1 for NutMeg/Travis DP translator
  773. };
  774. UCHAR ucLaneNum; // how many lanes to enable
  775. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  776. UCHAR ucReserved;
  777. }DIG_ENCODER_CONTROL_PARAMETERS_V3;
  778. //ucTableFormatRevision=1
  779. //ucTableContentRevision=4
  780. // start from NI
  781. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  782. typedef struct _ATOM_DIG_ENCODER_CONFIG_V4
  783. {
  784. #if ATOM_BIG_ENDIAN
  785. UCHAR ucReserved1:1;
  786. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  787. UCHAR ucReserved:2;
  788. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  789. #else
  790. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  791. UCHAR ucReserved:2;
  792. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  793. UCHAR ucReserved1:1;
  794. #endif
  795. }ATOM_DIG_ENCODER_CONFIG_V4;
  796. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_MASK 0x03
  797. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ 0x00
  798. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ 0x01
  799. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ 0x02
  800. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ 0x03
  801. #define ATOM_ENCODER_CONFIG_V4_ENCODER_SEL 0x70
  802. #define ATOM_ENCODER_CONFIG_V4_DIG0_ENCODER 0x00
  803. #define ATOM_ENCODER_CONFIG_V4_DIG1_ENCODER 0x10
  804. #define ATOM_ENCODER_CONFIG_V4_DIG2_ENCODER 0x20
  805. #define ATOM_ENCODER_CONFIG_V4_DIG3_ENCODER 0x30
  806. #define ATOM_ENCODER_CONFIG_V4_DIG4_ENCODER 0x40
  807. #define ATOM_ENCODER_CONFIG_V4_DIG5_ENCODER 0x50
  808. #define ATOM_ENCODER_CONFIG_V4_DIG6_ENCODER 0x60
  809. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V4
  810. {
  811. USHORT usPixelClock; // in 10KHz; for bios convenient
  812. union{
  813. ATOM_DIG_ENCODER_CONFIG_V4 acConfig;
  814. UCHAR ucConfig;
  815. };
  816. UCHAR ucAction;
  817. union{
  818. UCHAR ucEncoderMode;
  819. // =0: DP encoder
  820. // =1: LVDS encoder
  821. // =2: DVI encoder
  822. // =3: HDMI encoder
  823. // =4: SDVO encoder
  824. // =5: DP audio
  825. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  826. // =0: external DP
  827. // =0x1: internal DP2
  828. // =0x11: internal DP1 for NutMeg/Travis DP translator
  829. };
  830. UCHAR ucLaneNum; // how many lanes to enable
  831. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  832. UCHAR ucHPD_ID; // HPD ID (1-6). =0 means to skip HDP programming. New comparing to previous version
  833. }DIG_ENCODER_CONTROL_PARAMETERS_V4;
  834. // define ucBitPerColor:
  835. #define PANEL_BPC_UNDEFINE 0x00
  836. #define PANEL_6BIT_PER_COLOR 0x01
  837. #define PANEL_8BIT_PER_COLOR 0x02
  838. #define PANEL_10BIT_PER_COLOR 0x03
  839. #define PANEL_12BIT_PER_COLOR 0x04
  840. #define PANEL_16BIT_PER_COLOR 0x05
  841. //define ucPanelMode
  842. #define DP_PANEL_MODE_EXTERNAL_DP_MODE 0x00
  843. #define DP_PANEL_MODE_INTERNAL_DP2_MODE 0x01
  844. #define DP_PANEL_MODE_INTERNAL_DP1_MODE 0x11
  845. /****************************************************************************/
  846. // Structures used by UNIPHYTransmitterControlTable
  847. // LVTMATransmitterControlTable
  848. // DVOOutputControlTable
  849. /****************************************************************************/
  850. typedef struct _ATOM_DP_VS_MODE
  851. {
  852. UCHAR ucLaneSel;
  853. UCHAR ucLaneSet;
  854. }ATOM_DP_VS_MODE;
  855. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS
  856. {
  857. union
  858. {
  859. USHORT usPixelClock; // in 10KHz; for bios convenient
  860. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  861. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  862. };
  863. UCHAR ucConfig;
  864. // [0]=0: 4 lane Link,
  865. // =1: 8 lane Link ( Dual Links TMDS )
  866. // [1]=0: InCoherent mode
  867. // =1: Coherent Mode
  868. // [2] Link Select:
  869. // =0: PHY linkA if bfLane<3
  870. // =1: PHY linkB if bfLanes<3
  871. // =0: PHY linkA+B if bfLanes=3
  872. // [5:4]PCIE lane Sel
  873. // =0: lane 0~3 or 0~7
  874. // =1: lane 4~7
  875. // =2: lane 8~11 or 8~15
  876. // =3: lane 12~15
  877. UCHAR ucAction; // =0: turn off encoder
  878. // =1: turn on encoder
  879. UCHAR ucReserved[4];
  880. }DIG_TRANSMITTER_CONTROL_PARAMETERS;
  881. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PARAMETERS
  882. //ucInitInfo
  883. #define ATOM_TRAMITTER_INITINFO_CONNECTOR_MASK 0x00ff
  884. //ucConfig
  885. #define ATOM_TRANSMITTER_CONFIG_8LANE_LINK 0x01
  886. #define ATOM_TRANSMITTER_CONFIG_COHERENT 0x02
  887. #define ATOM_TRANSMITTER_CONFIG_LINK_SEL_MASK 0x04
  888. #define ATOM_TRANSMITTER_CONFIG_LINKA 0x00
  889. #define ATOM_TRANSMITTER_CONFIG_LINKB 0x04
  890. #define ATOM_TRANSMITTER_CONFIG_LINKA_B 0x00
  891. #define ATOM_TRANSMITTER_CONFIG_LINKB_A 0x04
  892. #define ATOM_TRANSMITTER_CONFIG_ENCODER_SEL_MASK 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  893. #define ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER 0x00 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  894. #define ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  895. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_MASK 0x30
  896. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL 0x00
  897. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PCIE 0x20
  898. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_XTALIN 0x30
  899. #define ATOM_TRANSMITTER_CONFIG_LANE_SEL_MASK 0xc0
  900. #define ATOM_TRANSMITTER_CONFIG_LANE_0_3 0x00
  901. #define ATOM_TRANSMITTER_CONFIG_LANE_0_7 0x00
  902. #define ATOM_TRANSMITTER_CONFIG_LANE_4_7 0x40
  903. #define ATOM_TRANSMITTER_CONFIG_LANE_8_11 0x80
  904. #define ATOM_TRANSMITTER_CONFIG_LANE_8_15 0x80
  905. #define ATOM_TRANSMITTER_CONFIG_LANE_12_15 0xc0
  906. //ucAction
  907. #define ATOM_TRANSMITTER_ACTION_DISABLE 0
  908. #define ATOM_TRANSMITTER_ACTION_ENABLE 1
  909. #define ATOM_TRANSMITTER_ACTION_LCD_BLOFF 2
  910. #define ATOM_TRANSMITTER_ACTION_LCD_BLON 3
  911. #define ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL 4
  912. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START 5
  913. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP 6
  914. #define ATOM_TRANSMITTER_ACTION_INIT 7
  915. #define ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT 8
  916. #define ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT 9
  917. #define ATOM_TRANSMITTER_ACTION_SETUP 10
  918. #define ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH 11
  919. #define ATOM_TRANSMITTER_ACTION_POWER_ON 12
  920. #define ATOM_TRANSMITTER_ACTION_POWER_OFF 13
  921. // Following are used for DigTransmitterControlTable ver1.2
  922. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V2
  923. {
  924. #if ATOM_BIG_ENDIAN
  925. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  926. // =1 Dig Transmitter 2 ( Uniphy CD )
  927. // =2 Dig Transmitter 3 ( Uniphy EF )
  928. UCHAR ucReserved:1;
  929. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  930. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  931. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  932. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  933. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  934. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  935. #else
  936. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  937. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  938. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  939. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  940. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  941. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  942. UCHAR ucReserved:1;
  943. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  944. // =1 Dig Transmitter 2 ( Uniphy CD )
  945. // =2 Dig Transmitter 3 ( Uniphy EF )
  946. #endif
  947. }ATOM_DIG_TRANSMITTER_CONFIG_V2;
  948. //ucConfig
  949. //Bit0
  950. #define ATOM_TRANSMITTER_CONFIG_V2_DUAL_LINK_CONNECTOR 0x01
  951. //Bit1
  952. #define ATOM_TRANSMITTER_CONFIG_V2_COHERENT 0x02
  953. //Bit2
  954. #define ATOM_TRANSMITTER_CONFIG_V2_LINK_SEL_MASK 0x04
  955. #define ATOM_TRANSMITTER_CONFIG_V2_LINKA 0x00
  956. #define ATOM_TRANSMITTER_CONFIG_V2_LINKB 0x04
  957. // Bit3
  958. #define ATOM_TRANSMITTER_CONFIG_V2_ENCODER_SEL_MASK 0x08
  959. #define ATOM_TRANSMITTER_CONFIG_V2_DIG1_ENCODER 0x00 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  960. #define ATOM_TRANSMITTER_CONFIG_V2_DIG2_ENCODER 0x08 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  961. // Bit4
  962. #define ATOM_TRASMITTER_CONFIG_V2_DP_CONNECTOR 0x10
  963. // Bit7:6
  964. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER_SEL_MASK 0xC0
  965. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER1 0x00 //AB
  966. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER2 0x40 //CD
  967. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER3 0x80 //EF
  968. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V2
  969. {
  970. union
  971. {
  972. USHORT usPixelClock; // in 10KHz; for bios convenient
  973. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  974. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  975. };
  976. ATOM_DIG_TRANSMITTER_CONFIG_V2 acConfig;
  977. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  978. UCHAR ucReserved[4];
  979. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V2;
  980. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V3
  981. {
  982. #if ATOM_BIG_ENDIAN
  983. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  984. // =1 Dig Transmitter 2 ( Uniphy CD )
  985. // =2 Dig Transmitter 3 ( Uniphy EF )
  986. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  987. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  988. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  989. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  990. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  991. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  992. #else
  993. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  994. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  995. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  996. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  997. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  998. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  999. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1000. // =1 Dig Transmitter 2 ( Uniphy CD )
  1001. // =2 Dig Transmitter 3 ( Uniphy EF )
  1002. #endif
  1003. }ATOM_DIG_TRANSMITTER_CONFIG_V3;
  1004. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V3
  1005. {
  1006. union
  1007. {
  1008. USHORT usPixelClock; // in 10KHz; for bios convenient
  1009. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1010. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  1011. };
  1012. ATOM_DIG_TRANSMITTER_CONFIG_V3 acConfig;
  1013. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1014. UCHAR ucLaneNum;
  1015. UCHAR ucReserved[3];
  1016. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V3;
  1017. //ucConfig
  1018. //Bit0
  1019. #define ATOM_TRANSMITTER_CONFIG_V3_DUAL_LINK_CONNECTOR 0x01
  1020. //Bit1
  1021. #define ATOM_TRANSMITTER_CONFIG_V3_COHERENT 0x02
  1022. //Bit2
  1023. #define ATOM_TRANSMITTER_CONFIG_V3_LINK_SEL_MASK 0x04
  1024. #define ATOM_TRANSMITTER_CONFIG_V3_LINKA 0x00
  1025. #define ATOM_TRANSMITTER_CONFIG_V3_LINKB 0x04
  1026. // Bit3
  1027. #define ATOM_TRANSMITTER_CONFIG_V3_ENCODER_SEL_MASK 0x08
  1028. #define ATOM_TRANSMITTER_CONFIG_V3_DIG1_ENCODER 0x00
  1029. #define ATOM_TRANSMITTER_CONFIG_V3_DIG2_ENCODER 0x08
  1030. // Bit5:4
  1031. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SEL_MASK 0x30
  1032. #define ATOM_TRASMITTER_CONFIG_V3_P1PLL 0x00
  1033. #define ATOM_TRASMITTER_CONFIG_V3_P2PLL 0x10
  1034. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SRC_EXT 0x20
  1035. // Bit7:6
  1036. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER_SEL_MASK 0xC0
  1037. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER1 0x00 //AB
  1038. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER2 0x40 //CD
  1039. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER3 0x80 //EF
  1040. /****************************************************************************/
  1041. // Structures used by UNIPHYTransmitterControlTable V1.4
  1042. // ASIC Families: NI
  1043. // ucTableFormatRevision=1
  1044. // ucTableContentRevision=4
  1045. /****************************************************************************/
  1046. typedef struct _ATOM_DP_VS_MODE_V4
  1047. {
  1048. UCHAR ucLaneSel;
  1049. union
  1050. {
  1051. UCHAR ucLaneSet;
  1052. struct {
  1053. #if ATOM_BIG_ENDIAN
  1054. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1055. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1056. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1057. #else
  1058. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1059. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1060. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1061. #endif
  1062. };
  1063. };
  1064. }ATOM_DP_VS_MODE_V4;
  1065. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V4
  1066. {
  1067. #if ATOM_BIG_ENDIAN
  1068. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1069. // =1 Dig Transmitter 2 ( Uniphy CD )
  1070. // =2 Dig Transmitter 3 ( Uniphy EF )
  1071. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1072. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1073. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1074. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1075. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1076. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1077. #else
  1078. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1079. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1080. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1081. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1082. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1083. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1084. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1085. // =1 Dig Transmitter 2 ( Uniphy CD )
  1086. // =2 Dig Transmitter 3 ( Uniphy EF )
  1087. #endif
  1088. }ATOM_DIG_TRANSMITTER_CONFIG_V4;
  1089. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V4
  1090. {
  1091. union
  1092. {
  1093. USHORT usPixelClock; // in 10KHz; for bios convenient
  1094. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1095. ATOM_DP_VS_MODE_V4 asMode; // DP Voltage swing mode Redefined comparing to previous version
  1096. };
  1097. union
  1098. {
  1099. ATOM_DIG_TRANSMITTER_CONFIG_V4 acConfig;
  1100. UCHAR ucConfig;
  1101. };
  1102. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1103. UCHAR ucLaneNum;
  1104. UCHAR ucReserved[3];
  1105. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V4;
  1106. //ucConfig
  1107. //Bit0
  1108. #define ATOM_TRANSMITTER_CONFIG_V4_DUAL_LINK_CONNECTOR 0x01
  1109. //Bit1
  1110. #define ATOM_TRANSMITTER_CONFIG_V4_COHERENT 0x02
  1111. //Bit2
  1112. #define ATOM_TRANSMITTER_CONFIG_V4_LINK_SEL_MASK 0x04
  1113. #define ATOM_TRANSMITTER_CONFIG_V4_LINKA 0x00
  1114. #define ATOM_TRANSMITTER_CONFIG_V4_LINKB 0x04
  1115. // Bit3
  1116. #define ATOM_TRANSMITTER_CONFIG_V4_ENCODER_SEL_MASK 0x08
  1117. #define ATOM_TRANSMITTER_CONFIG_V4_DIG1_ENCODER 0x00
  1118. #define ATOM_TRANSMITTER_CONFIG_V4_DIG2_ENCODER 0x08
  1119. // Bit5:4
  1120. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SEL_MASK 0x30
  1121. #define ATOM_TRANSMITTER_CONFIG_V4_P1PLL 0x00
  1122. #define ATOM_TRANSMITTER_CONFIG_V4_P2PLL 0x10
  1123. #define ATOM_TRANSMITTER_CONFIG_V4_DCPLL 0x20 // New in _V4
  1124. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SRC_EXT 0x30 // Changed comparing to V3
  1125. // Bit7:6
  1126. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER_SEL_MASK 0xC0
  1127. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER1 0x00 //AB
  1128. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER2 0x40 //CD
  1129. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER3 0x80 //EF
  1130. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V5
  1131. {
  1132. #if ATOM_BIG_ENDIAN
  1133. UCHAR ucReservd1:1;
  1134. UCHAR ucHPDSel:3;
  1135. UCHAR ucPhyClkSrcId:2;
  1136. UCHAR ucCoherentMode:1;
  1137. UCHAR ucReserved:1;
  1138. #else
  1139. UCHAR ucReserved:1;
  1140. UCHAR ucCoherentMode:1;
  1141. UCHAR ucPhyClkSrcId:2;
  1142. UCHAR ucHPDSel:3;
  1143. UCHAR ucReservd1:1;
  1144. #endif
  1145. }ATOM_DIG_TRANSMITTER_CONFIG_V5;
  1146. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1147. {
  1148. USHORT usSymClock; // Encoder Clock in 10kHz,(DP mode)= linkclock/10, (TMDS/LVDS/HDMI)= pixel clock, (HDMI deep color), =pixel clock * deep_color_ratio
  1149. UCHAR ucPhyId; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  1150. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_xxx
  1151. UCHAR ucLaneNum; // indicate lane number 1-8
  1152. UCHAR ucConnObjId; // Connector Object Id defined in ObjectId.h
  1153. UCHAR ucDigMode; // indicate DIG mode
  1154. union{
  1155. ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1156. UCHAR ucConfig;
  1157. };
  1158. UCHAR ucDigEncoderSel; // indicate DIG front end encoder
  1159. UCHAR ucDPLaneSet;
  1160. UCHAR ucReserved;
  1161. UCHAR ucReserved1;
  1162. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5;
  1163. //ucPhyId
  1164. #define ATOM_PHY_ID_UNIPHYA 0
  1165. #define ATOM_PHY_ID_UNIPHYB 1
  1166. #define ATOM_PHY_ID_UNIPHYC 2
  1167. #define ATOM_PHY_ID_UNIPHYD 3
  1168. #define ATOM_PHY_ID_UNIPHYE 4
  1169. #define ATOM_PHY_ID_UNIPHYF 5
  1170. #define ATOM_PHY_ID_UNIPHYG 6
  1171. // ucDigEncoderSel
  1172. #define ATOM_TRANMSITTER_V5__DIGA_SEL 0x01
  1173. #define ATOM_TRANMSITTER_V5__DIGB_SEL 0x02
  1174. #define ATOM_TRANMSITTER_V5__DIGC_SEL 0x04
  1175. #define ATOM_TRANMSITTER_V5__DIGD_SEL 0x08
  1176. #define ATOM_TRANMSITTER_V5__DIGE_SEL 0x10
  1177. #define ATOM_TRANMSITTER_V5__DIGF_SEL 0x20
  1178. #define ATOM_TRANMSITTER_V5__DIGG_SEL 0x40
  1179. // ucDigMode
  1180. #define ATOM_TRANSMITTER_DIGMODE_V5_DP 0
  1181. #define ATOM_TRANSMITTER_DIGMODE_V5_LVDS 1
  1182. #define ATOM_TRANSMITTER_DIGMODE_V5_DVI 2
  1183. #define ATOM_TRANSMITTER_DIGMODE_V5_HDMI 3
  1184. #define ATOM_TRANSMITTER_DIGMODE_V5_SDVO 4
  1185. #define ATOM_TRANSMITTER_DIGMODE_V5_DP_MST 5
  1186. // ucDPLaneSet
  1187. #define DP_LANE_SET__0DB_0_4V 0x00
  1188. #define DP_LANE_SET__0DB_0_6V 0x01
  1189. #define DP_LANE_SET__0DB_0_8V 0x02
  1190. #define DP_LANE_SET__0DB_1_2V 0x03
  1191. #define DP_LANE_SET__3_5DB_0_4V 0x08
  1192. #define DP_LANE_SET__3_5DB_0_6V 0x09
  1193. #define DP_LANE_SET__3_5DB_0_8V 0x0a
  1194. #define DP_LANE_SET__6DB_0_4V 0x10
  1195. #define DP_LANE_SET__6DB_0_6V 0x11
  1196. #define DP_LANE_SET__9_5DB_0_4V 0x18
  1197. // ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1198. // Bit1
  1199. #define ATOM_TRANSMITTER_CONFIG_V5_COHERENT 0x02
  1200. // Bit3:2
  1201. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_MASK 0x0c
  1202. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_SHIFT 0x02
  1203. #define ATOM_TRANSMITTER_CONFIG_V5_P1PLL 0x00
  1204. #define ATOM_TRANSMITTER_CONFIG_V5_P2PLL 0x04
  1205. #define ATOM_TRANSMITTER_CONFIG_V5_P0PLL 0x08
  1206. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SRC_EXT 0x0c
  1207. // Bit6:4
  1208. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_MASK 0x70
  1209. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_SHIFT 0x04
  1210. #define ATOM_TRANSMITTER_CONFIG_V5_NO_HPD_SEL 0x00
  1211. #define ATOM_TRANSMITTER_CONFIG_V5_HPD1_SEL 0x10
  1212. #define ATOM_TRANSMITTER_CONFIG_V5_HPD2_SEL 0x20
  1213. #define ATOM_TRANSMITTER_CONFIG_V5_HPD3_SEL 0x30
  1214. #define ATOM_TRANSMITTER_CONFIG_V5_HPD4_SEL 0x40
  1215. #define ATOM_TRANSMITTER_CONFIG_V5_HPD5_SEL 0x50
  1216. #define ATOM_TRANSMITTER_CONFIG_V5_HPD6_SEL 0x60
  1217. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION_V1_5 DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1218. /****************************************************************************/
  1219. // Structures used by ExternalEncoderControlTable V1.3
  1220. // ASIC Families: Evergreen, Llano, NI
  1221. // ucTableFormatRevision=1
  1222. // ucTableContentRevision=3
  1223. /****************************************************************************/
  1224. typedef struct _EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3
  1225. {
  1226. union{
  1227. USHORT usPixelClock; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
  1228. USHORT usConnectorId; // connector id, valid when ucAction = INIT
  1229. };
  1230. UCHAR ucConfig; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
  1231. UCHAR ucAction; //
  1232. UCHAR ucEncoderMode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
  1233. UCHAR ucLaneNum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
  1234. UCHAR ucBitPerColor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
  1235. UCHAR ucReserved;
  1236. }EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3;
  1237. // ucAction
  1238. #define EXTERANL_ENCODER_ACTION_V3_DISABLE_OUTPUT 0x00
  1239. #define EXTERANL_ENCODER_ACTION_V3_ENABLE_OUTPUT 0x01
  1240. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT 0x07
  1241. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP 0x0f
  1242. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF 0x10
  1243. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING 0x11
  1244. #define EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION 0x12
  1245. #define EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP 0x14
  1246. // ucConfig
  1247. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  1248. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  1249. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  1250. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ 0x02
  1251. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS 0x70
  1252. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 0x00
  1253. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 0x10
  1254. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 0x20
  1255. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3
  1256. {
  1257. EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3 sExtEncoder;
  1258. ULONG ulReserved[2];
  1259. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3;
  1260. /****************************************************************************/
  1261. // Structures used by DAC1OuputControlTable
  1262. // DAC2OuputControlTable
  1263. // LVTMAOutputControlTable (Before DEC30)
  1264. // TMDSAOutputControlTable (Before DEC30)
  1265. /****************************************************************************/
  1266. typedef struct _DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1267. {
  1268. UCHAR ucAction; // Possible input:ATOM_ENABLE||ATOMDISABLE
  1269. // When the display is LCD, in addition to above:
  1270. // ATOM_LCD_BLOFF|| ATOM_LCD_BLON ||ATOM_LCD_BL_BRIGHTNESS_CONTROL||ATOM_LCD_SELFTEST_START||
  1271. // ATOM_LCD_SELFTEST_STOP
  1272. UCHAR aucPadding[3]; // padding to DWORD aligned
  1273. }DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS;
  1274. #define DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1275. #define CRT1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1276. #define CRT1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1277. #define CRT2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1278. #define CRT2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1279. #define CV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1280. #define CV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1281. #define TV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1282. #define TV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1283. #define DFP1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1284. #define DFP1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1285. #define DFP2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1286. #define DFP2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1287. #define LCD1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1288. #define LCD1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1289. #define DVO_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1290. #define DVO_OUTPUT_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PS_ALLOCATION
  1291. #define DVO_OUTPUT_CONTROL_PARAMETERS_V3 DIG_TRANSMITTER_CONTROL_PARAMETERS
  1292. typedef struct _LVTMA_OUTPUT_CONTROL_PARAMETERS_V2
  1293. {
  1294. // Possible value of ucAction
  1295. // ATOM_TRANSMITTER_ACTION_LCD_BLON
  1296. // ATOM_TRANSMITTER_ACTION_LCD_BLOFF
  1297. // ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL
  1298. // ATOM_TRANSMITTER_ACTION_POWER_ON
  1299. // ATOM_TRANSMITTER_ACTION_POWER_OFF
  1300. UCHAR ucAction;
  1301. UCHAR ucBriLevel;
  1302. USHORT usPwmFreq; // in unit of Hz, 200 means 200Hz
  1303. }LVTMA_OUTPUT_CONTROL_PARAMETERS_V2;
  1304. /****************************************************************************/
  1305. // Structures used by BlankCRTCTable
  1306. /****************************************************************************/
  1307. typedef struct _BLANK_CRTC_PARAMETERS
  1308. {
  1309. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1310. UCHAR ucBlanking; // ATOM_BLANKING or ATOM_BLANKINGOFF
  1311. USHORT usBlackColorRCr;
  1312. USHORT usBlackColorGY;
  1313. USHORT usBlackColorBCb;
  1314. }BLANK_CRTC_PARAMETERS;
  1315. #define BLANK_CRTC_PS_ALLOCATION BLANK_CRTC_PARAMETERS
  1316. /****************************************************************************/
  1317. // Structures used by EnableCRTCTable
  1318. // EnableCRTCMemReqTable
  1319. // UpdateCRTC_DoubleBufferRegistersTable
  1320. /****************************************************************************/
  1321. typedef struct _ENABLE_CRTC_PARAMETERS
  1322. {
  1323. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1324. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1325. UCHAR ucPadding[2];
  1326. }ENABLE_CRTC_PARAMETERS;
  1327. #define ENABLE_CRTC_PS_ALLOCATION ENABLE_CRTC_PARAMETERS
  1328. /****************************************************************************/
  1329. // Structures used by SetCRTC_OverScanTable
  1330. /****************************************************************************/
  1331. typedef struct _SET_CRTC_OVERSCAN_PARAMETERS
  1332. {
  1333. USHORT usOverscanRight; // right
  1334. USHORT usOverscanLeft; // left
  1335. USHORT usOverscanBottom; // bottom
  1336. USHORT usOverscanTop; // top
  1337. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1338. UCHAR ucPadding[3];
  1339. }SET_CRTC_OVERSCAN_PARAMETERS;
  1340. #define SET_CRTC_OVERSCAN_PS_ALLOCATION SET_CRTC_OVERSCAN_PARAMETERS
  1341. /****************************************************************************/
  1342. // Structures used by SetCRTC_ReplicationTable
  1343. /****************************************************************************/
  1344. typedef struct _SET_CRTC_REPLICATION_PARAMETERS
  1345. {
  1346. UCHAR ucH_Replication; // horizontal replication
  1347. UCHAR ucV_Replication; // vertical replication
  1348. UCHAR usCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1349. UCHAR ucPadding;
  1350. }SET_CRTC_REPLICATION_PARAMETERS;
  1351. #define SET_CRTC_REPLICATION_PS_ALLOCATION SET_CRTC_REPLICATION_PARAMETERS
  1352. /****************************************************************************/
  1353. // Structures used by SelectCRTC_SourceTable
  1354. /****************************************************************************/
  1355. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS
  1356. {
  1357. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1358. UCHAR ucDevice; // ATOM_DEVICE_CRT1|ATOM_DEVICE_CRT2|....
  1359. UCHAR ucPadding[2];
  1360. }SELECT_CRTC_SOURCE_PARAMETERS;
  1361. #define SELECT_CRTC_SOURCE_PS_ALLOCATION SELECT_CRTC_SOURCE_PARAMETERS
  1362. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V2
  1363. {
  1364. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1365. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  1366. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  1367. UCHAR ucPadding;
  1368. }SELECT_CRTC_SOURCE_PARAMETERS_V2;
  1369. //ucEncoderID
  1370. //#define ASIC_INT_DAC1_ENCODER_ID 0x00
  1371. //#define ASIC_INT_TV_ENCODER_ID 0x02
  1372. //#define ASIC_INT_DIG1_ENCODER_ID 0x03
  1373. //#define ASIC_INT_DAC2_ENCODER_ID 0x04
  1374. //#define ASIC_EXT_TV_ENCODER_ID 0x06
  1375. //#define ASIC_INT_DVO_ENCODER_ID 0x07
  1376. //#define ASIC_INT_DIG2_ENCODER_ID 0x09
  1377. //#define ASIC_EXT_DIG_ENCODER_ID 0x05
  1378. //ucEncodeMode
  1379. //#define ATOM_ENCODER_MODE_DP 0
  1380. //#define ATOM_ENCODER_MODE_LVDS 1
  1381. //#define ATOM_ENCODER_MODE_DVI 2
  1382. //#define ATOM_ENCODER_MODE_HDMI 3
  1383. //#define ATOM_ENCODER_MODE_SDVO 4
  1384. //#define ATOM_ENCODER_MODE_TV 13
  1385. //#define ATOM_ENCODER_MODE_CV 14
  1386. //#define ATOM_ENCODER_MODE_CRT 15
  1387. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V3
  1388. {
  1389. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1390. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  1391. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  1392. UCHAR ucDstBpc; // PANEL_6/8/10/12BIT_PER_COLOR
  1393. }SELECT_CRTC_SOURCE_PARAMETERS_V3;
  1394. /****************************************************************************/
  1395. // Structures used by SetPixelClockTable
  1396. // GetPixelClockTable
  1397. /****************************************************************************/
  1398. //Major revision=1., Minor revision=1
  1399. typedef struct _PIXEL_CLOCK_PARAMETERS
  1400. {
  1401. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1402. // 0 means disable PPLL
  1403. USHORT usRefDiv; // Reference divider
  1404. USHORT usFbDiv; // feedback divider
  1405. UCHAR ucPostDiv; // post divider
  1406. UCHAR ucFracFbDiv; // fractional feedback divider
  1407. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1408. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1409. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1410. UCHAR ucPadding;
  1411. }PIXEL_CLOCK_PARAMETERS;
  1412. //Major revision=1., Minor revision=2, add ucMiscIfno
  1413. //ucMiscInfo:
  1414. #define MISC_FORCE_REPROG_PIXEL_CLOCK 0x1
  1415. #define MISC_DEVICE_INDEX_MASK 0xF0
  1416. #define MISC_DEVICE_INDEX_SHIFT 4
  1417. typedef struct _PIXEL_CLOCK_PARAMETERS_V2
  1418. {
  1419. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1420. // 0 means disable PPLL
  1421. USHORT usRefDiv; // Reference divider
  1422. USHORT usFbDiv; // feedback divider
  1423. UCHAR ucPostDiv; // post divider
  1424. UCHAR ucFracFbDiv; // fractional feedback divider
  1425. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1426. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1427. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1428. UCHAR ucMiscInfo; // Different bits for different purpose, bit [7:4] as device index, bit[0]=Force prog
  1429. }PIXEL_CLOCK_PARAMETERS_V2;
  1430. //Major revision=1., Minor revision=3, structure/definition change
  1431. //ucEncoderMode:
  1432. //ATOM_ENCODER_MODE_DP
  1433. //ATOM_ENOCDER_MODE_LVDS
  1434. //ATOM_ENOCDER_MODE_DVI
  1435. //ATOM_ENOCDER_MODE_HDMI
  1436. //ATOM_ENOCDER_MODE_SDVO
  1437. //ATOM_ENCODER_MODE_TV 13
  1438. //ATOM_ENCODER_MODE_CV 14
  1439. //ATOM_ENCODER_MODE_CRT 15
  1440. //ucDVOConfig
  1441. //#define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1442. //#define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1443. //#define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1444. //#define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1445. //#define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1446. //#define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1447. //#define DVO_ENCODER_CONFIG_24BIT 0x08
  1448. //ucMiscInfo: also changed, see below
  1449. #define PIXEL_CLOCK_MISC_FORCE_PROG_PPLL 0x01
  1450. #define PIXEL_CLOCK_MISC_VGA_MODE 0x02
  1451. #define PIXEL_CLOCK_MISC_CRTC_SEL_MASK 0x04
  1452. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1 0x00
  1453. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2 0x04
  1454. #define PIXEL_CLOCK_MISC_USE_ENGINE_FOR_DISPCLK 0x08
  1455. #define PIXEL_CLOCK_MISC_REF_DIV_SRC 0x10
  1456. // V1.4 for RoadRunner
  1457. #define PIXEL_CLOCK_V4_MISC_SS_ENABLE 0x10
  1458. #define PIXEL_CLOCK_V4_MISC_COHERENT_MODE 0x20
  1459. typedef struct _PIXEL_CLOCK_PARAMETERS_V3
  1460. {
  1461. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1462. // 0 means disable PPLL. For VGA PPLL,make sure this value is not 0.
  1463. USHORT usRefDiv; // Reference divider
  1464. USHORT usFbDiv; // feedback divider
  1465. UCHAR ucPostDiv; // post divider
  1466. UCHAR ucFracFbDiv; // fractional feedback divider
  1467. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1468. UCHAR ucTransmitterId; // graphic encoder id defined in objectId.h
  1469. union
  1470. {
  1471. UCHAR ucEncoderMode; // encoder type defined as ATOM_ENCODER_MODE_DP/DVI/HDMI/
  1472. UCHAR ucDVOConfig; // when use DVO, need to know SDR/DDR, 12bit or 24bit
  1473. };
  1474. UCHAR ucMiscInfo; // bit[0]=Force program, bit[1]= set pclk for VGA, b[2]= CRTC sel
  1475. // bit[3]=0:use PPLL for dispclk source, =1: use engine clock for dispclock source
  1476. // bit[4]=0:use XTALIN as the source of reference divider,=1 use the pre-defined clock as the source of reference divider
  1477. }PIXEL_CLOCK_PARAMETERS_V3;
  1478. #define PIXEL_CLOCK_PARAMETERS_LAST PIXEL_CLOCK_PARAMETERS_V2
  1479. #define GET_PIXEL_CLOCK_PS_ALLOCATION PIXEL_CLOCK_PARAMETERS_LAST
  1480. typedef struct _PIXEL_CLOCK_PARAMETERS_V5
  1481. {
  1482. UCHAR ucCRTC; // ATOM_CRTC1~6, indicate the CRTC controller to
  1483. // drive the pixel clock. not used for DCPLL case.
  1484. union{
  1485. UCHAR ucReserved;
  1486. UCHAR ucFracFbDiv; // [gphan] temporary to prevent build problem. remove it after driver code is changed.
  1487. };
  1488. USHORT usPixelClock; // target the pixel clock to drive the CRTC timing
  1489. // 0 means disable PPLL/DCPLL.
  1490. USHORT usFbDiv; // feedback divider integer part.
  1491. UCHAR ucPostDiv; // post divider.
  1492. UCHAR ucRefDiv; // Reference divider
  1493. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1494. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1495. // indicate which graphic encoder will be used.
  1496. UCHAR ucEncoderMode; // Encoder mode:
  1497. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1498. // bit[1]= when VGA timing is used.
  1499. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1500. // bit[4]= RefClock source for PPLL.
  1501. // =0: XTLAIN( default mode )
  1502. // =1: other external clock source, which is pre-defined
  1503. // by VBIOS depend on the feature required.
  1504. // bit[7:5]: reserved.
  1505. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1506. }PIXEL_CLOCK_PARAMETERS_V5;
  1507. #define PIXEL_CLOCK_V5_MISC_FORCE_PROG_PPLL 0x01
  1508. #define PIXEL_CLOCK_V5_MISC_VGA_MODE 0x02
  1509. #define PIXEL_CLOCK_V5_MISC_HDMI_BPP_MASK 0x0c
  1510. #define PIXEL_CLOCK_V5_MISC_HDMI_24BPP 0x00
  1511. #define PIXEL_CLOCK_V5_MISC_HDMI_30BPP 0x04
  1512. #define PIXEL_CLOCK_V5_MISC_HDMI_32BPP 0x08
  1513. #define PIXEL_CLOCK_V5_MISC_REF_DIV_SRC 0x10
  1514. typedef struct _CRTC_PIXEL_CLOCK_FREQ
  1515. {
  1516. #if ATOM_BIG_ENDIAN
  1517. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1518. // drive the pixel clock. not used for DCPLL case.
  1519. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1520. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1521. #else
  1522. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1523. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1524. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1525. // drive the pixel clock. not used for DCPLL case.
  1526. #endif
  1527. }CRTC_PIXEL_CLOCK_FREQ;
  1528. typedef struct _PIXEL_CLOCK_PARAMETERS_V6
  1529. {
  1530. union{
  1531. CRTC_PIXEL_CLOCK_FREQ ulCrtcPclkFreq; // pixel clock and CRTC id frequency
  1532. ULONG ulDispEngClkFreq; // dispclk frequency
  1533. };
  1534. USHORT usFbDiv; // feedback divider integer part.
  1535. UCHAR ucPostDiv; // post divider.
  1536. UCHAR ucRefDiv; // Reference divider
  1537. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1538. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1539. // indicate which graphic encoder will be used.
  1540. UCHAR ucEncoderMode; // Encoder mode:
  1541. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1542. // bit[1]= when VGA timing is used.
  1543. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1544. // bit[4]= RefClock source for PPLL.
  1545. // =0: XTLAIN( default mode )
  1546. // =1: other external clock source, which is pre-defined
  1547. // by VBIOS depend on the feature required.
  1548. // bit[7:5]: reserved.
  1549. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1550. }PIXEL_CLOCK_PARAMETERS_V6;
  1551. #define PIXEL_CLOCK_V6_MISC_FORCE_PROG_PPLL 0x01
  1552. #define PIXEL_CLOCK_V6_MISC_VGA_MODE 0x02
  1553. #define PIXEL_CLOCK_V6_MISC_HDMI_BPP_MASK 0x0c
  1554. #define PIXEL_CLOCK_V6_MISC_HDMI_24BPP 0x00
  1555. #define PIXEL_CLOCK_V6_MISC_HDMI_36BPP 0x04
  1556. #define PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6 0x08 //for V6, the correct defintion for 36bpp should be 2 for 36bpp(2:1)
  1557. #define PIXEL_CLOCK_V6_MISC_HDMI_30BPP 0x08
  1558. #define PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6 0x04 //for V6, the correct defintion for 30bpp should be 1 for 36bpp(5:4)
  1559. #define PIXEL_CLOCK_V6_MISC_HDMI_48BPP 0x0c
  1560. #define PIXEL_CLOCK_V6_MISC_REF_DIV_SRC 0x10
  1561. #define PIXEL_CLOCK_V6_MISC_GEN_DPREFCLK 0x40
  1562. #define PIXEL_CLOCK_V6_MISC_DPREFCLK_BYPASS 0x40
  1563. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2
  1564. {
  1565. PIXEL_CLOCK_PARAMETERS_V3 sDispClkInput;
  1566. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2;
  1567. typedef struct _GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2
  1568. {
  1569. UCHAR ucStatus;
  1570. UCHAR ucRefDivSrc; // =1: reference clock source from XTALIN, =0: source from PCIE ref clock
  1571. UCHAR ucReserved[2];
  1572. }GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2;
  1573. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3
  1574. {
  1575. PIXEL_CLOCK_PARAMETERS_V5 sDispClkInput;
  1576. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3;
  1577. /****************************************************************************/
  1578. // Structures used by AdjustDisplayPllTable
  1579. /****************************************************************************/
  1580. typedef struct _ADJUST_DISPLAY_PLL_PARAMETERS
  1581. {
  1582. USHORT usPixelClock;
  1583. UCHAR ucTransmitterID;
  1584. UCHAR ucEncodeMode;
  1585. union
  1586. {
  1587. UCHAR ucDVOConfig; //if DVO, need passing link rate and output 12bitlow or 24bit
  1588. UCHAR ucConfig; //if none DVO, not defined yet
  1589. };
  1590. UCHAR ucReserved[3];
  1591. }ADJUST_DISPLAY_PLL_PARAMETERS;
  1592. #define ADJUST_DISPLAY_CONFIG_SS_ENABLE 0x10
  1593. #define ADJUST_DISPLAY_PLL_PS_ALLOCATION ADJUST_DISPLAY_PLL_PARAMETERS
  1594. typedef struct _ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3
  1595. {
  1596. USHORT usPixelClock; // target pixel clock
  1597. UCHAR ucTransmitterID; // GPU transmitter id defined in objectid.h
  1598. UCHAR ucEncodeMode; // encoder mode: CRT, LVDS, DP, TMDS or HDMI
  1599. UCHAR ucDispPllConfig; // display pll configure parameter defined as following DISPPLL_CONFIG_XXXX
  1600. UCHAR ucExtTransmitterID; // external encoder id.
  1601. UCHAR ucReserved[2];
  1602. }ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3;
  1603. // usDispPllConfig v1.2 for RoadRunner
  1604. #define DISPPLL_CONFIG_DVO_RATE_SEL 0x0001 // need only when ucTransmitterID = DVO
  1605. #define DISPPLL_CONFIG_DVO_DDR_SPEED 0x0000 // need only when ucTransmitterID = DVO
  1606. #define DISPPLL_CONFIG_DVO_SDR_SPEED 0x0001 // need only when ucTransmitterID = DVO
  1607. #define DISPPLL_CONFIG_DVO_OUTPUT_SEL 0x000c // need only when ucTransmitterID = DVO
  1608. #define DISPPLL_CONFIG_DVO_LOW12BIT 0x0000 // need only when ucTransmitterID = DVO
  1609. #define DISPPLL_CONFIG_DVO_UPPER12BIT 0x0004 // need only when ucTransmitterID = DVO
  1610. #define DISPPLL_CONFIG_DVO_24BIT 0x0008 // need only when ucTransmitterID = DVO
  1611. #define DISPPLL_CONFIG_SS_ENABLE 0x0010 // Only used when ucEncoderMode = DP or LVDS
  1612. #define DISPPLL_CONFIG_COHERENT_MODE 0x0020 // Only used when ucEncoderMode = TMDS or HDMI
  1613. #define DISPPLL_CONFIG_DUAL_LINK 0x0040 // Only used when ucEncoderMode = TMDS or LVDS
  1614. typedef struct _ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3
  1615. {
  1616. ULONG ulDispPllFreq; // return display PPLL freq which is used to generate the pixclock, and related idclk, symclk etc
  1617. UCHAR ucRefDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider and post_div ( if it is not given )
  1618. UCHAR ucPostDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider
  1619. UCHAR ucReserved[2];
  1620. }ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3;
  1621. typedef struct _ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3
  1622. {
  1623. union
  1624. {
  1625. ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3 sInput;
  1626. ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3 sOutput;
  1627. };
  1628. } ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3;
  1629. /****************************************************************************/
  1630. // Structures used by EnableYUVTable
  1631. /****************************************************************************/
  1632. typedef struct _ENABLE_YUV_PARAMETERS
  1633. {
  1634. UCHAR ucEnable; // ATOM_ENABLE:Enable YUV or ATOM_DISABLE:Disable YUV (RGB)
  1635. UCHAR ucCRTC; // Which CRTC needs this YUV or RGB format
  1636. UCHAR ucPadding[2];
  1637. }ENABLE_YUV_PARAMETERS;
  1638. #define ENABLE_YUV_PS_ALLOCATION ENABLE_YUV_PARAMETERS
  1639. /****************************************************************************/
  1640. // Structures used by GetMemoryClockTable
  1641. /****************************************************************************/
  1642. typedef struct _GET_MEMORY_CLOCK_PARAMETERS
  1643. {
  1644. ULONG ulReturnMemoryClock; // current memory speed in 10KHz unit
  1645. } GET_MEMORY_CLOCK_PARAMETERS;
  1646. #define GET_MEMORY_CLOCK_PS_ALLOCATION GET_MEMORY_CLOCK_PARAMETERS
  1647. /****************************************************************************/
  1648. // Structures used by GetEngineClockTable
  1649. /****************************************************************************/
  1650. typedef struct _GET_ENGINE_CLOCK_PARAMETERS
  1651. {
  1652. ULONG ulReturnEngineClock; // current engine speed in 10KHz unit
  1653. } GET_ENGINE_CLOCK_PARAMETERS;
  1654. #define GET_ENGINE_CLOCK_PS_ALLOCATION GET_ENGINE_CLOCK_PARAMETERS
  1655. /****************************************************************************/
  1656. // Following Structures and constant may be obsolete
  1657. /****************************************************************************/
  1658. //Maxium 8 bytes,the data read in will be placed in the parameter space.
  1659. //Read operaion successeful when the paramter space is non-zero, otherwise read operation failed
  1660. typedef struct _READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1661. {
  1662. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1663. USHORT usVRAMAddress; //Adress in Frame Buffer where to pace raw EDID
  1664. USHORT usStatus; //When use output: lower byte EDID checksum, high byte hardware status
  1665. //WHen use input: lower byte as 'byte to read':currently limited to 128byte or 1byte
  1666. UCHAR ucSlaveAddr; //Read from which slave
  1667. UCHAR ucLineNumber; //Read from which HW assisted line
  1668. }READ_EDID_FROM_HW_I2C_DATA_PARAMETERS;
  1669. #define READ_EDID_FROM_HW_I2C_DATA_PS_ALLOCATION READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1670. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSDATABYTE 0
  1671. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSTWODATABYTES 1
  1672. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_PSOFFSET_IDDATABLOCK 2
  1673. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_IDOFFSET_PLUS_IDDATABLOCK 3
  1674. #define ATOM_WRITE_I2C_FORMAT_IDCOUNTER_IDOFFSET_IDDATABLOCK 4
  1675. typedef struct _WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1676. {
  1677. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1678. USHORT usByteOffset; //Write to which byte
  1679. //Upper portion of usByteOffset is Format of data
  1680. //1bytePS+offsetPS
  1681. //2bytesPS+offsetPS
  1682. //blockID+offsetPS
  1683. //blockID+offsetID
  1684. //blockID+counterID+offsetID
  1685. UCHAR ucData; //PS data1
  1686. UCHAR ucStatus; //Status byte 1=success, 2=failure, Also is used as PS data2
  1687. UCHAR ucSlaveAddr; //Write to which slave
  1688. UCHAR ucLineNumber; //Write from which HW assisted line
  1689. }WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS;
  1690. #define WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1691. typedef struct _SET_UP_HW_I2C_DATA_PARAMETERS
  1692. {
  1693. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1694. UCHAR ucSlaveAddr; //Write to which slave
  1695. UCHAR ucLineNumber; //Write from which HW assisted line
  1696. }SET_UP_HW_I2C_DATA_PARAMETERS;
  1697. /**************************************************************************/
  1698. #define SPEED_FAN_CONTROL_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1699. /****************************************************************************/
  1700. // Structures used by PowerConnectorDetectionTable
  1701. /****************************************************************************/
  1702. typedef struct _POWER_CONNECTOR_DETECTION_PARAMETERS
  1703. {
  1704. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1705. UCHAR ucPwrBehaviorId;
  1706. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1707. }POWER_CONNECTOR_DETECTION_PARAMETERS;
  1708. typedef struct POWER_CONNECTOR_DETECTION_PS_ALLOCATION
  1709. {
  1710. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1711. UCHAR ucReserved;
  1712. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1713. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1714. }POWER_CONNECTOR_DETECTION_PS_ALLOCATION;
  1715. /****************************LVDS SS Command Table Definitions**********************/
  1716. /****************************************************************************/
  1717. // Structures used by EnableSpreadSpectrumOnPPLLTable
  1718. /****************************************************************************/
  1719. typedef struct _ENABLE_LVDS_SS_PARAMETERS
  1720. {
  1721. USHORT usSpreadSpectrumPercentage;
  1722. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1723. UCHAR ucSpreadSpectrumStepSize_Delay; //bits3:2 SS_STEP_SIZE; bit 6:4 SS_DELAY
  1724. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1725. UCHAR ucPadding[3];
  1726. }ENABLE_LVDS_SS_PARAMETERS;
  1727. //ucTableFormatRevision=1,ucTableContentRevision=2
  1728. typedef struct _ENABLE_LVDS_SS_PARAMETERS_V2
  1729. {
  1730. USHORT usSpreadSpectrumPercentage;
  1731. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1732. UCHAR ucSpreadSpectrumStep; //
  1733. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1734. UCHAR ucSpreadSpectrumDelay;
  1735. UCHAR ucSpreadSpectrumRange;
  1736. UCHAR ucPadding;
  1737. }ENABLE_LVDS_SS_PARAMETERS_V2;
  1738. //This new structure is based on ENABLE_LVDS_SS_PARAMETERS but expands to SS on PPLL, so other devices can use SS.
  1739. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1740. {
  1741. USHORT usSpreadSpectrumPercentage;
  1742. UCHAR ucSpreadSpectrumType; // Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1743. UCHAR ucSpreadSpectrumStep; //
  1744. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1745. UCHAR ucSpreadSpectrumDelay;
  1746. UCHAR ucSpreadSpectrumRange;
  1747. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2
  1748. }ENABLE_SPREAD_SPECTRUM_ON_PPLL;
  1749. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2
  1750. {
  1751. USHORT usSpreadSpectrumPercentage;
  1752. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  1753. // Bit[1]: 1-Ext. 0-Int.
  1754. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  1755. // Bits[7:4] reserved
  1756. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1757. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  1758. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  1759. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2;
  1760. #define ATOM_PPLL_SS_TYPE_V2_DOWN_SPREAD 0x00
  1761. #define ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD 0x01
  1762. #define ATOM_PPLL_SS_TYPE_V2_EXT_SPREAD 0x02
  1763. #define ATOM_PPLL_SS_TYPE_V2_PPLL_SEL_MASK 0x0c
  1764. #define ATOM_PPLL_SS_TYPE_V2_P1PLL 0x00
  1765. #define ATOM_PPLL_SS_TYPE_V2_P2PLL 0x04
  1766. #define ATOM_PPLL_SS_TYPE_V2_DCPLL 0x08
  1767. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK 0x00FF
  1768. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_SHIFT 0
  1769. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK 0x0F00
  1770. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT 8
  1771. // Used by DCE5.0
  1772. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3
  1773. {
  1774. USHORT usSpreadSpectrumAmountFrac; // SS_AMOUNT_DSFRAC New in DCE5.0
  1775. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  1776. // Bit[1]: 1-Ext. 0-Int.
  1777. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  1778. // Bits[7:4] reserved
  1779. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1780. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  1781. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  1782. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3;
  1783. #define ATOM_PPLL_SS_TYPE_V3_DOWN_SPREAD 0x00
  1784. #define ATOM_PPLL_SS_TYPE_V3_CENTRE_SPREAD 0x01
  1785. #define ATOM_PPLL_SS_TYPE_V3_EXT_SPREAD 0x02
  1786. #define ATOM_PPLL_SS_TYPE_V3_PPLL_SEL_MASK 0x0c
  1787. #define ATOM_PPLL_SS_TYPE_V3_P1PLL 0x00
  1788. #define ATOM_PPLL_SS_TYPE_V3_P2PLL 0x04
  1789. #define ATOM_PPLL_SS_TYPE_V3_DCPLL 0x08
  1790. #define ATOM_PPLL_SS_TYPE_V3_P0PLL ATOM_PPLL_SS_TYPE_V3_DCPLL
  1791. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_MASK 0x00FF
  1792. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_SHIFT 0
  1793. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_MASK 0x0F00
  1794. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_SHIFT 8
  1795. #define ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1796. typedef struct _SET_PIXEL_CLOCK_PS_ALLOCATION
  1797. {
  1798. PIXEL_CLOCK_PARAMETERS sPCLKInput;
  1799. ENABLE_SPREAD_SPECTRUM_ON_PPLL sReserved;//Caller doesn't need to init this portion
  1800. }SET_PIXEL_CLOCK_PS_ALLOCATION;
  1801. #define ENABLE_VGA_RENDER_PS_ALLOCATION SET_PIXEL_CLOCK_PS_ALLOCATION
  1802. /****************************************************************************/
  1803. // Structures used by ###
  1804. /****************************************************************************/
  1805. typedef struct _MEMORY_TRAINING_PARAMETERS
  1806. {
  1807. ULONG ulTargetMemoryClock; //In 10Khz unit
  1808. }MEMORY_TRAINING_PARAMETERS;
  1809. #define MEMORY_TRAINING_PS_ALLOCATION MEMORY_TRAINING_PARAMETERS
  1810. typedef struct _MEMORY_TRAINING_PARAMETERS_V1_2
  1811. {
  1812. USHORT usMemTrainingMode;
  1813. USHORT usReserved;
  1814. }MEMORY_TRAINING_PARAMETERS_V1_2;
  1815. //usMemTrainingMode
  1816. #define NORMAL_MEMORY_TRAINING_MODE 0
  1817. #define ENTER_DRAM_SELFREFRESH_MODE 1
  1818. #define EXIT_DRAM_SELFRESH_MODE 2
  1819. /****************************LVDS and other encoder command table definitions **********************/
  1820. /****************************************************************************/
  1821. // Structures used by LVDSEncoderControlTable (Before DEC30)
  1822. // LVTMAEncoderControlTable (Before DEC30)
  1823. // TMDSAEncoderControlTable (Before DEC30)
  1824. /****************************************************************************/
  1825. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS
  1826. {
  1827. USHORT usPixelClock; // in 10KHz; for bios convenient
  1828. UCHAR ucMisc; // bit0=0: Enable single link
  1829. // =1: Enable dual link
  1830. // Bit1=0: 666RGB
  1831. // =1: 888RGB
  1832. UCHAR ucAction; // 0: turn off encoder
  1833. // 1: setup and turn on encoder
  1834. }LVDS_ENCODER_CONTROL_PARAMETERS;
  1835. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION LVDS_ENCODER_CONTROL_PARAMETERS
  1836. #define TMDS1_ENCODER_CONTROL_PARAMETERS LVDS_ENCODER_CONTROL_PARAMETERS
  1837. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION TMDS1_ENCODER_CONTROL_PARAMETERS
  1838. #define TMDS2_ENCODER_CONTROL_PARAMETERS TMDS1_ENCODER_CONTROL_PARAMETERS
  1839. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION TMDS2_ENCODER_CONTROL_PARAMETERS
  1840. //ucTableFormatRevision=1,ucTableContentRevision=2
  1841. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1842. {
  1843. USHORT usPixelClock; // in 10KHz; for bios convenient
  1844. UCHAR ucMisc; // see PANEL_ENCODER_MISC_xx defintions below
  1845. UCHAR ucAction; // 0: turn off encoder
  1846. // 1: setup and turn on encoder
  1847. UCHAR ucTruncate; // bit0=0: Disable truncate
  1848. // =1: Enable truncate
  1849. // bit4=0: 666RGB
  1850. // =1: 888RGB
  1851. UCHAR ucSpatial; // bit0=0: Disable spatial dithering
  1852. // =1: Enable spatial dithering
  1853. // bit4=0: 666RGB
  1854. // =1: 888RGB
  1855. UCHAR ucTemporal; // bit0=0: Disable temporal dithering
  1856. // =1: Enable temporal dithering
  1857. // bit4=0: 666RGB
  1858. // =1: 888RGB
  1859. // bit5=0: Gray level 2
  1860. // =1: Gray level 4
  1861. UCHAR ucFRC; // bit4=0: 25FRC_SEL pattern E
  1862. // =1: 25FRC_SEL pattern F
  1863. // bit6:5=0: 50FRC_SEL pattern A
  1864. // =1: 50FRC_SEL pattern B
  1865. // =2: 50FRC_SEL pattern C
  1866. // =3: 50FRC_SEL pattern D
  1867. // bit7=0: 75FRC_SEL pattern E
  1868. // =1: 75FRC_SEL pattern F
  1869. }LVDS_ENCODER_CONTROL_PARAMETERS_V2;
  1870. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1871. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1872. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1873. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1874. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS2_ENCODER_CONTROL_PARAMETERS_V2
  1875. #define LVDS_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1876. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1877. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1878. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS1_ENCODER_CONTROL_PARAMETERS_V3
  1879. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1880. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS2_ENCODER_CONTROL_PARAMETERS_V3
  1881. /****************************************************************************/
  1882. // Structures used by ###
  1883. /****************************************************************************/
  1884. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS
  1885. {
  1886. UCHAR ucEnable; // Enable or Disable External TMDS encoder
  1887. UCHAR ucMisc; // Bit0=0:Enable Single link;=1:Enable Dual link;Bit1 {=0:666RGB, =1:888RGB}
  1888. UCHAR ucPadding[2];
  1889. }ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS;
  1890. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION
  1891. {
  1892. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS sXTmdsEncoder;
  1893. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1894. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION;
  1895. #define ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1896. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2
  1897. {
  1898. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 sXTmdsEncoder;
  1899. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1900. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2;
  1901. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION
  1902. {
  1903. DIG_ENCODER_CONTROL_PARAMETERS sDigEncoder;
  1904. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1905. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION;
  1906. /****************************************************************************/
  1907. // Structures used by DVOEncoderControlTable
  1908. /****************************************************************************/
  1909. //ucTableFormatRevision=1,ucTableContentRevision=3
  1910. //ucDVOConfig:
  1911. #define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1912. #define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1913. #define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1914. #define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1915. #define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1916. #define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1917. #define DVO_ENCODER_CONFIG_24BIT 0x08
  1918. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V3
  1919. {
  1920. USHORT usPixelClock;
  1921. UCHAR ucDVOConfig;
  1922. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  1923. UCHAR ucReseved[4];
  1924. }DVO_ENCODER_CONTROL_PARAMETERS_V3;
  1925. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 DVO_ENCODER_CONTROL_PARAMETERS_V3
  1926. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  1927. {
  1928. USHORT usPixelClock;
  1929. UCHAR ucDVOConfig;
  1930. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  1931. UCHAR ucBitPerColor; //please refer to definition of PANEL_xBIT_PER_COLOR
  1932. UCHAR ucReseved[3];
  1933. }DVO_ENCODER_CONTROL_PARAMETERS_V1_4;
  1934. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  1935. //ucTableFormatRevision=1
  1936. //ucTableContentRevision=3 structure is not changed but usMisc add bit 1 as another input for
  1937. // bit1=0: non-coherent mode
  1938. // =1: coherent mode
  1939. //==========================================================================================
  1940. //Only change is here next time when changing encoder parameter definitions again!
  1941. #define LVDS_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1942. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_LAST LVDS_ENCODER_CONTROL_PARAMETERS_LAST
  1943. #define TMDS1_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1944. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS1_ENCODER_CONTROL_PARAMETERS_LAST
  1945. #define TMDS2_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1946. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS2_ENCODER_CONTROL_PARAMETERS_LAST
  1947. #define DVO_ENCODER_CONTROL_PARAMETERS_LAST DVO_ENCODER_CONTROL_PARAMETERS
  1948. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_LAST DVO_ENCODER_CONTROL_PS_ALLOCATION
  1949. //==========================================================================================
  1950. #define PANEL_ENCODER_MISC_DUAL 0x01
  1951. #define PANEL_ENCODER_MISC_COHERENT 0x02
  1952. #define PANEL_ENCODER_MISC_TMDS_LINKB 0x04
  1953. #define PANEL_ENCODER_MISC_HDMI_TYPE 0x08
  1954. #define PANEL_ENCODER_ACTION_DISABLE ATOM_DISABLE
  1955. #define PANEL_ENCODER_ACTION_ENABLE ATOM_ENABLE
  1956. #define PANEL_ENCODER_ACTION_COHERENTSEQ (ATOM_ENABLE+1)
  1957. #define PANEL_ENCODER_TRUNCATE_EN 0x01
  1958. #define PANEL_ENCODER_TRUNCATE_DEPTH 0x10
  1959. #define PANEL_ENCODER_SPATIAL_DITHER_EN 0x01
  1960. #define PANEL_ENCODER_SPATIAL_DITHER_DEPTH 0x10
  1961. #define PANEL_ENCODER_TEMPORAL_DITHER_EN 0x01
  1962. #define PANEL_ENCODER_TEMPORAL_DITHER_DEPTH 0x10
  1963. #define PANEL_ENCODER_TEMPORAL_LEVEL_4 0x20
  1964. #define PANEL_ENCODER_25FRC_MASK 0x10
  1965. #define PANEL_ENCODER_25FRC_E 0x00
  1966. #define PANEL_ENCODER_25FRC_F 0x10
  1967. #define PANEL_ENCODER_50FRC_MASK 0x60
  1968. #define PANEL_ENCODER_50FRC_A 0x00
  1969. #define PANEL_ENCODER_50FRC_B 0x20
  1970. #define PANEL_ENCODER_50FRC_C 0x40
  1971. #define PANEL_ENCODER_50FRC_D 0x60
  1972. #define PANEL_ENCODER_75FRC_MASK 0x80
  1973. #define PANEL_ENCODER_75FRC_E 0x00
  1974. #define PANEL_ENCODER_75FRC_F 0x80
  1975. /****************************************************************************/
  1976. // Structures used by SetVoltageTable
  1977. /****************************************************************************/
  1978. #define SET_VOLTAGE_TYPE_ASIC_VDDC 1
  1979. #define SET_VOLTAGE_TYPE_ASIC_MVDDC 2
  1980. #define SET_VOLTAGE_TYPE_ASIC_MVDDQ 3
  1981. #define SET_VOLTAGE_TYPE_ASIC_VDDCI 4
  1982. #define SET_VOLTAGE_INIT_MODE 5
  1983. #define SET_VOLTAGE_GET_MAX_VOLTAGE 6 //Gets the Max. voltage for the soldered Asic
  1984. #define SET_ASIC_VOLTAGE_MODE_ALL_SOURCE 0x1
  1985. #define SET_ASIC_VOLTAGE_MODE_SOURCE_A 0x2
  1986. #define SET_ASIC_VOLTAGE_MODE_SOURCE_B 0x4
  1987. #define SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE 0x0
  1988. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL 0x1
  1989. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK 0x2
  1990. typedef struct _SET_VOLTAGE_PARAMETERS
  1991. {
  1992. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  1993. UCHAR ucVoltageMode; // To set all, to set source A or source B or ...
  1994. UCHAR ucVoltageIndex; // An index to tell which voltage level
  1995. UCHAR ucReserved;
  1996. }SET_VOLTAGE_PARAMETERS;
  1997. typedef struct _SET_VOLTAGE_PARAMETERS_V2
  1998. {
  1999. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  2000. UCHAR ucVoltageMode; // Not used, maybe use for state machine for differen power mode
  2001. USHORT usVoltageLevel; // real voltage level
  2002. }SET_VOLTAGE_PARAMETERS_V2;
  2003. // used by both SetVoltageTable v1.3 and v1.4
  2004. typedef struct _SET_VOLTAGE_PARAMETERS_V1_3
  2005. {
  2006. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2007. UCHAR ucVoltageMode; // Indicate action: Set voltage level
  2008. USHORT usVoltageLevel; // real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. )
  2009. }SET_VOLTAGE_PARAMETERS_V1_3;
  2010. //ucVoltageType
  2011. #define VOLTAGE_TYPE_VDDC 1
  2012. #define VOLTAGE_TYPE_MVDDC 2
  2013. #define VOLTAGE_TYPE_MVDDQ 3
  2014. #define VOLTAGE_TYPE_VDDCI 4
  2015. #define VOLTAGE_TYPE_VDDGFX 5
  2016. #define VOLTAGE_TYPE_PCC 6
  2017. #define VOLTAGE_TYPE_GENERIC_I2C_1 0x11
  2018. #define VOLTAGE_TYPE_GENERIC_I2C_2 0x12
  2019. #define VOLTAGE_TYPE_GENERIC_I2C_3 0x13
  2020. #define VOLTAGE_TYPE_GENERIC_I2C_4 0x14
  2021. #define VOLTAGE_TYPE_GENERIC_I2C_5 0x15
  2022. #define VOLTAGE_TYPE_GENERIC_I2C_6 0x16
  2023. #define VOLTAGE_TYPE_GENERIC_I2C_7 0x17
  2024. #define VOLTAGE_TYPE_GENERIC_I2C_8 0x18
  2025. #define VOLTAGE_TYPE_GENERIC_I2C_9 0x19
  2026. #define VOLTAGE_TYPE_GENERIC_I2C_10 0x1A
  2027. //SET_VOLTAGE_PARAMETERS_V3.ucVoltageMode
  2028. #define ATOM_SET_VOLTAGE 0 //Set voltage Level
  2029. #define ATOM_INIT_VOLTAGE_REGULATOR 3 //Init Regulator
  2030. #define ATOM_SET_VOLTAGE_PHASE 4 //Set Vregulator Phase, only for SVID/PVID regulator
  2031. #define ATOM_GET_MAX_VOLTAGE 6 //Get Max Voltage, not used from SetVoltageTable v1.3
  2032. #define ATOM_GET_VOLTAGE_LEVEL 6 //Get Voltage level from vitual voltage ID, not used for SetVoltage v1.4
  2033. #define ATOM_GET_LEAKAGE_ID 8 //Get Leakage Voltage Id ( starting from SMU7x IP ), SetVoltage v1.4
  2034. // define vitual voltage id in usVoltageLevel
  2035. #define ATOM_VIRTUAL_VOLTAGE_ID0 0xff01
  2036. #define ATOM_VIRTUAL_VOLTAGE_ID1 0xff02
  2037. #define ATOM_VIRTUAL_VOLTAGE_ID2 0xff03
  2038. #define ATOM_VIRTUAL_VOLTAGE_ID3 0xff04
  2039. #define ATOM_VIRTUAL_VOLTAGE_ID4 0xff05
  2040. #define ATOM_VIRTUAL_VOLTAGE_ID5 0xff06
  2041. #define ATOM_VIRTUAL_VOLTAGE_ID6 0xff07
  2042. #define ATOM_VIRTUAL_VOLTAGE_ID7 0xff08
  2043. typedef struct _SET_VOLTAGE_PS_ALLOCATION
  2044. {
  2045. SET_VOLTAGE_PARAMETERS sASICSetVoltage;
  2046. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  2047. }SET_VOLTAGE_PS_ALLOCATION;
  2048. // New Added from SI for GetVoltageInfoTable, input parameter structure
  2049. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1
  2050. {
  2051. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2052. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  2053. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  2054. ULONG ulReserved;
  2055. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1;
  2056. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_VID
  2057. typedef struct _GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  2058. {
  2059. ULONG ulVotlageGpioState;
  2060. ULONG ulVoltageGPioMask;
  2061. }GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2062. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_STATEx_LEAKAGE_VID
  2063. typedef struct _GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  2064. {
  2065. USHORT usVoltageLevel;
  2066. USHORT usVoltageId; // Voltage Id programmed in Voltage Regulator
  2067. ULONG ulReseved;
  2068. }GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2069. // GetVoltageInfo v1.1 ucVoltageMode
  2070. #define ATOM_GET_VOLTAGE_VID 0x00
  2071. #define ATOM_GET_VOTLAGE_INIT_SEQ 0x03
  2072. #define ATOM_GET_VOLTTAGE_PHASE_PHASE_VID 0x04
  2073. #define ATOM_GET_VOLTAGE_SVID2 0x07 //Get SVI2 Regulator Info
  2074. // for SI, this state map to 0xff02 voltage state in Power Play table, which is power boost state
  2075. #define ATOM_GET_VOLTAGE_STATE0_LEAKAGE_VID 0x10
  2076. // for SI, this state map to 0xff01 voltage state in Power Play table, which is performance state
  2077. #define ATOM_GET_VOLTAGE_STATE1_LEAKAGE_VID 0x11
  2078. #define ATOM_GET_VOLTAGE_STATE2_LEAKAGE_VID 0x12
  2079. #define ATOM_GET_VOLTAGE_STATE3_LEAKAGE_VID 0x13
  2080. // New Added from CI Hawaii for GetVoltageInfoTable, input parameter structure
  2081. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2
  2082. {
  2083. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2084. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  2085. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  2086. ULONG ulSCLKFreq; // Input: when ucVoltageMode= ATOM_GET_VOLTAGE_EVV_VOLTAGE, DPM state SCLK frequency, Define in PPTable SCLK/Voltage dependence table
  2087. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2;
  2088. // New in GetVoltageInfo v1.2 ucVoltageMode
  2089. #define ATOM_GET_VOLTAGE_EVV_VOLTAGE 0x09
  2090. // New Added from CI Hawaii for EVV feature
  2091. typedef struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2
  2092. {
  2093. USHORT usVoltageLevel; // real voltage level in unit of mv
  2094. USHORT usVoltageId; // Voltage Id programmed in Voltage Regulator
  2095. USHORT usTDP_Current; // TDP_Current in unit of 0.01A
  2096. USHORT usTDP_Power; // TDP_Current in unit of 0.1W
  2097. }GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2;
  2098. /****************************************************************************/
  2099. // Structures used by TVEncoderControlTable
  2100. /****************************************************************************/
  2101. typedef struct _TV_ENCODER_CONTROL_PARAMETERS
  2102. {
  2103. USHORT usPixelClock; // in 10KHz; for bios convenient
  2104. UCHAR ucTvStandard; // See definition "ATOM_TV_NTSC ..."
  2105. UCHAR ucAction; // 0: turn off encoder
  2106. // 1: setup and turn on encoder
  2107. }TV_ENCODER_CONTROL_PARAMETERS;
  2108. typedef struct _TV_ENCODER_CONTROL_PS_ALLOCATION
  2109. {
  2110. TV_ENCODER_CONTROL_PARAMETERS sTVEncoder;
  2111. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; // Don't set this one
  2112. }TV_ENCODER_CONTROL_PS_ALLOCATION;
  2113. //==============================Data Table Portion====================================
  2114. /****************************************************************************/
  2115. // Structure used in Data.mtb
  2116. /****************************************************************************/
  2117. typedef struct _ATOM_MASTER_LIST_OF_DATA_TABLES
  2118. {
  2119. USHORT UtilityPipeLine; // Offest for the utility to get parser info,Don't change this position!
  2120. USHORT MultimediaCapabilityInfo; // Only used by MM Lib,latest version 1.1, not configuable from Bios, need to include the table to build Bios
  2121. USHORT MultimediaConfigInfo; // Only used by MM Lib,latest version 2.1, not configuable from Bios, need to include the table to build Bios
  2122. USHORT StandardVESA_Timing; // Only used by Bios
  2123. USHORT FirmwareInfo; // Shared by various SW components,latest version 1.4
  2124. USHORT PaletteData; // Only used by BIOS
  2125. USHORT LCD_Info; // Shared by various SW components,latest version 1.3, was called LVDS_Info
  2126. USHORT DIGTransmitterInfo; // Internal used by VBIOS only version 3.1
  2127. USHORT AnalogTV_Info; // Shared by various SW components,latest version 1.1
  2128. USHORT SupportedDevicesInfo; // Will be obsolete from R600
  2129. USHORT GPIO_I2C_Info; // Shared by various SW components,latest version 1.2 will be used from R600
  2130. USHORT VRAM_UsageByFirmware; // Shared by various SW components,latest version 1.3 will be used from R600
  2131. USHORT GPIO_Pin_LUT; // Shared by various SW components,latest version 1.1
  2132. USHORT VESA_ToInternalModeLUT; // Only used by Bios
  2133. USHORT ComponentVideoInfo; // Shared by various SW components,latest version 2.1 will be used from R600
  2134. USHORT PowerPlayInfo; // Shared by various SW components,latest version 2.1,new design from R600
  2135. USHORT GPUVirtualizationInfo; // Will be obsolete from R600
  2136. USHORT SaveRestoreInfo; // Only used by Bios
  2137. USHORT PPLL_SS_Info; // Shared by various SW components,latest version 1.2, used to call SS_Info, change to new name because of int ASIC SS info
  2138. USHORT OemInfo; // Defined and used by external SW, should be obsolete soon
  2139. USHORT XTMDS_Info; // Will be obsolete from R600
  2140. USHORT MclkSS_Info; // Shared by various SW components,latest version 1.1, only enabled when ext SS chip is used
  2141. USHORT Object_Header; // Shared by various SW components,latest version 1.1
  2142. USHORT IndirectIOAccess; // Only used by Bios,this table position can't change at all!!
  2143. USHORT MC_InitParameter; // Only used by command table
  2144. USHORT ASIC_VDDC_Info; // Will be obsolete from R600
  2145. USHORT ASIC_InternalSS_Info; // New tabel name from R600, used to be called "ASIC_MVDDC_Info"
  2146. USHORT TV_VideoMode; // Only used by command table
  2147. USHORT VRAM_Info; // Only used by command table, latest version 1.3
  2148. USHORT MemoryTrainingInfo; // Used for VBIOS and Diag utility for memory training purpose since R600. the new table rev start from 2.1
  2149. USHORT IntegratedSystemInfo; // Shared by various SW components
  2150. USHORT ASIC_ProfilingInfo; // New table name from R600, used to be called "ASIC_VDDCI_Info" for pre-R600
  2151. USHORT VoltageObjectInfo; // Shared by various SW components, latest version 1.1
  2152. USHORT PowerSourceInfo; // Shared by various SW components, latest versoin 1.1
  2153. USHORT ServiceInfo;
  2154. }ATOM_MASTER_LIST_OF_DATA_TABLES;
  2155. typedef struct _ATOM_MASTER_DATA_TABLE
  2156. {
  2157. ATOM_COMMON_TABLE_HEADER sHeader;
  2158. ATOM_MASTER_LIST_OF_DATA_TABLES ListOfDataTables;
  2159. }ATOM_MASTER_DATA_TABLE;
  2160. // For backward compatible
  2161. #define LVDS_Info LCD_Info
  2162. #define DAC_Info PaletteData
  2163. #define TMDS_Info DIGTransmitterInfo
  2164. #define CompassionateData GPUVirtualizationInfo
  2165. /****************************************************************************/
  2166. // Structure used in MultimediaCapabilityInfoTable
  2167. /****************************************************************************/
  2168. typedef struct _ATOM_MULTIMEDIA_CAPABILITY_INFO
  2169. {
  2170. ATOM_COMMON_TABLE_HEADER sHeader;
  2171. ULONG ulSignature; // HW info table signature string "$ATI"
  2172. UCHAR ucI2C_Type; // I2C type (normal GP_IO, ImpactTV GP_IO, Dedicated I2C pin, etc)
  2173. UCHAR ucTV_OutInfo; // Type of TV out supported (3:0) and video out crystal frequency (6:4) and TV data port (7)
  2174. UCHAR ucVideoPortInfo; // Provides the video port capabilities
  2175. UCHAR ucHostPortInfo; // Provides host port configuration information
  2176. }ATOM_MULTIMEDIA_CAPABILITY_INFO;
  2177. /****************************************************************************/
  2178. // Structure used in MultimediaConfigInfoTable
  2179. /****************************************************************************/
  2180. typedef struct _ATOM_MULTIMEDIA_CONFIG_INFO
  2181. {
  2182. ATOM_COMMON_TABLE_HEADER sHeader;
  2183. ULONG ulSignature; // MM info table signature sting "$MMT"
  2184. UCHAR ucTunerInfo; // Type of tuner installed on the adapter (4:0) and video input for tuner (7:5)
  2185. UCHAR ucAudioChipInfo; // List the audio chip type (3:0) product type (4) and OEM revision (7:5)
  2186. UCHAR ucProductID; // Defines as OEM ID or ATI board ID dependent on product type setting
  2187. UCHAR ucMiscInfo1; // Tuner voltage (1:0) HW teletext support (3:2) FM audio decoder (5:4) reserved (6) audio scrambling (7)
  2188. UCHAR ucMiscInfo2; // I2S input config (0) I2S output config (1) I2S Audio Chip (4:2) SPDIF Output Config (5) reserved (7:6)
  2189. UCHAR ucMiscInfo3; // Video Decoder Type (3:0) Video In Standard/Crystal (7:4)
  2190. UCHAR ucMiscInfo4; // Video Decoder Host Config (2:0) reserved (7:3)
  2191. UCHAR ucVideoInput0Info;// Video Input 0 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2192. UCHAR ucVideoInput1Info;// Video Input 1 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2193. UCHAR ucVideoInput2Info;// Video Input 2 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2194. UCHAR ucVideoInput3Info;// Video Input 3 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2195. UCHAR ucVideoInput4Info;// Video Input 4 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2196. }ATOM_MULTIMEDIA_CONFIG_INFO;
  2197. /****************************************************************************/
  2198. // Structures used in FirmwareInfoTable
  2199. /****************************************************************************/
  2200. // usBIOSCapability Defintion:
  2201. // Bit 0 = 0: Bios image is not Posted, =1:Bios image is Posted;
  2202. // Bit 1 = 0: Dual CRTC is not supported, =1: Dual CRTC is supported;
  2203. // Bit 2 = 0: Extended Desktop is not supported, =1: Extended Desktop is supported;
  2204. // Others: Reserved
  2205. #define ATOM_BIOS_INFO_ATOM_FIRMWARE_POSTED 0x0001
  2206. #define ATOM_BIOS_INFO_DUAL_CRTC_SUPPORT 0x0002
  2207. #define ATOM_BIOS_INFO_EXTENDED_DESKTOP_SUPPORT 0x0004
  2208. #define ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT 0x0008 // (valid from v1.1 ~v1.4):=1: memclk SS enable, =0 memclk SS disable.
  2209. #define ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT 0x0010 // (valid from v1.1 ~v1.4):=1: engclk SS enable, =0 engclk SS disable.
  2210. #define ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU 0x0020
  2211. #define ATOM_BIOS_INFO_WMI_SUPPORT 0x0040
  2212. #define ATOM_BIOS_INFO_PPMODE_ASSIGNGED_BY_SYSTEM 0x0080
  2213. #define ATOM_BIOS_INFO_HYPERMEMORY_SUPPORT 0x0100
  2214. #define ATOM_BIOS_INFO_HYPERMEMORY_SIZE_MASK 0x1E00
  2215. #define ATOM_BIOS_INFO_VPOST_WITHOUT_FIRST_MODE_SET 0x2000
  2216. #define ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE 0x4000
  2217. #define ATOM_BIOS_INFO_MEMORY_CLOCK_EXT_SS_SUPPORT 0x0008 // (valid from v2.1 ): =1: memclk ss enable with external ss chip
  2218. #define ATOM_BIOS_INFO_ENGINE_CLOCK_EXT_SS_SUPPORT 0x0010 // (valid from v2.1 ): =1: engclk ss enable with external ss chip
  2219. #ifndef _H2INC
  2220. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2221. typedef struct _ATOM_FIRMWARE_CAPABILITY
  2222. {
  2223. #if ATOM_BIG_ENDIAN
  2224. USHORT Reserved:1;
  2225. USHORT SCL2Redefined:1;
  2226. USHORT PostWithoutModeSet:1;
  2227. USHORT HyperMemory_Size:4;
  2228. USHORT HyperMemory_Support:1;
  2229. USHORT PPMode_Assigned:1;
  2230. USHORT WMI_SUPPORT:1;
  2231. USHORT GPUControlsBL:1;
  2232. USHORT EngineClockSS_Support:1;
  2233. USHORT MemoryClockSS_Support:1;
  2234. USHORT ExtendedDesktopSupport:1;
  2235. USHORT DualCRTC_Support:1;
  2236. USHORT FirmwarePosted:1;
  2237. #else
  2238. USHORT FirmwarePosted:1;
  2239. USHORT DualCRTC_Support:1;
  2240. USHORT ExtendedDesktopSupport:1;
  2241. USHORT MemoryClockSS_Support:1;
  2242. USHORT EngineClockSS_Support:1;
  2243. USHORT GPUControlsBL:1;
  2244. USHORT WMI_SUPPORT:1;
  2245. USHORT PPMode_Assigned:1;
  2246. USHORT HyperMemory_Support:1;
  2247. USHORT HyperMemory_Size:4;
  2248. USHORT PostWithoutModeSet:1;
  2249. USHORT SCL2Redefined:1;
  2250. USHORT Reserved:1;
  2251. #endif
  2252. }ATOM_FIRMWARE_CAPABILITY;
  2253. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2254. {
  2255. ATOM_FIRMWARE_CAPABILITY sbfAccess;
  2256. USHORT susAccess;
  2257. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2258. #else
  2259. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2260. {
  2261. USHORT susAccess;
  2262. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2263. #endif
  2264. typedef struct _ATOM_FIRMWARE_INFO
  2265. {
  2266. ATOM_COMMON_TABLE_HEADER sHeader;
  2267. ULONG ulFirmwareRevision;
  2268. ULONG ulDefaultEngineClock; //In 10Khz unit
  2269. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2270. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2271. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2272. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2273. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2274. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2275. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2276. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2277. UCHAR ucASICMaxTemperature;
  2278. UCHAR ucPadding[3]; //Don't use them
  2279. ULONG aulReservedForBIOS[3]; //Don't use them
  2280. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2281. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2282. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2283. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2284. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2285. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2286. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2287. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2288. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2289. USHORT usMinPixelClockPLL_Output; //In 10Khz unit, the definitions above can't change!!!
  2290. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2291. USHORT usReferenceClock; //In 10Khz unit
  2292. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2293. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2294. UCHAR ucDesign_ID; //Indicate what is the board design
  2295. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2296. }ATOM_FIRMWARE_INFO;
  2297. typedef struct _ATOM_FIRMWARE_INFO_V1_2
  2298. {
  2299. ATOM_COMMON_TABLE_HEADER sHeader;
  2300. ULONG ulFirmwareRevision;
  2301. ULONG ulDefaultEngineClock; //In 10Khz unit
  2302. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2303. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2304. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2305. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2306. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2307. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2308. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2309. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2310. UCHAR ucASICMaxTemperature;
  2311. UCHAR ucMinAllowedBL_Level;
  2312. UCHAR ucPadding[2]; //Don't use them
  2313. ULONG aulReservedForBIOS[2]; //Don't use them
  2314. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2315. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2316. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2317. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2318. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2319. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2320. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2321. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2322. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2323. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2324. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2325. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2326. USHORT usReferenceClock; //In 10Khz unit
  2327. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2328. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2329. UCHAR ucDesign_ID; //Indicate what is the board design
  2330. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2331. }ATOM_FIRMWARE_INFO_V1_2;
  2332. typedef struct _ATOM_FIRMWARE_INFO_V1_3
  2333. {
  2334. ATOM_COMMON_TABLE_HEADER sHeader;
  2335. ULONG ulFirmwareRevision;
  2336. ULONG ulDefaultEngineClock; //In 10Khz unit
  2337. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2338. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2339. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2340. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2341. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2342. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2343. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2344. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2345. UCHAR ucASICMaxTemperature;
  2346. UCHAR ucMinAllowedBL_Level;
  2347. UCHAR ucPadding[2]; //Don't use them
  2348. ULONG aulReservedForBIOS; //Don't use them
  2349. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2350. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2351. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2352. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2353. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2354. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2355. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2356. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2357. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2358. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2359. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2360. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2361. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2362. USHORT usReferenceClock; //In 10Khz unit
  2363. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2364. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2365. UCHAR ucDesign_ID; //Indicate what is the board design
  2366. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2367. }ATOM_FIRMWARE_INFO_V1_3;
  2368. typedef struct _ATOM_FIRMWARE_INFO_V1_4
  2369. {
  2370. ATOM_COMMON_TABLE_HEADER sHeader;
  2371. ULONG ulFirmwareRevision;
  2372. ULONG ulDefaultEngineClock; //In 10Khz unit
  2373. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2374. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2375. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2376. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2377. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2378. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2379. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2380. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2381. UCHAR ucASICMaxTemperature;
  2382. UCHAR ucMinAllowedBL_Level;
  2383. USHORT usBootUpVDDCVoltage; //In MV unit
  2384. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2385. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2386. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2387. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2388. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2389. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2390. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2391. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2392. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2393. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2394. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2395. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2396. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2397. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2398. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2399. USHORT usReferenceClock; //In 10Khz unit
  2400. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2401. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2402. UCHAR ucDesign_ID; //Indicate what is the board design
  2403. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2404. }ATOM_FIRMWARE_INFO_V1_4;
  2405. //the structure below to be used from Cypress
  2406. typedef struct _ATOM_FIRMWARE_INFO_V2_1
  2407. {
  2408. ATOM_COMMON_TABLE_HEADER sHeader;
  2409. ULONG ulFirmwareRevision;
  2410. ULONG ulDefaultEngineClock; //In 10Khz unit
  2411. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2412. ULONG ulReserved1;
  2413. ULONG ulReserved2;
  2414. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2415. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2416. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2417. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock
  2418. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit
  2419. UCHAR ucReserved1; //Was ucASICMaxTemperature;
  2420. UCHAR ucMinAllowedBL_Level;
  2421. USHORT usBootUpVDDCVoltage; //In MV unit
  2422. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2423. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2424. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2425. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2426. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2427. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2428. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2429. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2430. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2431. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2432. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2433. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2434. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2435. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2436. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2437. USHORT usCoreReferenceClock; //In 10Khz unit
  2438. USHORT usMemoryReferenceClock; //In 10Khz unit
  2439. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2440. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2441. UCHAR ucReserved4[3];
  2442. }ATOM_FIRMWARE_INFO_V2_1;
  2443. //the structure below to be used from NI
  2444. //ucTableFormatRevision=2
  2445. //ucTableContentRevision=2
  2446. typedef struct _PRODUCT_BRANDING
  2447. {
  2448. UCHAR ucEMBEDDED_CAP:2; // Bit[1:0] Embedded feature level
  2449. UCHAR ucReserved:2; // Bit[3:2] Reserved
  2450. UCHAR ucBRANDING_ID:4; // Bit[7:4] Branding ID
  2451. }PRODUCT_BRANDING;
  2452. typedef struct _ATOM_FIRMWARE_INFO_V2_2
  2453. {
  2454. ATOM_COMMON_TABLE_HEADER sHeader;
  2455. ULONG ulFirmwareRevision;
  2456. ULONG ulDefaultEngineClock; //In 10Khz unit
  2457. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2458. ULONG ulSPLL_OutputFreq; //In 10Khz unit
  2459. ULONG ulGPUPLL_OutputFreq; //In 10Khz unit
  2460. ULONG ulReserved1; //Was ulMaxEngineClockPLL_Output; //In 10Khz unit*
  2461. ULONG ulReserved2; //Was ulMaxMemoryClockPLL_Output; //In 10Khz unit*
  2462. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2463. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock ?
  2464. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit. This is the frequency before DCDTO, corresponding to usBootUpVDDCVoltage.
  2465. UCHAR ucReserved3; //Was ucASICMaxTemperature;
  2466. UCHAR ucMinAllowedBL_Level;
  2467. USHORT usBootUpVDDCVoltage; //In MV unit
  2468. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2469. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2470. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2471. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2472. UCHAR ucRemoteDisplayConfig;
  2473. UCHAR ucReserved5[3]; //Was usMinEngineClockPLL_Input and usMaxEngineClockPLL_Input
  2474. ULONG ulReserved6; //Was usMinEngineClockPLL_Output and usMinMemoryClockPLL_Input
  2475. ULONG ulReserved7; //Was usMaxMemoryClockPLL_Input and usMinMemoryClockPLL_Output
  2476. USHORT usReserved11; //Was usMaxPixelClock; //In 10Khz unit, Max. Pclk used only for DAC
  2477. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2478. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2479. USHORT usBootUpVDDCIVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2480. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2481. USHORT usCoreReferenceClock; //In 10Khz unit
  2482. USHORT usMemoryReferenceClock; //In 10Khz unit
  2483. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2484. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2485. UCHAR ucCoolingSolution_ID; //0: Air cooling; 1: Liquid cooling ... [COOLING_SOLUTION]
  2486. PRODUCT_BRANDING ucProductBranding; // Bit[7:4]ucBRANDING_ID: Branding ID, Bit[3:2]ucReserved: Reserved, Bit[1:0]ucEMBEDDED_CAP: Embedded feature level.
  2487. UCHAR ucReserved9;
  2488. USHORT usBootUpMVDDCVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2489. USHORT usBootUpVDDGFXVoltage; //In unit of mv;
  2490. ULONG ulReserved10[3]; // New added comparing to previous version
  2491. }ATOM_FIRMWARE_INFO_V2_2;
  2492. #define ATOM_FIRMWARE_INFO_LAST ATOM_FIRMWARE_INFO_V2_2
  2493. // definition of ucRemoteDisplayConfig
  2494. #define REMOTE_DISPLAY_DISABLE 0x00
  2495. #define REMOTE_DISPLAY_ENABLE 0x01
  2496. /****************************************************************************/
  2497. // Structures used in IntegratedSystemInfoTable
  2498. /****************************************************************************/
  2499. #define IGP_CAP_FLAG_DYNAMIC_CLOCK_EN 0x2
  2500. #define IGP_CAP_FLAG_AC_CARD 0x4
  2501. #define IGP_CAP_FLAG_SDVO_CARD 0x8
  2502. #define IGP_CAP_FLAG_POSTDIV_BY_2_MODE 0x10
  2503. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO
  2504. {
  2505. ATOM_COMMON_TABLE_HEADER sHeader;
  2506. ULONG ulBootUpEngineClock; //in 10kHz unit
  2507. ULONG ulBootUpMemoryClock; //in 10kHz unit
  2508. ULONG ulMaxSystemMemoryClock; //in 10kHz unit
  2509. ULONG ulMinSystemMemoryClock; //in 10kHz unit
  2510. UCHAR ucNumberOfCyclesInPeriodHi;
  2511. UCHAR ucLCDTimingSel; //=0:not valid.!=0 sel this timing descriptor from LCD EDID.
  2512. USHORT usReserved1;
  2513. USHORT usInterNBVoltageLow; //An intermidiate PMW value to set the voltage
  2514. USHORT usInterNBVoltageHigh; //Another intermidiate PMW value to set the voltage
  2515. ULONG ulReserved[2];
  2516. USHORT usFSBClock; //In MHz unit
  2517. USHORT usCapabilityFlag; //Bit0=1 indicates the fake HDMI support,Bit1=0/1 for Dynamic clocking dis/enable
  2518. //Bit[3:2]== 0:No PCIE card, 1:AC card, 2:SDVO card
  2519. //Bit[4]==1: P/2 mode, ==0: P/1 mode
  2520. USHORT usPCIENBCfgReg7; //bit[7:0]=MUX_Sel, bit[9:8]=MUX_SEL_LEVEL2, bit[10]=Lane_Reversal
  2521. USHORT usK8MemoryClock; //in MHz unit
  2522. USHORT usK8SyncStartDelay; //in 0.01 us unit
  2523. USHORT usK8DataReturnTime; //in 0.01 us unit
  2524. UCHAR ucMaxNBVoltage;
  2525. UCHAR ucMinNBVoltage;
  2526. UCHAR ucMemoryType; //[7:4]=1:DDR1;=2:DDR2;=3:DDR3.[3:0] is reserved
  2527. UCHAR ucNumberOfCyclesInPeriod; //CG.FVTHROT_PWM_CTRL_REG0.NumberOfCyclesInPeriod
  2528. UCHAR ucStartingPWM_HighTime; //CG.FVTHROT_PWM_CTRL_REG0.StartingPWM_HighTime
  2529. UCHAR ucHTLinkWidth; //16 bit vs. 8 bit
  2530. UCHAR ucMaxNBVoltageHigh;
  2531. UCHAR ucMinNBVoltageHigh;
  2532. }ATOM_INTEGRATED_SYSTEM_INFO;
  2533. /* Explanation on entries in ATOM_INTEGRATED_SYSTEM_INFO
  2534. ulBootUpMemoryClock: For Intel IGP,it's the UMA system memory clock
  2535. For AMD IGP,it's 0 if no SidePort memory installed or it's the boot-up SidePort memory clock
  2536. ulMaxSystemMemoryClock: For Intel IGP,it's the Max freq from memory SPD if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2537. For AMD IGP,for now this can be 0
  2538. ulMinSystemMemoryClock: For Intel IGP,it's 133MHz if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2539. For AMD IGP,for now this can be 0
  2540. usFSBClock: For Intel IGP,it's FSB Freq
  2541. For AMD IGP,it's HT Link Speed
  2542. usK8MemoryClock: For AMD IGP only. For RevF CPU, set it to 200
  2543. usK8SyncStartDelay: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2544. usK8DataReturnTime: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2545. VC:Voltage Control
  2546. ucMaxNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2547. ucMinNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2548. ucNumberOfCyclesInPeriod: Indicate how many cycles when PWM duty is 100%. low 8 bits of the value.
  2549. ucNumberOfCyclesInPeriodHi: Indicate how many cycles when PWM duty is 100%. high 8 bits of the value.If the PWM has an inverter,set bit [7]==1,otherwise set it 0
  2550. ucMaxNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2551. ucMinNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2552. usInterNBVoltageLow: Voltage regulator dependent PWM value. The value makes the the voltage >=Min NB voltage but <=InterNBVoltageHigh. Set this to 0x0000 if VC without PWM or no VC at all.
  2553. usInterNBVoltageHigh: Voltage regulator dependent PWM value. The value makes the the voltage >=InterNBVoltageLow but <=Max NB voltage.Set this to 0x0000 if VC without PWM or no VC at all.
  2554. */
  2555. /*
  2556. The following IGP table is introduced from RS780, which is supposed to be put by SBIOS in FB before IGP VBIOS starts VPOST;
  2557. Then VBIOS will copy the whole structure to its image so all GPU SW components can access this data structure to get whatever they need.
  2558. The enough reservation should allow us to never change table revisions. Whenever needed, a GPU SW component can use reserved portion for new data entries.
  2559. SW components can access the IGP system infor structure in the same way as before
  2560. */
  2561. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V2
  2562. {
  2563. ATOM_COMMON_TABLE_HEADER sHeader;
  2564. ULONG ulBootUpEngineClock; //in 10kHz unit
  2565. ULONG ulReserved1[2]; //must be 0x0 for the reserved
  2566. ULONG ulBootUpUMAClock; //in 10kHz unit
  2567. ULONG ulBootUpSidePortClock; //in 10kHz unit
  2568. ULONG ulMinSidePortClock; //in 10kHz unit
  2569. ULONG ulReserved2[6]; //must be 0x0 for the reserved
  2570. ULONG ulSystemConfig; //see explanation below
  2571. ULONG ulBootUpReqDisplayVector;
  2572. ULONG ulOtherDisplayMisc;
  2573. ULONG ulDDISlot1Config;
  2574. ULONG ulDDISlot2Config;
  2575. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2576. UCHAR ucUMAChannelNumber;
  2577. UCHAR ucDockingPinBit;
  2578. UCHAR ucDockingPinPolarity;
  2579. ULONG ulDockingPinCFGInfo;
  2580. ULONG ulCPUCapInfo;
  2581. USHORT usNumberOfCyclesInPeriod;
  2582. USHORT usMaxNBVoltage;
  2583. USHORT usMinNBVoltage;
  2584. USHORT usBootUpNBVoltage;
  2585. ULONG ulHTLinkFreq; //in 10Khz
  2586. USHORT usMinHTLinkWidth;
  2587. USHORT usMaxHTLinkWidth;
  2588. USHORT usUMASyncStartDelay;
  2589. USHORT usUMADataReturnTime;
  2590. USHORT usLinkStatusZeroTime;
  2591. USHORT usDACEfuse; //for storing badgap value (for RS880 only)
  2592. ULONG ulHighVoltageHTLinkFreq; // in 10Khz
  2593. ULONG ulLowVoltageHTLinkFreq; // in 10Khz
  2594. USHORT usMaxUpStreamHTLinkWidth;
  2595. USHORT usMaxDownStreamHTLinkWidth;
  2596. USHORT usMinUpStreamHTLinkWidth;
  2597. USHORT usMinDownStreamHTLinkWidth;
  2598. USHORT usFirmwareVersion; //0 means FW is not supported. Otherwise it's the FW version loaded by SBIOS and driver should enable FW.
  2599. USHORT usFullT0Time; // Input to calculate minimum HT link change time required by NB P-State. Unit is 0.01us.
  2600. ULONG ulReserved3[96]; //must be 0x0
  2601. }ATOM_INTEGRATED_SYSTEM_INFO_V2;
  2602. /*
  2603. ulBootUpEngineClock: Boot-up Engine Clock in 10Khz;
  2604. ulBootUpUMAClock: Boot-up UMA Clock in 10Khz; it must be 0x0 when UMA is not present
  2605. ulBootUpSidePortClock: Boot-up SidePort Clock in 10Khz; it must be 0x0 when SidePort Memory is not present,this could be equal to or less than maximum supported Sideport memory clock
  2606. ulSystemConfig:
  2607. Bit[0]=1: PowerExpress mode =0 Non-PowerExpress mode;
  2608. Bit[1]=1: system boots up at AMD overdrived state or user customized mode. In this case, driver will just stick to this boot-up mode. No other PowerPlay state
  2609. =0: system boots up at driver control state. Power state depends on PowerPlay table.
  2610. Bit[2]=1: PWM method is used on NB voltage control. =0: GPIO method is used.
  2611. Bit[3]=1: Only one power state(Performance) will be supported.
  2612. =0: Multiple power states supported from PowerPlay table.
  2613. Bit[4]=1: CLMC is supported and enabled on current system.
  2614. =0: CLMC is not supported or enabled on current system. SBIOS need to support HT link/freq change through ATIF interface.
  2615. Bit[5]=1: Enable CDLW for all driver control power states. Max HT width is from SBIOS, while Min HT width is determined by display requirement.
  2616. =0: CDLW is disabled. If CLMC is enabled case, Min HT width will be set equal to Max HT width. If CLMC disabled case, Max HT width will be applied.
  2617. Bit[6]=1: High Voltage requested for all power states. In this case, voltage will be forced at 1.1v and powerplay table voltage drop/throttling request will be ignored.
  2618. =0: Voltage settings is determined by powerplay table.
  2619. Bit[7]=1: Enable CLMC as hybrid Mode. CDLD and CILR will be disabled in this case and we're using legacy C1E. This is workaround for CPU(Griffin) performance issue.
  2620. =0: Enable CLMC as regular mode, CDLD and CILR will be enabled.
  2621. Bit[8]=1: CDLF is supported and enabled on current system.
  2622. =0: CDLF is not supported or enabled on current system.
  2623. Bit[9]=1: DLL Shut Down feature is enabled on current system.
  2624. =0: DLL Shut Down feature is not enabled or supported on current system.
  2625. ulBootUpReqDisplayVector: This dword is a bit vector indicates what display devices are requested during boot-up. Refer to ATOM_DEVICE_xxx_SUPPORT for the bit vector definitions.
  2626. ulOtherDisplayMisc: [15:8]- Bootup LCD Expansion selection; 0-center, 1-full panel size expansion;
  2627. [7:0] - BootupTV standard selection; This is a bit vector to indicate what TV standards are supported by the system. Refer to ucTVSuppportedStd definition;
  2628. ulDDISlot1Config: Describes the PCIE lane configuration on this DDI PCIE slot (ADD2 card) or connector (Mobile design).
  2629. [3:0] - Bit vector to indicate PCIE lane config of the DDI slot/connector on chassis (bit 0=1 lane 3:0; bit 1=1 lane 7:4; bit 2=1 lane 11:8; bit 3=1 lane 15:12)
  2630. [7:4] - Bit vector to indicate PCIE lane config of the same DDI slot/connector on docking station (bit 4=1 lane 3:0; bit 5=1 lane 7:4; bit 6=1 lane 11:8; bit 7=1 lane 15:12)
  2631. When a DDI connector is not "paired" (meaming two connections mutualexclusive on chassis or docking, only one of them can be connected at one time.
  2632. in both chassis and docking, SBIOS has to duplicate the same PCIE lane info from chassis to docking or vice versa. For example:
  2633. one DDI connector is only populated in docking with PCIE lane 8-11, but there is no paired connection on chassis, SBIOS has to copy bit 6 to bit 2.
  2634. [15:8] - Lane configuration attribute;
  2635. [23:16]- Connector type, possible value:
  2636. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D
  2637. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D
  2638. CONNECTOR_OBJECT_ID_HDMI_TYPE_A
  2639. CONNECTOR_OBJECT_ID_DISPLAYPORT
  2640. CONNECTOR_OBJECT_ID_eDP
  2641. [31:24]- Reserved
  2642. ulDDISlot2Config: Same as Slot1.
  2643. ucMemoryType: SidePort memory type, set it to 0x0 when Sideport memory is not installed. Driver needs this info to change sideport memory clock. Not for display in CCC.
  2644. For IGP, Hypermemory is the only memory type showed in CCC.
  2645. ucUMAChannelNumber: how many channels for the UMA;
  2646. ulDockingPinCFGInfo: [15:0]-Bus/Device/Function # to CFG to read this Docking Pin; [31:16]-reg offset in CFG to read this pin
  2647. ucDockingPinBit: which bit in this register to read the pin status;
  2648. ucDockingPinPolarity:Polarity of the pin when docked;
  2649. ulCPUCapInfo: [7:0]=1:Griffin;[7:0]=2:Greyhound;[7:0]=3:K8, [7:0]=4:Pharaoh, other bits reserved for now and must be 0x0
  2650. usNumberOfCyclesInPeriod:Indicate how many cycles when PWM duty is 100%.
  2651. usMaxNBVoltage:Max. voltage control value in either PWM or GPIO mode.
  2652. usMinNBVoltage:Min. voltage control value in either PWM or GPIO mode.
  2653. GPIO mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=0
  2654. PWM mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=1
  2655. GPU SW don't control mode: usMaxNBVoltage & usMinNBVoltage=0 and no care about ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE
  2656. usBootUpNBVoltage:Boot-up voltage regulator dependent PWM value.
  2657. ulHTLinkFreq: Bootup HT link Frequency in 10Khz.
  2658. usMinHTLinkWidth: Bootup minimum HT link width. If CDLW disabled, this is equal to usMaxHTLinkWidth.
  2659. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2660. usMaxHTLinkWidth: Bootup maximum HT link width. If CDLW disabled, this is equal to usMinHTLinkWidth.
  2661. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2662. usUMASyncStartDelay: Memory access latency, required for watermark calculation
  2663. usUMADataReturnTime: Memory access latency, required for watermark calculation
  2664. usLinkStatusZeroTime:Memory access latency required for watermark calculation, set this to 0x0 for K8 CPU, set a proper value in 0.01 the unit of us
  2665. for Griffin or Greyhound. SBIOS needs to convert to actual time by:
  2666. if T0Ttime [5:4]=00b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.1us (0.0 to 1.5us)
  2667. if T0Ttime [5:4]=01b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.5us (0.0 to 7.5us)
  2668. if T0Ttime [5:4]=10b, then usLinkStatusZeroTime=T0Ttime [3:0]*2.0us (0.0 to 30us)
  2669. if T0Ttime [5:4]=11b, and T0Ttime [3:0]=0x0 to 0xa, then usLinkStatusZeroTime=T0Ttime [3:0]*20us (0.0 to 200us)
  2670. ulHighVoltageHTLinkFreq: HT link frequency for power state with low voltage. If boot up runs in HT1, this must be 0.
  2671. This must be less than or equal to ulHTLinkFreq(bootup frequency).
  2672. ulLowVoltageHTLinkFreq: HT link frequency for power state with low voltage or voltage scaling 1.0v~1.1v. If boot up runs in HT1, this must be 0.
  2673. This must be less than or equal to ulHighVoltageHTLinkFreq.
  2674. usMaxUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMaxHTLinkWidth. Not used for now.
  2675. usMaxDownStreamHTLinkWidth: same as above.
  2676. usMinUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMinHTLinkWidth. Not used for now.
  2677. usMinDownStreamHTLinkWidth: same as above.
  2678. */
  2679. // ATOM_INTEGRATED_SYSTEM_INFO::ulCPUCapInfo - CPU type definition
  2680. #define INTEGRATED_SYSTEM_INFO__UNKNOWN_CPU 0
  2681. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GRIFFIN 1
  2682. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GREYHOUND 2
  2683. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__K8 3
  2684. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__PHARAOH 4
  2685. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI 5
  2686. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__MAX_CODE INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI // this deff reflects max defined CPU code
  2687. #define SYSTEM_CONFIG_POWEREXPRESS_ENABLE 0x00000001
  2688. #define SYSTEM_CONFIG_RUN_AT_OVERDRIVE_ENGINE 0x00000002
  2689. #define SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE 0x00000004
  2690. #define SYSTEM_CONFIG_PERFORMANCE_POWERSTATE_ONLY 0x00000008
  2691. #define SYSTEM_CONFIG_CLMC_ENABLED 0x00000010
  2692. #define SYSTEM_CONFIG_CDLW_ENABLED 0x00000020
  2693. #define SYSTEM_CONFIG_HIGH_VOLTAGE_REQUESTED 0x00000040
  2694. #define SYSTEM_CONFIG_CLMC_HYBRID_MODE_ENABLED 0x00000080
  2695. #define SYSTEM_CONFIG_CDLF_ENABLED 0x00000100
  2696. #define SYSTEM_CONFIG_DLL_SHUTDOWN_ENABLED 0x00000200
  2697. #define IGP_DDI_SLOT_LANE_CONFIG_MASK 0x000000FF
  2698. #define b0IGP_DDI_SLOT_LANE_MAP_MASK 0x0F
  2699. #define b0IGP_DDI_SLOT_DOCKING_LANE_MAP_MASK 0xF0
  2700. #define b0IGP_DDI_SLOT_CONFIG_LANE_0_3 0x01
  2701. #define b0IGP_DDI_SLOT_CONFIG_LANE_4_7 0x02
  2702. #define b0IGP_DDI_SLOT_CONFIG_LANE_8_11 0x04
  2703. #define b0IGP_DDI_SLOT_CONFIG_LANE_12_15 0x08
  2704. #define IGP_DDI_SLOT_ATTRIBUTE_MASK 0x0000FF00
  2705. #define IGP_DDI_SLOT_CONFIG_REVERSED 0x00000100
  2706. #define b1IGP_DDI_SLOT_CONFIG_REVERSED 0x01
  2707. #define IGP_DDI_SLOT_CONNECTOR_TYPE_MASK 0x00FF0000
  2708. // IntegratedSystemInfoTable new Rev is V5 after V2, because of the real rev of V2 is v1.4. This rev is used for RR
  2709. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V5
  2710. {
  2711. ATOM_COMMON_TABLE_HEADER sHeader;
  2712. ULONG ulBootUpEngineClock; //in 10kHz unit
  2713. ULONG ulDentistVCOFreq; //Dentist VCO clock in 10kHz unit, the source of GPU SCLK, LCLK, UCLK and VCLK.
  2714. ULONG ulLClockFreq; //GPU Lclk freq in 10kHz unit, have relationship with NCLK in NorthBridge
  2715. ULONG ulBootUpUMAClock; //in 10kHz unit
  2716. ULONG ulReserved1[8]; //must be 0x0 for the reserved
  2717. ULONG ulBootUpReqDisplayVector;
  2718. ULONG ulOtherDisplayMisc;
  2719. ULONG ulReserved2[4]; //must be 0x0 for the reserved
  2720. ULONG ulSystemConfig; //TBD
  2721. ULONG ulCPUCapInfo; //TBD
  2722. USHORT usMaxNBVoltage; //high NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2723. USHORT usMinNBVoltage; //low NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2724. USHORT usBootUpNBVoltage; //boot up NB voltage
  2725. UCHAR ucHtcTmpLmt; //bit [22:16] of D24F3x64 Hardware Thermal Control (HTC) Register, may not be needed, TBD
  2726. UCHAR ucTjOffset; //bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed, TBD
  2727. ULONG ulReserved3[4]; //must be 0x0 for the reserved
  2728. ULONG ulDDISlot1Config; //see above ulDDISlot1Config definition
  2729. ULONG ulDDISlot2Config;
  2730. ULONG ulDDISlot3Config;
  2731. ULONG ulDDISlot4Config;
  2732. ULONG ulReserved4[4]; //must be 0x0 for the reserved
  2733. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2734. UCHAR ucUMAChannelNumber;
  2735. USHORT usReserved;
  2736. ULONG ulReserved5[4]; //must be 0x0 for the reserved
  2737. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];//arrays with values for CSR M3 arbiter for default
  2738. ULONG ulCSR_M3_ARB_CNTL_UVD[10]; //arrays with values for CSR M3 arbiter for UVD playback
  2739. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];//arrays with values for CSR M3 arbiter for Full Screen 3D applications
  2740. ULONG ulReserved6[61]; //must be 0x0
  2741. }ATOM_INTEGRATED_SYSTEM_INFO_V5;
  2742. /****************************************************************************/
  2743. // Structure used in GPUVirtualizationInfoTable
  2744. /****************************************************************************/
  2745. typedef struct _ATOM_GPU_VIRTUALIZATION_INFO_V2_1
  2746. {
  2747. ATOM_COMMON_TABLE_HEADER sHeader;
  2748. ULONG ulMCUcodeRomStartAddr;
  2749. ULONG ulMCUcodeLength;
  2750. ULONG ulSMCUcodeRomStartAddr;
  2751. ULONG ulSMCUcodeLength;
  2752. ULONG ulRLCVUcodeRomStartAddr;
  2753. ULONG ulRLCVUcodeLength;
  2754. ULONG ulTOCUcodeStartAddr;
  2755. ULONG ulTOCUcodeLength;
  2756. ULONG ulSMCPatchTableStartAddr;
  2757. ULONG ulSmcPatchTableLength;
  2758. ULONG ulSystemFlag;
  2759. }ATOM_GPU_VIRTUALIZATION_INFO_V2_1;
  2760. #define ATOM_CRT_INT_ENCODER1_INDEX 0x00000000
  2761. #define ATOM_LCD_INT_ENCODER1_INDEX 0x00000001
  2762. #define ATOM_TV_INT_ENCODER1_INDEX 0x00000002
  2763. #define ATOM_DFP_INT_ENCODER1_INDEX 0x00000003
  2764. #define ATOM_CRT_INT_ENCODER2_INDEX 0x00000004
  2765. #define ATOM_LCD_EXT_ENCODER1_INDEX 0x00000005
  2766. #define ATOM_TV_EXT_ENCODER1_INDEX 0x00000006
  2767. #define ATOM_DFP_EXT_ENCODER1_INDEX 0x00000007
  2768. #define ATOM_CV_INT_ENCODER1_INDEX 0x00000008
  2769. #define ATOM_DFP_INT_ENCODER2_INDEX 0x00000009
  2770. #define ATOM_CRT_EXT_ENCODER1_INDEX 0x0000000A
  2771. #define ATOM_CV_EXT_ENCODER1_INDEX 0x0000000B
  2772. #define ATOM_DFP_INT_ENCODER3_INDEX 0x0000000C
  2773. #define ATOM_DFP_INT_ENCODER4_INDEX 0x0000000D
  2774. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSelTable
  2775. #define ASIC_INT_DAC1_ENCODER_ID 0x00
  2776. #define ASIC_INT_TV_ENCODER_ID 0x02
  2777. #define ASIC_INT_DIG1_ENCODER_ID 0x03
  2778. #define ASIC_INT_DAC2_ENCODER_ID 0x04
  2779. #define ASIC_EXT_TV_ENCODER_ID 0x06
  2780. #define ASIC_INT_DVO_ENCODER_ID 0x07
  2781. #define ASIC_INT_DIG2_ENCODER_ID 0x09
  2782. #define ASIC_EXT_DIG_ENCODER_ID 0x05
  2783. #define ASIC_EXT_DIG2_ENCODER_ID 0x08
  2784. #define ASIC_INT_DIG3_ENCODER_ID 0x0a
  2785. #define ASIC_INT_DIG4_ENCODER_ID 0x0b
  2786. #define ASIC_INT_DIG5_ENCODER_ID 0x0c
  2787. #define ASIC_INT_DIG6_ENCODER_ID 0x0d
  2788. #define ASIC_INT_DIG7_ENCODER_ID 0x0e
  2789. //define Encoder attribute
  2790. #define ATOM_ANALOG_ENCODER 0
  2791. #define ATOM_DIGITAL_ENCODER 1
  2792. #define ATOM_DP_ENCODER 2
  2793. #define ATOM_ENCODER_ENUM_MASK 0x70
  2794. #define ATOM_ENCODER_ENUM_ID1 0x00
  2795. #define ATOM_ENCODER_ENUM_ID2 0x10
  2796. #define ATOM_ENCODER_ENUM_ID3 0x20
  2797. #define ATOM_ENCODER_ENUM_ID4 0x30
  2798. #define ATOM_ENCODER_ENUM_ID5 0x40
  2799. #define ATOM_ENCODER_ENUM_ID6 0x50
  2800. #define ATOM_DEVICE_CRT1_INDEX 0x00000000
  2801. #define ATOM_DEVICE_LCD1_INDEX 0x00000001
  2802. #define ATOM_DEVICE_TV1_INDEX 0x00000002
  2803. #define ATOM_DEVICE_DFP1_INDEX 0x00000003
  2804. #define ATOM_DEVICE_CRT2_INDEX 0x00000004
  2805. #define ATOM_DEVICE_LCD2_INDEX 0x00000005
  2806. #define ATOM_DEVICE_DFP6_INDEX 0x00000006
  2807. #define ATOM_DEVICE_DFP2_INDEX 0x00000007
  2808. #define ATOM_DEVICE_CV_INDEX 0x00000008
  2809. #define ATOM_DEVICE_DFP3_INDEX 0x00000009
  2810. #define ATOM_DEVICE_DFP4_INDEX 0x0000000A
  2811. #define ATOM_DEVICE_DFP5_INDEX 0x0000000B
  2812. #define ATOM_DEVICE_RESERVEDC_INDEX 0x0000000C
  2813. #define ATOM_DEVICE_RESERVEDD_INDEX 0x0000000D
  2814. #define ATOM_DEVICE_RESERVEDE_INDEX 0x0000000E
  2815. #define ATOM_DEVICE_RESERVEDF_INDEX 0x0000000F
  2816. #define ATOM_MAX_SUPPORTED_DEVICE_INFO (ATOM_DEVICE_DFP3_INDEX+1)
  2817. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_2 ATOM_MAX_SUPPORTED_DEVICE_INFO
  2818. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_3 (ATOM_DEVICE_DFP5_INDEX + 1 )
  2819. #define ATOM_MAX_SUPPORTED_DEVICE (ATOM_DEVICE_RESERVEDF_INDEX+1)
  2820. #define ATOM_DEVICE_CRT1_SUPPORT (0x1L << ATOM_DEVICE_CRT1_INDEX )
  2821. #define ATOM_DEVICE_LCD1_SUPPORT (0x1L << ATOM_DEVICE_LCD1_INDEX )
  2822. #define ATOM_DEVICE_TV1_SUPPORT (0x1L << ATOM_DEVICE_TV1_INDEX )
  2823. #define ATOM_DEVICE_DFP1_SUPPORT (0x1L << ATOM_DEVICE_DFP1_INDEX )
  2824. #define ATOM_DEVICE_CRT2_SUPPORT (0x1L << ATOM_DEVICE_CRT2_INDEX )
  2825. #define ATOM_DEVICE_LCD2_SUPPORT (0x1L << ATOM_DEVICE_LCD2_INDEX )
  2826. #define ATOM_DEVICE_DFP6_SUPPORT (0x1L << ATOM_DEVICE_DFP6_INDEX )
  2827. #define ATOM_DEVICE_DFP2_SUPPORT (0x1L << ATOM_DEVICE_DFP2_INDEX )
  2828. #define ATOM_DEVICE_CV_SUPPORT (0x1L << ATOM_DEVICE_CV_INDEX )
  2829. #define ATOM_DEVICE_DFP3_SUPPORT (0x1L << ATOM_DEVICE_DFP3_INDEX )
  2830. #define ATOM_DEVICE_DFP4_SUPPORT (0x1L << ATOM_DEVICE_DFP4_INDEX )
  2831. #define ATOM_DEVICE_DFP5_SUPPORT (0x1L << ATOM_DEVICE_DFP5_INDEX )
  2832. #define ATOM_DEVICE_CRT_SUPPORT (ATOM_DEVICE_CRT1_SUPPORT | ATOM_DEVICE_CRT2_SUPPORT)
  2833. #define ATOM_DEVICE_DFP_SUPPORT (ATOM_DEVICE_DFP1_SUPPORT | ATOM_DEVICE_DFP2_SUPPORT | ATOM_DEVICE_DFP3_SUPPORT | ATOM_DEVICE_DFP4_SUPPORT | ATOM_DEVICE_DFP5_SUPPORT | ATOM_DEVICE_DFP6_SUPPORT)
  2834. #define ATOM_DEVICE_TV_SUPPORT ATOM_DEVICE_TV1_SUPPORT
  2835. #define ATOM_DEVICE_LCD_SUPPORT (ATOM_DEVICE_LCD1_SUPPORT | ATOM_DEVICE_LCD2_SUPPORT)
  2836. #define ATOM_DEVICE_CONNECTOR_TYPE_MASK 0x000000F0
  2837. #define ATOM_DEVICE_CONNECTOR_TYPE_SHIFT 0x00000004
  2838. #define ATOM_DEVICE_CONNECTOR_VGA 0x00000001
  2839. #define ATOM_DEVICE_CONNECTOR_DVI_I 0x00000002
  2840. #define ATOM_DEVICE_CONNECTOR_DVI_D 0x00000003
  2841. #define ATOM_DEVICE_CONNECTOR_DVI_A 0x00000004
  2842. #define ATOM_DEVICE_CONNECTOR_SVIDEO 0x00000005
  2843. #define ATOM_DEVICE_CONNECTOR_COMPOSITE 0x00000006
  2844. #define ATOM_DEVICE_CONNECTOR_LVDS 0x00000007
  2845. #define ATOM_DEVICE_CONNECTOR_DIGI_LINK 0x00000008
  2846. #define ATOM_DEVICE_CONNECTOR_SCART 0x00000009
  2847. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_A 0x0000000A
  2848. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_B 0x0000000B
  2849. #define ATOM_DEVICE_CONNECTOR_CASE_1 0x0000000E
  2850. #define ATOM_DEVICE_CONNECTOR_DISPLAYPORT 0x0000000F
  2851. #define ATOM_DEVICE_DAC_INFO_MASK 0x0000000F
  2852. #define ATOM_DEVICE_DAC_INFO_SHIFT 0x00000000
  2853. #define ATOM_DEVICE_DAC_INFO_NODAC 0x00000000
  2854. #define ATOM_DEVICE_DAC_INFO_DACA 0x00000001
  2855. #define ATOM_DEVICE_DAC_INFO_DACB 0x00000002
  2856. #define ATOM_DEVICE_DAC_INFO_EXDAC 0x00000003
  2857. #define ATOM_DEVICE_I2C_ID_NOI2C 0x00000000
  2858. #define ATOM_DEVICE_I2C_LINEMUX_MASK 0x0000000F
  2859. #define ATOM_DEVICE_I2C_LINEMUX_SHIFT 0x00000000
  2860. #define ATOM_DEVICE_I2C_ID_MASK 0x00000070
  2861. #define ATOM_DEVICE_I2C_ID_SHIFT 0x00000004
  2862. #define ATOM_DEVICE_I2C_ID_IS_FOR_NON_MM_USE 0x00000001
  2863. #define ATOM_DEVICE_I2C_ID_IS_FOR_MM_USE 0x00000002
  2864. #define ATOM_DEVICE_I2C_ID_IS_FOR_SDVO_USE 0x00000003 //For IGP RS600
  2865. #define ATOM_DEVICE_I2C_ID_IS_FOR_DAC_SCL 0x00000004 //For IGP RS690
  2866. #define ATOM_DEVICE_I2C_HARDWARE_CAP_MASK 0x00000080
  2867. #define ATOM_DEVICE_I2C_HARDWARE_CAP_SHIFT 0x00000007
  2868. #define ATOM_DEVICE_USES_SOFTWARE_ASSISTED_I2C 0x00000000
  2869. #define ATOM_DEVICE_USES_HARDWARE_ASSISTED_I2C 0x00000001
  2870. // usDeviceSupport:
  2871. // Bits0 = 0 - no CRT1 support= 1- CRT1 is supported
  2872. // Bit 1 = 0 - no LCD1 support= 1- LCD1 is supported
  2873. // Bit 2 = 0 - no TV1 support= 1- TV1 is supported
  2874. // Bit 3 = 0 - no DFP1 support= 1- DFP1 is supported
  2875. // Bit 4 = 0 - no CRT2 support= 1- CRT2 is supported
  2876. // Bit 5 = 0 - no LCD2 support= 1- LCD2 is supported
  2877. // Bit 6 = 0 - no DFP6 support= 1- DFP6 is supported
  2878. // Bit 7 = 0 - no DFP2 support= 1- DFP2 is supported
  2879. // Bit 8 = 0 - no CV support= 1- CV is supported
  2880. // Bit 9 = 0 - no DFP3 support= 1- DFP3 is supported
  2881. // Bit 10= 0 - no DFP4 support= 1- DFP4 is supported
  2882. // Bit 11= 0 - no DFP5 support= 1- DFP5 is supported
  2883. //
  2884. //
  2885. /****************************************************************************/
  2886. // Structure used in MclkSS_InfoTable
  2887. /****************************************************************************/
  2888. // ucI2C_ConfigID
  2889. // [7:0] - I2C LINE Associate ID
  2890. // = 0 - no I2C
  2891. // [7] - HW_Cap = 1, [6:0]=HW assisted I2C ID(HW line selection)
  2892. // = 0, [6:0]=SW assisted I2C ID
  2893. // [6-4] - HW_ENGINE_ID = 1, HW engine for NON multimedia use
  2894. // = 2, HW engine for Multimedia use
  2895. // = 3-7 Reserved for future I2C engines
  2896. // [3-0] - I2C_LINE_MUX = A Mux number when it's HW assisted I2C or GPIO ID when it's SW I2C
  2897. typedef struct _ATOM_I2C_ID_CONFIG
  2898. {
  2899. #if ATOM_BIG_ENDIAN
  2900. UCHAR bfHW_Capable:1;
  2901. UCHAR bfHW_EngineID:3;
  2902. UCHAR bfI2C_LineMux:4;
  2903. #else
  2904. UCHAR bfI2C_LineMux:4;
  2905. UCHAR bfHW_EngineID:3;
  2906. UCHAR bfHW_Capable:1;
  2907. #endif
  2908. }ATOM_I2C_ID_CONFIG;
  2909. typedef union _ATOM_I2C_ID_CONFIG_ACCESS
  2910. {
  2911. ATOM_I2C_ID_CONFIG sbfAccess;
  2912. UCHAR ucAccess;
  2913. }ATOM_I2C_ID_CONFIG_ACCESS;
  2914. /****************************************************************************/
  2915. // Structure used in GPIO_I2C_InfoTable
  2916. /****************************************************************************/
  2917. typedef struct _ATOM_GPIO_I2C_ASSIGMENT
  2918. {
  2919. USHORT usClkMaskRegisterIndex;
  2920. USHORT usClkEnRegisterIndex;
  2921. USHORT usClkY_RegisterIndex;
  2922. USHORT usClkA_RegisterIndex;
  2923. USHORT usDataMaskRegisterIndex;
  2924. USHORT usDataEnRegisterIndex;
  2925. USHORT usDataY_RegisterIndex;
  2926. USHORT usDataA_RegisterIndex;
  2927. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  2928. UCHAR ucClkMaskShift;
  2929. UCHAR ucClkEnShift;
  2930. UCHAR ucClkY_Shift;
  2931. UCHAR ucClkA_Shift;
  2932. UCHAR ucDataMaskShift;
  2933. UCHAR ucDataEnShift;
  2934. UCHAR ucDataY_Shift;
  2935. UCHAR ucDataA_Shift;
  2936. UCHAR ucReserved1;
  2937. UCHAR ucReserved2;
  2938. }ATOM_GPIO_I2C_ASSIGMENT;
  2939. typedef struct _ATOM_GPIO_I2C_INFO
  2940. {
  2941. ATOM_COMMON_TABLE_HEADER sHeader;
  2942. ATOM_GPIO_I2C_ASSIGMENT asGPIO_Info[ATOM_MAX_SUPPORTED_DEVICE];
  2943. }ATOM_GPIO_I2C_INFO;
  2944. /****************************************************************************/
  2945. // Common Structure used in other structures
  2946. /****************************************************************************/
  2947. #ifndef _H2INC
  2948. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2949. typedef struct _ATOM_MODE_MISC_INFO
  2950. {
  2951. #if ATOM_BIG_ENDIAN
  2952. USHORT Reserved:6;
  2953. USHORT RGB888:1;
  2954. USHORT DoubleClock:1;
  2955. USHORT Interlace:1;
  2956. USHORT CompositeSync:1;
  2957. USHORT V_ReplicationBy2:1;
  2958. USHORT H_ReplicationBy2:1;
  2959. USHORT VerticalCutOff:1;
  2960. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2961. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2962. USHORT HorizontalCutOff:1;
  2963. #else
  2964. USHORT HorizontalCutOff:1;
  2965. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2966. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2967. USHORT VerticalCutOff:1;
  2968. USHORT H_ReplicationBy2:1;
  2969. USHORT V_ReplicationBy2:1;
  2970. USHORT CompositeSync:1;
  2971. USHORT Interlace:1;
  2972. USHORT DoubleClock:1;
  2973. USHORT RGB888:1;
  2974. USHORT Reserved:6;
  2975. #endif
  2976. }ATOM_MODE_MISC_INFO;
  2977. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2978. {
  2979. ATOM_MODE_MISC_INFO sbfAccess;
  2980. USHORT usAccess;
  2981. }ATOM_MODE_MISC_INFO_ACCESS;
  2982. #else
  2983. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2984. {
  2985. USHORT usAccess;
  2986. }ATOM_MODE_MISC_INFO_ACCESS;
  2987. #endif
  2988. // usModeMiscInfo-
  2989. #define ATOM_H_CUTOFF 0x01
  2990. #define ATOM_HSYNC_POLARITY 0x02 //0=Active High, 1=Active Low
  2991. #define ATOM_VSYNC_POLARITY 0x04 //0=Active High, 1=Active Low
  2992. #define ATOM_V_CUTOFF 0x08
  2993. #define ATOM_H_REPLICATIONBY2 0x10
  2994. #define ATOM_V_REPLICATIONBY2 0x20
  2995. #define ATOM_COMPOSITESYNC 0x40
  2996. #define ATOM_INTERLACE 0x80
  2997. #define ATOM_DOUBLE_CLOCK_MODE 0x100
  2998. #define ATOM_RGB888_MODE 0x200
  2999. //usRefreshRate-
  3000. #define ATOM_REFRESH_43 43
  3001. #define ATOM_REFRESH_47 47
  3002. #define ATOM_REFRESH_56 56
  3003. #define ATOM_REFRESH_60 60
  3004. #define ATOM_REFRESH_65 65
  3005. #define ATOM_REFRESH_70 70
  3006. #define ATOM_REFRESH_72 72
  3007. #define ATOM_REFRESH_75 75
  3008. #define ATOM_REFRESH_85 85
  3009. // ATOM_MODE_TIMING data are exactly the same as VESA timing data.
  3010. // Translation from EDID to ATOM_MODE_TIMING, use the following formula.
  3011. //
  3012. // VESA_HTOTAL = VESA_ACTIVE + 2* VESA_BORDER + VESA_BLANK
  3013. // = EDID_HA + EDID_HBL
  3014. // VESA_HDISP = VESA_ACTIVE = EDID_HA
  3015. // VESA_HSYNC_START = VESA_ACTIVE + VESA_BORDER + VESA_FRONT_PORCH
  3016. // = EDID_HA + EDID_HSO
  3017. // VESA_HSYNC_WIDTH = VESA_HSYNC_TIME = EDID_HSPW
  3018. // VESA_BORDER = EDID_BORDER
  3019. /****************************************************************************/
  3020. // Structure used in SetCRTC_UsingDTDTimingTable
  3021. /****************************************************************************/
  3022. typedef struct _SET_CRTC_USING_DTD_TIMING_PARAMETERS
  3023. {
  3024. USHORT usH_Size;
  3025. USHORT usH_Blanking_Time;
  3026. USHORT usV_Size;
  3027. USHORT usV_Blanking_Time;
  3028. USHORT usH_SyncOffset;
  3029. USHORT usH_SyncWidth;
  3030. USHORT usV_SyncOffset;
  3031. USHORT usV_SyncWidth;
  3032. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3033. UCHAR ucH_Border; // From DFP EDID
  3034. UCHAR ucV_Border;
  3035. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  3036. UCHAR ucPadding[3];
  3037. }SET_CRTC_USING_DTD_TIMING_PARAMETERS;
  3038. /****************************************************************************/
  3039. // Structure used in SetCRTC_TimingTable
  3040. /****************************************************************************/
  3041. typedef struct _SET_CRTC_TIMING_PARAMETERS
  3042. {
  3043. USHORT usH_Total; // horizontal total
  3044. USHORT usH_Disp; // horizontal display
  3045. USHORT usH_SyncStart; // horozontal Sync start
  3046. USHORT usH_SyncWidth; // horizontal Sync width
  3047. USHORT usV_Total; // vertical total
  3048. USHORT usV_Disp; // vertical display
  3049. USHORT usV_SyncStart; // vertical Sync start
  3050. USHORT usV_SyncWidth; // vertical Sync width
  3051. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3052. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  3053. UCHAR ucOverscanRight; // right
  3054. UCHAR ucOverscanLeft; // left
  3055. UCHAR ucOverscanBottom; // bottom
  3056. UCHAR ucOverscanTop; // top
  3057. UCHAR ucReserved;
  3058. }SET_CRTC_TIMING_PARAMETERS;
  3059. #define SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION SET_CRTC_TIMING_PARAMETERS
  3060. /****************************************************************************/
  3061. // Structure used in StandardVESA_TimingTable
  3062. // AnalogTV_InfoTable
  3063. // ComponentVideoInfoTable
  3064. /****************************************************************************/
  3065. typedef struct _ATOM_MODE_TIMING
  3066. {
  3067. USHORT usCRTC_H_Total;
  3068. USHORT usCRTC_H_Disp;
  3069. USHORT usCRTC_H_SyncStart;
  3070. USHORT usCRTC_H_SyncWidth;
  3071. USHORT usCRTC_V_Total;
  3072. USHORT usCRTC_V_Disp;
  3073. USHORT usCRTC_V_SyncStart;
  3074. USHORT usCRTC_V_SyncWidth;
  3075. USHORT usPixelClock; //in 10Khz unit
  3076. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3077. USHORT usCRTC_OverscanRight;
  3078. USHORT usCRTC_OverscanLeft;
  3079. USHORT usCRTC_OverscanBottom;
  3080. USHORT usCRTC_OverscanTop;
  3081. USHORT usReserve;
  3082. UCHAR ucInternalModeNumber;
  3083. UCHAR ucRefreshRate;
  3084. }ATOM_MODE_TIMING;
  3085. typedef struct _ATOM_DTD_FORMAT
  3086. {
  3087. USHORT usPixClk;
  3088. USHORT usHActive;
  3089. USHORT usHBlanking_Time;
  3090. USHORT usVActive;
  3091. USHORT usVBlanking_Time;
  3092. USHORT usHSyncOffset;
  3093. USHORT usHSyncWidth;
  3094. USHORT usVSyncOffset;
  3095. USHORT usVSyncWidth;
  3096. USHORT usImageHSize;
  3097. USHORT usImageVSize;
  3098. UCHAR ucHBorder;
  3099. UCHAR ucVBorder;
  3100. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3101. UCHAR ucInternalModeNumber;
  3102. UCHAR ucRefreshRate;
  3103. }ATOM_DTD_FORMAT;
  3104. /****************************************************************************/
  3105. // Structure used in LVDS_InfoTable
  3106. // * Need a document to describe this table
  3107. /****************************************************************************/
  3108. #define SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  3109. #define SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  3110. #define SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  3111. #define SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  3112. #define SUPPORTED_LCD_REFRESHRATE_48Hz 0x0040
  3113. //ucTableFormatRevision=1
  3114. //ucTableContentRevision=1
  3115. typedef struct _ATOM_LVDS_INFO
  3116. {
  3117. ATOM_COMMON_TABLE_HEADER sHeader;
  3118. ATOM_DTD_FORMAT sLCDTiming;
  3119. USHORT usModePatchTableOffset;
  3120. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3121. USHORT usOffDelayInMs;
  3122. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3123. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3124. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3125. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3126. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3127. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3128. UCHAR ucPanelDefaultRefreshRate;
  3129. UCHAR ucPanelIdentification;
  3130. UCHAR ucSS_Id;
  3131. }ATOM_LVDS_INFO;
  3132. //ucTableFormatRevision=1
  3133. //ucTableContentRevision=2
  3134. typedef struct _ATOM_LVDS_INFO_V12
  3135. {
  3136. ATOM_COMMON_TABLE_HEADER sHeader;
  3137. ATOM_DTD_FORMAT sLCDTiming;
  3138. USHORT usExtInfoTableOffset;
  3139. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3140. USHORT usOffDelayInMs;
  3141. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3142. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3143. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3144. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3145. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3146. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3147. UCHAR ucPanelDefaultRefreshRate;
  3148. UCHAR ucPanelIdentification;
  3149. UCHAR ucSS_Id;
  3150. USHORT usLCDVenderID;
  3151. USHORT usLCDProductID;
  3152. UCHAR ucLCDPanel_SpecialHandlingCap;
  3153. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3154. UCHAR ucReserved[2];
  3155. }ATOM_LVDS_INFO_V12;
  3156. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3157. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3158. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3159. #define LCDPANEL_CAP_READ_EDID 0x1
  3160. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3161. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3162. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3163. #define LCDPANEL_CAP_DRR_SUPPORTED 0x2
  3164. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3165. #define LCDPANEL_CAP_eDP 0x4
  3166. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3167. //Bit 6 5 4
  3168. // 0 0 0 - Color bit depth is undefined
  3169. // 0 0 1 - 6 Bits per Primary Color
  3170. // 0 1 0 - 8 Bits per Primary Color
  3171. // 0 1 1 - 10 Bits per Primary Color
  3172. // 1 0 0 - 12 Bits per Primary Color
  3173. // 1 0 1 - 14 Bits per Primary Color
  3174. // 1 1 0 - 16 Bits per Primary Color
  3175. // 1 1 1 - Reserved
  3176. #define PANEL_COLOR_BIT_DEPTH_MASK 0x70
  3177. // Bit7:{=0:Random Dithering disabled;1 Random Dithering enabled}
  3178. #define PANEL_RANDOM_DITHER 0x80
  3179. #define PANEL_RANDOM_DITHER_MASK 0x80
  3180. #define ATOM_LVDS_INFO_LAST ATOM_LVDS_INFO_V12 // no need to change this
  3181. typedef struct _ATOM_LCD_REFRESH_RATE_SUPPORT
  3182. {
  3183. UCHAR ucSupportedRefreshRate;
  3184. UCHAR ucMinRefreshRateForDRR;
  3185. }ATOM_LCD_REFRESH_RATE_SUPPORT;
  3186. /****************************************************************************/
  3187. // Structures used by LCD_InfoTable V1.3 Note: previous version was called ATOM_LVDS_INFO_V12
  3188. // ASIC Families: NI
  3189. // ucTableFormatRevision=1
  3190. // ucTableContentRevision=3
  3191. /****************************************************************************/
  3192. typedef struct _ATOM_LCD_INFO_V13
  3193. {
  3194. ATOM_COMMON_TABLE_HEADER sHeader;
  3195. ATOM_DTD_FORMAT sLCDTiming;
  3196. USHORT usExtInfoTableOffset;
  3197. union
  3198. {
  3199. USHORT usSupportedRefreshRate;
  3200. ATOM_LCD_REFRESH_RATE_SUPPORT sRefreshRateSupport;
  3201. };
  3202. ULONG ulReserved0;
  3203. UCHAR ucLCD_Misc; // Reorganized in V13
  3204. // Bit0: {=0:single, =1:dual},
  3205. // Bit1: {=0:LDI format for RGB888, =1 FPDI format for RGB888} // was {=0:666RGB, =1:888RGB},
  3206. // Bit3:2: {Grey level}
  3207. // Bit6:4 Color Bit Depth definition (see below definition in EDID V1.4 @BYTE 14h)
  3208. // Bit7 Reserved. was for ATOM_PANEL_MISC_API_ENABLED, still need it?
  3209. UCHAR ucPanelDefaultRefreshRate;
  3210. UCHAR ucPanelIdentification;
  3211. UCHAR ucSS_Id;
  3212. USHORT usLCDVenderID;
  3213. USHORT usLCDProductID;
  3214. UCHAR ucLCDPanel_SpecialHandlingCap; // Reorganized in V13
  3215. // Bit0: Once DAL sees this CAP is set, it will read EDID from LCD on its own
  3216. // Bit1: See LCDPANEL_CAP_DRR_SUPPORTED
  3217. // Bit2: a quick reference whether an embadded panel (LCD1 ) is LVDS (0) or eDP (1)
  3218. // Bit7-3: Reserved
  3219. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3220. USHORT usBacklightPWM; // Backlight PWM in Hz. New in _V13
  3221. UCHAR ucPowerSequenceDIGONtoDE_in4Ms;
  3222. UCHAR ucPowerSequenceDEtoVARY_BL_in4Ms;
  3223. UCHAR ucPowerSequenceVARY_BLtoDE_in4Ms;
  3224. UCHAR ucPowerSequenceDEtoDIGON_in4Ms;
  3225. UCHAR ucOffDelay_in4Ms;
  3226. UCHAR ucPowerSequenceVARY_BLtoBLON_in4Ms;
  3227. UCHAR ucPowerSequenceBLONtoVARY_BL_in4Ms;
  3228. UCHAR ucReserved1;
  3229. UCHAR ucDPCD_eDP_CONFIGURATION_CAP; // dpcd 0dh
  3230. UCHAR ucDPCD_MAX_LINK_RATE; // dpcd 01h
  3231. UCHAR ucDPCD_MAX_LANE_COUNT; // dpcd 02h
  3232. UCHAR ucDPCD_MAX_DOWNSPREAD; // dpcd 03h
  3233. USHORT usMaxPclkFreqInSingleLink; // Max PixelClock frequency in single link mode.
  3234. UCHAR uceDPToLVDSRxId;
  3235. UCHAR ucLcdReservd;
  3236. ULONG ulReserved[2];
  3237. }ATOM_LCD_INFO_V13;
  3238. #define ATOM_LCD_INFO_LAST ATOM_LCD_INFO_V13
  3239. //Definitions for ucLCD_Misc
  3240. #define ATOM_PANEL_MISC_V13_DUAL 0x00000001
  3241. #define ATOM_PANEL_MISC_V13_FPDI 0x00000002
  3242. #define ATOM_PANEL_MISC_V13_GREY_LEVEL 0x0000000C
  3243. #define ATOM_PANEL_MISC_V13_GREY_LEVEL_SHIFT 2
  3244. #define ATOM_PANEL_MISC_V13_COLOR_BIT_DEPTH_MASK 0x70
  3245. #define ATOM_PANEL_MISC_V13_6BIT_PER_COLOR 0x10
  3246. #define ATOM_PANEL_MISC_V13_8BIT_PER_COLOR 0x20
  3247. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3248. //Bit 6 5 4
  3249. // 0 0 0 - Color bit depth is undefined
  3250. // 0 0 1 - 6 Bits per Primary Color
  3251. // 0 1 0 - 8 Bits per Primary Color
  3252. // 0 1 1 - 10 Bits per Primary Color
  3253. // 1 0 0 - 12 Bits per Primary Color
  3254. // 1 0 1 - 14 Bits per Primary Color
  3255. // 1 1 0 - 16 Bits per Primary Color
  3256. // 1 1 1 - Reserved
  3257. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3258. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3259. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3260. #define LCDPANEL_CAP_V13_READ_EDID 0x1 // = LCDPANEL_CAP_READ_EDID no change comparing to previous version
  3261. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3262. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3263. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3264. #define LCDPANEL_CAP_V13_DRR_SUPPORTED 0x2 // = LCDPANEL_CAP_DRR_SUPPORTED no change comparing to previous version
  3265. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3266. #define LCDPANEL_CAP_V13_eDP 0x4 // = LCDPANEL_CAP_eDP no change comparing to previous version
  3267. //uceDPToLVDSRxId
  3268. #define eDP_TO_LVDS_RX_DISABLE 0x00 // no eDP->LVDS translator chip
  3269. #define eDP_TO_LVDS_COMMON_ID 0x01 // common eDP->LVDS translator chip without AMD SW init
  3270. #define eDP_TO_LVDS_RT_ID 0x02 // RT tansaltor which require AMD SW init
  3271. typedef struct _ATOM_PATCH_RECORD_MODE
  3272. {
  3273. UCHAR ucRecordType;
  3274. USHORT usHDisp;
  3275. USHORT usVDisp;
  3276. }ATOM_PATCH_RECORD_MODE;
  3277. typedef struct _ATOM_LCD_RTS_RECORD
  3278. {
  3279. UCHAR ucRecordType;
  3280. UCHAR ucRTSValue;
  3281. }ATOM_LCD_RTS_RECORD;
  3282. //!! If the record below exits, it shoud always be the first record for easy use in command table!!!
  3283. // The record below is only used when LVDS_Info is present. From ATOM_LVDS_INFO_V12, use ucLCDPanel_SpecialHandlingCap instead.
  3284. typedef struct _ATOM_LCD_MODE_CONTROL_CAP
  3285. {
  3286. UCHAR ucRecordType;
  3287. USHORT usLCDCap;
  3288. }ATOM_LCD_MODE_CONTROL_CAP;
  3289. #define LCD_MODE_CAP_BL_OFF 1
  3290. #define LCD_MODE_CAP_CRTC_OFF 2
  3291. #define LCD_MODE_CAP_PANEL_OFF 4
  3292. typedef struct _ATOM_FAKE_EDID_PATCH_RECORD
  3293. {
  3294. UCHAR ucRecordType;
  3295. UCHAR ucFakeEDIDLength; // = 128 means EDID lenght is 128 bytes, otherwise the EDID length = ucFakeEDIDLength*128
  3296. UCHAR ucFakeEDIDString[1]; // This actually has ucFakeEdidLength elements.
  3297. } ATOM_FAKE_EDID_PATCH_RECORD;
  3298. typedef struct _ATOM_PANEL_RESOLUTION_PATCH_RECORD
  3299. {
  3300. UCHAR ucRecordType;
  3301. USHORT usHSize;
  3302. USHORT usVSize;
  3303. }ATOM_PANEL_RESOLUTION_PATCH_RECORD;
  3304. #define LCD_MODE_PATCH_RECORD_MODE_TYPE 1
  3305. #define LCD_RTS_RECORD_TYPE 2
  3306. #define LCD_CAP_RECORD_TYPE 3
  3307. #define LCD_FAKE_EDID_PATCH_RECORD_TYPE 4
  3308. #define LCD_PANEL_RESOLUTION_RECORD_TYPE 5
  3309. #define LCD_EDID_OFFSET_PATCH_RECORD_TYPE 6
  3310. #define ATOM_RECORD_END_TYPE 0xFF
  3311. /****************************Spread Spectrum Info Table Definitions **********************/
  3312. //ucTableFormatRevision=1
  3313. //ucTableContentRevision=2
  3314. typedef struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT
  3315. {
  3316. USHORT usSpreadSpectrumPercentage;
  3317. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Bit2=1: PCIE REFCLK SS =0 iternal PPLL SS Others:TBD
  3318. UCHAR ucSS_Step;
  3319. UCHAR ucSS_Delay;
  3320. UCHAR ucSS_Id;
  3321. UCHAR ucRecommendedRef_Div;
  3322. UCHAR ucSS_Range; //it was reserved for V11
  3323. }ATOM_SPREAD_SPECTRUM_ASSIGNMENT;
  3324. #define ATOM_MAX_SS_ENTRY 16
  3325. #define ATOM_DP_SS_ID1 0x0f1 // SS ID for internal DP stream at 2.7Ghz. if ATOM_DP_SS_ID2 does not exist in SS_InfoTable, it is used for internal DP stream at 1.62Ghz as well.
  3326. #define ATOM_DP_SS_ID2 0x0f2 // SS ID for internal DP stream at 1.62Ghz, if it exists in SS_InfoTable.
  3327. #define ATOM_LVLINK_2700MHz_SS_ID 0x0f3 // SS ID for LV link translator chip at 2.7Ghz
  3328. #define ATOM_LVLINK_1620MHz_SS_ID 0x0f4 // SS ID for LV link translator chip at 1.62Ghz
  3329. #define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  3330. #define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  3331. #define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  3332. #define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  3333. #define ATOM_INTERNAL_SS_MASK 0x00000000
  3334. #define ATOM_EXTERNAL_SS_MASK 0x00000002
  3335. #define EXEC_SS_STEP_SIZE_SHIFT 2
  3336. #define EXEC_SS_DELAY_SHIFT 4
  3337. #define ACTIVEDATA_TO_BLON_DELAY_SHIFT 4
  3338. typedef struct _ATOM_SPREAD_SPECTRUM_INFO
  3339. {
  3340. ATOM_COMMON_TABLE_HEADER sHeader;
  3341. ATOM_SPREAD_SPECTRUM_ASSIGNMENT asSS_Info[ATOM_MAX_SS_ENTRY];
  3342. }ATOM_SPREAD_SPECTRUM_INFO;
  3343. /****************************************************************************/
  3344. // Structure used in AnalogTV_InfoTable (Top level)
  3345. /****************************************************************************/
  3346. //ucTVBootUpDefaultStd definiton:
  3347. //ATOM_TV_NTSC 1
  3348. //ATOM_TV_NTSCJ 2
  3349. //ATOM_TV_PAL 3
  3350. //ATOM_TV_PALM 4
  3351. //ATOM_TV_PALCN 5
  3352. //ATOM_TV_PALN 6
  3353. //ATOM_TV_PAL60 7
  3354. //ATOM_TV_SECAM 8
  3355. //ucTVSuppportedStd definition:
  3356. #define NTSC_SUPPORT 0x1
  3357. #define NTSCJ_SUPPORT 0x2
  3358. #define PAL_SUPPORT 0x4
  3359. #define PALM_SUPPORT 0x8
  3360. #define PALCN_SUPPORT 0x10
  3361. #define PALN_SUPPORT 0x20
  3362. #define PAL60_SUPPORT 0x40
  3363. #define SECAM_SUPPORT 0x80
  3364. #define MAX_SUPPORTED_TV_TIMING 2
  3365. typedef struct _ATOM_ANALOG_TV_INFO
  3366. {
  3367. ATOM_COMMON_TABLE_HEADER sHeader;
  3368. UCHAR ucTV_SuppportedStandard;
  3369. UCHAR ucTV_BootUpDefaultStandard;
  3370. UCHAR ucExt_TV_ASIC_ID;
  3371. UCHAR ucExt_TV_ASIC_SlaveAddr;
  3372. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_TV_TIMING];
  3373. }ATOM_ANALOG_TV_INFO;
  3374. typedef struct _ATOM_DPCD_INFO
  3375. {
  3376. UCHAR ucRevisionNumber; //10h : Revision 1.0; 11h : Revision 1.1
  3377. UCHAR ucMaxLinkRate; //06h : 1.62Gbps per lane; 0Ah = 2.7Gbps per lane
  3378. UCHAR ucMaxLane; //Bits 4:0 = MAX_LANE_COUNT (1/2/4). Bit 7 = ENHANCED_FRAME_CAP
  3379. UCHAR ucMaxDownSpread; //Bit0 = 0: No Down spread; Bit0 = 1: 0.5% (Subject to change according to DP spec)
  3380. }ATOM_DPCD_INFO;
  3381. #define ATOM_DPCD_MAX_LANE_MASK 0x1F
  3382. /**************************************************************************/
  3383. // VRAM usage and their defintions
  3384. // One chunk of VRAM used by Bios are for HWICON surfaces,EDID data.
  3385. // Current Mode timing and Dail Timing and/or STD timing data EACH device. They can be broken down as below.
  3386. // All the addresses below are the offsets from the frame buffer start.They all MUST be Dword aligned!
  3387. // To driver: The physical address of this memory portion=mmFB_START(4K aligned)+ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR
  3388. // To Bios: ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR->MM_INDEX
  3389. // Moved VESA_MEMORY_IN_64K_BLOCK definition to "AtomConfig.h" so that it can be redefined in design (SKU).
  3390. //#ifndef VESA_MEMORY_IN_64K_BLOCK
  3391. //#define VESA_MEMORY_IN_64K_BLOCK 0x100 //256*64K=16Mb (Max. VESA memory is 16Mb!)
  3392. //#endif
  3393. #define ATOM_EDID_RAW_DATASIZE 256 //In Bytes
  3394. #define ATOM_HWICON_SURFACE_SIZE 4096 //In Bytes
  3395. #define ATOM_HWICON_INFOTABLE_SIZE 32
  3396. #define MAX_DTD_MODE_IN_VRAM 6
  3397. #define ATOM_DTD_MODE_SUPPORT_TBL_SIZE (MAX_DTD_MODE_IN_VRAM*28) //28= (SIZEOF ATOM_DTD_FORMAT)
  3398. #define ATOM_STD_MODE_SUPPORT_TBL_SIZE 32*8 //32 is a predefined number,8= (SIZEOF ATOM_STD_FORMAT)
  3399. //20 bytes for Encoder Type and DPCD in STD EDID area
  3400. #define DFP_ENCODER_TYPE_OFFSET (ATOM_EDID_RAW_DATASIZE + ATOM_DTD_MODE_SUPPORT_TBL_SIZE + ATOM_STD_MODE_SUPPORT_TBL_SIZE - 20)
  3401. #define ATOM_DP_DPCD_OFFSET (DFP_ENCODER_TYPE_OFFSET + 4 )
  3402. #define ATOM_HWICON1_SURFACE_ADDR 0
  3403. #define ATOM_HWICON2_SURFACE_ADDR (ATOM_HWICON1_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3404. #define ATOM_HWICON_INFOTABLE_ADDR (ATOM_HWICON2_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3405. #define ATOM_CRT1_EDID_ADDR (ATOM_HWICON_INFOTABLE_ADDR + ATOM_HWICON_INFOTABLE_SIZE)
  3406. #define ATOM_CRT1_DTD_MODE_TBL_ADDR (ATOM_CRT1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3407. #define ATOM_CRT1_STD_MODE_TBL_ADDR (ATOM_CRT1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3408. #define ATOM_LCD1_EDID_ADDR (ATOM_CRT1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3409. #define ATOM_LCD1_DTD_MODE_TBL_ADDR (ATOM_LCD1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3410. #define ATOM_LCD1_STD_MODE_TBL_ADDR (ATOM_LCD1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3411. #define ATOM_TV1_DTD_MODE_TBL_ADDR (ATOM_LCD1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3412. #define ATOM_DFP1_EDID_ADDR (ATOM_TV1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3413. #define ATOM_DFP1_DTD_MODE_TBL_ADDR (ATOM_DFP1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3414. #define ATOM_DFP1_STD_MODE_TBL_ADDR (ATOM_DFP1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3415. #define ATOM_CRT2_EDID_ADDR (ATOM_DFP1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3416. #define ATOM_CRT2_DTD_MODE_TBL_ADDR (ATOM_CRT2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3417. #define ATOM_CRT2_STD_MODE_TBL_ADDR (ATOM_CRT2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3418. #define ATOM_LCD2_EDID_ADDR (ATOM_CRT2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3419. #define ATOM_LCD2_DTD_MODE_TBL_ADDR (ATOM_LCD2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3420. #define ATOM_LCD2_STD_MODE_TBL_ADDR (ATOM_LCD2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3421. #define ATOM_DFP6_EDID_ADDR (ATOM_LCD2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3422. #define ATOM_DFP6_DTD_MODE_TBL_ADDR (ATOM_DFP6_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3423. #define ATOM_DFP6_STD_MODE_TBL_ADDR (ATOM_DFP6_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3424. #define ATOM_DFP2_EDID_ADDR (ATOM_DFP6_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3425. #define ATOM_DFP2_DTD_MODE_TBL_ADDR (ATOM_DFP2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3426. #define ATOM_DFP2_STD_MODE_TBL_ADDR (ATOM_DFP2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3427. #define ATOM_CV_EDID_ADDR (ATOM_DFP2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3428. #define ATOM_CV_DTD_MODE_TBL_ADDR (ATOM_CV_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3429. #define ATOM_CV_STD_MODE_TBL_ADDR (ATOM_CV_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3430. #define ATOM_DFP3_EDID_ADDR (ATOM_CV_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3431. #define ATOM_DFP3_DTD_MODE_TBL_ADDR (ATOM_DFP3_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3432. #define ATOM_DFP3_STD_MODE_TBL_ADDR (ATOM_DFP3_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3433. #define ATOM_DFP4_EDID_ADDR (ATOM_DFP3_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3434. #define ATOM_DFP4_DTD_MODE_TBL_ADDR (ATOM_DFP4_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3435. #define ATOM_DFP4_STD_MODE_TBL_ADDR (ATOM_DFP4_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3436. #define ATOM_DFP5_EDID_ADDR (ATOM_DFP4_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3437. #define ATOM_DFP5_DTD_MODE_TBL_ADDR (ATOM_DFP5_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3438. #define ATOM_DFP5_STD_MODE_TBL_ADDR (ATOM_DFP5_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3439. #define ATOM_DP_TRAINING_TBL_ADDR (ATOM_DFP5_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3440. #define ATOM_STACK_STORAGE_START (ATOM_DP_TRAINING_TBL_ADDR + 1024)
  3441. #define ATOM_STACK_STORAGE_END ATOM_STACK_STORAGE_START + 512
  3442. //The size below is in Kb!
  3443. #define ATOM_VRAM_RESERVE_SIZE ((((ATOM_STACK_STORAGE_END - ATOM_HWICON1_SURFACE_ADDR)>>10)+4)&0xFFFC)
  3444. #define ATOM_VRAM_RESERVE_V2_SIZE 32
  3445. #define ATOM_VRAM_OPERATION_FLAGS_MASK 0xC0000000L
  3446. #define ATOM_VRAM_OPERATION_FLAGS_SHIFT 30
  3447. #define ATOM_VRAM_BLOCK_NEEDS_NO_RESERVATION 0x1
  3448. #define ATOM_VRAM_BLOCK_NEEDS_RESERVATION 0x0
  3449. /***********************************************************************************/
  3450. // Structure used in VRAM_UsageByFirmwareTable
  3451. // Note1: This table is filled by SetBiosReservationStartInFB in CoreCommSubs.asm
  3452. // at running time.
  3453. // note2: From RV770, the memory is more than 32bit addressable, so we will change
  3454. // ucTableFormatRevision=1,ucTableContentRevision=4, the strcuture remains
  3455. // exactly same as 1.1 and 1.2 (1.3 is never in use), but ulStartAddrUsedByFirmware
  3456. // (in offset to start of memory address) is KB aligned instead of byte aligend.
  3457. // Note3:
  3458. /* If we change usReserved to "usFBUsedbyDrvInKB", then to VBIOS this usFBUsedbyDrvInKB is a predefined, unchanged
  3459. constant across VGA or non VGA adapter,
  3460. for CAIL, The size of FB access area is known, only thing missing is the Offset of FB Access area, so we can have:
  3461. If (ulStartAddrUsedByFirmware!=0)
  3462. FBAccessAreaOffset= ulStartAddrUsedByFirmware - usFBUsedbyDrvInKB;
  3463. Reserved area has been claimed by VBIOS including this FB access area; CAIL doesn't need to reserve any extra area for this purpose
  3464. else //Non VGA case
  3465. if (FB_Size<=2Gb)
  3466. FBAccessAreaOffset= FB_Size - usFBUsedbyDrvInKB;
  3467. else
  3468. FBAccessAreaOffset= Aper_Size - usFBUsedbyDrvInKB
  3469. CAIL needs to claim an reserved area defined by FBAccessAreaOffset and usFBUsedbyDrvInKB in non VGA case.*/
  3470. /***********************************************************************************/
  3471. #define ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO 1
  3472. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO
  3473. {
  3474. ULONG ulStartAddrUsedByFirmware;
  3475. USHORT usFirmwareUseInKb;
  3476. USHORT usReserved;
  3477. }ATOM_FIRMWARE_VRAM_RESERVE_INFO;
  3478. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE
  3479. {
  3480. ATOM_COMMON_TABLE_HEADER sHeader;
  3481. ATOM_FIRMWARE_VRAM_RESERVE_INFO asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3482. }ATOM_VRAM_USAGE_BY_FIRMWARE;
  3483. // change verion to 1.5, when allow driver to allocate the vram area for command table access.
  3484. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5
  3485. {
  3486. ULONG ulStartAddrUsedByFirmware;
  3487. USHORT usFirmwareUseInKb;
  3488. USHORT usFBUsedByDrvInKb;
  3489. }ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5;
  3490. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5
  3491. {
  3492. ATOM_COMMON_TABLE_HEADER sHeader;
  3493. ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5 asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3494. }ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5;
  3495. /****************************************************************************/
  3496. // Structure used in GPIO_Pin_LUTTable
  3497. /****************************************************************************/
  3498. typedef struct _ATOM_GPIO_PIN_ASSIGNMENT
  3499. {
  3500. USHORT usGpioPin_AIndex;
  3501. UCHAR ucGpioPinBitShift;
  3502. UCHAR ucGPIO_ID;
  3503. }ATOM_GPIO_PIN_ASSIGNMENT;
  3504. //ucGPIO_ID pre-define id for multiple usage
  3505. // GPIO use to control PCIE_VDDC in certain SLT board
  3506. #define PCIE_VDDC_CONTROL_GPIO_PINID 56
  3507. //from SMU7.x, if ucGPIO_ID=PP_AC_DC_SWITCH_GPIO_PINID in GPIO_LUTTable, AC/DC swithing feature is enable
  3508. #define PP_AC_DC_SWITCH_GPIO_PINID 60
  3509. //from SMU7.x, if ucGPIO_ID=VDDC_REGULATOR_VRHOT_GPIO_PINID in GPIO_LUTable, VRHot feature is enable
  3510. #define VDDC_VRHOT_GPIO_PINID 61
  3511. //if ucGPIO_ID=VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled
  3512. #define VDDC_PCC_GPIO_PINID 62
  3513. // Only used on certain SLT/PA board to allow utility to cut Efuse.
  3514. #define EFUSE_CUT_ENABLE_GPIO_PINID 63
  3515. // ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO=
  3516. #define DRAM_SELF_REFRESH_GPIO_PINID 64
  3517. // Thermal interrupt output->system thermal chip GPIO pin
  3518. #define THERMAL_INT_OUTPUT_GPIO_PINID 65
  3519. typedef struct _ATOM_GPIO_PIN_LUT
  3520. {
  3521. ATOM_COMMON_TABLE_HEADER sHeader;
  3522. ATOM_GPIO_PIN_ASSIGNMENT asGPIO_Pin[1];
  3523. }ATOM_GPIO_PIN_LUT;
  3524. /****************************************************************************/
  3525. // Structure used in ComponentVideoInfoTable
  3526. /****************************************************************************/
  3527. #define GPIO_PIN_ACTIVE_HIGH 0x1
  3528. #define MAX_SUPPORTED_CV_STANDARDS 5
  3529. // definitions for ATOM_D_INFO.ucSettings
  3530. #define ATOM_GPIO_SETTINGS_BITSHIFT_MASK 0x1F // [4:0]
  3531. #define ATOM_GPIO_SETTINGS_RESERVED_MASK 0x60 // [6:5] = must be zeroed out
  3532. #define ATOM_GPIO_SETTINGS_ACTIVE_MASK 0x80 // [7]
  3533. typedef struct _ATOM_GPIO_INFO
  3534. {
  3535. USHORT usAOffset;
  3536. UCHAR ucSettings;
  3537. UCHAR ucReserved;
  3538. }ATOM_GPIO_INFO;
  3539. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucMiscInfo (bit vector)
  3540. #define ATOM_CV_RESTRICT_FORMAT_SELECTION 0x2
  3541. // definitions for ATOM_COMPONENT_VIDEO_INFO.uc480i/uc480p/uc720p/uc1080i
  3542. #define ATOM_GPIO_DEFAULT_MODE_EN 0x80 //[7];
  3543. #define ATOM_GPIO_SETTING_PERMODE_MASK 0x7F //[6:0]
  3544. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucLetterBoxMode
  3545. //Line 3 out put 5V.
  3546. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_A 0x01 //represent gpio 3 state for 16:9
  3547. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_B 0x02 //represent gpio 4 state for 16:9
  3548. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_SHIFT 0x0
  3549. //Line 3 out put 2.2V
  3550. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_A 0x04 //represent gpio 3 state for 4:3 Letter box
  3551. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_B 0x08 //represent gpio 4 state for 4:3 Letter box
  3552. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_SHIFT 0x2
  3553. //Line 3 out put 0V
  3554. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_A 0x10 //represent gpio 3 state for 4:3
  3555. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_B 0x20 //represent gpio 4 state for 4:3
  3556. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_SHIFT 0x4
  3557. #define ATOM_CV_LINE3_ASPECTRATIO_MASK 0x3F // bit [5:0]
  3558. #define ATOM_CV_LINE3_ASPECTRATIO_EXIST 0x80 //bit 7
  3559. //GPIO bit index in gpio setting per mode value, also represend the block no. in gpio blocks.
  3560. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_A 3 //bit 3 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3561. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_B 4 //bit 4 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3562. typedef struct _ATOM_COMPONENT_VIDEO_INFO
  3563. {
  3564. ATOM_COMMON_TABLE_HEADER sHeader;
  3565. USHORT usMask_PinRegisterIndex;
  3566. USHORT usEN_PinRegisterIndex;
  3567. USHORT usY_PinRegisterIndex;
  3568. USHORT usA_PinRegisterIndex;
  3569. UCHAR ucBitShift;
  3570. UCHAR ucPinActiveState; //ucPinActiveState: Bit0=1 active high, =0 active low
  3571. ATOM_DTD_FORMAT sReserved; // must be zeroed out
  3572. UCHAR ucMiscInfo;
  3573. UCHAR uc480i;
  3574. UCHAR uc480p;
  3575. UCHAR uc720p;
  3576. UCHAR uc1080i;
  3577. UCHAR ucLetterBoxMode;
  3578. UCHAR ucReserved[3];
  3579. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3580. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3581. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3582. }ATOM_COMPONENT_VIDEO_INFO;
  3583. //ucTableFormatRevision=2
  3584. //ucTableContentRevision=1
  3585. typedef struct _ATOM_COMPONENT_VIDEO_INFO_V21
  3586. {
  3587. ATOM_COMMON_TABLE_HEADER sHeader;
  3588. UCHAR ucMiscInfo;
  3589. UCHAR uc480i;
  3590. UCHAR uc480p;
  3591. UCHAR uc720p;
  3592. UCHAR uc1080i;
  3593. UCHAR ucReserved;
  3594. UCHAR ucLetterBoxMode;
  3595. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3596. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3597. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3598. }ATOM_COMPONENT_VIDEO_INFO_V21;
  3599. #define ATOM_COMPONENT_VIDEO_INFO_LAST ATOM_COMPONENT_VIDEO_INFO_V21
  3600. /****************************************************************************/
  3601. // Structure used in object_InfoTable
  3602. /****************************************************************************/
  3603. typedef struct _ATOM_OBJECT_HEADER
  3604. {
  3605. ATOM_COMMON_TABLE_HEADER sHeader;
  3606. USHORT usDeviceSupport;
  3607. USHORT usConnectorObjectTableOffset;
  3608. USHORT usRouterObjectTableOffset;
  3609. USHORT usEncoderObjectTableOffset;
  3610. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3611. USHORT usDisplayPathTableOffset;
  3612. }ATOM_OBJECT_HEADER;
  3613. typedef struct _ATOM_OBJECT_HEADER_V3
  3614. {
  3615. ATOM_COMMON_TABLE_HEADER sHeader;
  3616. USHORT usDeviceSupport;
  3617. USHORT usConnectorObjectTableOffset;
  3618. USHORT usRouterObjectTableOffset;
  3619. USHORT usEncoderObjectTableOffset;
  3620. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3621. USHORT usDisplayPathTableOffset;
  3622. USHORT usMiscObjectTableOffset;
  3623. }ATOM_OBJECT_HEADER_V3;
  3624. typedef struct _ATOM_DISPLAY_OBJECT_PATH
  3625. {
  3626. USHORT usDeviceTag; //supported device
  3627. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3628. USHORT usConnObjectId; //Connector Object ID
  3629. USHORT usGPUObjectId; //GPU ID
  3630. USHORT usGraphicObjIds[1]; //1st Encoder Obj source from GPU to last Graphic Obj destinate to connector.
  3631. }ATOM_DISPLAY_OBJECT_PATH;
  3632. typedef struct _ATOM_DISPLAY_EXTERNAL_OBJECT_PATH
  3633. {
  3634. USHORT usDeviceTag; //supported device
  3635. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3636. USHORT usConnObjectId; //Connector Object ID
  3637. USHORT usGPUObjectId; //GPU ID
  3638. USHORT usGraphicObjIds[2]; //usGraphicObjIds[0]= GPU internal encoder, usGraphicObjIds[1]= external encoder
  3639. }ATOM_DISPLAY_EXTERNAL_OBJECT_PATH;
  3640. typedef struct _ATOM_DISPLAY_OBJECT_PATH_TABLE
  3641. {
  3642. UCHAR ucNumOfDispPath;
  3643. UCHAR ucVersion;
  3644. UCHAR ucPadding[2];
  3645. ATOM_DISPLAY_OBJECT_PATH asDispPath[1];
  3646. }ATOM_DISPLAY_OBJECT_PATH_TABLE;
  3647. typedef struct _ATOM_OBJECT //each object has this structure
  3648. {
  3649. USHORT usObjectID;
  3650. USHORT usSrcDstTableOffset;
  3651. USHORT usRecordOffset; //this pointing to a bunch of records defined below
  3652. USHORT usReserved;
  3653. }ATOM_OBJECT;
  3654. typedef struct _ATOM_OBJECT_TABLE //Above 4 object table offset pointing to a bunch of objects all have this structure
  3655. {
  3656. UCHAR ucNumberOfObjects;
  3657. UCHAR ucPadding[3];
  3658. ATOM_OBJECT asObjects[1];
  3659. }ATOM_OBJECT_TABLE;
  3660. typedef struct _ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT //usSrcDstTableOffset pointing to this structure
  3661. {
  3662. UCHAR ucNumberOfSrc;
  3663. USHORT usSrcObjectID[1];
  3664. UCHAR ucNumberOfDst;
  3665. USHORT usDstObjectID[1];
  3666. }ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT;
  3667. //Two definitions below are for OPM on MXM module designs
  3668. #define EXT_HPDPIN_LUTINDEX_0 0
  3669. #define EXT_HPDPIN_LUTINDEX_1 1
  3670. #define EXT_HPDPIN_LUTINDEX_2 2
  3671. #define EXT_HPDPIN_LUTINDEX_3 3
  3672. #define EXT_HPDPIN_LUTINDEX_4 4
  3673. #define EXT_HPDPIN_LUTINDEX_5 5
  3674. #define EXT_HPDPIN_LUTINDEX_6 6
  3675. #define EXT_HPDPIN_LUTINDEX_7 7
  3676. #define MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES (EXT_HPDPIN_LUTINDEX_7+1)
  3677. #define EXT_AUXDDC_LUTINDEX_0 0
  3678. #define EXT_AUXDDC_LUTINDEX_1 1
  3679. #define EXT_AUXDDC_LUTINDEX_2 2
  3680. #define EXT_AUXDDC_LUTINDEX_3 3
  3681. #define EXT_AUXDDC_LUTINDEX_4 4
  3682. #define EXT_AUXDDC_LUTINDEX_5 5
  3683. #define EXT_AUXDDC_LUTINDEX_6 6
  3684. #define EXT_AUXDDC_LUTINDEX_7 7
  3685. #define MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES (EXT_AUXDDC_LUTINDEX_7+1)
  3686. //ucChannelMapping are defined as following
  3687. //for DP connector, eDP, DP to VGA/LVDS
  3688. //Bit[1:0]: Define which pin connect to DP connector DP_Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3689. //Bit[3:2]: Define which pin connect to DP connector DP_Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3690. //Bit[5:4]: Define which pin connect to DP connector DP_Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3691. //Bit[7:6]: Define which pin connect to DP connector DP_Lane3, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3692. typedef struct _ATOM_DP_CONN_CHANNEL_MAPPING
  3693. {
  3694. #if ATOM_BIG_ENDIAN
  3695. UCHAR ucDP_Lane3_Source:2;
  3696. UCHAR ucDP_Lane2_Source:2;
  3697. UCHAR ucDP_Lane1_Source:2;
  3698. UCHAR ucDP_Lane0_Source:2;
  3699. #else
  3700. UCHAR ucDP_Lane0_Source:2;
  3701. UCHAR ucDP_Lane1_Source:2;
  3702. UCHAR ucDP_Lane2_Source:2;
  3703. UCHAR ucDP_Lane3_Source:2;
  3704. #endif
  3705. }ATOM_DP_CONN_CHANNEL_MAPPING;
  3706. //for DVI/HDMI, in dual link case, both links have to have same mapping.
  3707. //Bit[1:0]: Define which pin connect to DVI connector data Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3708. //Bit[3:2]: Define which pin connect to DVI connector data Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3709. //Bit[5:4]: Define which pin connect to DVI connector data Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3710. //Bit[7:6]: Define which pin connect to DVI connector clock lane, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3711. typedef struct _ATOM_DVI_CONN_CHANNEL_MAPPING
  3712. {
  3713. #if ATOM_BIG_ENDIAN
  3714. UCHAR ucDVI_CLK_Source:2;
  3715. UCHAR ucDVI_DATA0_Source:2;
  3716. UCHAR ucDVI_DATA1_Source:2;
  3717. UCHAR ucDVI_DATA2_Source:2;
  3718. #else
  3719. UCHAR ucDVI_DATA2_Source:2;
  3720. UCHAR ucDVI_DATA1_Source:2;
  3721. UCHAR ucDVI_DATA0_Source:2;
  3722. UCHAR ucDVI_CLK_Source:2;
  3723. #endif
  3724. }ATOM_DVI_CONN_CHANNEL_MAPPING;
  3725. typedef struct _EXT_DISPLAY_PATH
  3726. {
  3727. USHORT usDeviceTag; //A bit vector to show what devices are supported
  3728. USHORT usDeviceACPIEnum; //16bit device ACPI id.
  3729. USHORT usDeviceConnector; //A physical connector for displays to plug in, using object connector definitions
  3730. UCHAR ucExtAUXDDCLutIndex; //An index into external AUX/DDC channel LUT
  3731. UCHAR ucExtHPDPINLutIndex; //An index into external HPD pin LUT
  3732. USHORT usExtEncoderObjId; //external encoder object id
  3733. union{
  3734. UCHAR ucChannelMapping; // if ucChannelMapping=0, using default one to one mapping
  3735. ATOM_DP_CONN_CHANNEL_MAPPING asDPMapping;
  3736. ATOM_DVI_CONN_CHANNEL_MAPPING asDVIMapping;
  3737. };
  3738. UCHAR ucChPNInvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
  3739. USHORT usCaps;
  3740. USHORT usReserved;
  3741. }EXT_DISPLAY_PATH;
  3742. #define NUMBER_OF_UCHAR_FOR_GUID 16
  3743. #define MAX_NUMBER_OF_EXT_DISPLAY_PATH 7
  3744. //usCaps
  3745. #define EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE 0x01
  3746. #define EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN 0x02
  3747. #define EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204 0x04
  3748. #define EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT 0x08
  3749. typedef struct _ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO
  3750. {
  3751. ATOM_COMMON_TABLE_HEADER sHeader;
  3752. UCHAR ucGuid [NUMBER_OF_UCHAR_FOR_GUID]; // a GUID is a 16 byte long string
  3753. EXT_DISPLAY_PATH sPath[MAX_NUMBER_OF_EXT_DISPLAY_PATH]; // total of fixed 7 entries.
  3754. UCHAR ucChecksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  3755. UCHAR uc3DStereoPinId; // use for eDP panel
  3756. UCHAR ucRemoteDisplayConfig;
  3757. UCHAR uceDPToLVDSRxId;
  3758. UCHAR ucFixDPVoltageSwing; // usCaps[1]=1, this indicate DP_LANE_SET value
  3759. UCHAR Reserved[3]; // for potential expansion
  3760. }ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO;
  3761. //Related definitions, all records are differnt but they have a commond header
  3762. typedef struct _ATOM_COMMON_RECORD_HEADER
  3763. {
  3764. UCHAR ucRecordType; //An emun to indicate the record type
  3765. UCHAR ucRecordSize; //The size of the whole record in byte
  3766. }ATOM_COMMON_RECORD_HEADER;
  3767. #define ATOM_I2C_RECORD_TYPE 1
  3768. #define ATOM_HPD_INT_RECORD_TYPE 2
  3769. #define ATOM_OUTPUT_PROTECTION_RECORD_TYPE 3
  3770. #define ATOM_CONNECTOR_DEVICE_TAG_RECORD_TYPE 4
  3771. #define ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD_TYPE 5 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3772. #define ATOM_ENCODER_FPGA_CONTROL_RECORD_TYPE 6 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3773. #define ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD_TYPE 7
  3774. #define ATOM_JTAG_RECORD_TYPE 8 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3775. #define ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE 9
  3776. #define ATOM_ENCODER_DVO_CF_RECORD_TYPE 10
  3777. #define ATOM_CONNECTOR_CF_RECORD_TYPE 11
  3778. #define ATOM_CONNECTOR_HARDCODE_DTD_RECORD_TYPE 12
  3779. #define ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE 13
  3780. #define ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE 14
  3781. #define ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE 15
  3782. #define ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE 16 //This is for the case when connectors are not known to object table
  3783. #define ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE 17 //This is for the case when connectors are not known to object table
  3784. #define ATOM_OBJECT_LINK_RECORD_TYPE 18 //Once this record is present under one object, it indicats the oobject is linked to another obj described by the record
  3785. #define ATOM_CONNECTOR_REMOTE_CAP_RECORD_TYPE 19
  3786. #define ATOM_ENCODER_CAP_RECORD_TYPE 20
  3787. #define ATOM_BRACKET_LAYOUT_RECORD_TYPE 21
  3788. //Must be updated when new record type is added,equal to that record definition!
  3789. #define ATOM_MAX_OBJECT_RECORD_NUMBER ATOM_ENCODER_CAP_RECORD_TYPE
  3790. typedef struct _ATOM_I2C_RECORD
  3791. {
  3792. ATOM_COMMON_RECORD_HEADER sheader;
  3793. ATOM_I2C_ID_CONFIG sucI2cId;
  3794. UCHAR ucI2CAddr; //The slave address, it's 0 when the record is attached to connector for DDC
  3795. }ATOM_I2C_RECORD;
  3796. typedef struct _ATOM_HPD_INT_RECORD
  3797. {
  3798. ATOM_COMMON_RECORD_HEADER sheader;
  3799. UCHAR ucHPDIntGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  3800. UCHAR ucPlugged_PinState;
  3801. }ATOM_HPD_INT_RECORD;
  3802. typedef struct _ATOM_OUTPUT_PROTECTION_RECORD
  3803. {
  3804. ATOM_COMMON_RECORD_HEADER sheader;
  3805. UCHAR ucProtectionFlag;
  3806. UCHAR ucReserved;
  3807. }ATOM_OUTPUT_PROTECTION_RECORD;
  3808. typedef struct _ATOM_CONNECTOR_DEVICE_TAG
  3809. {
  3810. ULONG ulACPIDeviceEnum; //Reserved for now
  3811. USHORT usDeviceID; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT"
  3812. USHORT usPadding;
  3813. }ATOM_CONNECTOR_DEVICE_TAG;
  3814. typedef struct _ATOM_CONNECTOR_DEVICE_TAG_RECORD
  3815. {
  3816. ATOM_COMMON_RECORD_HEADER sheader;
  3817. UCHAR ucNumberOfDevice;
  3818. UCHAR ucReserved;
  3819. ATOM_CONNECTOR_DEVICE_TAG asDeviceTag[1]; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT", 1 is only for allocation
  3820. }ATOM_CONNECTOR_DEVICE_TAG_RECORD;
  3821. typedef struct _ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD
  3822. {
  3823. ATOM_COMMON_RECORD_HEADER sheader;
  3824. UCHAR ucConfigGPIOID;
  3825. UCHAR ucConfigGPIOState; //Set to 1 when it's active high to enable external flow in
  3826. UCHAR ucFlowinGPIPID;
  3827. UCHAR ucExtInGPIPID;
  3828. }ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD;
  3829. typedef struct _ATOM_ENCODER_FPGA_CONTROL_RECORD
  3830. {
  3831. ATOM_COMMON_RECORD_HEADER sheader;
  3832. UCHAR ucCTL1GPIO_ID;
  3833. UCHAR ucCTL1GPIOState; //Set to 1 when it's active high
  3834. UCHAR ucCTL2GPIO_ID;
  3835. UCHAR ucCTL2GPIOState; //Set to 1 when it's active high
  3836. UCHAR ucCTL3GPIO_ID;
  3837. UCHAR ucCTL3GPIOState; //Set to 1 when it's active high
  3838. UCHAR ucCTLFPGA_IN_ID;
  3839. UCHAR ucPadding[3];
  3840. }ATOM_ENCODER_FPGA_CONTROL_RECORD;
  3841. typedef struct _ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD
  3842. {
  3843. ATOM_COMMON_RECORD_HEADER sheader;
  3844. UCHAR ucGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  3845. UCHAR ucTVActiveState; //Indicating when the pin==0 or 1 when TV is connected
  3846. }ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD;
  3847. typedef struct _ATOM_JTAG_RECORD
  3848. {
  3849. ATOM_COMMON_RECORD_HEADER sheader;
  3850. UCHAR ucTMSGPIO_ID;
  3851. UCHAR ucTMSGPIOState; //Set to 1 when it's active high
  3852. UCHAR ucTCKGPIO_ID;
  3853. UCHAR ucTCKGPIOState; //Set to 1 when it's active high
  3854. UCHAR ucTDOGPIO_ID;
  3855. UCHAR ucTDOGPIOState; //Set to 1 when it's active high
  3856. UCHAR ucTDIGPIO_ID;
  3857. UCHAR ucTDIGPIOState; //Set to 1 when it's active high
  3858. UCHAR ucPadding[2];
  3859. }ATOM_JTAG_RECORD;
  3860. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  3861. typedef struct _ATOM_GPIO_PIN_CONTROL_PAIR
  3862. {
  3863. UCHAR ucGPIOID; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  3864. UCHAR ucGPIO_PinState; // Pin state showing how to set-up the pin
  3865. }ATOM_GPIO_PIN_CONTROL_PAIR;
  3866. typedef struct _ATOM_OBJECT_GPIO_CNTL_RECORD
  3867. {
  3868. ATOM_COMMON_RECORD_HEADER sheader;
  3869. UCHAR ucFlags; // Future expnadibility
  3870. UCHAR ucNumberOfPins; // Number of GPIO pins used to control the object
  3871. ATOM_GPIO_PIN_CONTROL_PAIR asGpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  3872. }ATOM_OBJECT_GPIO_CNTL_RECORD;
  3873. //Definitions for GPIO pin state
  3874. #define GPIO_PIN_TYPE_INPUT 0x00
  3875. #define GPIO_PIN_TYPE_OUTPUT 0x10
  3876. #define GPIO_PIN_TYPE_HW_CONTROL 0x20
  3877. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  3878. #define GPIO_PIN_OUTPUT_STATE_MASK 0x01
  3879. #define GPIO_PIN_OUTPUT_STATE_SHIFT 0
  3880. #define GPIO_PIN_STATE_ACTIVE_LOW 0x0
  3881. #define GPIO_PIN_STATE_ACTIVE_HIGH 0x1
  3882. // Indexes to GPIO array in GLSync record
  3883. // GLSync record is for Frame Lock/Gen Lock feature.
  3884. #define ATOM_GPIO_INDEX_GLSYNC_REFCLK 0
  3885. #define ATOM_GPIO_INDEX_GLSYNC_HSYNC 1
  3886. #define ATOM_GPIO_INDEX_GLSYNC_VSYNC 2
  3887. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ 3
  3888. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT 4
  3889. #define ATOM_GPIO_INDEX_GLSYNC_INTERRUPT 5
  3890. #define ATOM_GPIO_INDEX_GLSYNC_V_RESET 6
  3891. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL 7
  3892. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL 8
  3893. #define ATOM_GPIO_INDEX_GLSYNC_MAX 9
  3894. typedef struct _ATOM_ENCODER_DVO_CF_RECORD
  3895. {
  3896. ATOM_COMMON_RECORD_HEADER sheader;
  3897. ULONG ulStrengthControl; // DVOA strength control for CF
  3898. UCHAR ucPadding[2];
  3899. }ATOM_ENCODER_DVO_CF_RECORD;
  3900. // Bit maps for ATOM_ENCODER_CAP_RECORD.ucEncoderCap
  3901. #define ATOM_ENCODER_CAP_RECORD_HBR2 0x01 // DP1.2 HBR2 is supported by HW encoder
  3902. #define ATOM_ENCODER_CAP_RECORD_HBR2_EN 0x02 // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
  3903. #define ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN 0x04 // HDMI2.0 6Gbps enable or not.
  3904. typedef struct _ATOM_ENCODER_CAP_RECORD
  3905. {
  3906. ATOM_COMMON_RECORD_HEADER sheader;
  3907. union {
  3908. USHORT usEncoderCap;
  3909. struct {
  3910. #if ATOM_BIG_ENDIAN
  3911. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  3912. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  3913. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  3914. #else
  3915. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  3916. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  3917. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  3918. #endif
  3919. };
  3920. };
  3921. }ATOM_ENCODER_CAP_RECORD;
  3922. // value for ATOM_CONNECTOR_CF_RECORD.ucConnectedDvoBundle
  3923. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_UPPER12BITBUNDLEA 1
  3924. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_LOWER12BITBUNDLEB 2
  3925. typedef struct _ATOM_CONNECTOR_CF_RECORD
  3926. {
  3927. ATOM_COMMON_RECORD_HEADER sheader;
  3928. USHORT usMaxPixClk;
  3929. UCHAR ucFlowCntlGpioId;
  3930. UCHAR ucSwapCntlGpioId;
  3931. UCHAR ucConnectedDvoBundle;
  3932. UCHAR ucPadding;
  3933. }ATOM_CONNECTOR_CF_RECORD;
  3934. typedef struct _ATOM_CONNECTOR_HARDCODE_DTD_RECORD
  3935. {
  3936. ATOM_COMMON_RECORD_HEADER sheader;
  3937. ATOM_DTD_FORMAT asTiming;
  3938. }ATOM_CONNECTOR_HARDCODE_DTD_RECORD;
  3939. typedef struct _ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD
  3940. {
  3941. ATOM_COMMON_RECORD_HEADER sheader; //ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE
  3942. UCHAR ucSubConnectorType; //CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D|X_ID_DUAL_LINK_DVI_D|HDMI_TYPE_A
  3943. UCHAR ucReserved;
  3944. }ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD;
  3945. typedef struct _ATOM_ROUTER_DDC_PATH_SELECT_RECORD
  3946. {
  3947. ATOM_COMMON_RECORD_HEADER sheader;
  3948. UCHAR ucMuxType; //decide the number of ucMuxState, =0, no pin state, =1: single state with complement, >1: multiple state
  3949. UCHAR ucMuxControlPin;
  3950. UCHAR ucMuxState[2]; //for alligment purpose
  3951. }ATOM_ROUTER_DDC_PATH_SELECT_RECORD;
  3952. typedef struct _ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD
  3953. {
  3954. ATOM_COMMON_RECORD_HEADER sheader;
  3955. UCHAR ucMuxType;
  3956. UCHAR ucMuxControlPin;
  3957. UCHAR ucMuxState[2]; //for alligment purpose
  3958. }ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD;
  3959. // define ucMuxType
  3960. #define ATOM_ROUTER_MUX_PIN_STATE_MASK 0x0f
  3961. #define ATOM_ROUTER_MUX_PIN_SINGLE_STATE_COMPLEMENT 0x01
  3962. typedef struct _ATOM_CONNECTOR_HPDPIN_LUT_RECORD //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  3963. {
  3964. ATOM_COMMON_RECORD_HEADER sheader;
  3965. UCHAR ucHPDPINMap[MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES]; //An fixed size array which maps external pins to internal GPIO_PIN_INFO table
  3966. }ATOM_CONNECTOR_HPDPIN_LUT_RECORD;
  3967. typedef struct _ATOM_CONNECTOR_AUXDDC_LUT_RECORD //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  3968. {
  3969. ATOM_COMMON_RECORD_HEADER sheader;
  3970. ATOM_I2C_ID_CONFIG ucAUXDDCMap[MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES]; //An fixed size array which maps external pins to internal DDC ID
  3971. }ATOM_CONNECTOR_AUXDDC_LUT_RECORD;
  3972. typedef struct _ATOM_OBJECT_LINK_RECORD
  3973. {
  3974. ATOM_COMMON_RECORD_HEADER sheader;
  3975. USHORT usObjectID; //could be connector, encorder or other object in object.h
  3976. }ATOM_OBJECT_LINK_RECORD;
  3977. typedef struct _ATOM_CONNECTOR_REMOTE_CAP_RECORD
  3978. {
  3979. ATOM_COMMON_RECORD_HEADER sheader;
  3980. USHORT usReserved;
  3981. }ATOM_CONNECTOR_REMOTE_CAP_RECORD;
  3982. typedef struct _ATOM_CONNECTOR_LAYOUT_INFO
  3983. {
  3984. USHORT usConnectorObjectId;
  3985. UCHAR ucConnectorType;
  3986. UCHAR ucPosition;
  3987. }ATOM_CONNECTOR_LAYOUT_INFO;
  3988. // define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size
  3989. #define CONNECTOR_TYPE_DVI_D 1
  3990. #define CONNECTOR_TYPE_DVI_I 2
  3991. #define CONNECTOR_TYPE_VGA 3
  3992. #define CONNECTOR_TYPE_HDMI 4
  3993. #define CONNECTOR_TYPE_DISPLAY_PORT 5
  3994. #define CONNECTOR_TYPE_MINI_DISPLAY_PORT 6
  3995. typedef struct _ATOM_BRACKET_LAYOUT_RECORD
  3996. {
  3997. ATOM_COMMON_RECORD_HEADER sheader;
  3998. UCHAR ucLength;
  3999. UCHAR ucWidth;
  4000. UCHAR ucConnNum;
  4001. UCHAR ucReserved;
  4002. ATOM_CONNECTOR_LAYOUT_INFO asConnInfo[1];
  4003. }ATOM_BRACKET_LAYOUT_RECORD;
  4004. /****************************************************************************/
  4005. // Structure used in XXXX
  4006. /****************************************************************************/
  4007. typedef struct _ATOM_VOLTAGE_INFO_HEADER
  4008. {
  4009. USHORT usVDDCBaseLevel; //In number of 50mv unit
  4010. USHORT usReserved; //For possible extension table offset
  4011. UCHAR ucNumOfVoltageEntries;
  4012. UCHAR ucBytesPerVoltageEntry;
  4013. UCHAR ucVoltageStep; //Indicating in how many mv increament is one step, 0.5mv unit
  4014. UCHAR ucDefaultVoltageEntry;
  4015. UCHAR ucVoltageControlI2cLine;
  4016. UCHAR ucVoltageControlAddress;
  4017. UCHAR ucVoltageControlOffset;
  4018. }ATOM_VOLTAGE_INFO_HEADER;
  4019. typedef struct _ATOM_VOLTAGE_INFO
  4020. {
  4021. ATOM_COMMON_TABLE_HEADER sHeader;
  4022. ATOM_VOLTAGE_INFO_HEADER viHeader;
  4023. UCHAR ucVoltageEntries[64]; //64 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries*ucBytesPerVoltageEntry
  4024. }ATOM_VOLTAGE_INFO;
  4025. typedef struct _ATOM_VOLTAGE_FORMULA
  4026. {
  4027. USHORT usVoltageBaseLevel; // In number of 1mv unit
  4028. USHORT usVoltageStep; // Indicating in how many mv increament is one step, 1mv unit
  4029. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  4030. UCHAR ucFlag; // bit0=0 :step is 1mv =1 0.5mv
  4031. UCHAR ucBaseVID; // if there is no lookup table, VID= BaseVID + ( Vol - BaseLevle ) /VoltageStep
  4032. UCHAR ucReserved;
  4033. UCHAR ucVIDAdjustEntries[32]; // 32 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries
  4034. }ATOM_VOLTAGE_FORMULA;
  4035. typedef struct _VOLTAGE_LUT_ENTRY
  4036. {
  4037. USHORT usVoltageCode; // The Voltage ID, either GPIO or I2C code
  4038. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  4039. }VOLTAGE_LUT_ENTRY;
  4040. typedef struct _ATOM_VOLTAGE_FORMULA_V2
  4041. {
  4042. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  4043. UCHAR ucReserved[3];
  4044. VOLTAGE_LUT_ENTRY asVIDAdjustEntries[32];// 32 is for allocation, the actual number of entries is in ucNumOfVoltageEntries
  4045. }ATOM_VOLTAGE_FORMULA_V2;
  4046. typedef struct _ATOM_VOLTAGE_CONTROL
  4047. {
  4048. UCHAR ucVoltageControlId; //Indicate it is controlled by I2C or GPIO or HW state machine
  4049. UCHAR ucVoltageControlI2cLine;
  4050. UCHAR ucVoltageControlAddress;
  4051. UCHAR ucVoltageControlOffset;
  4052. USHORT usGpioPin_AIndex; //GPIO_PAD register index
  4053. UCHAR ucGpioPinBitShift[9]; //at most 8 pin support 255 VIDs, termintate with 0xff
  4054. UCHAR ucReserved;
  4055. }ATOM_VOLTAGE_CONTROL;
  4056. // Define ucVoltageControlId
  4057. #define VOLTAGE_CONTROLLED_BY_HW 0x00
  4058. #define VOLTAGE_CONTROLLED_BY_I2C_MASK 0x7F
  4059. #define VOLTAGE_CONTROLLED_BY_GPIO 0x80
  4060. #define VOLTAGE_CONTROL_ID_LM64 0x01 //I2C control, used for R5xx Core Voltage
  4061. #define VOLTAGE_CONTROL_ID_DAC 0x02 //I2C control, used for R5xx/R6xx MVDDC,MVDDQ or VDDCI
  4062. #define VOLTAGE_CONTROL_ID_VT116xM 0x03 //I2C control, used for R6xx Core Voltage
  4063. #define VOLTAGE_CONTROL_ID_DS4402 0x04
  4064. #define VOLTAGE_CONTROL_ID_UP6266 0x05
  4065. #define VOLTAGE_CONTROL_ID_SCORPIO 0x06
  4066. #define VOLTAGE_CONTROL_ID_VT1556M 0x07
  4067. #define VOLTAGE_CONTROL_ID_CHL822x 0x08
  4068. #define VOLTAGE_CONTROL_ID_VT1586M 0x09
  4069. #define VOLTAGE_CONTROL_ID_UP1637 0x0A
  4070. #define VOLTAGE_CONTROL_ID_CHL8214 0x0B
  4071. #define VOLTAGE_CONTROL_ID_UP1801 0x0C
  4072. #define VOLTAGE_CONTROL_ID_ST6788A 0x0D
  4073. #define VOLTAGE_CONTROL_ID_CHLIR3564SVI2 0x0E
  4074. #define VOLTAGE_CONTROL_ID_AD527x 0x0F
  4075. #define VOLTAGE_CONTROL_ID_NCP81022 0x10
  4076. #define VOLTAGE_CONTROL_ID_LTC2635 0x11
  4077. #define VOLTAGE_CONTROL_ID_NCP4208 0x12
  4078. #define VOLTAGE_CONTROL_ID_IR35xx 0x13
  4079. #define VOLTAGE_CONTROL_ID_RT9403 0x14
  4080. #define VOLTAGE_CONTROL_ID_GENERIC_I2C 0x40
  4081. typedef struct _ATOM_VOLTAGE_OBJECT
  4082. {
  4083. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4084. UCHAR ucSize; //Size of Object
  4085. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  4086. ATOM_VOLTAGE_FORMULA asFormula; //Indicate How to convert real Voltage to VID
  4087. }ATOM_VOLTAGE_OBJECT;
  4088. typedef struct _ATOM_VOLTAGE_OBJECT_V2
  4089. {
  4090. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4091. UCHAR ucSize; //Size of Object
  4092. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  4093. ATOM_VOLTAGE_FORMULA_V2 asFormula; //Indicate How to convert real Voltage to VID
  4094. }ATOM_VOLTAGE_OBJECT_V2;
  4095. typedef struct _ATOM_VOLTAGE_OBJECT_INFO
  4096. {
  4097. ATOM_COMMON_TABLE_HEADER sHeader;
  4098. ATOM_VOLTAGE_OBJECT asVoltageObj[3]; //Info for Voltage control
  4099. }ATOM_VOLTAGE_OBJECT_INFO;
  4100. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V2
  4101. {
  4102. ATOM_COMMON_TABLE_HEADER sHeader;
  4103. ATOM_VOLTAGE_OBJECT_V2 asVoltageObj[3]; //Info for Voltage control
  4104. }ATOM_VOLTAGE_OBJECT_INFO_V2;
  4105. typedef struct _ATOM_LEAKID_VOLTAGE
  4106. {
  4107. UCHAR ucLeakageId;
  4108. UCHAR ucReserved;
  4109. USHORT usVoltage;
  4110. }ATOM_LEAKID_VOLTAGE;
  4111. typedef struct _ATOM_VOLTAGE_OBJECT_HEADER_V3{
  4112. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4113. UCHAR ucVoltageMode; //Indicate voltage control mode: Init/Set/Leakage/Set phase
  4114. USHORT usSize; //Size of Object
  4115. }ATOM_VOLTAGE_OBJECT_HEADER_V3;
  4116. // ATOM_VOLTAGE_OBJECT_HEADER_V3.ucVoltageMode
  4117. #define VOLTAGE_OBJ_GPIO_LUT 0 //VOLTAGE and GPIO Lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  4118. #define VOLTAGE_OBJ_VR_I2C_INIT_SEQ 3 //VOLTAGE REGULATOR INIT sequece through I2C -> ATOM_I2C_VOLTAGE_OBJECT_V3
  4119. #define VOLTAGE_OBJ_PHASE_LUT 4 //Set Vregulator Phase lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  4120. #define VOLTAGE_OBJ_SVID2 7 //Indicate voltage control by SVID2 ->ATOM_SVID2_VOLTAGE_OBJECT_V3
  4121. #define VOLTAGE_OBJ_EVV 8
  4122. #define VOLTAGE_OBJ_PWRBOOST_LEAKAGE_LUT 0x10 //Powerboost Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4123. #define VOLTAGE_OBJ_HIGH_STATE_LEAKAGE_LUT 0x11 //High voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4124. #define VOLTAGE_OBJ_HIGH1_STATE_LEAKAGE_LUT 0x12 //High1 voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4125. typedef struct _VOLTAGE_LUT_ENTRY_V2
  4126. {
  4127. ULONG ulVoltageId; // The Voltage ID which is used to program GPIO register
  4128. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  4129. }VOLTAGE_LUT_ENTRY_V2;
  4130. typedef struct _LEAKAGE_VOLTAGE_LUT_ENTRY_V2
  4131. {
  4132. USHORT usVoltageLevel; // The Voltage ID which is used to program GPIO register
  4133. USHORT usVoltageId;
  4134. USHORT usLeakageId; // The corresponding Voltage Value, in mV
  4135. }LEAKAGE_VOLTAGE_LUT_ENTRY_V2;
  4136. typedef struct _ATOM_I2C_VOLTAGE_OBJECT_V3
  4137. {
  4138. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
  4139. UCHAR ucVoltageRegulatorId; //Indicate Voltage Regulator Id
  4140. UCHAR ucVoltageControlI2cLine;
  4141. UCHAR ucVoltageControlAddress;
  4142. UCHAR ucVoltageControlOffset;
  4143. UCHAR ucVoltageControlFlag; // Bit0: 0 - One byte data; 1 - Two byte data
  4144. UCHAR ulReserved[3];
  4145. VOLTAGE_LUT_ENTRY asVolI2cLut[1]; // end with 0xff
  4146. }ATOM_I2C_VOLTAGE_OBJECT_V3;
  4147. // ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag
  4148. #define VOLTAGE_DATA_ONE_BYTE 0
  4149. #define VOLTAGE_DATA_TWO_BYTE 1
  4150. typedef struct _ATOM_GPIO_VOLTAGE_OBJECT_V3
  4151. {
  4152. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
  4153. UCHAR ucVoltageGpioCntlId; // default is 0 which indicate control through CG VID mode
  4154. UCHAR ucGpioEntryNum; // indiate the entry numbers of Votlage/Gpio value Look up table
  4155. UCHAR ucPhaseDelay; // phase delay in unit of micro second
  4156. UCHAR ucReserved;
  4157. ULONG ulGpioMaskVal; // GPIO Mask value
  4158. VOLTAGE_LUT_ENTRY_V2 asVolGpioLut[1];
  4159. }ATOM_GPIO_VOLTAGE_OBJECT_V3;
  4160. typedef struct _ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4161. {
  4162. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = 0x10/0x11/0x12
  4163. UCHAR ucLeakageCntlId; // default is 0
  4164. UCHAR ucLeakageEntryNum; // indicate the entry number of LeakageId/Voltage Lut table
  4165. UCHAR ucReserved[2];
  4166. ULONG ulMaxVoltageLevel;
  4167. LEAKAGE_VOLTAGE_LUT_ENTRY_V2 asLeakageIdLut[1];
  4168. }ATOM_LEAKAGE_VOLTAGE_OBJECT_V3;
  4169. typedef struct _ATOM_SVID2_VOLTAGE_OBJECT_V3
  4170. {
  4171. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_SVID2
  4172. // 14:7 � PSI0_VID
  4173. // 6 � PSI0_EN
  4174. // 5 � PSI1
  4175. // 4:2 � load line slope trim.
  4176. // 1:0 � offset trim,
  4177. USHORT usLoadLine_PSI;
  4178. // GPU GPIO pin Id to SVID2 regulator VRHot pin. possible value 0~31. 0 means GPIO0, 31 means GPIO31
  4179. UCHAR ucSVDGpioId; //0~31 indicate GPIO0~31
  4180. UCHAR ucSVCGpioId; //0~31 indicate GPIO0~31
  4181. ULONG ulReserved;
  4182. }ATOM_SVID2_VOLTAGE_OBJECT_V3;
  4183. typedef union _ATOM_VOLTAGE_OBJECT_V3{
  4184. ATOM_GPIO_VOLTAGE_OBJECT_V3 asGpioVoltageObj;
  4185. ATOM_I2C_VOLTAGE_OBJECT_V3 asI2cVoltageObj;
  4186. ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 asLeakageObj;
  4187. ATOM_SVID2_VOLTAGE_OBJECT_V3 asSVID2Obj;
  4188. }ATOM_VOLTAGE_OBJECT_V3;
  4189. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1
  4190. {
  4191. ATOM_COMMON_TABLE_HEADER sHeader;
  4192. ATOM_VOLTAGE_OBJECT_V3 asVoltageObj[3]; //Info for Voltage control
  4193. }ATOM_VOLTAGE_OBJECT_INFO_V3_1;
  4194. typedef struct _ATOM_ASIC_PROFILE_VOLTAGE
  4195. {
  4196. UCHAR ucProfileId;
  4197. UCHAR ucReserved;
  4198. USHORT usSize;
  4199. USHORT usEfuseSpareStartAddr;
  4200. USHORT usFuseIndex[8]; //from LSB to MSB, Max 8bit,end of 0xffff if less than 8 efuse id,
  4201. ATOM_LEAKID_VOLTAGE asLeakVol[2]; //Leakid and relatd voltage
  4202. }ATOM_ASIC_PROFILE_VOLTAGE;
  4203. //ucProfileId
  4204. #define ATOM_ASIC_PROFILE_ID_EFUSE_VOLTAGE 1
  4205. #define ATOM_ASIC_PROFILE_ID_EFUSE_PERFORMANCE_VOLTAGE 1
  4206. #define ATOM_ASIC_PROFILE_ID_EFUSE_THERMAL_VOLTAGE 2
  4207. typedef struct _ATOM_ASIC_PROFILING_INFO
  4208. {
  4209. ATOM_COMMON_TABLE_HEADER asHeader;
  4210. ATOM_ASIC_PROFILE_VOLTAGE asVoltage;
  4211. }ATOM_ASIC_PROFILING_INFO;
  4212. typedef struct _ATOM_ASIC_PROFILING_INFO_V2_1
  4213. {
  4214. ATOM_COMMON_TABLE_HEADER asHeader;
  4215. UCHAR ucLeakageBinNum; // indicate the entry number of LeakageId/Voltage Lut table
  4216. USHORT usLeakageBinArrayOffset; // offset of USHORT Leakage Bin list array ( from lower LeakageId to higher)
  4217. UCHAR ucElbVDDC_Num;
  4218. USHORT usElbVDDC_IdArrayOffset; // offset of USHORT virtual VDDC voltage id ( 0xff01~0xff08 )
  4219. USHORT usElbVDDC_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4220. UCHAR ucElbVDDCI_Num;
  4221. USHORT usElbVDDCI_IdArrayOffset; // offset of USHORT virtual VDDCI voltage id ( 0xff01~0xff08 )
  4222. USHORT usElbVDDCI_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4223. }ATOM_ASIC_PROFILING_INFO_V2_1;
  4224. //Here is parameter to convert Efuse value to Measure value
  4225. //Measured = LN((2^Bitsize-1)/EFUSE-1)*(Range)/(-alpha)+(Max+Min)/2
  4226. typedef struct _EFUSE_LOGISTIC_FUNC_PARAM
  4227. {
  4228. USHORT usEfuseIndex; // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112
  4229. UCHAR ucEfuseBitLSB; // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15
  4230. UCHAR ucEfuseLength; // Efuse bits length,
  4231. ULONG ulEfuseEncodeRange; // Range = Max - Min, bit31 indicate the efuse is negative number
  4232. ULONG ulEfuseEncodeAverage; // Average = ( Max + Min )/2
  4233. }EFUSE_LOGISTIC_FUNC_PARAM;
  4234. //Linear Function: Measured = Round ( Efuse * ( Max-Min )/(2^BitSize -1 ) + Min )
  4235. typedef struct _EFUSE_LINEAR_FUNC_PARAM
  4236. {
  4237. USHORT usEfuseIndex; // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112
  4238. UCHAR ucEfuseBitLSB; // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15
  4239. UCHAR ucEfuseLength; // Efuse bits length,
  4240. ULONG ulEfuseEncodeRange; // Range = Max - Min, bit31 indicate the efuse is negative number
  4241. ULONG ulEfuseMin; // Min
  4242. }EFUSE_LINEAR_FUNC_PARAM;
  4243. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_1
  4244. {
  4245. ATOM_COMMON_TABLE_HEADER asHeader;
  4246. ULONG ulEvvDerateTdp;
  4247. ULONG ulEvvDerateTdc;
  4248. ULONG ulBoardCoreTemp;
  4249. ULONG ulMaxVddc;
  4250. ULONG ulMinVddc;
  4251. ULONG ulLoadLineSlop;
  4252. ULONG ulLeakageTemp;
  4253. ULONG ulLeakageVoltage;
  4254. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4255. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4256. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4257. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4258. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4259. USHORT usLkgEuseIndex;
  4260. UCHAR ucLkgEfuseBitLSB;
  4261. UCHAR ucLkgEfuseLength;
  4262. ULONG ulLkgEncodeLn_MaxDivMin;
  4263. ULONG ulLkgEncodeMax;
  4264. ULONG ulLkgEncodeMin;
  4265. ULONG ulEfuseLogisticAlpha;
  4266. USHORT usPowerDpm0;
  4267. USHORT usCurrentDpm0;
  4268. USHORT usPowerDpm1;
  4269. USHORT usCurrentDpm1;
  4270. USHORT usPowerDpm2;
  4271. USHORT usCurrentDpm2;
  4272. USHORT usPowerDpm3;
  4273. USHORT usCurrentDpm3;
  4274. USHORT usPowerDpm4;
  4275. USHORT usCurrentDpm4;
  4276. USHORT usPowerDpm5;
  4277. USHORT usCurrentDpm5;
  4278. USHORT usPowerDpm6;
  4279. USHORT usCurrentDpm6;
  4280. USHORT usPowerDpm7;
  4281. USHORT usCurrentDpm7;
  4282. }ATOM_ASIC_PROFILING_INFO_V3_1;
  4283. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_2
  4284. {
  4285. ATOM_COMMON_TABLE_HEADER asHeader;
  4286. ULONG ulEvvLkgFactor;
  4287. ULONG ulBoardCoreTemp;
  4288. ULONG ulMaxVddc;
  4289. ULONG ulMinVddc;
  4290. ULONG ulLoadLineSlop;
  4291. ULONG ulLeakageTemp;
  4292. ULONG ulLeakageVoltage;
  4293. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4294. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4295. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4296. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4297. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4298. USHORT usLkgEuseIndex;
  4299. UCHAR ucLkgEfuseBitLSB;
  4300. UCHAR ucLkgEfuseLength;
  4301. ULONG ulLkgEncodeLn_MaxDivMin;
  4302. ULONG ulLkgEncodeMax;
  4303. ULONG ulLkgEncodeMin;
  4304. ULONG ulEfuseLogisticAlpha;
  4305. USHORT usPowerDpm0;
  4306. USHORT usPowerDpm1;
  4307. USHORT usPowerDpm2;
  4308. USHORT usPowerDpm3;
  4309. USHORT usPowerDpm4;
  4310. USHORT usPowerDpm5;
  4311. USHORT usPowerDpm6;
  4312. USHORT usPowerDpm7;
  4313. ULONG ulTdpDerateDPM0;
  4314. ULONG ulTdpDerateDPM1;
  4315. ULONG ulTdpDerateDPM2;
  4316. ULONG ulTdpDerateDPM3;
  4317. ULONG ulTdpDerateDPM4;
  4318. ULONG ulTdpDerateDPM5;
  4319. ULONG ulTdpDerateDPM6;
  4320. ULONG ulTdpDerateDPM7;
  4321. }ATOM_ASIC_PROFILING_INFO_V3_2;
  4322. // for Tonga/Fiji speed EVV algorithm
  4323. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_3
  4324. {
  4325. ATOM_COMMON_TABLE_HEADER asHeader;
  4326. ULONG ulEvvLkgFactor;
  4327. ULONG ulBoardCoreTemp;
  4328. ULONG ulMaxVddc;
  4329. ULONG ulMinVddc;
  4330. ULONG ulLoadLineSlop;
  4331. ULONG ulLeakageTemp;
  4332. ULONG ulLeakageVoltage;
  4333. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4334. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4335. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4336. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4337. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4338. USHORT usLkgEuseIndex;
  4339. UCHAR ucLkgEfuseBitLSB;
  4340. UCHAR ucLkgEfuseLength;
  4341. ULONG ulLkgEncodeLn_MaxDivMin;
  4342. ULONG ulLkgEncodeMax;
  4343. ULONG ulLkgEncodeMin;
  4344. ULONG ulEfuseLogisticAlpha;
  4345. USHORT usPowerDpm0;
  4346. USHORT usPowerDpm1;
  4347. USHORT usPowerDpm2;
  4348. USHORT usPowerDpm3;
  4349. USHORT usPowerDpm4;
  4350. USHORT usPowerDpm5;
  4351. USHORT usPowerDpm6;
  4352. USHORT usPowerDpm7;
  4353. ULONG ulTdpDerateDPM0;
  4354. ULONG ulTdpDerateDPM1;
  4355. ULONG ulTdpDerateDPM2;
  4356. ULONG ulTdpDerateDPM3;
  4357. ULONG ulTdpDerateDPM4;
  4358. ULONG ulTdpDerateDPM5;
  4359. ULONG ulTdpDerateDPM6;
  4360. ULONG ulTdpDerateDPM7;
  4361. EFUSE_LINEAR_FUNC_PARAM sRoFuse;
  4362. ULONG ulRoAlpha;
  4363. ULONG ulRoBeta;
  4364. ULONG ulRoGamma;
  4365. ULONG ulRoEpsilon;
  4366. ULONG ulATermRo;
  4367. ULONG ulBTermRo;
  4368. ULONG ulCTermRo;
  4369. ULONG ulSclkMargin;
  4370. ULONG ulFmaxPercent;
  4371. ULONG ulCRPercent;
  4372. ULONG ulSFmaxPercent;
  4373. ULONG ulSCRPercent;
  4374. ULONG ulSDCMargine;
  4375. }ATOM_ASIC_PROFILING_INFO_V3_3;
  4376. // for Fiji speed EVV algorithm
  4377. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_4
  4378. {
  4379. ATOM_COMMON_TABLE_HEADER asHeader;
  4380. ULONG ulEvvLkgFactor;
  4381. ULONG ulBoardCoreTemp;
  4382. ULONG ulMaxVddc;
  4383. ULONG ulMinVddc;
  4384. ULONG ulLoadLineSlop;
  4385. ULONG ulLeakageTemp;
  4386. ULONG ulLeakageVoltage;
  4387. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4388. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4389. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4390. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4391. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4392. USHORT usLkgEuseIndex;
  4393. UCHAR ucLkgEfuseBitLSB;
  4394. UCHAR ucLkgEfuseLength;
  4395. ULONG ulLkgEncodeLn_MaxDivMin;
  4396. ULONG ulLkgEncodeMax;
  4397. ULONG ulLkgEncodeMin;
  4398. ULONG ulEfuseLogisticAlpha;
  4399. USHORT usPowerDpm0;
  4400. USHORT usPowerDpm1;
  4401. USHORT usPowerDpm2;
  4402. USHORT usPowerDpm3;
  4403. USHORT usPowerDpm4;
  4404. USHORT usPowerDpm5;
  4405. USHORT usPowerDpm6;
  4406. USHORT usPowerDpm7;
  4407. ULONG ulTdpDerateDPM0;
  4408. ULONG ulTdpDerateDPM1;
  4409. ULONG ulTdpDerateDPM2;
  4410. ULONG ulTdpDerateDPM3;
  4411. ULONG ulTdpDerateDPM4;
  4412. ULONG ulTdpDerateDPM5;
  4413. ULONG ulTdpDerateDPM6;
  4414. ULONG ulTdpDerateDPM7;
  4415. EFUSE_LINEAR_FUNC_PARAM sRoFuse;
  4416. ULONG ulEvvDefaultVddc;
  4417. ULONG ulEvvNoCalcVddc;
  4418. USHORT usParamNegFlag;
  4419. USHORT usSpeed_Model;
  4420. ULONG ulSM_A0;
  4421. ULONG ulSM_A1;
  4422. ULONG ulSM_A2;
  4423. ULONG ulSM_A3;
  4424. ULONG ulSM_A4;
  4425. ULONG ulSM_A5;
  4426. ULONG ulSM_A6;
  4427. ULONG ulSM_A7;
  4428. UCHAR ucSM_A0_sign;
  4429. UCHAR ucSM_A1_sign;
  4430. UCHAR ucSM_A2_sign;
  4431. UCHAR ucSM_A3_sign;
  4432. UCHAR ucSM_A4_sign;
  4433. UCHAR ucSM_A5_sign;
  4434. UCHAR ucSM_A6_sign;
  4435. UCHAR ucSM_A7_sign;
  4436. ULONG ulMargin_RO_a;
  4437. ULONG ulMargin_RO_b;
  4438. ULONG ulMargin_RO_c;
  4439. ULONG ulMargin_fixed;
  4440. ULONG ulMargin_Fmax_mean;
  4441. ULONG ulMargin_plat_mean;
  4442. ULONG ulMargin_Fmax_sigma;
  4443. ULONG ulMargin_plat_sigma;
  4444. ULONG ulMargin_DC_sigma;
  4445. ULONG ulReserved[8]; // Reserved for future ASIC
  4446. }ATOM_ASIC_PROFILING_INFO_V3_4;
  4447. typedef struct _ATOM_POWER_SOURCE_OBJECT
  4448. {
  4449. UCHAR ucPwrSrcId; // Power source
  4450. UCHAR ucPwrSensorType; // GPIO, I2C or none
  4451. UCHAR ucPwrSensId; // if GPIO detect, it is GPIO id, if I2C detect, it is I2C id
  4452. UCHAR ucPwrSensSlaveAddr; // Slave address if I2C detect
  4453. UCHAR ucPwrSensRegIndex; // I2C register Index if I2C detect
  4454. UCHAR ucPwrSensRegBitMask; // detect which bit is used if I2C detect
  4455. UCHAR ucPwrSensActiveState; // high active or low active
  4456. UCHAR ucReserve[3]; // reserve
  4457. USHORT usSensPwr; // in unit of watt
  4458. }ATOM_POWER_SOURCE_OBJECT;
  4459. typedef struct _ATOM_POWER_SOURCE_INFO
  4460. {
  4461. ATOM_COMMON_TABLE_HEADER asHeader;
  4462. UCHAR asPwrbehave[16];
  4463. ATOM_POWER_SOURCE_OBJECT asPwrObj[1];
  4464. }ATOM_POWER_SOURCE_INFO;
  4465. //Define ucPwrSrcId
  4466. #define POWERSOURCE_PCIE_ID1 0x00
  4467. #define POWERSOURCE_6PIN_CONNECTOR_ID1 0x01
  4468. #define POWERSOURCE_8PIN_CONNECTOR_ID1 0x02
  4469. #define POWERSOURCE_6PIN_CONNECTOR_ID2 0x04
  4470. #define POWERSOURCE_8PIN_CONNECTOR_ID2 0x08
  4471. //define ucPwrSensorId
  4472. #define POWER_SENSOR_ALWAYS 0x00
  4473. #define POWER_SENSOR_GPIO 0x01
  4474. #define POWER_SENSOR_I2C 0x02
  4475. typedef struct _ATOM_CLK_VOLT_CAPABILITY
  4476. {
  4477. ULONG ulVoltageIndex; // The Voltage Index indicated by FUSE, same voltage index shared with SCLK DPM fuse table
  4478. ULONG ulMaximumSupportedCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4479. }ATOM_CLK_VOLT_CAPABILITY;
  4480. typedef struct _ATOM_CLK_VOLT_CAPABILITY_V2
  4481. {
  4482. USHORT usVoltageLevel; // The real Voltage Level round up value in unit of mv,
  4483. ULONG ulMaximumSupportedCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4484. }ATOM_CLK_VOLT_CAPABILITY_V2;
  4485. typedef struct _ATOM_AVAILABLE_SCLK_LIST
  4486. {
  4487. ULONG ulSupportedSCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4488. USHORT usVoltageIndex; // The Voltage Index indicated by FUSE for specified SCLK
  4489. USHORT usVoltageID; // The Voltage ID indicated by FUSE for specified SCLK
  4490. }ATOM_AVAILABLE_SCLK_LIST;
  4491. // ATOM_INTEGRATED_SYSTEM_INFO_V6 ulSystemConfig cap definition
  4492. #define ATOM_IGP_INFO_V6_SYSTEM_CONFIG__PCIE_POWER_GATING_ENABLE 1 // refer to ulSystemConfig bit[0]
  4493. // this IntegrateSystemInfoTable is used for Liano/Ontario APU
  4494. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V6
  4495. {
  4496. ATOM_COMMON_TABLE_HEADER sHeader;
  4497. ULONG ulBootUpEngineClock;
  4498. ULONG ulDentistVCOFreq;
  4499. ULONG ulBootUpUMAClock;
  4500. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4501. ULONG ulBootUpReqDisplayVector;
  4502. ULONG ulOtherDisplayMisc;
  4503. ULONG ulGPUCapInfo;
  4504. ULONG ulSB_MMIO_Base_Addr;
  4505. USHORT usRequestedPWMFreqInHz;
  4506. UCHAR ucHtcTmpLmt;
  4507. UCHAR ucHtcHystLmt;
  4508. ULONG ulMinEngineClock;
  4509. ULONG ulSystemConfig;
  4510. ULONG ulCPUCapInfo;
  4511. USHORT usNBP0Voltage;
  4512. USHORT usNBP1Voltage;
  4513. USHORT usBootUpNBVoltage;
  4514. USHORT usExtDispConnInfoOffset;
  4515. USHORT usPanelRefreshRateRange;
  4516. UCHAR ucMemoryType;
  4517. UCHAR ucUMAChannelNumber;
  4518. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];
  4519. ULONG ulCSR_M3_ARB_CNTL_UVD[10];
  4520. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];
  4521. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4522. ULONG ulGMCRestoreResetTime;
  4523. ULONG ulMinimumNClk;
  4524. ULONG ulIdleNClk;
  4525. ULONG ulDDR_DLL_PowerUpTime;
  4526. ULONG ulDDR_PLL_PowerUpTime;
  4527. USHORT usPCIEClkSSPercentage;
  4528. USHORT usPCIEClkSSType;
  4529. USHORT usLvdsSSPercentage;
  4530. USHORT usLvdsSSpreadRateIn10Hz;
  4531. USHORT usHDMISSPercentage;
  4532. USHORT usHDMISSpreadRateIn10Hz;
  4533. USHORT usDVISSPercentage;
  4534. USHORT usDVISSpreadRateIn10Hz;
  4535. ULONG SclkDpmBoostMargin;
  4536. ULONG SclkDpmThrottleMargin;
  4537. USHORT SclkDpmTdpLimitPG;
  4538. USHORT SclkDpmTdpLimitBoost;
  4539. ULONG ulBoostEngineCLock;
  4540. UCHAR ulBoostVid_2bit;
  4541. UCHAR EnableBoost;
  4542. USHORT GnbTdpLimit;
  4543. USHORT usMaxLVDSPclkFreqInSingleLink;
  4544. UCHAR ucLvdsMisc;
  4545. UCHAR ucLVDSReserved;
  4546. ULONG ulReserved3[15];
  4547. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4548. }ATOM_INTEGRATED_SYSTEM_INFO_V6;
  4549. // ulGPUCapInfo
  4550. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  4551. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__DISABLE_AUX_HW_MODE_DETECTION 0x08
  4552. //ucLVDSMisc:
  4553. #define SYS_INFO_LVDSMISC__888_FPDI_MODE 0x01
  4554. #define SYS_INFO_LVDSMISC__DL_CH_SWAP 0x02
  4555. #define SYS_INFO_LVDSMISC__888_BPC 0x04
  4556. #define SYS_INFO_LVDSMISC__OVERRIDE_EN 0x08
  4557. #define SYS_INFO_LVDSMISC__BLON_ACTIVE_LOW 0x10
  4558. // new since Trinity
  4559. #define SYS_INFO_LVDSMISC__TRAVIS_LVDS_VOL_OVERRIDE_EN 0x20
  4560. // not used any more
  4561. #define SYS_INFO_LVDSMISC__VSYNC_ACTIVE_LOW 0x04
  4562. #define SYS_INFO_LVDSMISC__HSYNC_ACTIVE_LOW 0x08
  4563. /**********************************************************************************************************************
  4564. ATOM_INTEGRATED_SYSTEM_INFO_V6 Description
  4565. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4566. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4567. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4568. sDISPCLK_Voltage: Report Display clock voltage requirement.
  4569. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Liano/Ontaio projects:
  4570. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4571. ATOM_DEVICE_CRT2_SUPPORT 0x0010
  4572. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4573. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4574. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4575. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4576. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4577. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4578. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4579. ulOtherDisplayMisc: Other display related flags, not defined yet.
  4580. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  4581. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  4582. bit[3]=0: Enable HW AUX mode detection logic
  4583. =1: Disable HW AUX mode dettion logic
  4584. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  4585. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4586. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4587. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4588. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4589. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4590. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4591. and enabling VariBri under the driver environment from PP table is optional.
  4592. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4593. that BL control from GPU is expected.
  4594. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4595. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4596. it's per platform
  4597. and enabling VariBri under the driver environment from PP table is optional.
  4598. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  4599. Threshold on value to enter HTC_active state.
  4600. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4601. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4602. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  4603. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4604. =1: PCIE Power Gating Enabled
  4605. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4606. 1: DDR-DLL shut-down feature enabled.
  4607. Bit[2]=0: DDR-PLL Power down feature disabled.
  4608. 1: DDR-PLL Power down feature enabled.
  4609. ulCPUCapInfo: TBD
  4610. usNBP0Voltage: VID for voltage on NB P0 State
  4611. usNBP1Voltage: VID for voltage on NB P1 State
  4612. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  4613. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4614. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4615. to indicate a range.
  4616. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4617. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4618. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4619. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4620. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  4621. ucUMAChannelNumber: System memory channel numbers.
  4622. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  4623. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  4624. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  4625. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4626. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4627. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  4628. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  4629. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4630. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4631. usPCIEClkSSPercentage: PCIE Clock Spred Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4632. usPCIEClkSSType: PCIE Clock Spred Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4633. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4634. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4635. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4636. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4637. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4638. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4639. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4640. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4641. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4642. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4643. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4644. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4645. **********************************************************************************************************************/
  4646. // this Table is used for Liano/Ontario APU
  4647. typedef struct _ATOM_FUSION_SYSTEM_INFO_V1
  4648. {
  4649. ATOM_INTEGRATED_SYSTEM_INFO_V6 sIntegratedSysInfo;
  4650. ULONG ulPowerplayTable[128];
  4651. }ATOM_FUSION_SYSTEM_INFO_V1;
  4652. typedef struct _ATOM_TDP_CONFIG_BITS
  4653. {
  4654. #if ATOM_BIG_ENDIAN
  4655. ULONG uReserved:2;
  4656. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  4657. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  4658. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  4659. #else
  4660. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  4661. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  4662. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  4663. ULONG uReserved:2;
  4664. #endif
  4665. }ATOM_TDP_CONFIG_BITS;
  4666. typedef union _ATOM_TDP_CONFIG
  4667. {
  4668. ATOM_TDP_CONFIG_BITS TDP_config;
  4669. ULONG TDP_config_all;
  4670. }ATOM_TDP_CONFIG;
  4671. /**********************************************************************************************************************
  4672. ATOM_FUSION_SYSTEM_INFO_V1 Description
  4673. sIntegratedSysInfo: refer to ATOM_INTEGRATED_SYSTEM_INFO_V6 definition.
  4674. ulPowerplayTable[128]: This 512 bytes memory is used to save ATOM_PPLIB_POWERPLAYTABLE3, starting form ulPowerplayTable[0]
  4675. **********************************************************************************************************************/
  4676. // this IntegrateSystemInfoTable is used for Trinity APU
  4677. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7
  4678. {
  4679. ATOM_COMMON_TABLE_HEADER sHeader;
  4680. ULONG ulBootUpEngineClock;
  4681. ULONG ulDentistVCOFreq;
  4682. ULONG ulBootUpUMAClock;
  4683. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4684. ULONG ulBootUpReqDisplayVector;
  4685. ULONG ulOtherDisplayMisc;
  4686. ULONG ulGPUCapInfo;
  4687. ULONG ulSB_MMIO_Base_Addr;
  4688. USHORT usRequestedPWMFreqInHz;
  4689. UCHAR ucHtcTmpLmt;
  4690. UCHAR ucHtcHystLmt;
  4691. ULONG ulMinEngineClock;
  4692. ULONG ulSystemConfig;
  4693. ULONG ulCPUCapInfo;
  4694. USHORT usNBP0Voltage;
  4695. USHORT usNBP1Voltage;
  4696. USHORT usBootUpNBVoltage;
  4697. USHORT usExtDispConnInfoOffset;
  4698. USHORT usPanelRefreshRateRange;
  4699. UCHAR ucMemoryType;
  4700. UCHAR ucUMAChannelNumber;
  4701. UCHAR strVBIOSMsg[40];
  4702. ATOM_TDP_CONFIG asTdpConfig;
  4703. ULONG ulReserved[19];
  4704. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4705. ULONG ulGMCRestoreResetTime;
  4706. ULONG ulMinimumNClk;
  4707. ULONG ulIdleNClk;
  4708. ULONG ulDDR_DLL_PowerUpTime;
  4709. ULONG ulDDR_PLL_PowerUpTime;
  4710. USHORT usPCIEClkSSPercentage;
  4711. USHORT usPCIEClkSSType;
  4712. USHORT usLvdsSSPercentage;
  4713. USHORT usLvdsSSpreadRateIn10Hz;
  4714. USHORT usHDMISSPercentage;
  4715. USHORT usHDMISSpreadRateIn10Hz;
  4716. USHORT usDVISSPercentage;
  4717. USHORT usDVISSpreadRateIn10Hz;
  4718. ULONG SclkDpmBoostMargin;
  4719. ULONG SclkDpmThrottleMargin;
  4720. USHORT SclkDpmTdpLimitPG;
  4721. USHORT SclkDpmTdpLimitBoost;
  4722. ULONG ulBoostEngineCLock;
  4723. UCHAR ulBoostVid_2bit;
  4724. UCHAR EnableBoost;
  4725. USHORT GnbTdpLimit;
  4726. USHORT usMaxLVDSPclkFreqInSingleLink;
  4727. UCHAR ucLvdsMisc;
  4728. UCHAR ucTravisLVDSVolAdjust;
  4729. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  4730. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  4731. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  4732. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  4733. UCHAR ucLVDSOffToOnDelay_in4Ms;
  4734. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  4735. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  4736. UCHAR ucMinAllowedBL_Level;
  4737. ULONG ulLCDBitDepthControlVal;
  4738. ULONG ulNbpStateMemclkFreq[4];
  4739. USHORT usNBP2Voltage;
  4740. USHORT usNBP3Voltage;
  4741. ULONG ulNbpStateNClkFreq[4];
  4742. UCHAR ucNBDPMEnable;
  4743. UCHAR ucReserved[3];
  4744. UCHAR ucDPMState0VclkFid;
  4745. UCHAR ucDPMState0DclkFid;
  4746. UCHAR ucDPMState1VclkFid;
  4747. UCHAR ucDPMState1DclkFid;
  4748. UCHAR ucDPMState2VclkFid;
  4749. UCHAR ucDPMState2DclkFid;
  4750. UCHAR ucDPMState3VclkFid;
  4751. UCHAR ucDPMState3DclkFid;
  4752. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4753. }ATOM_INTEGRATED_SYSTEM_INFO_V1_7;
  4754. // ulOtherDisplayMisc
  4755. #define INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT 0x01
  4756. #define INTEGRATED_SYSTEM_INFO__GET_BOOTUP_DISPLAY_CALLBACK_FUNC_SUPPORT 0x02
  4757. #define INTEGRATED_SYSTEM_INFO__GET_EXPANSION_CALLBACK_FUNC_SUPPORT 0x04
  4758. #define INTEGRATED_SYSTEM_INFO__FAST_BOOT_SUPPORT 0x08
  4759. // ulGPUCapInfo
  4760. #define SYS_INFO_GPUCAPS__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  4761. #define SYS_INFO_GPUCAPS__DP_SINGLEPLL_MODE 0x02
  4762. #define SYS_INFO_GPUCAPS__DISABLE_AUX_MODE_DETECT 0x08
  4763. #define SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS 0x10
  4764. //ulGPUCapInfo[16]=1 indicate SMC firmware is able to support GNB fast resume function, so that driver can call SMC to program most of GNB register during resuming, from ML
  4765. #define SYS_INFO_GPUCAPS__GNB_FAST_RESUME_CAPABLE 0x00010000
  4766. //ulGPUCapInfo[17]=1 indicate battery boost feature is enable, from ML
  4767. #define SYS_INFO_GPUCAPS__BATTERY_BOOST_ENABLE 0x00020000
  4768. /**********************************************************************************************************************
  4769. ATOM_INTEGRATED_SYSTEM_INFO_V1_7 Description
  4770. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4771. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4772. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4773. sDISPCLK_Voltage: Report Display clock voltage requirement.
  4774. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  4775. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4776. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4777. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4778. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4779. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4780. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4781. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4782. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4783. ulOtherDisplayMisc: bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  4784. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  4785. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  4786. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  4787. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  4788. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  4789. bit[3]=0: VBIOS fast boot is disable
  4790. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  4791. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  4792. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  4793. bit[1]=0: DP mode use cascade PLL mode ( New for Trinity )
  4794. =1: DP mode use single PLL mode
  4795. bit[3]=0: Enable AUX HW mode detection logic
  4796. =1: Disable AUX HW mode detection logic
  4797. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  4798. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4799. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4800. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4801. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4802. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4803. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4804. and enabling VariBri under the driver environment from PP table is optional.
  4805. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4806. that BL control from GPU is expected.
  4807. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4808. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4809. it's per platform
  4810. and enabling VariBri under the driver environment from PP table is optional.
  4811. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  4812. Threshold on value to enter HTC_active state.
  4813. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4814. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4815. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  4816. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4817. =1: PCIE Power Gating Enabled
  4818. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4819. 1: DDR-DLL shut-down feature enabled.
  4820. Bit[2]=0: DDR-PLL Power down feature disabled.
  4821. 1: DDR-PLL Power down feature enabled.
  4822. ulCPUCapInfo: TBD
  4823. usNBP0Voltage: VID for voltage on NB P0 State
  4824. usNBP1Voltage: VID for voltage on NB P1 State
  4825. usNBP2Voltage: VID for voltage on NB P2 State
  4826. usNBP3Voltage: VID for voltage on NB P3 State
  4827. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  4828. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4829. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4830. to indicate a range.
  4831. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4832. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4833. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4834. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4835. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  4836. ucUMAChannelNumber: System memory channel numbers.
  4837. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  4838. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  4839. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  4840. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4841. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4842. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  4843. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  4844. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4845. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4846. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4847. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4848. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4849. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4850. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4851. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4852. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4853. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4854. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4855. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4856. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4857. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4858. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4859. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4860. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  4861. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  4862. value to program Travis register LVDS_CTRL_4
  4863. ucLVDSPwrOnSeqDIGONtoDE_in4Ms: LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  4864. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4865. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4866. ucLVDSPwrOnDEtoVARY_BL_in4Ms: LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  4867. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4868. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4869. ucLVDSPwrOffVARY_BLtoDE_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  4870. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4871. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4872. ucLVDSPwrOffDEtoDIGON_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  4873. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4874. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4875. ucLVDSOffToOnDelay_in4Ms: LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  4876. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  4877. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4878. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  4879. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  4880. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4881. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4882. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  4883. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  4884. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4885. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4886. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  4887. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB pstate.
  4888. **********************************************************************************************************************/
  4889. // this IntegrateSystemInfoTable is used for Kaveri & Kabini APU
  4890. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8
  4891. {
  4892. ATOM_COMMON_TABLE_HEADER sHeader;
  4893. ULONG ulBootUpEngineClock;
  4894. ULONG ulDentistVCOFreq;
  4895. ULONG ulBootUpUMAClock;
  4896. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4897. ULONG ulBootUpReqDisplayVector;
  4898. ULONG ulVBIOSMisc;
  4899. ULONG ulGPUCapInfo;
  4900. ULONG ulDISP_CLK2Freq;
  4901. USHORT usRequestedPWMFreqInHz;
  4902. UCHAR ucHtcTmpLmt;
  4903. UCHAR ucHtcHystLmt;
  4904. ULONG ulReserved2;
  4905. ULONG ulSystemConfig;
  4906. ULONG ulCPUCapInfo;
  4907. ULONG ulReserved3;
  4908. USHORT usGPUReservedSysMemSize;
  4909. USHORT usExtDispConnInfoOffset;
  4910. USHORT usPanelRefreshRateRange;
  4911. UCHAR ucMemoryType;
  4912. UCHAR ucUMAChannelNumber;
  4913. UCHAR strVBIOSMsg[40];
  4914. ATOM_TDP_CONFIG asTdpConfig;
  4915. ULONG ulReserved[19];
  4916. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4917. ULONG ulGMCRestoreResetTime;
  4918. ULONG ulReserved4;
  4919. ULONG ulIdleNClk;
  4920. ULONG ulDDR_DLL_PowerUpTime;
  4921. ULONG ulDDR_PLL_PowerUpTime;
  4922. USHORT usPCIEClkSSPercentage;
  4923. USHORT usPCIEClkSSType;
  4924. USHORT usLvdsSSPercentage;
  4925. USHORT usLvdsSSpreadRateIn10Hz;
  4926. USHORT usHDMISSPercentage;
  4927. USHORT usHDMISSpreadRateIn10Hz;
  4928. USHORT usDVISSPercentage;
  4929. USHORT usDVISSpreadRateIn10Hz;
  4930. ULONG ulGPUReservedSysMemBaseAddrLo;
  4931. ULONG ulGPUReservedSysMemBaseAddrHi;
  4932. ATOM_CLK_VOLT_CAPABILITY s5thDISPCLK_Voltage;
  4933. ULONG ulReserved5;
  4934. USHORT usMaxLVDSPclkFreqInSingleLink;
  4935. UCHAR ucLvdsMisc;
  4936. UCHAR ucTravisLVDSVolAdjust;
  4937. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  4938. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  4939. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  4940. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  4941. UCHAR ucLVDSOffToOnDelay_in4Ms;
  4942. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  4943. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  4944. UCHAR ucMinAllowedBL_Level;
  4945. ULONG ulLCDBitDepthControlVal;
  4946. ULONG ulNbpStateMemclkFreq[4];
  4947. ULONG ulPSPVersion;
  4948. ULONG ulNbpStateNClkFreq[4];
  4949. USHORT usNBPStateVoltage[4];
  4950. USHORT usBootUpNBVoltage;
  4951. USHORT usReserved2;
  4952. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4953. }ATOM_INTEGRATED_SYSTEM_INFO_V1_8;
  4954. /**********************************************************************************************************************
  4955. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 Description
  4956. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4957. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4958. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4959. sDISPCLK_Voltage: Report Display clock frequency requirement on GNB voltage(up to 4 voltage levels).
  4960. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  4961. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4962. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4963. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4964. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4965. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4966. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4967. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4968. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4969. ulVBIOSMisc: Miscellenous flags for VBIOS requirement and interface
  4970. bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  4971. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  4972. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  4973. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  4974. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  4975. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  4976. bit[3]=0: VBIOS fast boot is disable
  4977. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  4978. ulGPUCapInfo: bit[0~2]= Reserved
  4979. bit[3]=0: Enable AUX HW mode detection logic
  4980. =1: Disable AUX HW mode detection logic
  4981. bit[4]=0: Disable DFS bypass feature
  4982. =1: Enable DFS bypass feature
  4983. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4984. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4985. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4986. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4987. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4988. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4989. and enabling VariBri under the driver environment from PP table is optional.
  4990. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4991. that BL control from GPU is expected.
  4992. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4993. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4994. it's per platform
  4995. and enabling VariBri under the driver environment from PP table is optional.
  4996. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt. Threshold on value to enter HTC_active state.
  4997. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4998. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4999. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  5000. =1: PCIE Power Gating Enabled
  5001. Bit[1]=0: DDR-DLL shut-down feature disabled.
  5002. 1: DDR-DLL shut-down feature enabled.
  5003. Bit[2]=0: DDR-PLL Power down feature disabled.
  5004. 1: DDR-PLL Power down feature enabled.
  5005. Bit[3]=0: GNB DPM is disabled
  5006. =1: GNB DPM is enabled
  5007. ulCPUCapInfo: TBD
  5008. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  5009. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  5010. to indicate a range.
  5011. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  5012. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  5013. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  5014. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  5015. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3;=5:GDDR5; [7:4] is reserved.
  5016. ucUMAChannelNumber: System memory channel numbers.
  5017. strVBIOSMsg[40]: VBIOS boot up customized message string
  5018. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  5019. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  5020. ulIdleNClk: NCLK speed while memory runs in self-refresh state, used to calculate self-refresh latency. Unit in 10kHz.
  5021. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  5022. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  5023. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  5024. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  5025. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  5026. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5027. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5028. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5029. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5030. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5031. usGPUReservedSysMemSize: Reserved system memory size for ACP engine in APU GNB, units in MB. 0/2/4MB based on CMOS options, current default could be 0MB. KV only, not on KB.
  5032. ulGPUReservedSysMemBaseAddrLo: Low 32 bits base address to the reserved system memory.
  5033. ulGPUReservedSysMemBaseAddrHi: High 32 bits base address to the reserved system memory.
  5034. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  5035. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  5036. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  5037. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  5038. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  5039. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  5040. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  5041. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  5042. value to program Travis register LVDS_CTRL_4
  5043. ucLVDSPwrOnSeqDIGONtoDE_in4Ms:
  5044. LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  5045. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  5046. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5047. ucLVDSPwrOnDEtoVARY_BL_in4Ms:
  5048. LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  5049. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  5050. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5051. ucLVDSPwrOffVARY_BLtoDE_in4Ms:
  5052. LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  5053. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  5054. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5055. ucLVDSPwrOffDEtoDIGON_in4Ms:
  5056. LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  5057. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  5058. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5059. ucLVDSOffToOnDelay_in4Ms:
  5060. LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  5061. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  5062. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5063. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  5064. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  5065. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  5066. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5067. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  5068. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  5069. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  5070. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5071. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  5072. ulLCDBitDepthControlVal: GPU display control encoder bit dither control setting, used to program register mmFMT_BIT_DEPTH_CONTROL
  5073. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB P-State(P0, P1, P2 & P3).
  5074. ulNbpStateNClkFreq[4]: NB P-State NClk frequency in different NB P-State
  5075. usNBPStateVoltage[4]: NB P-State (P0/P1 & P2/P3) voltage; NBP3 refers to lowes voltage
  5076. usBootUpNBVoltage: NB P-State voltage during boot up before driver loaded
  5077. sExtDispConnInfo: Display connector information table provided to VBIOS
  5078. **********************************************************************************************************************/
  5079. // this Table is used for Kaveri/Kabini APU
  5080. typedef struct _ATOM_FUSION_SYSTEM_INFO_V2
  5081. {
  5082. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 sIntegratedSysInfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  5083. ULONG ulPowerplayTable[128]; // Update comments here to link new powerplay table definition structure
  5084. }ATOM_FUSION_SYSTEM_INFO_V2;
  5085. typedef struct _ATOM_I2C_REG_INFO
  5086. {
  5087. UCHAR ucI2cRegIndex;
  5088. UCHAR ucI2cRegVal;
  5089. }ATOM_I2C_REG_INFO;
  5090. // this IntegrateSystemInfoTable is used for Carrizo
  5091. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9
  5092. {
  5093. ATOM_COMMON_TABLE_HEADER sHeader;
  5094. ULONG ulBootUpEngineClock;
  5095. ULONG ulDentistVCOFreq;
  5096. ULONG ulBootUpUMAClock;
  5097. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4]; // no longer used, keep it as is to avoid driver compiling error
  5098. ULONG ulBootUpReqDisplayVector;
  5099. ULONG ulVBIOSMisc;
  5100. ULONG ulGPUCapInfo;
  5101. ULONG ulDISP_CLK2Freq;
  5102. USHORT usRequestedPWMFreqInHz;
  5103. UCHAR ucHtcTmpLmt;
  5104. UCHAR ucHtcHystLmt;
  5105. ULONG ulReserved2;
  5106. ULONG ulSystemConfig;
  5107. ULONG ulCPUCapInfo;
  5108. ULONG ulReserved3;
  5109. USHORT usGPUReservedSysMemSize;
  5110. USHORT usExtDispConnInfoOffset;
  5111. USHORT usPanelRefreshRateRange;
  5112. UCHAR ucMemoryType;
  5113. UCHAR ucUMAChannelNumber;
  5114. UCHAR strVBIOSMsg[40];
  5115. ATOM_TDP_CONFIG asTdpConfig;
  5116. UCHAR ucExtHDMIReDrvSlvAddr;
  5117. UCHAR ucExtHDMIReDrvRegNum;
  5118. ATOM_I2C_REG_INFO asExtHDMIRegSetting[9];
  5119. ULONG ulReserved[2];
  5120. ATOM_CLK_VOLT_CAPABILITY_V2 sDispClkVoltageMapping[8];
  5121. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5]; // no longer used, keep it as is to avoid driver compiling error
  5122. ULONG ulGMCRestoreResetTime;
  5123. ULONG ulReserved4;
  5124. ULONG ulIdleNClk;
  5125. ULONG ulDDR_DLL_PowerUpTime;
  5126. ULONG ulDDR_PLL_PowerUpTime;
  5127. USHORT usPCIEClkSSPercentage;
  5128. USHORT usPCIEClkSSType;
  5129. USHORT usLvdsSSPercentage;
  5130. USHORT usLvdsSSpreadRateIn10Hz;
  5131. USHORT usHDMISSPercentage;
  5132. USHORT usHDMISSpreadRateIn10Hz;
  5133. USHORT usDVISSPercentage;
  5134. USHORT usDVISSpreadRateIn10Hz;
  5135. ULONG ulGPUReservedSysMemBaseAddrLo;
  5136. ULONG ulGPUReservedSysMemBaseAddrHi;
  5137. ULONG ulReserved5[3];
  5138. USHORT usMaxLVDSPclkFreqInSingleLink;
  5139. UCHAR ucLvdsMisc;
  5140. UCHAR ucTravisLVDSVolAdjust;
  5141. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5142. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5143. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5144. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5145. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5146. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5147. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5148. UCHAR ucMinAllowedBL_Level;
  5149. ULONG ulLCDBitDepthControlVal;
  5150. ULONG ulNbpStateMemclkFreq[4]; // only 2 level is changed.
  5151. ULONG ulPSPVersion;
  5152. ULONG ulNbpStateNClkFreq[4];
  5153. USHORT usNBPStateVoltage[4];
  5154. USHORT usBootUpNBVoltage;
  5155. UCHAR ucEDPv1_4VSMode;
  5156. UCHAR ucReserved2;
  5157. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5158. }ATOM_INTEGRATED_SYSTEM_INFO_V1_9;
  5159. // definition for ucEDPv1_4VSMode
  5160. #define EDP_VS_LEGACY_MODE 0
  5161. #define EDP_VS_LOW_VDIFF_MODE 1
  5162. #define EDP_VS_HIGH_VDIFF_MODE 2
  5163. #define EDP_VS_STRETCH_MODE 3
  5164. #define EDP_VS_SINGLE_VDIFF_MODE 4
  5165. #define EDP_VS_VARIABLE_PREM_MODE 5
  5166. // this IntegrateSystemInfoTable is used for Carrizo
  5167. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_10
  5168. {
  5169. ATOM_COMMON_TABLE_HEADER sHeader;
  5170. ULONG ulBootUpEngineClock;
  5171. ULONG ulDentistVCOFreq;
  5172. ULONG ulBootUpUMAClock;
  5173. ULONG ulReserved0[8];
  5174. ULONG ulBootUpReqDisplayVector;
  5175. ULONG ulVBIOSMisc;
  5176. ULONG ulGPUCapInfo;
  5177. ULONG ulReserved1;
  5178. USHORT usRequestedPWMFreqInHz;
  5179. UCHAR ucHtcTmpLmt;
  5180. UCHAR ucHtcHystLmt;
  5181. ULONG ulReserved2;
  5182. ULONG ulSystemConfig;
  5183. ULONG ulCPUCapInfo;
  5184. ULONG ulReserved3;
  5185. USHORT usGPUReservedSysMemSize;
  5186. USHORT usExtDispConnInfoOffset;
  5187. USHORT usPanelRefreshRateRange;
  5188. UCHAR ucMemoryType;
  5189. UCHAR ucUMAChannelNumber;
  5190. UCHAR strVBIOSMsg[40];
  5191. ATOM_TDP_CONFIG asTdpConfig;
  5192. ULONG ulReserved[7];
  5193. ATOM_CLK_VOLT_CAPABILITY_V2 sDispClkVoltageMapping[8];
  5194. ULONG ulReserved6[10];
  5195. ULONG ulGMCRestoreResetTime;
  5196. ULONG ulReserved4;
  5197. ULONG ulIdleNClk;
  5198. ULONG ulDDR_DLL_PowerUpTime;
  5199. ULONG ulDDR_PLL_PowerUpTime;
  5200. USHORT usPCIEClkSSPercentage;
  5201. USHORT usPCIEClkSSType;
  5202. USHORT usLvdsSSPercentage;
  5203. USHORT usLvdsSSpreadRateIn10Hz;
  5204. USHORT usHDMISSPercentage;
  5205. USHORT usHDMISSpreadRateIn10Hz;
  5206. USHORT usDVISSPercentage;
  5207. USHORT usDVISSpreadRateIn10Hz;
  5208. ULONG ulGPUReservedSysMemBaseAddrLo;
  5209. ULONG ulGPUReservedSysMemBaseAddrHi;
  5210. ULONG ulReserved5[3];
  5211. USHORT usMaxLVDSPclkFreqInSingleLink;
  5212. UCHAR ucLvdsMisc;
  5213. UCHAR ucTravisLVDSVolAdjust;
  5214. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5215. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5216. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5217. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5218. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5219. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5220. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5221. UCHAR ucMinAllowedBL_Level;
  5222. ULONG ulLCDBitDepthControlVal;
  5223. ULONG ulNbpStateMemclkFreq[2];
  5224. ULONG ulReserved7[2];
  5225. ULONG ulPSPVersion;
  5226. ULONG ulNbpStateNClkFreq[4];
  5227. USHORT usNBPStateVoltage[4];
  5228. USHORT usBootUpNBVoltage;
  5229. UCHAR ucEDPv1_4VSMode;
  5230. UCHAR ucReserved2;
  5231. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5232. }ATOM_INTEGRATED_SYSTEM_INFO_V1_10;
  5233. /**************************************************************************/
  5234. // This portion is only used when ext thermal chip or engine/memory clock SS chip is populated on a design
  5235. //Memory SS Info Table
  5236. //Define Memory Clock SS chip ID
  5237. #define ICS91719 1
  5238. #define ICS91720 2
  5239. //Define one structure to inform SW a "block of data" writing to external SS chip via I2C protocol
  5240. typedef struct _ATOM_I2C_DATA_RECORD
  5241. {
  5242. UCHAR ucNunberOfBytes; //Indicates how many bytes SW needs to write to the external ASIC for one block, besides to "Start" and "Stop"
  5243. UCHAR ucI2CData[1]; //I2C data in bytes, should be less than 16 bytes usually
  5244. }ATOM_I2C_DATA_RECORD;
  5245. //Define one structure to inform SW how many blocks of data writing to external SS chip via I2C protocol, in addition to other information
  5246. typedef struct _ATOM_I2C_DEVICE_SETUP_INFO
  5247. {
  5248. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //I2C line and HW/SW assisted cap.
  5249. UCHAR ucSSChipID; //SS chip being used
  5250. UCHAR ucSSChipSlaveAddr; //Slave Address to set up this SS chip
  5251. UCHAR ucNumOfI2CDataRecords; //number of data block
  5252. ATOM_I2C_DATA_RECORD asI2CData[1];
  5253. }ATOM_I2C_DEVICE_SETUP_INFO;
  5254. //==========================================================================================
  5255. typedef struct _ATOM_ASIC_MVDD_INFO
  5256. {
  5257. ATOM_COMMON_TABLE_HEADER sHeader;
  5258. ATOM_I2C_DEVICE_SETUP_INFO asI2CSetup[1];
  5259. }ATOM_ASIC_MVDD_INFO;
  5260. //==========================================================================================
  5261. #define ATOM_MCLK_SS_INFO ATOM_ASIC_MVDD_INFO
  5262. //==========================================================================================
  5263. /**************************************************************************/
  5264. typedef struct _ATOM_ASIC_SS_ASSIGNMENT
  5265. {
  5266. ULONG ulTargetClockRange; //Clock Out frequence (VCO ), in unit of 10Khz
  5267. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  5268. USHORT usSpreadRateInKhz; //in unit of kHz, modulation freq
  5269. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5270. UCHAR ucSpreadSpectrumMode; //Bit1=0 Down Spread,=1 Center Spread.
  5271. UCHAR ucReserved[2];
  5272. }ATOM_ASIC_SS_ASSIGNMENT;
  5273. //Define ucClockIndication, SW uses the IDs below to search if the SS is requried/enabled on a clock branch/signal type.
  5274. //SS is not required or enabled if a match is not found.
  5275. #define ASIC_INTERNAL_MEMORY_SS 1
  5276. #define ASIC_INTERNAL_ENGINE_SS 2
  5277. #define ASIC_INTERNAL_UVD_SS 3
  5278. #define ASIC_INTERNAL_SS_ON_TMDS 4
  5279. #define ASIC_INTERNAL_SS_ON_HDMI 5
  5280. #define ASIC_INTERNAL_SS_ON_LVDS 6
  5281. #define ASIC_INTERNAL_SS_ON_DP 7
  5282. #define ASIC_INTERNAL_SS_ON_DCPLL 8
  5283. #define ASIC_EXTERNAL_SS_ON_DP_CLOCK 9
  5284. #define ASIC_INTERNAL_VCE_SS 10
  5285. #define ASIC_INTERNAL_GPUPLL_SS 11
  5286. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V2
  5287. {
  5288. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  5289. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  5290. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  5291. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  5292. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5293. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  5294. UCHAR ucReserved[2];
  5295. }ATOM_ASIC_SS_ASSIGNMENT_V2;
  5296. //ucSpreadSpectrumMode
  5297. //#define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  5298. //#define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  5299. //#define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  5300. //#define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  5301. //#define ATOM_INTERNAL_SS_MASK 0x00000000
  5302. //#define ATOM_EXTERNAL_SS_MASK 0x00000002
  5303. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO
  5304. {
  5305. ATOM_COMMON_TABLE_HEADER sHeader;
  5306. ATOM_ASIC_SS_ASSIGNMENT asSpreadSpectrum[4];
  5307. }ATOM_ASIC_INTERNAL_SS_INFO;
  5308. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V2
  5309. {
  5310. ATOM_COMMON_TABLE_HEADER sHeader;
  5311. ATOM_ASIC_SS_ASSIGNMENT_V2 asSpreadSpectrum[1]; //this is point only.
  5312. }ATOM_ASIC_INTERNAL_SS_INFO_V2;
  5313. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V3
  5314. {
  5315. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  5316. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  5317. USHORT usSpreadSpectrumPercentage; //in unit of 0.01% or 0.001%, decided by ucSpreadSpectrumMode bit4
  5318. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  5319. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5320. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  5321. UCHAR ucReserved[2];
  5322. }ATOM_ASIC_SS_ASSIGNMENT_V3;
  5323. //ATOM_ASIC_SS_ASSIGNMENT_V3.ucSpreadSpectrumMode
  5324. #define SS_MODE_V3_CENTRE_SPREAD_MASK 0x01
  5325. #define SS_MODE_V3_EXTERNAL_SS_MASK 0x02
  5326. #define SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK 0x10
  5327. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V3
  5328. {
  5329. ATOM_COMMON_TABLE_HEADER sHeader;
  5330. ATOM_ASIC_SS_ASSIGNMENT_V3 asSpreadSpectrum[1]; //this is pointer only.
  5331. }ATOM_ASIC_INTERNAL_SS_INFO_V3;
  5332. //==============================Scratch Pad Definition Portion===============================
  5333. #define ATOM_DEVICE_CONNECT_INFO_DEF 0
  5334. #define ATOM_ROM_LOCATION_DEF 1
  5335. #define ATOM_TV_STANDARD_DEF 2
  5336. #define ATOM_ACTIVE_INFO_DEF 3
  5337. #define ATOM_LCD_INFO_DEF 4
  5338. #define ATOM_DOS_REQ_INFO_DEF 5
  5339. #define ATOM_ACC_CHANGE_INFO_DEF 6
  5340. #define ATOM_DOS_MODE_INFO_DEF 7
  5341. #define ATOM_I2C_CHANNEL_STATUS_DEF 8
  5342. #define ATOM_I2C_CHANNEL_STATUS1_DEF 9
  5343. #define ATOM_INTERNAL_TIMER_DEF 10
  5344. // BIOS_0_SCRATCH Definition
  5345. #define ATOM_S0_CRT1_MONO 0x00000001L
  5346. #define ATOM_S0_CRT1_COLOR 0x00000002L
  5347. #define ATOM_S0_CRT1_MASK (ATOM_S0_CRT1_MONO+ATOM_S0_CRT1_COLOR)
  5348. #define ATOM_S0_TV1_COMPOSITE_A 0x00000004L
  5349. #define ATOM_S0_TV1_SVIDEO_A 0x00000008L
  5350. #define ATOM_S0_TV1_MASK_A (ATOM_S0_TV1_COMPOSITE_A+ATOM_S0_TV1_SVIDEO_A)
  5351. #define ATOM_S0_CV_A 0x00000010L
  5352. #define ATOM_S0_CV_DIN_A 0x00000020L
  5353. #define ATOM_S0_CV_MASK_A (ATOM_S0_CV_A+ATOM_S0_CV_DIN_A)
  5354. #define ATOM_S0_CRT2_MONO 0x00000100L
  5355. #define ATOM_S0_CRT2_COLOR 0x00000200L
  5356. #define ATOM_S0_CRT2_MASK (ATOM_S0_CRT2_MONO+ATOM_S0_CRT2_COLOR)
  5357. #define ATOM_S0_TV1_COMPOSITE 0x00000400L
  5358. #define ATOM_S0_TV1_SVIDEO 0x00000800L
  5359. #define ATOM_S0_TV1_SCART 0x00004000L
  5360. #define ATOM_S0_TV1_MASK (ATOM_S0_TV1_COMPOSITE+ATOM_S0_TV1_SVIDEO+ATOM_S0_TV1_SCART)
  5361. #define ATOM_S0_CV 0x00001000L
  5362. #define ATOM_S0_CV_DIN 0x00002000L
  5363. #define ATOM_S0_CV_MASK (ATOM_S0_CV+ATOM_S0_CV_DIN)
  5364. #define ATOM_S0_DFP1 0x00010000L
  5365. #define ATOM_S0_DFP2 0x00020000L
  5366. #define ATOM_S0_LCD1 0x00040000L
  5367. #define ATOM_S0_LCD2 0x00080000L
  5368. #define ATOM_S0_DFP6 0x00100000L
  5369. #define ATOM_S0_DFP3 0x00200000L
  5370. #define ATOM_S0_DFP4 0x00400000L
  5371. #define ATOM_S0_DFP5 0x00800000L
  5372. #define ATOM_S0_DFP_MASK ATOM_S0_DFP1 | ATOM_S0_DFP2 | ATOM_S0_DFP3 | ATOM_S0_DFP4 | ATOM_S0_DFP5 | ATOM_S0_DFP6
  5373. #define ATOM_S0_FAD_REGISTER_BUG 0x02000000L // If set, indicates we are running a PCIE asic with
  5374. // the FAD/HDP reg access bug. Bit is read by DAL, this is obsolete from RV5xx
  5375. #define ATOM_S0_THERMAL_STATE_MASK 0x1C000000L
  5376. #define ATOM_S0_THERMAL_STATE_SHIFT 26
  5377. #define ATOM_S0_SYSTEM_POWER_STATE_MASK 0xE0000000L
  5378. #define ATOM_S0_SYSTEM_POWER_STATE_SHIFT 29
  5379. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_AC 1
  5380. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_DC 2
  5381. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LITEAC 3
  5382. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LIT2AC 4
  5383. //Byte aligned defintion for BIOS usage
  5384. #define ATOM_S0_CRT1_MONOb0 0x01
  5385. #define ATOM_S0_CRT1_COLORb0 0x02
  5386. #define ATOM_S0_CRT1_MASKb0 (ATOM_S0_CRT1_MONOb0+ATOM_S0_CRT1_COLORb0)
  5387. #define ATOM_S0_TV1_COMPOSITEb0 0x04
  5388. #define ATOM_S0_TV1_SVIDEOb0 0x08
  5389. #define ATOM_S0_TV1_MASKb0 (ATOM_S0_TV1_COMPOSITEb0+ATOM_S0_TV1_SVIDEOb0)
  5390. #define ATOM_S0_CVb0 0x10
  5391. #define ATOM_S0_CV_DINb0 0x20
  5392. #define ATOM_S0_CV_MASKb0 (ATOM_S0_CVb0+ATOM_S0_CV_DINb0)
  5393. #define ATOM_S0_CRT2_MONOb1 0x01
  5394. #define ATOM_S0_CRT2_COLORb1 0x02
  5395. #define ATOM_S0_CRT2_MASKb1 (ATOM_S0_CRT2_MONOb1+ATOM_S0_CRT2_COLORb1)
  5396. #define ATOM_S0_TV1_COMPOSITEb1 0x04
  5397. #define ATOM_S0_TV1_SVIDEOb1 0x08
  5398. #define ATOM_S0_TV1_SCARTb1 0x40
  5399. #define ATOM_S0_TV1_MASKb1 (ATOM_S0_TV1_COMPOSITEb1+ATOM_S0_TV1_SVIDEOb1+ATOM_S0_TV1_SCARTb1)
  5400. #define ATOM_S0_CVb1 0x10
  5401. #define ATOM_S0_CV_DINb1 0x20
  5402. #define ATOM_S0_CV_MASKb1 (ATOM_S0_CVb1+ATOM_S0_CV_DINb1)
  5403. #define ATOM_S0_DFP1b2 0x01
  5404. #define ATOM_S0_DFP2b2 0x02
  5405. #define ATOM_S0_LCD1b2 0x04
  5406. #define ATOM_S0_LCD2b2 0x08
  5407. #define ATOM_S0_DFP6b2 0x10
  5408. #define ATOM_S0_DFP3b2 0x20
  5409. #define ATOM_S0_DFP4b2 0x40
  5410. #define ATOM_S0_DFP5b2 0x80
  5411. #define ATOM_S0_THERMAL_STATE_MASKb3 0x1C
  5412. #define ATOM_S0_THERMAL_STATE_SHIFTb3 2
  5413. #define ATOM_S0_SYSTEM_POWER_STATE_MASKb3 0xE0
  5414. #define ATOM_S0_LCD1_SHIFT 18
  5415. // BIOS_1_SCRATCH Definition
  5416. #define ATOM_S1_ROM_LOCATION_MASK 0x0000FFFFL
  5417. #define ATOM_S1_PCI_BUS_DEV_MASK 0xFFFF0000L
  5418. // BIOS_2_SCRATCH Definition
  5419. #define ATOM_S2_TV1_STANDARD_MASK 0x0000000FL
  5420. #define ATOM_S2_CURRENT_BL_LEVEL_MASK 0x0000FF00L
  5421. #define ATOM_S2_CURRENT_BL_LEVEL_SHIFT 8
  5422. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK 0x0C000000L
  5423. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK_SHIFT 26
  5424. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGE 0x10000000L
  5425. #define ATOM_S2_DEVICE_DPMS_STATE 0x00010000L
  5426. #define ATOM_S2_VRI_BRIGHT_ENABLE 0x20000000L
  5427. #define ATOM_S2_DISPLAY_ROTATION_0_DEGREE 0x0
  5428. #define ATOM_S2_DISPLAY_ROTATION_90_DEGREE 0x1
  5429. #define ATOM_S2_DISPLAY_ROTATION_180_DEGREE 0x2
  5430. #define ATOM_S2_DISPLAY_ROTATION_270_DEGREE 0x3
  5431. #define ATOM_S2_DISPLAY_ROTATION_DEGREE_SHIFT 30
  5432. #define ATOM_S2_DISPLAY_ROTATION_ANGLE_MASK 0xC0000000L
  5433. //Byte aligned defintion for BIOS usage
  5434. #define ATOM_S2_TV1_STANDARD_MASKb0 0x0F
  5435. #define ATOM_S2_CURRENT_BL_LEVEL_MASKb1 0xFF
  5436. #define ATOM_S2_DEVICE_DPMS_STATEb2 0x01
  5437. #define ATOM_S2_TMDS_COHERENT_MODEb3 0x10 // used by VBIOS code only, use coherent mode for TMDS/HDMI mode
  5438. #define ATOM_S2_VRI_BRIGHT_ENABLEb3 0x20
  5439. #define ATOM_S2_ROTATION_STATE_MASKb3 0xC0
  5440. // BIOS_3_SCRATCH Definition
  5441. #define ATOM_S3_CRT1_ACTIVE 0x00000001L
  5442. #define ATOM_S3_LCD1_ACTIVE 0x00000002L
  5443. #define ATOM_S3_TV1_ACTIVE 0x00000004L
  5444. #define ATOM_S3_DFP1_ACTIVE 0x00000008L
  5445. #define ATOM_S3_CRT2_ACTIVE 0x00000010L
  5446. #define ATOM_S3_LCD2_ACTIVE 0x00000020L
  5447. #define ATOM_S3_DFP6_ACTIVE 0x00000040L
  5448. #define ATOM_S3_DFP2_ACTIVE 0x00000080L
  5449. #define ATOM_S3_CV_ACTIVE 0x00000100L
  5450. #define ATOM_S3_DFP3_ACTIVE 0x00000200L
  5451. #define ATOM_S3_DFP4_ACTIVE 0x00000400L
  5452. #define ATOM_S3_DFP5_ACTIVE 0x00000800L
  5453. #define ATOM_S3_DEVICE_ACTIVE_MASK 0x00000FFFL
  5454. #define ATOM_S3_LCD_FULLEXPANSION_ACTIVE 0x00001000L
  5455. #define ATOM_S3_LCD_EXPANSION_ASPEC_RATIO_ACTIVE 0x00002000L
  5456. #define ATOM_S3_CRT1_CRTC_ACTIVE 0x00010000L
  5457. #define ATOM_S3_LCD1_CRTC_ACTIVE 0x00020000L
  5458. #define ATOM_S3_TV1_CRTC_ACTIVE 0x00040000L
  5459. #define ATOM_S3_DFP1_CRTC_ACTIVE 0x00080000L
  5460. #define ATOM_S3_CRT2_CRTC_ACTIVE 0x00100000L
  5461. #define ATOM_S3_LCD2_CRTC_ACTIVE 0x00200000L
  5462. #define ATOM_S3_DFP6_CRTC_ACTIVE 0x00400000L
  5463. #define ATOM_S3_DFP2_CRTC_ACTIVE 0x00800000L
  5464. #define ATOM_S3_CV_CRTC_ACTIVE 0x01000000L
  5465. #define ATOM_S3_DFP3_CRTC_ACTIVE 0x02000000L
  5466. #define ATOM_S3_DFP4_CRTC_ACTIVE 0x04000000L
  5467. #define ATOM_S3_DFP5_CRTC_ACTIVE 0x08000000L
  5468. #define ATOM_S3_DEVICE_CRTC_ACTIVE_MASK 0x0FFF0000L
  5469. #define ATOM_S3_ASIC_GUI_ENGINE_HUNG 0x20000000L
  5470. //Below two definitions are not supported in pplib, but in the old powerplay in DAL
  5471. #define ATOM_S3_ALLOW_FAST_PWR_SWITCH 0x40000000L
  5472. #define ATOM_S3_RQST_GPU_USE_MIN_PWR 0x80000000L
  5473. //Byte aligned defintion for BIOS usage
  5474. #define ATOM_S3_CRT1_ACTIVEb0 0x01
  5475. #define ATOM_S3_LCD1_ACTIVEb0 0x02
  5476. #define ATOM_S3_TV1_ACTIVEb0 0x04
  5477. #define ATOM_S3_DFP1_ACTIVEb0 0x08
  5478. #define ATOM_S3_CRT2_ACTIVEb0 0x10
  5479. #define ATOM_S3_LCD2_ACTIVEb0 0x20
  5480. #define ATOM_S3_DFP6_ACTIVEb0 0x40
  5481. #define ATOM_S3_DFP2_ACTIVEb0 0x80
  5482. #define ATOM_S3_CV_ACTIVEb1 0x01
  5483. #define ATOM_S3_DFP3_ACTIVEb1 0x02
  5484. #define ATOM_S3_DFP4_ACTIVEb1 0x04
  5485. #define ATOM_S3_DFP5_ACTIVEb1 0x08
  5486. #define ATOM_S3_ACTIVE_CRTC1w0 0xFFF
  5487. #define ATOM_S3_CRT1_CRTC_ACTIVEb2 0x01
  5488. #define ATOM_S3_LCD1_CRTC_ACTIVEb2 0x02
  5489. #define ATOM_S3_TV1_CRTC_ACTIVEb2 0x04
  5490. #define ATOM_S3_DFP1_CRTC_ACTIVEb2 0x08
  5491. #define ATOM_S3_CRT2_CRTC_ACTIVEb2 0x10
  5492. #define ATOM_S3_LCD2_CRTC_ACTIVEb2 0x20
  5493. #define ATOM_S3_DFP6_CRTC_ACTIVEb2 0x40
  5494. #define ATOM_S3_DFP2_CRTC_ACTIVEb2 0x80
  5495. #define ATOM_S3_CV_CRTC_ACTIVEb3 0x01
  5496. #define ATOM_S3_DFP3_CRTC_ACTIVEb3 0x02
  5497. #define ATOM_S3_DFP4_CRTC_ACTIVEb3 0x04
  5498. #define ATOM_S3_DFP5_CRTC_ACTIVEb3 0x08
  5499. #define ATOM_S3_ACTIVE_CRTC2w1 0xFFF
  5500. // BIOS_4_SCRATCH Definition
  5501. #define ATOM_S4_LCD1_PANEL_ID_MASK 0x000000FFL
  5502. #define ATOM_S4_LCD1_REFRESH_MASK 0x0000FF00L
  5503. #define ATOM_S4_LCD1_REFRESH_SHIFT 8
  5504. //Byte aligned defintion for BIOS usage
  5505. #define ATOM_S4_LCD1_PANEL_ID_MASKb0 0x0FF
  5506. #define ATOM_S4_LCD1_REFRESH_MASKb1 ATOM_S4_LCD1_PANEL_ID_MASKb0
  5507. #define ATOM_S4_VRAM_INFO_MASKb2 ATOM_S4_LCD1_PANEL_ID_MASKb0
  5508. // BIOS_5_SCRATCH Definition, BIOS_5_SCRATCH is used by Firmware only !!!!
  5509. #define ATOM_S5_DOS_REQ_CRT1b0 0x01
  5510. #define ATOM_S5_DOS_REQ_LCD1b0 0x02
  5511. #define ATOM_S5_DOS_REQ_TV1b0 0x04
  5512. #define ATOM_S5_DOS_REQ_DFP1b0 0x08
  5513. #define ATOM_S5_DOS_REQ_CRT2b0 0x10
  5514. #define ATOM_S5_DOS_REQ_LCD2b0 0x20
  5515. #define ATOM_S5_DOS_REQ_DFP6b0 0x40
  5516. #define ATOM_S5_DOS_REQ_DFP2b0 0x80
  5517. #define ATOM_S5_DOS_REQ_CVb1 0x01
  5518. #define ATOM_S5_DOS_REQ_DFP3b1 0x02
  5519. #define ATOM_S5_DOS_REQ_DFP4b1 0x04
  5520. #define ATOM_S5_DOS_REQ_DFP5b1 0x08
  5521. #define ATOM_S5_DOS_REQ_DEVICEw0 0x0FFF
  5522. #define ATOM_S5_DOS_REQ_CRT1 0x0001
  5523. #define ATOM_S5_DOS_REQ_LCD1 0x0002
  5524. #define ATOM_S5_DOS_REQ_TV1 0x0004
  5525. #define ATOM_S5_DOS_REQ_DFP1 0x0008
  5526. #define ATOM_S5_DOS_REQ_CRT2 0x0010
  5527. #define ATOM_S5_DOS_REQ_LCD2 0x0020
  5528. #define ATOM_S5_DOS_REQ_DFP6 0x0040
  5529. #define ATOM_S5_DOS_REQ_DFP2 0x0080
  5530. #define ATOM_S5_DOS_REQ_CV 0x0100
  5531. #define ATOM_S5_DOS_REQ_DFP3 0x0200
  5532. #define ATOM_S5_DOS_REQ_DFP4 0x0400
  5533. #define ATOM_S5_DOS_REQ_DFP5 0x0800
  5534. #define ATOM_S5_DOS_FORCE_CRT1b2 ATOM_S5_DOS_REQ_CRT1b0
  5535. #define ATOM_S5_DOS_FORCE_TV1b2 ATOM_S5_DOS_REQ_TV1b0
  5536. #define ATOM_S5_DOS_FORCE_CRT2b2 ATOM_S5_DOS_REQ_CRT2b0
  5537. #define ATOM_S5_DOS_FORCE_CVb3 ATOM_S5_DOS_REQ_CVb1
  5538. #define ATOM_S5_DOS_FORCE_DEVICEw1 (ATOM_S5_DOS_FORCE_CRT1b2+ATOM_S5_DOS_FORCE_TV1b2+ATOM_S5_DOS_FORCE_CRT2b2+\
  5539. (ATOM_S5_DOS_FORCE_CVb3<<8))
  5540. // BIOS_6_SCRATCH Definition
  5541. #define ATOM_S6_DEVICE_CHANGE 0x00000001L
  5542. #define ATOM_S6_SCALER_CHANGE 0x00000002L
  5543. #define ATOM_S6_LID_CHANGE 0x00000004L
  5544. #define ATOM_S6_DOCKING_CHANGE 0x00000008L
  5545. #define ATOM_S6_ACC_MODE 0x00000010L
  5546. #define ATOM_S6_EXT_DESKTOP_MODE 0x00000020L
  5547. #define ATOM_S6_LID_STATE 0x00000040L
  5548. #define ATOM_S6_DOCK_STATE 0x00000080L
  5549. #define ATOM_S6_CRITICAL_STATE 0x00000100L
  5550. #define ATOM_S6_HW_I2C_BUSY_STATE 0x00000200L
  5551. #define ATOM_S6_THERMAL_STATE_CHANGE 0x00000400L
  5552. #define ATOM_S6_INTERRUPT_SET_BY_BIOS 0x00000800L
  5553. #define ATOM_S6_REQ_LCD_EXPANSION_FULL 0x00001000L //Normal expansion Request bit for LCD
  5554. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIO 0x00002000L //Aspect ratio expansion Request bit for LCD
  5555. #define ATOM_S6_DISPLAY_STATE_CHANGE 0x00004000L //This bit is recycled when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_H_expansion
  5556. #define ATOM_S6_I2C_STATE_CHANGE 0x00008000L //This bit is recycled,when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_V_expansion
  5557. #define ATOM_S6_ACC_REQ_CRT1 0x00010000L
  5558. #define ATOM_S6_ACC_REQ_LCD1 0x00020000L
  5559. #define ATOM_S6_ACC_REQ_TV1 0x00040000L
  5560. #define ATOM_S6_ACC_REQ_DFP1 0x00080000L
  5561. #define ATOM_S6_ACC_REQ_CRT2 0x00100000L
  5562. #define ATOM_S6_ACC_REQ_LCD2 0x00200000L
  5563. #define ATOM_S6_ACC_REQ_DFP6 0x00400000L
  5564. #define ATOM_S6_ACC_REQ_DFP2 0x00800000L
  5565. #define ATOM_S6_ACC_REQ_CV 0x01000000L
  5566. #define ATOM_S6_ACC_REQ_DFP3 0x02000000L
  5567. #define ATOM_S6_ACC_REQ_DFP4 0x04000000L
  5568. #define ATOM_S6_ACC_REQ_DFP5 0x08000000L
  5569. #define ATOM_S6_ACC_REQ_MASK 0x0FFF0000L
  5570. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE 0x10000000L
  5571. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH 0x20000000L
  5572. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE 0x40000000L
  5573. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_MASK 0x80000000L
  5574. //Byte aligned defintion for BIOS usage
  5575. #define ATOM_S6_DEVICE_CHANGEb0 0x01
  5576. #define ATOM_S6_SCALER_CHANGEb0 0x02
  5577. #define ATOM_S6_LID_CHANGEb0 0x04
  5578. #define ATOM_S6_DOCKING_CHANGEb0 0x08
  5579. #define ATOM_S6_ACC_MODEb0 0x10
  5580. #define ATOM_S6_EXT_DESKTOP_MODEb0 0x20
  5581. #define ATOM_S6_LID_STATEb0 0x40
  5582. #define ATOM_S6_DOCK_STATEb0 0x80
  5583. #define ATOM_S6_CRITICAL_STATEb1 0x01
  5584. #define ATOM_S6_HW_I2C_BUSY_STATEb1 0x02
  5585. #define ATOM_S6_THERMAL_STATE_CHANGEb1 0x04
  5586. #define ATOM_S6_INTERRUPT_SET_BY_BIOSb1 0x08
  5587. #define ATOM_S6_REQ_LCD_EXPANSION_FULLb1 0x10
  5588. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIOb1 0x20
  5589. #define ATOM_S6_ACC_REQ_CRT1b2 0x01
  5590. #define ATOM_S6_ACC_REQ_LCD1b2 0x02
  5591. #define ATOM_S6_ACC_REQ_TV1b2 0x04
  5592. #define ATOM_S6_ACC_REQ_DFP1b2 0x08
  5593. #define ATOM_S6_ACC_REQ_CRT2b2 0x10
  5594. #define ATOM_S6_ACC_REQ_LCD2b2 0x20
  5595. #define ATOM_S6_ACC_REQ_DFP6b2 0x40
  5596. #define ATOM_S6_ACC_REQ_DFP2b2 0x80
  5597. #define ATOM_S6_ACC_REQ_CVb3 0x01
  5598. #define ATOM_S6_ACC_REQ_DFP3b3 0x02
  5599. #define ATOM_S6_ACC_REQ_DFP4b3 0x04
  5600. #define ATOM_S6_ACC_REQ_DFP5b3 0x08
  5601. #define ATOM_S6_ACC_REQ_DEVICEw1 ATOM_S5_DOS_REQ_DEVICEw0
  5602. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGEb3 0x10
  5603. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCHb3 0x20
  5604. #define ATOM_S6_VRI_BRIGHTNESS_CHANGEb3 0x40
  5605. #define ATOM_S6_CONFIG_DISPLAY_CHANGEb3 0x80
  5606. #define ATOM_S6_DEVICE_CHANGE_SHIFT 0
  5607. #define ATOM_S6_SCALER_CHANGE_SHIFT 1
  5608. #define ATOM_S6_LID_CHANGE_SHIFT 2
  5609. #define ATOM_S6_DOCKING_CHANGE_SHIFT 3
  5610. #define ATOM_S6_ACC_MODE_SHIFT 4
  5611. #define ATOM_S6_EXT_DESKTOP_MODE_SHIFT 5
  5612. #define ATOM_S6_LID_STATE_SHIFT 6
  5613. #define ATOM_S6_DOCK_STATE_SHIFT 7
  5614. #define ATOM_S6_CRITICAL_STATE_SHIFT 8
  5615. #define ATOM_S6_HW_I2C_BUSY_STATE_SHIFT 9
  5616. #define ATOM_S6_THERMAL_STATE_CHANGE_SHIFT 10
  5617. #define ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT 11
  5618. #define ATOM_S6_REQ_SCALER_SHIFT 12
  5619. #define ATOM_S6_REQ_SCALER_ARATIO_SHIFT 13
  5620. #define ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT 14
  5621. #define ATOM_S6_I2C_STATE_CHANGE_SHIFT 15
  5622. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT 28
  5623. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH_SHIFT 29
  5624. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT 30
  5625. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT 31
  5626. // BIOS_7_SCRATCH Definition, BIOS_7_SCRATCH is used by Firmware only !!!!
  5627. #define ATOM_S7_DOS_MODE_TYPEb0 0x03
  5628. #define ATOM_S7_DOS_MODE_VGAb0 0x00
  5629. #define ATOM_S7_DOS_MODE_VESAb0 0x01
  5630. #define ATOM_S7_DOS_MODE_EXTb0 0x02
  5631. #define ATOM_S7_DOS_MODE_PIXEL_DEPTHb0 0x0C
  5632. #define ATOM_S7_DOS_MODE_PIXEL_FORMATb0 0xF0
  5633. #define ATOM_S7_DOS_8BIT_DAC_ENb1 0x01
  5634. #define ATOM_S7_ASIC_INIT_COMPLETEb1 0x02
  5635. #define ATOM_S7_ASIC_INIT_COMPLETE_MASK 0x00000200
  5636. #define ATOM_S7_DOS_MODE_NUMBERw1 0x0FFFF
  5637. #define ATOM_S7_DOS_8BIT_DAC_EN_SHIFT 8
  5638. // BIOS_8_SCRATCH Definition
  5639. #define ATOM_S8_I2C_CHANNEL_BUSY_MASK 0x00000FFFF
  5640. #define ATOM_S8_I2C_HW_ENGINE_BUSY_MASK 0x0FFFF0000
  5641. #define ATOM_S8_I2C_CHANNEL_BUSY_SHIFT 0
  5642. #define ATOM_S8_I2C_ENGINE_BUSY_SHIFT 16
  5643. // BIOS_9_SCRATCH Definition
  5644. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_MASK
  5645. #define ATOM_S9_I2C_CHANNEL_COMPLETED_MASK 0x0000FFFF
  5646. #endif
  5647. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_MASK
  5648. #define ATOM_S9_I2C_CHANNEL_ABORTED_MASK 0xFFFF0000
  5649. #endif
  5650. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT
  5651. #define ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT 0
  5652. #endif
  5653. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT
  5654. #define ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT 16
  5655. #endif
  5656. #define ATOM_FLAG_SET 0x20
  5657. #define ATOM_FLAG_CLEAR 0
  5658. #define CLEAR_ATOM_S6_ACC_MODE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_ACC_MODE_SHIFT | ATOM_FLAG_CLEAR)
  5659. #define SET_ATOM_S6_DEVICE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DEVICE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5660. #define SET_ATOM_S6_VRI_BRIGHTNESS_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT | ATOM_FLAG_SET)
  5661. #define SET_ATOM_S6_SCALER_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SCALER_CHANGE_SHIFT | ATOM_FLAG_SET)
  5662. #define SET_ATOM_S6_LID_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_CHANGE_SHIFT | ATOM_FLAG_SET)
  5663. #define SET_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_SET)
  5664. #define CLEAR_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5665. #define SET_ATOM_S6_DOCK_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCKING_CHANGE_SHIFT | ATOM_FLAG_SET)
  5666. #define SET_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_SET)
  5667. #define CLEAR_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5668. #define SET_ATOM_S6_THERMAL_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_THERMAL_STATE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5669. #define SET_ATOM_S6_SYSTEM_POWER_MODE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5670. #define SET_ATOM_S6_INTERRUPT_SET_BY_BIOS ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT | ATOM_FLAG_SET)
  5671. #define SET_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_SET)
  5672. #define CLEAR_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5673. #define SET_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_SET)
  5674. #define CLEAR_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_CLEAR )
  5675. #define SET_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_SET )
  5676. #define CLEAR_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_CLEAR )
  5677. #define SET_ATOM_S6_I2C_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_I2C_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  5678. #define SET_ATOM_S6_DISPLAY_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  5679. #define SET_ATOM_S6_DEVICE_RECONFIG ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT | ATOM_FLAG_SET)
  5680. #define CLEAR_ATOM_S0_LCD1 ((ATOM_DEVICE_CONNECT_INFO_DEF << 8 )| ATOM_S0_LCD1_SHIFT | ATOM_FLAG_CLEAR )
  5681. #define SET_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_SET )
  5682. #define CLEAR_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_CLEAR )
  5683. /****************************************************************************/
  5684. //Portion II: Definitinos only used in Driver
  5685. /****************************************************************************/
  5686. // Macros used by driver
  5687. #ifdef __cplusplus
  5688. #define GetIndexIntoMasterTable(MasterOrData, FieldName) ((reinterpret_cast<char*>(&(static_cast<ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*>(0))->FieldName)-static_cast<char*>(0))/sizeof(USHORT))
  5689. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableFormatRevision )&0x3F)
  5690. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableContentRevision)&0x3F)
  5691. #else // not __cplusplus
  5692. #define GetIndexIntoMasterTable(MasterOrData, FieldName) (((char*)(&((ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*)0)->FieldName)-(char*)0)/sizeof(USHORT))
  5693. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableFormatRevision)&0x3F)
  5694. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableContentRevision)&0x3F)
  5695. #endif // __cplusplus
  5696. #define GET_DATA_TABLE_MAJOR_REVISION GET_COMMAND_TABLE_COMMANDSET_REVISION
  5697. #define GET_DATA_TABLE_MINOR_REVISION GET_COMMAND_TABLE_PARAMETER_REVISION
  5698. /****************************************************************************/
  5699. //Portion III: Definitinos only used in VBIOS
  5700. /****************************************************************************/
  5701. #define ATOM_DAC_SRC 0x80
  5702. #define ATOM_SRC_DAC1 0
  5703. #define ATOM_SRC_DAC2 0x80
  5704. typedef struct _MEMORY_PLLINIT_PARAMETERS
  5705. {
  5706. ULONG ulTargetMemoryClock; //In 10Khz unit
  5707. UCHAR ucAction; //not define yet
  5708. UCHAR ucFbDiv_Hi; //Fbdiv Hi byte
  5709. UCHAR ucFbDiv; //FB value
  5710. UCHAR ucPostDiv; //Post div
  5711. }MEMORY_PLLINIT_PARAMETERS;
  5712. #define MEMORY_PLLINIT_PS_ALLOCATION MEMORY_PLLINIT_PARAMETERS
  5713. #define GPIO_PIN_WRITE 0x01
  5714. #define GPIO_PIN_READ 0x00
  5715. typedef struct _GPIO_PIN_CONTROL_PARAMETERS
  5716. {
  5717. UCHAR ucGPIO_ID; //return value, read from GPIO pins
  5718. UCHAR ucGPIOBitShift; //define which bit in uGPIOBitVal need to be update
  5719. UCHAR ucGPIOBitVal; //Set/Reset corresponding bit defined in ucGPIOBitMask
  5720. UCHAR ucAction; //=GPIO_PIN_WRITE: Read; =GPIO_PIN_READ: Write
  5721. }GPIO_PIN_CONTROL_PARAMETERS;
  5722. typedef struct _ENABLE_SCALER_PARAMETERS
  5723. {
  5724. UCHAR ucScaler; // ATOM_SCALER1, ATOM_SCALER2
  5725. UCHAR ucEnable; // ATOM_SCALER_DISABLE or ATOM_SCALER_CENTER or ATOM_SCALER_EXPANSION
  5726. UCHAR ucTVStandard; //
  5727. UCHAR ucPadding[1];
  5728. }ENABLE_SCALER_PARAMETERS;
  5729. #define ENABLE_SCALER_PS_ALLOCATION ENABLE_SCALER_PARAMETERS
  5730. //ucEnable:
  5731. #define SCALER_BYPASS_AUTO_CENTER_NO_REPLICATION 0
  5732. #define SCALER_BYPASS_AUTO_CENTER_AUTO_REPLICATION 1
  5733. #define SCALER_ENABLE_2TAP_ALPHA_MODE 2
  5734. #define SCALER_ENABLE_MULTITAP_MODE 3
  5735. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS
  5736. {
  5737. ULONG usHWIconHorzVertPosn; // Hardware Icon Vertical position
  5738. UCHAR ucHWIconVertOffset; // Hardware Icon Vertical offset
  5739. UCHAR ucHWIconHorzOffset; // Hardware Icon Horizontal offset
  5740. UCHAR ucSelection; // ATOM_CURSOR1 or ATOM_ICON1 or ATOM_CURSOR2 or ATOM_ICON2
  5741. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5742. }ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS;
  5743. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION
  5744. {
  5745. ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS sEnableIcon;
  5746. ENABLE_CRTC_PARAMETERS sReserved;
  5747. }ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION;
  5748. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS
  5749. {
  5750. USHORT usHight; // Image Hight
  5751. USHORT usWidth; // Image Width
  5752. UCHAR ucSurface; // Surface 1 or 2
  5753. UCHAR ucPadding[3];
  5754. }ENABLE_GRAPH_SURFACE_PARAMETERS;
  5755. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2
  5756. {
  5757. USHORT usHight; // Image Hight
  5758. USHORT usWidth; // Image Width
  5759. UCHAR ucSurface; // Surface 1 or 2
  5760. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5761. UCHAR ucPadding[2];
  5762. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2;
  5763. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3
  5764. {
  5765. USHORT usHight; // Image Hight
  5766. USHORT usWidth; // Image Width
  5767. UCHAR ucSurface; // Surface 1 or 2
  5768. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5769. USHORT usDeviceId; // Active Device Id for this surface. If no device, set to 0.
  5770. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3;
  5771. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4
  5772. {
  5773. USHORT usHight; // Image Hight
  5774. USHORT usWidth; // Image Width
  5775. USHORT usGraphPitch;
  5776. UCHAR ucColorDepth;
  5777. UCHAR ucPixelFormat;
  5778. UCHAR ucSurface; // Surface 1 or 2
  5779. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5780. UCHAR ucModeType;
  5781. UCHAR ucReserved;
  5782. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4;
  5783. // ucEnable
  5784. #define ATOM_GRAPH_CONTROL_SET_PITCH 0x0f
  5785. #define ATOM_GRAPH_CONTROL_SET_DISP_START 0x10
  5786. typedef struct _ENABLE_GRAPH_SURFACE_PS_ALLOCATION
  5787. {
  5788. ENABLE_GRAPH_SURFACE_PARAMETERS sSetSurface;
  5789. ENABLE_YUV_PS_ALLOCATION sReserved; // Don't set this one
  5790. }ENABLE_GRAPH_SURFACE_PS_ALLOCATION;
  5791. typedef struct _MEMORY_CLEAN_UP_PARAMETERS
  5792. {
  5793. USHORT usMemoryStart; //in 8Kb boundry, offset from memory base address
  5794. USHORT usMemorySize; //8Kb blocks aligned
  5795. }MEMORY_CLEAN_UP_PARAMETERS;
  5796. #define MEMORY_CLEAN_UP_PS_ALLOCATION MEMORY_CLEAN_UP_PARAMETERS
  5797. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS
  5798. {
  5799. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  5800. USHORT usY_Size;
  5801. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS;
  5802. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2
  5803. {
  5804. union{
  5805. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  5806. USHORT usSurface;
  5807. };
  5808. USHORT usY_Size;
  5809. USHORT usDispXStart;
  5810. USHORT usDispYStart;
  5811. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2;
  5812. typedef struct _PALETTE_DATA_CONTROL_PARAMETERS_V3
  5813. {
  5814. UCHAR ucLutId;
  5815. UCHAR ucAction;
  5816. USHORT usLutStartIndex;
  5817. USHORT usLutLength;
  5818. USHORT usLutOffsetInVram;
  5819. }PALETTE_DATA_CONTROL_PARAMETERS_V3;
  5820. // ucAction:
  5821. #define PALETTE_DATA_AUTO_FILL 1
  5822. #define PALETTE_DATA_READ 2
  5823. #define PALETTE_DATA_WRITE 3
  5824. typedef struct _INTERRUPT_SERVICE_PARAMETERS_V2
  5825. {
  5826. UCHAR ucInterruptId;
  5827. UCHAR ucServiceId;
  5828. UCHAR ucStatus;
  5829. UCHAR ucReserved;
  5830. }INTERRUPT_SERVICE_PARAMETER_V2;
  5831. // ucInterruptId
  5832. #define HDP1_INTERRUPT_ID 1
  5833. #define HDP2_INTERRUPT_ID 2
  5834. #define HDP3_INTERRUPT_ID 3
  5835. #define HDP4_INTERRUPT_ID 4
  5836. #define HDP5_INTERRUPT_ID 5
  5837. #define HDP6_INTERRUPT_ID 6
  5838. #define SW_INTERRUPT_ID 11
  5839. // ucAction
  5840. #define INTERRUPT_SERVICE_GEN_SW_INT 1
  5841. #define INTERRUPT_SERVICE_GET_STATUS 2
  5842. // ucStatus
  5843. #define INTERRUPT_STATUS__INT_TRIGGER 1
  5844. #define INTERRUPT_STATUS__HPD_HIGH 2
  5845. typedef struct _EFUSE_INPUT_PARAMETER
  5846. {
  5847. USHORT usEfuseIndex;
  5848. UCHAR ucBitShift;
  5849. UCHAR ucBitLength;
  5850. }EFUSE_INPUT_PARAMETER;
  5851. // ReadEfuseValue command table input/output parameter
  5852. typedef union _READ_EFUSE_VALUE_PARAMETER
  5853. {
  5854. EFUSE_INPUT_PARAMETER sEfuse;
  5855. ULONG ulEfuseValue;
  5856. }READ_EFUSE_VALUE_PARAMETER;
  5857. typedef struct _INDIRECT_IO_ACCESS
  5858. {
  5859. ATOM_COMMON_TABLE_HEADER sHeader;
  5860. UCHAR IOAccessSequence[256];
  5861. } INDIRECT_IO_ACCESS;
  5862. #define INDIRECT_READ 0x00
  5863. #define INDIRECT_WRITE 0x80
  5864. #define INDIRECT_IO_MM 0
  5865. #define INDIRECT_IO_PLL 1
  5866. #define INDIRECT_IO_MC 2
  5867. #define INDIRECT_IO_PCIE 3
  5868. #define INDIRECT_IO_PCIEP 4
  5869. #define INDIRECT_IO_NBMISC 5
  5870. #define INDIRECT_IO_SMU 5
  5871. #define INDIRECT_IO_PLL_READ INDIRECT_IO_PLL | INDIRECT_READ
  5872. #define INDIRECT_IO_PLL_WRITE INDIRECT_IO_PLL | INDIRECT_WRITE
  5873. #define INDIRECT_IO_MC_READ INDIRECT_IO_MC | INDIRECT_READ
  5874. #define INDIRECT_IO_MC_WRITE INDIRECT_IO_MC | INDIRECT_WRITE
  5875. #define INDIRECT_IO_PCIE_READ INDIRECT_IO_PCIE | INDIRECT_READ
  5876. #define INDIRECT_IO_PCIE_WRITE INDIRECT_IO_PCIE | INDIRECT_WRITE
  5877. #define INDIRECT_IO_PCIEP_READ INDIRECT_IO_PCIEP | INDIRECT_READ
  5878. #define INDIRECT_IO_PCIEP_WRITE INDIRECT_IO_PCIEP | INDIRECT_WRITE
  5879. #define INDIRECT_IO_NBMISC_READ INDIRECT_IO_NBMISC | INDIRECT_READ
  5880. #define INDIRECT_IO_NBMISC_WRITE INDIRECT_IO_NBMISC | INDIRECT_WRITE
  5881. #define INDIRECT_IO_SMU_READ INDIRECT_IO_SMU | INDIRECT_READ
  5882. #define INDIRECT_IO_SMU_WRITE INDIRECT_IO_SMU | INDIRECT_WRITE
  5883. typedef struct _ATOM_OEM_INFO
  5884. {
  5885. ATOM_COMMON_TABLE_HEADER sHeader;
  5886. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  5887. }ATOM_OEM_INFO;
  5888. typedef struct _ATOM_TV_MODE
  5889. {
  5890. UCHAR ucVMode_Num; //Video mode number
  5891. UCHAR ucTV_Mode_Num; //Internal TV mode number
  5892. }ATOM_TV_MODE;
  5893. typedef struct _ATOM_BIOS_INT_TVSTD_MODE
  5894. {
  5895. ATOM_COMMON_TABLE_HEADER sHeader;
  5896. USHORT usTV_Mode_LUT_Offset; // Pointer to standard to internal number conversion table
  5897. USHORT usTV_FIFO_Offset; // Pointer to FIFO entry table
  5898. USHORT usNTSC_Tbl_Offset; // Pointer to SDTV_Mode_NTSC table
  5899. USHORT usPAL_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  5900. USHORT usCV_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  5901. }ATOM_BIOS_INT_TVSTD_MODE;
  5902. typedef struct _ATOM_TV_MODE_SCALER_PTR
  5903. {
  5904. USHORT ucFilter0_Offset; //Pointer to filter format 0 coefficients
  5905. USHORT usFilter1_Offset; //Pointer to filter format 0 coefficients
  5906. UCHAR ucTV_Mode_Num;
  5907. }ATOM_TV_MODE_SCALER_PTR;
  5908. typedef struct _ATOM_STANDARD_VESA_TIMING
  5909. {
  5910. ATOM_COMMON_TABLE_HEADER sHeader;
  5911. ATOM_DTD_FORMAT aModeTimings[16]; // 16 is not the real array number, just for initial allocation
  5912. }ATOM_STANDARD_VESA_TIMING;
  5913. typedef struct _ATOM_STD_FORMAT
  5914. {
  5915. USHORT usSTD_HDisp;
  5916. USHORT usSTD_VDisp;
  5917. USHORT usSTD_RefreshRate;
  5918. USHORT usReserved;
  5919. }ATOM_STD_FORMAT;
  5920. typedef struct _ATOM_VESA_TO_EXTENDED_MODE
  5921. {
  5922. USHORT usVESA_ModeNumber;
  5923. USHORT usExtendedModeNumber;
  5924. }ATOM_VESA_TO_EXTENDED_MODE;
  5925. typedef struct _ATOM_VESA_TO_INTENAL_MODE_LUT
  5926. {
  5927. ATOM_COMMON_TABLE_HEADER sHeader;
  5928. ATOM_VESA_TO_EXTENDED_MODE asVESA_ToExtendedModeInfo[76];
  5929. }ATOM_VESA_TO_INTENAL_MODE_LUT;
  5930. /*************** ATOM Memory Related Data Structure ***********************/
  5931. typedef struct _ATOM_MEMORY_VENDOR_BLOCK{
  5932. UCHAR ucMemoryType;
  5933. UCHAR ucMemoryVendor;
  5934. UCHAR ucAdjMCId;
  5935. UCHAR ucDynClkId;
  5936. ULONG ulDllResetClkRange;
  5937. }ATOM_MEMORY_VENDOR_BLOCK;
  5938. typedef struct _ATOM_MEMORY_SETTING_ID_CONFIG{
  5939. #if ATOM_BIG_ENDIAN
  5940. ULONG ucMemBlkId:8;
  5941. ULONG ulMemClockRange:24;
  5942. #else
  5943. ULONG ulMemClockRange:24;
  5944. ULONG ucMemBlkId:8;
  5945. #endif
  5946. }ATOM_MEMORY_SETTING_ID_CONFIG;
  5947. typedef union _ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS
  5948. {
  5949. ATOM_MEMORY_SETTING_ID_CONFIG slAccess;
  5950. ULONG ulAccess;
  5951. }ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS;
  5952. typedef struct _ATOM_MEMORY_SETTING_DATA_BLOCK{
  5953. ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS ulMemoryID;
  5954. ULONG aulMemData[1];
  5955. }ATOM_MEMORY_SETTING_DATA_BLOCK;
  5956. typedef struct _ATOM_INIT_REG_INDEX_FORMAT{
  5957. USHORT usRegIndex; // MC register index
  5958. UCHAR ucPreRegDataLength; // offset in ATOM_INIT_REG_DATA_BLOCK.saRegDataBuf
  5959. }ATOM_INIT_REG_INDEX_FORMAT;
  5960. typedef struct _ATOM_INIT_REG_BLOCK{
  5961. USHORT usRegIndexTblSize; //size of asRegIndexBuf
  5962. USHORT usRegDataBlkSize; //size of ATOM_MEMORY_SETTING_DATA_BLOCK
  5963. ATOM_INIT_REG_INDEX_FORMAT asRegIndexBuf[1];
  5964. ATOM_MEMORY_SETTING_DATA_BLOCK asRegDataBuf[1];
  5965. }ATOM_INIT_REG_BLOCK;
  5966. #define END_OF_REG_INDEX_BLOCK 0x0ffff
  5967. #define END_OF_REG_DATA_BLOCK 0x00000000
  5968. #define ATOM_INIT_REG_MASK_FLAG 0x80 //Not used in BIOS
  5969. #define CLOCK_RANGE_HIGHEST 0x00ffffff
  5970. #define VALUE_DWORD SIZEOF ULONG
  5971. #define VALUE_SAME_AS_ABOVE 0
  5972. #define VALUE_MASK_DWORD 0x84
  5973. #define INDEX_ACCESS_RANGE_BEGIN (VALUE_DWORD + 1)
  5974. #define INDEX_ACCESS_RANGE_END (INDEX_ACCESS_RANGE_BEGIN + 1)
  5975. #define VALUE_INDEX_ACCESS_SINGLE (INDEX_ACCESS_RANGE_END + 1)
  5976. //#define ACCESS_MCIODEBUGIND 0x40 //defined in BIOS code
  5977. #define ACCESS_PLACEHOLDER 0x80
  5978. typedef struct _ATOM_MC_INIT_PARAM_TABLE
  5979. {
  5980. ATOM_COMMON_TABLE_HEADER sHeader;
  5981. USHORT usAdjustARB_SEQDataOffset;
  5982. USHORT usMCInitMemTypeTblOffset;
  5983. USHORT usMCInitCommonTblOffset;
  5984. USHORT usMCInitPowerDownTblOffset;
  5985. ULONG ulARB_SEQDataBuf[32];
  5986. ATOM_INIT_REG_BLOCK asMCInitMemType;
  5987. ATOM_INIT_REG_BLOCK asMCInitCommon;
  5988. }ATOM_MC_INIT_PARAM_TABLE;
  5989. typedef struct _ATOM_REG_INIT_SETTING
  5990. {
  5991. USHORT usRegIndex;
  5992. ULONG ulRegValue;
  5993. }ATOM_REG_INIT_SETTING;
  5994. typedef struct _ATOM_MC_INIT_PARAM_TABLE_V2_1
  5995. {
  5996. ATOM_COMMON_TABLE_HEADER sHeader;
  5997. ULONG ulMCUcodeVersion;
  5998. ULONG ulMCUcodeRomStartAddr;
  5999. ULONG ulMCUcodeLength;
  6000. USHORT usMcRegInitTableOffset; // offset of ATOM_REG_INIT_SETTING array for MC core register settings.
  6001. USHORT usReserved; // offset of ATOM_INIT_REG_BLOCK for MC SEQ/PHY register setting
  6002. }ATOM_MC_INIT_PARAM_TABLE_V2_1;
  6003. #define _4Mx16 0x2
  6004. #define _4Mx32 0x3
  6005. #define _8Mx16 0x12
  6006. #define _8Mx32 0x13
  6007. #define _8Mx128 0x15
  6008. #define _16Mx16 0x22
  6009. #define _16Mx32 0x23
  6010. #define _16Mx128 0x25
  6011. #define _32Mx16 0x32
  6012. #define _32Mx32 0x33
  6013. #define _32Mx128 0x35
  6014. #define _64Mx32 0x43
  6015. #define _64Mx8 0x41
  6016. #define _64Mx16 0x42
  6017. #define _128Mx8 0x51
  6018. #define _128Mx16 0x52
  6019. #define _128Mx32 0x53
  6020. #define _256Mx8 0x61
  6021. #define _256Mx16 0x62
  6022. #define _512Mx8 0x71
  6023. #define SAMSUNG 0x1
  6024. #define INFINEON 0x2
  6025. #define ELPIDA 0x3
  6026. #define ETRON 0x4
  6027. #define NANYA 0x5
  6028. #define HYNIX 0x6
  6029. #define MOSEL 0x7
  6030. #define WINBOND 0x8
  6031. #define ESMT 0x9
  6032. #define MICRON 0xF
  6033. #define QIMONDA INFINEON
  6034. #define PROMOS MOSEL
  6035. #define KRETON INFINEON
  6036. #define ELIXIR NANYA
  6037. #define MEZZA ELPIDA
  6038. /////////////Support for GDDR5 MC uCode to reside in upper 64K of ROM/////////////
  6039. #define UCODE_ROM_START_ADDRESS 0x1b800
  6040. #define UCODE_SIGNATURE 0x4375434d // 'MCuC' - MC uCode
  6041. //uCode block header for reference
  6042. typedef struct _MCuCodeHeader
  6043. {
  6044. ULONG ulSignature;
  6045. UCHAR ucRevision;
  6046. UCHAR ucChecksum;
  6047. UCHAR ucReserved1;
  6048. UCHAR ucReserved2;
  6049. USHORT usParametersLength;
  6050. USHORT usUCodeLength;
  6051. USHORT usReserved1;
  6052. USHORT usReserved2;
  6053. } MCuCodeHeader;
  6054. //////////////////////////////////////////////////////////////////////////////////
  6055. #define ATOM_MAX_NUMBER_OF_VRAM_MODULE 16
  6056. #define ATOM_VRAM_MODULE_MEMORY_VENDOR_ID_MASK 0xF
  6057. typedef struct _ATOM_VRAM_MODULE_V1
  6058. {
  6059. ULONG ulReserved;
  6060. USHORT usEMRSValue;
  6061. USHORT usMRSValue;
  6062. USHORT usReserved;
  6063. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6064. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] reserved;
  6065. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender
  6066. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  6067. UCHAR ucRow; // Number of Row,in power of 2;
  6068. UCHAR ucColumn; // Number of Column,in power of 2;
  6069. UCHAR ucBank; // Nunber of Bank;
  6070. UCHAR ucRank; // Number of Rank, in power of 2
  6071. UCHAR ucChannelNum; // Number of channel;
  6072. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  6073. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  6074. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  6075. UCHAR ucReserved[2];
  6076. }ATOM_VRAM_MODULE_V1;
  6077. typedef struct _ATOM_VRAM_MODULE_V2
  6078. {
  6079. ULONG ulReserved;
  6080. ULONG ulFlags; // To enable/disable functionalities based on memory type
  6081. ULONG ulEngineClock; // Override of default engine clock for particular memory type
  6082. ULONG ulMemoryClock; // Override of default memory clock for particular memory type
  6083. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6084. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6085. USHORT usEMRSValue;
  6086. USHORT usMRSValue;
  6087. USHORT usReserved;
  6088. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6089. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  6090. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  6091. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  6092. UCHAR ucRow; // Number of Row,in power of 2;
  6093. UCHAR ucColumn; // Number of Column,in power of 2;
  6094. UCHAR ucBank; // Nunber of Bank;
  6095. UCHAR ucRank; // Number of Rank, in power of 2
  6096. UCHAR ucChannelNum; // Number of channel;
  6097. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  6098. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  6099. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  6100. UCHAR ucRefreshRateFactor;
  6101. UCHAR ucReserved[3];
  6102. }ATOM_VRAM_MODULE_V2;
  6103. typedef struct _ATOM_MEMORY_TIMING_FORMAT
  6104. {
  6105. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6106. union{
  6107. USHORT usMRS; // mode register
  6108. USHORT usDDR3_MR0;
  6109. };
  6110. union{
  6111. USHORT usEMRS; // extended mode register
  6112. USHORT usDDR3_MR1;
  6113. };
  6114. UCHAR ucCL; // CAS latency
  6115. UCHAR ucWL; // WRITE Latency
  6116. UCHAR uctRAS; // tRAS
  6117. UCHAR uctRC; // tRC
  6118. UCHAR uctRFC; // tRFC
  6119. UCHAR uctRCDR; // tRCDR
  6120. UCHAR uctRCDW; // tRCDW
  6121. UCHAR uctRP; // tRP
  6122. UCHAR uctRRD; // tRRD
  6123. UCHAR uctWR; // tWR
  6124. UCHAR uctWTR; // tWTR
  6125. UCHAR uctPDIX; // tPDIX
  6126. UCHAR uctFAW; // tFAW
  6127. UCHAR uctAOND; // tAOND
  6128. union
  6129. {
  6130. struct {
  6131. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6132. UCHAR ucReserved;
  6133. };
  6134. USHORT usDDR3_MR2;
  6135. };
  6136. }ATOM_MEMORY_TIMING_FORMAT;
  6137. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V1
  6138. {
  6139. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6140. USHORT usMRS; // mode register
  6141. USHORT usEMRS; // extended mode register
  6142. UCHAR ucCL; // CAS latency
  6143. UCHAR ucWL; // WRITE Latency
  6144. UCHAR uctRAS; // tRAS
  6145. UCHAR uctRC; // tRC
  6146. UCHAR uctRFC; // tRFC
  6147. UCHAR uctRCDR; // tRCDR
  6148. UCHAR uctRCDW; // tRCDW
  6149. UCHAR uctRP; // tRP
  6150. UCHAR uctRRD; // tRRD
  6151. UCHAR uctWR; // tWR
  6152. UCHAR uctWTR; // tWTR
  6153. UCHAR uctPDIX; // tPDIX
  6154. UCHAR uctFAW; // tFAW
  6155. UCHAR uctAOND; // tAOND
  6156. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6157. ////////////////////////////////////GDDR parameters///////////////////////////////////
  6158. UCHAR uctCCDL; //
  6159. UCHAR uctCRCRL; //
  6160. UCHAR uctCRCWL; //
  6161. UCHAR uctCKE; //
  6162. UCHAR uctCKRSE; //
  6163. UCHAR uctCKRSX; //
  6164. UCHAR uctFAW32; //
  6165. UCHAR ucMR5lo; //
  6166. UCHAR ucMR5hi; //
  6167. UCHAR ucTerminator;
  6168. }ATOM_MEMORY_TIMING_FORMAT_V1;
  6169. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V2
  6170. {
  6171. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6172. USHORT usMRS; // mode register
  6173. USHORT usEMRS; // extended mode register
  6174. UCHAR ucCL; // CAS latency
  6175. UCHAR ucWL; // WRITE Latency
  6176. UCHAR uctRAS; // tRAS
  6177. UCHAR uctRC; // tRC
  6178. UCHAR uctRFC; // tRFC
  6179. UCHAR uctRCDR; // tRCDR
  6180. UCHAR uctRCDW; // tRCDW
  6181. UCHAR uctRP; // tRP
  6182. UCHAR uctRRD; // tRRD
  6183. UCHAR uctWR; // tWR
  6184. UCHAR uctWTR; // tWTR
  6185. UCHAR uctPDIX; // tPDIX
  6186. UCHAR uctFAW; // tFAW
  6187. UCHAR uctAOND; // tAOND
  6188. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6189. ////////////////////////////////////GDDR parameters///////////////////////////////////
  6190. UCHAR uctCCDL; //
  6191. UCHAR uctCRCRL; //
  6192. UCHAR uctCRCWL; //
  6193. UCHAR uctCKE; //
  6194. UCHAR uctCKRSE; //
  6195. UCHAR uctCKRSX; //
  6196. UCHAR uctFAW32; //
  6197. UCHAR ucMR4lo; //
  6198. UCHAR ucMR4hi; //
  6199. UCHAR ucMR5lo; //
  6200. UCHAR ucMR5hi; //
  6201. UCHAR ucTerminator;
  6202. UCHAR ucReserved;
  6203. }ATOM_MEMORY_TIMING_FORMAT_V2;
  6204. typedef struct _ATOM_MEMORY_FORMAT
  6205. {
  6206. ULONG ulDllDisClock; // memory DLL will be disable when target memory clock is below this clock
  6207. union{
  6208. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6209. USHORT usDDR3_Reserved; // Not used for DDR3 memory
  6210. };
  6211. union{
  6212. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6213. USHORT usDDR3_MR3; // Used for DDR3 memory
  6214. };
  6215. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  6216. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  6217. UCHAR ucRow; // Number of Row,in power of 2;
  6218. UCHAR ucColumn; // Number of Column,in power of 2;
  6219. UCHAR ucBank; // Nunber of Bank;
  6220. UCHAR ucRank; // Number of Rank, in power of 2
  6221. UCHAR ucBurstSize; // burst size, 0= burst size=4 1= burst size=8
  6222. UCHAR ucDllDisBit; // position of DLL Enable/Disable bit in EMRS ( Extended Mode Register )
  6223. UCHAR ucRefreshRateFactor; // memory refresh rate in unit of ms
  6224. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6225. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6226. UCHAR ucMemAttrib; // Memory Device Addribute, like RDBI/WDBI etc
  6227. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5]; // Memory Timing block sort from lower clock to higher clock
  6228. }ATOM_MEMORY_FORMAT;
  6229. typedef struct _ATOM_VRAM_MODULE_V3
  6230. {
  6231. ULONG ulChannelMapCfg; // board dependent paramenter:Channel combination
  6232. USHORT usSize; // size of ATOM_VRAM_MODULE_V3
  6233. USHORT usDefaultMVDDQ; // board dependent parameter:Default Memory Core Voltage
  6234. USHORT usDefaultMVDDC; // board dependent parameter:Default Memory IO Voltage
  6235. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6236. UCHAR ucChannelNum; // board dependent parameter:Number of channel;
  6237. UCHAR ucChannelSize; // board dependent parameter:32bit or 64bit
  6238. UCHAR ucVREFI; // board dependnt parameter: EXT or INT +160mv to -140mv
  6239. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6240. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6241. ATOM_MEMORY_FORMAT asMemory; // describ all of video memory parameters from memory spec
  6242. }ATOM_VRAM_MODULE_V3;
  6243. //ATOM_VRAM_MODULE_V3.ucNPL_RT
  6244. #define NPL_RT_MASK 0x0f
  6245. #define BATTERY_ODT_MASK 0xc0
  6246. #define ATOM_VRAM_MODULE ATOM_VRAM_MODULE_V3
  6247. typedef struct _ATOM_VRAM_MODULE_V4
  6248. {
  6249. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6250. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6251. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6252. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6253. USHORT usReserved;
  6254. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6255. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6256. UCHAR ucChannelNum; // Number of channels present in this module config
  6257. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6258. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6259. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6260. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6261. UCHAR ucVREFI; // board dependent parameter
  6262. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6263. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6264. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6265. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6266. UCHAR ucReserved[3];
  6267. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6268. union{
  6269. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6270. USHORT usDDR3_Reserved;
  6271. };
  6272. union{
  6273. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6274. USHORT usDDR3_MR3; // Used for DDR3 memory
  6275. };
  6276. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6277. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6278. UCHAR ucReserved2[2];
  6279. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6280. }ATOM_VRAM_MODULE_V4;
  6281. #define VRAM_MODULE_V4_MISC_RANK_MASK 0x3
  6282. #define VRAM_MODULE_V4_MISC_DUAL_RANK 0x1
  6283. #define VRAM_MODULE_V4_MISC_BL_MASK 0x4
  6284. #define VRAM_MODULE_V4_MISC_BL8 0x4
  6285. #define VRAM_MODULE_V4_MISC_DUAL_CS 0x10
  6286. typedef struct _ATOM_VRAM_MODULE_V5
  6287. {
  6288. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6289. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6290. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6291. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6292. USHORT usReserved;
  6293. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6294. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6295. UCHAR ucChannelNum; // Number of channels present in this module config
  6296. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6297. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6298. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6299. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6300. UCHAR ucVREFI; // board dependent parameter
  6301. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6302. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6303. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6304. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6305. UCHAR ucReserved[3];
  6306. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6307. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6308. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6309. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6310. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6311. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  6312. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6313. ATOM_MEMORY_TIMING_FORMAT_V1 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6314. }ATOM_VRAM_MODULE_V5;
  6315. typedef struct _ATOM_VRAM_MODULE_V6
  6316. {
  6317. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6318. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6319. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6320. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6321. USHORT usReserved;
  6322. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6323. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6324. UCHAR ucChannelNum; // Number of channels present in this module config
  6325. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6326. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6327. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6328. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6329. UCHAR ucVREFI; // board dependent parameter
  6330. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6331. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6332. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6333. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6334. UCHAR ucReserved[3];
  6335. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6336. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6337. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6338. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6339. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6340. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  6341. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6342. ATOM_MEMORY_TIMING_FORMAT_V2 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6343. }ATOM_VRAM_MODULE_V6;
  6344. typedef struct _ATOM_VRAM_MODULE_V7
  6345. {
  6346. // Design Specific Values
  6347. ULONG ulChannelMapCfg; // mmMC_SHARED_CHREMAP
  6348. USHORT usModuleSize; // Size of ATOM_VRAM_MODULE_V7
  6349. USHORT usPrivateReserved; // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6350. USHORT usEnableChannels; // bit vector which indicate which channels are enabled
  6351. UCHAR ucExtMemoryID; // Current memory module ID
  6352. UCHAR ucMemoryType; // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5
  6353. UCHAR ucChannelNum; // Number of mem. channels supported in this module
  6354. UCHAR ucChannelWidth; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  6355. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6356. UCHAR ucReserve; // In MC7x, the lower 4 bits are used as bit8-11 of memory size. In other MC code, it's not used.
  6357. UCHAR ucMisc; // RANK_OF_THISMEMORY etc.
  6358. UCHAR ucVREFI; // Not used.
  6359. UCHAR ucNPL_RT; // Round trip delay (MC_SEQ_CAS_TIMING [28:24]:TCL=CL+NPL_RT-2). Always 2.
  6360. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6361. UCHAR ucMemorySize; // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6362. USHORT usSEQSettingOffset;
  6363. UCHAR ucReserved;
  6364. // Memory Module specific values
  6365. USHORT usEMRS2Value; // EMRS2/MR2 Value.
  6366. USHORT usEMRS3Value; // EMRS3/MR3 Value.
  6367. UCHAR ucMemoryVenderID; // [7:4] Revision, [3:0] Vendor code
  6368. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6369. UCHAR ucFIFODepth; // FIFO depth can be detected during vendor detection, here is hardcoded per memory
  6370. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6371. char strMemPNString[20]; // part number end with '0'.
  6372. }ATOM_VRAM_MODULE_V7;
  6373. typedef struct _ATOM_VRAM_MODULE_V8
  6374. {
  6375. // Design Specific Values
  6376. ULONG ulChannelMapCfg; // mmMC_SHARED_CHREMAP
  6377. USHORT usModuleSize; // Size of ATOM_VRAM_MODULE_V7
  6378. USHORT usMcRamCfg; // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6379. USHORT usEnableChannels; // bit vector which indicate which channels are enabled
  6380. UCHAR ucExtMemoryID; // Current memory module ID
  6381. UCHAR ucMemoryType; // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5
  6382. UCHAR ucChannelNum; // Number of mem. channels supported in this module
  6383. UCHAR ucChannelWidth; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  6384. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6385. UCHAR ucBankCol; // bit[3:2]= BANK ( =2:16bank, =1:8bank, =0:4bank ) bit[1:0]=Col ( =2: 10 bit, =1:9bit, =0:8bit )
  6386. UCHAR ucMisc; // RANK_OF_THISMEMORY etc.
  6387. UCHAR ucVREFI; // Not used.
  6388. USHORT usReserved; // Not used
  6389. USHORT usMemorySize; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  6390. UCHAR ucMcTunningSetId; // MC phy registers set per.
  6391. UCHAR ucRowNum;
  6392. // Memory Module specific values
  6393. USHORT usEMRS2Value; // EMRS2/MR2 Value.
  6394. USHORT usEMRS3Value; // EMRS3/MR3 Value.
  6395. UCHAR ucMemoryVenderID; // [7:4] Revision, [3:0] Vendor code
  6396. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6397. UCHAR ucFIFODepth; // FIFO depth can be detected during vendor detection, here is hardcoded per memory
  6398. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6399. ULONG ulChannelMapCfg1; // channel mapping for channel8~15
  6400. ULONG ulBankMapCfg;
  6401. ULONG ulReserved;
  6402. char strMemPNString[20]; // part number end with '0'.
  6403. }ATOM_VRAM_MODULE_V8;
  6404. typedef struct _ATOM_VRAM_INFO_V2
  6405. {
  6406. ATOM_COMMON_TABLE_HEADER sHeader;
  6407. UCHAR ucNumOfVRAMModule;
  6408. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6409. }ATOM_VRAM_INFO_V2;
  6410. typedef struct _ATOM_VRAM_INFO_V3
  6411. {
  6412. ATOM_COMMON_TABLE_HEADER sHeader;
  6413. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6414. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6415. USHORT usRerseved;
  6416. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  6417. UCHAR ucNumOfVRAMModule;
  6418. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6419. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  6420. }ATOM_VRAM_INFO_V3;
  6421. #define ATOM_VRAM_INFO_LAST ATOM_VRAM_INFO_V3
  6422. typedef struct _ATOM_VRAM_INFO_V4
  6423. {
  6424. ATOM_COMMON_TABLE_HEADER sHeader;
  6425. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6426. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6427. USHORT usRerseved;
  6428. UCHAR ucMemDQ7_0ByteRemap; // DQ line byte remap, =0: Memory Data line BYTE0, =1: BYTE1, =2: BYTE2, =3: BYTE3
  6429. ULONG ulMemDQ7_0BitRemap; // each DQ line ( 7~0) use 3bits, like: DQ0=Bit[2:0], DQ1:[5:3], ... DQ7:[23:21]
  6430. UCHAR ucReservde[4];
  6431. UCHAR ucNumOfVRAMModule;
  6432. ATOM_VRAM_MODULE_V4 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6433. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  6434. }ATOM_VRAM_INFO_V4;
  6435. typedef struct _ATOM_VRAM_INFO_HEADER_V2_1
  6436. {
  6437. ATOM_COMMON_TABLE_HEADER sHeader;
  6438. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6439. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6440. USHORT usPerBytePresetOffset; // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings
  6441. USHORT usReserved[3];
  6442. UCHAR ucNumOfVRAMModule; // indicate number of VRAM module
  6443. UCHAR ucMemoryClkPatchTblVer; // version of memory AC timing register list
  6444. UCHAR ucVramModuleVer; // indicate ATOM_VRAM_MODUE version
  6445. UCHAR ucReserved;
  6446. ATOM_VRAM_MODULE_V7 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6447. }ATOM_VRAM_INFO_HEADER_V2_1;
  6448. typedef struct _ATOM_VRAM_INFO_HEADER_V2_2
  6449. {
  6450. ATOM_COMMON_TABLE_HEADER sHeader;
  6451. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6452. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6453. USHORT usMcAdjustPerTileTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings
  6454. USHORT usMcPhyInitTableOffset; // offset of ATOM_INIT_REG_BLOCK structure for MC phy init set
  6455. USHORT usDramDataRemapTblOffset; // offset of ATOM_DRAM_DATA_REMAP array to indicate DRAM data lane to GPU mapping
  6456. USHORT usReserved1;
  6457. UCHAR ucNumOfVRAMModule; // indicate number of VRAM module
  6458. UCHAR ucMemoryClkPatchTblVer; // version of memory AC timing register list
  6459. UCHAR ucVramModuleVer; // indicate ATOM_VRAM_MODUE version
  6460. UCHAR ucMcPhyTileNum; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  6461. ATOM_VRAM_MODULE_V8 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6462. }ATOM_VRAM_INFO_HEADER_V2_2;
  6463. typedef struct _ATOM_DRAM_DATA_REMAP
  6464. {
  6465. UCHAR ucByteRemapCh0;
  6466. UCHAR ucByteRemapCh1;
  6467. ULONG ulByte0BitRemapCh0;
  6468. ULONG ulByte1BitRemapCh0;
  6469. ULONG ulByte2BitRemapCh0;
  6470. ULONG ulByte3BitRemapCh0;
  6471. ULONG ulByte0BitRemapCh1;
  6472. ULONG ulByte1BitRemapCh1;
  6473. ULONG ulByte2BitRemapCh1;
  6474. ULONG ulByte3BitRemapCh1;
  6475. }ATOM_DRAM_DATA_REMAP;
  6476. typedef struct _ATOM_VRAM_GPIO_DETECTION_INFO
  6477. {
  6478. ATOM_COMMON_TABLE_HEADER sHeader;
  6479. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  6480. }ATOM_VRAM_GPIO_DETECTION_INFO;
  6481. typedef struct _ATOM_MEMORY_TRAINING_INFO
  6482. {
  6483. ATOM_COMMON_TABLE_HEADER sHeader;
  6484. UCHAR ucTrainingLoop;
  6485. UCHAR ucReserved[3];
  6486. ATOM_INIT_REG_BLOCK asMemTrainingSetting;
  6487. }ATOM_MEMORY_TRAINING_INFO;
  6488. typedef struct SW_I2C_CNTL_DATA_PARAMETERS
  6489. {
  6490. UCHAR ucControl;
  6491. UCHAR ucData;
  6492. UCHAR ucSatus;
  6493. UCHAR ucTemp;
  6494. } SW_I2C_CNTL_DATA_PARAMETERS;
  6495. #define SW_I2C_CNTL_DATA_PS_ALLOCATION SW_I2C_CNTL_DATA_PARAMETERS
  6496. typedef struct _SW_I2C_IO_DATA_PARAMETERS
  6497. {
  6498. USHORT GPIO_Info;
  6499. UCHAR ucAct;
  6500. UCHAR ucData;
  6501. } SW_I2C_IO_DATA_PARAMETERS;
  6502. #define SW_I2C_IO_DATA_PS_ALLOCATION SW_I2C_IO_DATA_PARAMETERS
  6503. /****************************SW I2C CNTL DEFINITIONS**********************/
  6504. #define SW_I2C_IO_RESET 0
  6505. #define SW_I2C_IO_GET 1
  6506. #define SW_I2C_IO_DRIVE 2
  6507. #define SW_I2C_IO_SET 3
  6508. #define SW_I2C_IO_START 4
  6509. #define SW_I2C_IO_CLOCK 0
  6510. #define SW_I2C_IO_DATA 0x80
  6511. #define SW_I2C_IO_ZERO 0
  6512. #define SW_I2C_IO_ONE 0x100
  6513. #define SW_I2C_CNTL_READ 0
  6514. #define SW_I2C_CNTL_WRITE 1
  6515. #define SW_I2C_CNTL_START 2
  6516. #define SW_I2C_CNTL_STOP 3
  6517. #define SW_I2C_CNTL_OPEN 4
  6518. #define SW_I2C_CNTL_CLOSE 5
  6519. #define SW_I2C_CNTL_WRITE1BIT 6
  6520. //==============================VESA definition Portion===============================
  6521. #define VESA_OEM_PRODUCT_REV '01.00'
  6522. #define VESA_MODE_ATTRIBUTE_MODE_SUPPORT 0xBB //refer to VBE spec p.32, no TTY support
  6523. #define VESA_MODE_WIN_ATTRIBUTE 7
  6524. #define VESA_WIN_SIZE 64
  6525. typedef struct _PTR_32_BIT_STRUCTURE
  6526. {
  6527. USHORT Offset16;
  6528. USHORT Segment16;
  6529. } PTR_32_BIT_STRUCTURE;
  6530. typedef union _PTR_32_BIT_UNION
  6531. {
  6532. PTR_32_BIT_STRUCTURE SegmentOffset;
  6533. ULONG Ptr32_Bit;
  6534. } PTR_32_BIT_UNION;
  6535. typedef struct _VBE_1_2_INFO_BLOCK_UPDATABLE
  6536. {
  6537. UCHAR VbeSignature[4];
  6538. USHORT VbeVersion;
  6539. PTR_32_BIT_UNION OemStringPtr;
  6540. UCHAR Capabilities[4];
  6541. PTR_32_BIT_UNION VideoModePtr;
  6542. USHORT TotalMemory;
  6543. } VBE_1_2_INFO_BLOCK_UPDATABLE;
  6544. typedef struct _VBE_2_0_INFO_BLOCK_UPDATABLE
  6545. {
  6546. VBE_1_2_INFO_BLOCK_UPDATABLE CommonBlock;
  6547. USHORT OemSoftRev;
  6548. PTR_32_BIT_UNION OemVendorNamePtr;
  6549. PTR_32_BIT_UNION OemProductNamePtr;
  6550. PTR_32_BIT_UNION OemProductRevPtr;
  6551. } VBE_2_0_INFO_BLOCK_UPDATABLE;
  6552. typedef union _VBE_VERSION_UNION
  6553. {
  6554. VBE_2_0_INFO_BLOCK_UPDATABLE VBE_2_0_InfoBlock;
  6555. VBE_1_2_INFO_BLOCK_UPDATABLE VBE_1_2_InfoBlock;
  6556. } VBE_VERSION_UNION;
  6557. typedef struct _VBE_INFO_BLOCK
  6558. {
  6559. VBE_VERSION_UNION UpdatableVBE_Info;
  6560. UCHAR Reserved[222];
  6561. UCHAR OemData[256];
  6562. } VBE_INFO_BLOCK;
  6563. typedef struct _VBE_FP_INFO
  6564. {
  6565. USHORT HSize;
  6566. USHORT VSize;
  6567. USHORT FPType;
  6568. UCHAR RedBPP;
  6569. UCHAR GreenBPP;
  6570. UCHAR BlueBPP;
  6571. UCHAR ReservedBPP;
  6572. ULONG RsvdOffScrnMemSize;
  6573. ULONG RsvdOffScrnMEmPtr;
  6574. UCHAR Reserved[14];
  6575. } VBE_FP_INFO;
  6576. typedef struct _VESA_MODE_INFO_BLOCK
  6577. {
  6578. // Mandatory information for all VBE revisions
  6579. USHORT ModeAttributes; // dw ? ; mode attributes
  6580. UCHAR WinAAttributes; // db ? ; window A attributes
  6581. UCHAR WinBAttributes; // db ? ; window B attributes
  6582. USHORT WinGranularity; // dw ? ; window granularity
  6583. USHORT WinSize; // dw ? ; window size
  6584. USHORT WinASegment; // dw ? ; window A start segment
  6585. USHORT WinBSegment; // dw ? ; window B start segment
  6586. ULONG WinFuncPtr; // dd ? ; real mode pointer to window function
  6587. USHORT BytesPerScanLine;// dw ? ; bytes per scan line
  6588. //; Mandatory information for VBE 1.2 and above
  6589. USHORT XResolution; // dw ? ; horizontal resolution in pixels or characters
  6590. USHORT YResolution; // dw ? ; vertical resolution in pixels or characters
  6591. UCHAR XCharSize; // db ? ; character cell width in pixels
  6592. UCHAR YCharSize; // db ? ; character cell height in pixels
  6593. UCHAR NumberOfPlanes; // db ? ; number of memory planes
  6594. UCHAR BitsPerPixel; // db ? ; bits per pixel
  6595. UCHAR NumberOfBanks; // db ? ; number of banks
  6596. UCHAR MemoryModel; // db ? ; memory model type
  6597. UCHAR BankSize; // db ? ; bank size in KB
  6598. UCHAR NumberOfImagePages;// db ? ; number of images
  6599. UCHAR ReservedForPageFunction;//db 1 ; reserved for page function
  6600. //; Direct Color fields(required for direct/6 and YUV/7 memory models)
  6601. UCHAR RedMaskSize; // db ? ; size of direct color red mask in bits
  6602. UCHAR RedFieldPosition; // db ? ; bit position of lsb of red mask
  6603. UCHAR GreenMaskSize; // db ? ; size of direct color green mask in bits
  6604. UCHAR GreenFieldPosition; // db ? ; bit position of lsb of green mask
  6605. UCHAR BlueMaskSize; // db ? ; size of direct color blue mask in bits
  6606. UCHAR BlueFieldPosition; // db ? ; bit position of lsb of blue mask
  6607. UCHAR RsvdMaskSize; // db ? ; size of direct color reserved mask in bits
  6608. UCHAR RsvdFieldPosition; // db ? ; bit position of lsb of reserved mask
  6609. UCHAR DirectColorModeInfo;// db ? ; direct color mode attributes
  6610. //; Mandatory information for VBE 2.0 and above
  6611. ULONG PhysBasePtr; // dd ? ; physical address for flat memory frame buffer
  6612. ULONG Reserved_1; // dd 0 ; reserved - always set to 0
  6613. USHORT Reserved_2; // dw 0 ; reserved - always set to 0
  6614. //; Mandatory information for VBE 3.0 and above
  6615. USHORT LinBytesPerScanLine; // dw ? ; bytes per scan line for linear modes
  6616. UCHAR BnkNumberOfImagePages;// db ? ; number of images for banked modes
  6617. UCHAR LinNumberOfImagPages; // db ? ; number of images for linear modes
  6618. UCHAR LinRedMaskSize; // db ? ; size of direct color red mask(linear modes)
  6619. UCHAR LinRedFieldPosition; // db ? ; bit position of lsb of red mask(linear modes)
  6620. UCHAR LinGreenMaskSize; // db ? ; size of direct color green mask(linear modes)
  6621. UCHAR LinGreenFieldPosition;// db ? ; bit position of lsb of green mask(linear modes)
  6622. UCHAR LinBlueMaskSize; // db ? ; size of direct color blue mask(linear modes)
  6623. UCHAR LinBlueFieldPosition; // db ? ; bit position of lsb of blue mask(linear modes)
  6624. UCHAR LinRsvdMaskSize; // db ? ; size of direct color reserved mask(linear modes)
  6625. UCHAR LinRsvdFieldPosition; // db ? ; bit position of lsb of reserved mask(linear modes)
  6626. ULONG MaxPixelClock; // dd ? ; maximum pixel clock(in Hz) for graphics mode
  6627. UCHAR Reserved; // db 190 dup (0)
  6628. } VESA_MODE_INFO_BLOCK;
  6629. // BIOS function CALLS
  6630. #define ATOM_BIOS_EXTENDED_FUNCTION_CODE 0xA0 // ATI Extended Function code
  6631. #define ATOM_BIOS_FUNCTION_COP_MODE 0x00
  6632. #define ATOM_BIOS_FUNCTION_SHORT_QUERY1 0x04
  6633. #define ATOM_BIOS_FUNCTION_SHORT_QUERY2 0x05
  6634. #define ATOM_BIOS_FUNCTION_SHORT_QUERY3 0x06
  6635. #define ATOM_BIOS_FUNCTION_GET_DDC 0x0B
  6636. #define ATOM_BIOS_FUNCTION_ASIC_DSTATE 0x0E
  6637. #define ATOM_BIOS_FUNCTION_DEBUG_PLAY 0x0F
  6638. #define ATOM_BIOS_FUNCTION_STV_STD 0x16
  6639. #define ATOM_BIOS_FUNCTION_DEVICE_DET 0x17
  6640. #define ATOM_BIOS_FUNCTION_DEVICE_SWITCH 0x18
  6641. #define ATOM_BIOS_FUNCTION_PANEL_CONTROL 0x82
  6642. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_DET 0x83
  6643. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_SWITCH 0x84
  6644. #define ATOM_BIOS_FUNCTION_HW_ICON 0x8A
  6645. #define ATOM_BIOS_FUNCTION_SET_CMOS 0x8B
  6646. #define SUB_FUNCTION_UPDATE_DISPLAY_INFO 0x8000 // Sub function 80
  6647. #define SUB_FUNCTION_UPDATE_EXPANSION_INFO 0x8100 // Sub function 80
  6648. #define ATOM_BIOS_FUNCTION_DISPLAY_INFO 0x8D
  6649. #define ATOM_BIOS_FUNCTION_DEVICE_ON_OFF 0x8E
  6650. #define ATOM_BIOS_FUNCTION_VIDEO_STATE 0x8F
  6651. #define ATOM_SUB_FUNCTION_GET_CRITICAL_STATE 0x0300 // Sub function 03
  6652. #define ATOM_SUB_FUNCTION_GET_LIDSTATE 0x0700 // Sub function 7
  6653. #define ATOM_SUB_FUNCTION_THERMAL_STATE_NOTICE 0x1400 // Notify caller the current thermal state
  6654. #define ATOM_SUB_FUNCTION_CRITICAL_STATE_NOTICE 0x8300 // Notify caller the current critical state
  6655. #define ATOM_SUB_FUNCTION_SET_LIDSTATE 0x8500 // Sub function 85
  6656. #define ATOM_SUB_FUNCTION_GET_REQ_DISPLAY_FROM_SBIOS_MODE 0x8900// Sub function 89
  6657. #define ATOM_SUB_FUNCTION_INFORM_ADC_SUPPORT 0x9400 // Notify caller that ADC is supported
  6658. #define ATOM_BIOS_FUNCTION_VESA_DPMS 0x4F10 // Set DPMS
  6659. #define ATOM_SUB_FUNCTION_SET_DPMS 0x0001 // BL: Sub function 01
  6660. #define ATOM_SUB_FUNCTION_GET_DPMS 0x0002 // BL: Sub function 02
  6661. #define ATOM_PARAMETER_VESA_DPMS_ON 0x0000 // BH Parameter for DPMS ON.
  6662. #define ATOM_PARAMETER_VESA_DPMS_STANDBY 0x0100 // BH Parameter for DPMS STANDBY
  6663. #define ATOM_PARAMETER_VESA_DPMS_SUSPEND 0x0200 // BH Parameter for DPMS SUSPEND
  6664. #define ATOM_PARAMETER_VESA_DPMS_OFF 0x0400 // BH Parameter for DPMS OFF
  6665. #define ATOM_PARAMETER_VESA_DPMS_REDUCE_ON 0x0800 // BH Parameter for DPMS REDUCE ON (NOT SUPPORTED)
  6666. #define ATOM_BIOS_RETURN_CODE_MASK 0x0000FF00L
  6667. #define ATOM_BIOS_REG_HIGH_MASK 0x0000FF00L
  6668. #define ATOM_BIOS_REG_LOW_MASK 0x000000FFL
  6669. // structure used for VBIOS only
  6670. //DispOutInfoTable
  6671. typedef struct _ASIC_TRANSMITTER_INFO
  6672. {
  6673. USHORT usTransmitterObjId;
  6674. USHORT usSupportDevice;
  6675. UCHAR ucTransmitterCmdTblId;
  6676. UCHAR ucConfig;
  6677. UCHAR ucEncoderID; //available 1st encoder ( default )
  6678. UCHAR ucOptionEncoderID; //available 2nd encoder ( optional )
  6679. UCHAR uc2ndEncoderID;
  6680. UCHAR ucReserved;
  6681. }ASIC_TRANSMITTER_INFO;
  6682. #define ASIC_TRANSMITTER_INFO_CONFIG__DVO_SDR_MODE 0x01
  6683. #define ASIC_TRANSMITTER_INFO_CONFIG__COHERENT_MODE 0x02
  6684. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODEROBJ_ID_MASK 0xc4
  6685. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_A 0x00
  6686. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_B 0x04
  6687. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_C 0x40
  6688. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_D 0x44
  6689. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_E 0x80
  6690. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_F 0x84
  6691. typedef struct _ASIC_ENCODER_INFO
  6692. {
  6693. UCHAR ucEncoderID;
  6694. UCHAR ucEncoderConfig;
  6695. USHORT usEncoderCmdTblId;
  6696. }ASIC_ENCODER_INFO;
  6697. typedef struct _ATOM_DISP_OUT_INFO
  6698. {
  6699. ATOM_COMMON_TABLE_HEADER sHeader;
  6700. USHORT ptrTransmitterInfo;
  6701. USHORT ptrEncoderInfo;
  6702. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  6703. ASIC_ENCODER_INFO asEncoderInfo[1];
  6704. }ATOM_DISP_OUT_INFO;
  6705. typedef struct _ATOM_DISP_OUT_INFO_V2
  6706. {
  6707. ATOM_COMMON_TABLE_HEADER sHeader;
  6708. USHORT ptrTransmitterInfo;
  6709. USHORT ptrEncoderInfo;
  6710. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  6711. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  6712. ASIC_ENCODER_INFO asEncoderInfo[1];
  6713. }ATOM_DISP_OUT_INFO_V2;
  6714. typedef struct _ATOM_DISP_CLOCK_ID {
  6715. UCHAR ucPpllId;
  6716. UCHAR ucPpllAttribute;
  6717. }ATOM_DISP_CLOCK_ID;
  6718. // ucPpllAttribute
  6719. #define CLOCK_SOURCE_SHAREABLE 0x01
  6720. #define CLOCK_SOURCE_DP_MODE 0x02
  6721. #define CLOCK_SOURCE_NONE_DP_MODE 0x04
  6722. //DispOutInfoTable
  6723. typedef struct _ASIC_TRANSMITTER_INFO_V2
  6724. {
  6725. USHORT usTransmitterObjId;
  6726. USHORT usDispClkIdOffset; // point to clock source id list supported by Encoder Object
  6727. UCHAR ucTransmitterCmdTblId;
  6728. UCHAR ucConfig;
  6729. UCHAR ucEncoderID; // available 1st encoder ( default )
  6730. UCHAR ucOptionEncoderID; // available 2nd encoder ( optional )
  6731. UCHAR uc2ndEncoderID;
  6732. UCHAR ucReserved;
  6733. }ASIC_TRANSMITTER_INFO_V2;
  6734. typedef struct _ATOM_DISP_OUT_INFO_V3
  6735. {
  6736. ATOM_COMMON_TABLE_HEADER sHeader;
  6737. USHORT ptrTransmitterInfo;
  6738. USHORT ptrEncoderInfo;
  6739. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  6740. USHORT usReserved;
  6741. UCHAR ucDCERevision;
  6742. UCHAR ucMaxDispEngineNum;
  6743. UCHAR ucMaxActiveDispEngineNum;
  6744. UCHAR ucMaxPPLLNum;
  6745. UCHAR ucCoreRefClkSource; // value of CORE_REF_CLK_SOURCE
  6746. UCHAR ucDispCaps;
  6747. UCHAR ucReserved[2];
  6748. ASIC_TRANSMITTER_INFO_V2 asTransmitterInfo[1]; // for alligment only
  6749. }ATOM_DISP_OUT_INFO_V3;
  6750. //ucDispCaps
  6751. #define DISPLAY_CAPS__DP_PCLK_FROM_PPLL 0x01
  6752. #define DISPLAY_CAPS__FORCE_DISPDEV_CONNECTED 0x02
  6753. typedef enum CORE_REF_CLK_SOURCE{
  6754. CLOCK_SRC_XTALIN=0,
  6755. CLOCK_SRC_XO_IN=1,
  6756. CLOCK_SRC_XO_IN2=2,
  6757. }CORE_REF_CLK_SOURCE;
  6758. // DispDevicePriorityInfo
  6759. typedef struct _ATOM_DISPLAY_DEVICE_PRIORITY_INFO
  6760. {
  6761. ATOM_COMMON_TABLE_HEADER sHeader;
  6762. USHORT asDevicePriority[16];
  6763. }ATOM_DISPLAY_DEVICE_PRIORITY_INFO;
  6764. //ProcessAuxChannelTransactionTable
  6765. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  6766. {
  6767. USHORT lpAuxRequest;
  6768. USHORT lpDataOut;
  6769. UCHAR ucChannelID;
  6770. union
  6771. {
  6772. UCHAR ucReplyStatus;
  6773. UCHAR ucDelay;
  6774. };
  6775. UCHAR ucDataOutLen;
  6776. UCHAR ucReserved;
  6777. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS;
  6778. //ProcessAuxChannelTransactionTable
  6779. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2
  6780. {
  6781. USHORT lpAuxRequest;
  6782. USHORT lpDataOut;
  6783. UCHAR ucChannelID;
  6784. union
  6785. {
  6786. UCHAR ucReplyStatus;
  6787. UCHAR ucDelay;
  6788. };
  6789. UCHAR ucDataOutLen;
  6790. UCHAR ucHPD_ID; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  6791. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2;
  6792. #define PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  6793. //GetSinkType
  6794. typedef struct _DP_ENCODER_SERVICE_PARAMETERS
  6795. {
  6796. USHORT ucLinkClock;
  6797. union
  6798. {
  6799. UCHAR ucConfig; // for DP training command
  6800. UCHAR ucI2cId; // use for GET_SINK_TYPE command
  6801. };
  6802. UCHAR ucAction;
  6803. UCHAR ucStatus;
  6804. UCHAR ucLaneNum;
  6805. UCHAR ucReserved[2];
  6806. }DP_ENCODER_SERVICE_PARAMETERS;
  6807. // ucAction
  6808. #define ATOM_DP_ACTION_GET_SINK_TYPE 0x01
  6809. #define DP_ENCODER_SERVICE_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  6810. typedef struct _DP_ENCODER_SERVICE_PARAMETERS_V2
  6811. {
  6812. USHORT usExtEncoderObjId; // External Encoder Object Id, output parameter only, use when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  6813. UCHAR ucAuxId;
  6814. UCHAR ucAction;
  6815. UCHAR ucSinkType; // Iput and Output parameters.
  6816. UCHAR ucHPDId; // Input parameter, used when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  6817. UCHAR ucReserved[2];
  6818. }DP_ENCODER_SERVICE_PARAMETERS_V2;
  6819. typedef struct _DP_ENCODER_SERVICE_PS_ALLOCATION_V2
  6820. {
  6821. DP_ENCODER_SERVICE_PARAMETERS_V2 asDPServiceParam;
  6822. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 asAuxParam;
  6823. }DP_ENCODER_SERVICE_PS_ALLOCATION_V2;
  6824. // ucAction
  6825. #define DP_SERVICE_V2_ACTION_GET_SINK_TYPE 0x01
  6826. #define DP_SERVICE_V2_ACTION_DET_LCD_CONNECTION 0x02
  6827. // DP_TRAINING_TABLE
  6828. #define DPCD_SET_LINKRATE_LANENUM_PATTERN1_TBL_ADDR ATOM_DP_TRAINING_TBL_ADDR
  6829. #define DPCD_SET_SS_CNTL_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 8 )
  6830. #define DPCD_SET_LANE_VSWING_PREEMP_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 16 )
  6831. #define DPCD_SET_TRAINING_PATTERN0_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 24 )
  6832. #define DPCD_SET_TRAINING_PATTERN2_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 32)
  6833. #define DPCD_GET_LINKRATE_LANENUM_SS_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 40)
  6834. #define DPCD_GET_LANE_STATUS_ADJUST_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 48)
  6835. #define DP_I2C_AUX_DDC_WRITE_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 60)
  6836. #define DP_I2C_AUX_DDC_WRITE_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 64)
  6837. #define DP_I2C_AUX_DDC_READ_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 72)
  6838. #define DP_I2C_AUX_DDC_READ_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 76)
  6839. #define DP_I2C_AUX_DDC_WRITE_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 80)
  6840. #define DP_I2C_AUX_DDC_READ_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 84)
  6841. typedef struct _PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  6842. {
  6843. UCHAR ucI2CSpeed;
  6844. union
  6845. {
  6846. UCHAR ucRegIndex;
  6847. UCHAR ucStatus;
  6848. };
  6849. USHORT lpI2CDataOut;
  6850. UCHAR ucFlag;
  6851. UCHAR ucTransBytes;
  6852. UCHAR ucSlaveAddr;
  6853. UCHAR ucLineNumber;
  6854. }PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS;
  6855. #define PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  6856. //ucFlag
  6857. #define HW_I2C_WRITE 1
  6858. #define HW_I2C_READ 0
  6859. #define I2C_2BYTE_ADDR 0x02
  6860. /****************************************************************************/
  6861. // Structures used by HW_Misc_OperationTable
  6862. /****************************************************************************/
  6863. typedef struct _ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1
  6864. {
  6865. UCHAR ucCmd; // Input: To tell which action to take
  6866. UCHAR ucReserved[3];
  6867. ULONG ulReserved;
  6868. }ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1;
  6869. typedef struct _ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1
  6870. {
  6871. UCHAR ucReturnCode; // Output: Return value base on action was taken
  6872. UCHAR ucReserved[3];
  6873. ULONG ulReserved;
  6874. }ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1;
  6875. // Actions code
  6876. #define ATOM_GET_SDI_SUPPORT 0xF0
  6877. // Return code
  6878. #define ATOM_UNKNOWN_CMD 0
  6879. #define ATOM_FEATURE_NOT_SUPPORTED 1
  6880. #define ATOM_FEATURE_SUPPORTED 2
  6881. typedef struct _ATOM_HW_MISC_OPERATION_PS_ALLOCATION
  6882. {
  6883. ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1 sInput_Output;
  6884. PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS sReserved;
  6885. }ATOM_HW_MISC_OPERATION_PS_ALLOCATION;
  6886. /****************************************************************************/
  6887. typedef struct _SET_HWBLOCK_INSTANCE_PARAMETER_V2
  6888. {
  6889. UCHAR ucHWBlkInst; // HW block instance, 0, 1, 2, ...
  6890. UCHAR ucReserved[3];
  6891. }SET_HWBLOCK_INSTANCE_PARAMETER_V2;
  6892. #define HWBLKINST_INSTANCE_MASK 0x07
  6893. #define HWBLKINST_HWBLK_MASK 0xF0
  6894. #define HWBLKINST_HWBLK_SHIFT 0x04
  6895. //ucHWBlock
  6896. #define SELECT_DISP_ENGINE 0
  6897. #define SELECT_DISP_PLL 1
  6898. #define SELECT_DCIO_UNIPHY_LINK0 2
  6899. #define SELECT_DCIO_UNIPHY_LINK1 3
  6900. #define SELECT_DCIO_IMPCAL 4
  6901. #define SELECT_DCIO_DIG 6
  6902. #define SELECT_CRTC_PIXEL_RATE 7
  6903. #define SELECT_VGA_BLK 8
  6904. // DIGTransmitterInfoTable structure used to program UNIPHY settings
  6905. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_1{
  6906. ATOM_COMMON_TABLE_HEADER sHeader;
  6907. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6908. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6909. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6910. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6911. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6912. }DIG_TRANSMITTER_INFO_HEADER_V3_1;
  6913. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_2{
  6914. ATOM_COMMON_TABLE_HEADER sHeader;
  6915. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6916. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6917. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6918. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6919. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6920. USHORT usDPSSRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info
  6921. USHORT usDPSSSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings
  6922. }DIG_TRANSMITTER_INFO_HEADER_V3_2;
  6923. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_3{
  6924. ATOM_COMMON_TABLE_HEADER sHeader;
  6925. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6926. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6927. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6928. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6929. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6930. USHORT usDPSSRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info
  6931. USHORT usDPSSSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings
  6932. USHORT usEDPVsLegacyModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Legacy Mode Voltage Swing and Pre-Emphasis for each Link clock
  6933. USHORT useDPVsLowVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Low VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  6934. USHORT useDPVsHighVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP High VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  6935. USHORT useDPVsStretchModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Stretch Mode Voltage Swing and Pre-Emphasis for each Link clock
  6936. USHORT useDPVsSingleVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vdiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  6937. USHORT useDPVsVariablePremModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vidff+Variable PreEmphasis Voltage Swing and Pre-Emphasis for each Link clock
  6938. }DIG_TRANSMITTER_INFO_HEADER_V3_3;
  6939. typedef struct _CLOCK_CONDITION_REGESTER_INFO{
  6940. USHORT usRegisterIndex;
  6941. UCHAR ucStartBit;
  6942. UCHAR ucEndBit;
  6943. }CLOCK_CONDITION_REGESTER_INFO;
  6944. typedef struct _CLOCK_CONDITION_SETTING_ENTRY{
  6945. USHORT usMaxClockFreq;
  6946. UCHAR ucEncodeMode;
  6947. UCHAR ucPhySel;
  6948. ULONG ulAnalogSetting[1];
  6949. }CLOCK_CONDITION_SETTING_ENTRY;
  6950. typedef struct _CLOCK_CONDITION_SETTING_INFO{
  6951. USHORT usEntrySize;
  6952. CLOCK_CONDITION_SETTING_ENTRY asClkCondSettingEntry[1];
  6953. }CLOCK_CONDITION_SETTING_INFO;
  6954. typedef struct _PHY_CONDITION_REG_VAL{
  6955. ULONG ulCondition;
  6956. ULONG ulRegVal;
  6957. }PHY_CONDITION_REG_VAL;
  6958. typedef struct _PHY_CONDITION_REG_VAL_V2{
  6959. ULONG ulCondition;
  6960. UCHAR ucCondition2;
  6961. ULONG ulRegVal;
  6962. }PHY_CONDITION_REG_VAL_V2;
  6963. typedef struct _PHY_CONDITION_REG_INFO{
  6964. USHORT usRegIndex;
  6965. USHORT usSize;
  6966. PHY_CONDITION_REG_VAL asRegVal[1];
  6967. }PHY_CONDITION_REG_INFO;
  6968. typedef struct _PHY_CONDITION_REG_INFO_V2{
  6969. USHORT usRegIndex;
  6970. USHORT usSize;
  6971. PHY_CONDITION_REG_VAL_V2 asRegVal[1];
  6972. }PHY_CONDITION_REG_INFO_V2;
  6973. typedef struct _PHY_ANALOG_SETTING_INFO{
  6974. UCHAR ucEncodeMode;
  6975. UCHAR ucPhySel;
  6976. USHORT usSize;
  6977. PHY_CONDITION_REG_INFO asAnalogSetting[1];
  6978. }PHY_ANALOG_SETTING_INFO;
  6979. typedef struct _PHY_ANALOG_SETTING_INFO_V2{
  6980. UCHAR ucEncodeMode;
  6981. UCHAR ucPhySel;
  6982. USHORT usSize;
  6983. PHY_CONDITION_REG_INFO_V2 asAnalogSetting[1];
  6984. }PHY_ANALOG_SETTING_INFO_V2;
  6985. typedef struct _GFX_HAVESTING_PARAMETERS {
  6986. UCHAR ucGfxBlkId; //GFX blk id to be harvested, like CU, RB or PRIM
  6987. UCHAR ucReserved; //reserved
  6988. UCHAR ucActiveUnitNumPerSH; //requested active CU/RB/PRIM number per shader array
  6989. UCHAR ucMaxUnitNumPerSH; //max CU/RB/PRIM number per shader array
  6990. } GFX_HAVESTING_PARAMETERS;
  6991. //ucGfxBlkId
  6992. #define GFX_HARVESTING_CU_ID 0
  6993. #define GFX_HARVESTING_RB_ID 1
  6994. #define GFX_HARVESTING_PRIM_ID 2
  6995. typedef struct _VBIOS_ROM_HEADER{
  6996. UCHAR PciRomSignature[2];
  6997. UCHAR ucPciRomSizeIn512bytes;
  6998. UCHAR ucJumpCoreMainInitBIOS;
  6999. USHORT usLabelCoreMainInitBIOS;
  7000. UCHAR PciReservedSpace[18];
  7001. USHORT usPciDataStructureOffset;
  7002. UCHAR Rsvd1d_1a[4];
  7003. char strIbm[3];
  7004. UCHAR CheckSum[14];
  7005. UCHAR ucBiosMsgNumber;
  7006. char str761295520[16];
  7007. USHORT usLabelCoreVPOSTNoMode;
  7008. USHORT usSpecialPostOffset;
  7009. UCHAR ucSpeicalPostImageSizeIn512Bytes;
  7010. UCHAR Rsved47_45[3];
  7011. USHORT usROM_HeaderInformationTableOffset;
  7012. UCHAR Rsved4f_4a[6];
  7013. char strBuildTimeStamp[20];
  7014. UCHAR ucJumpCoreXFuncFarHandler;
  7015. USHORT usCoreXFuncFarHandlerOffset;
  7016. UCHAR ucRsved67;
  7017. UCHAR ucJumpCoreVFuncFarHandler;
  7018. USHORT usCoreVFuncFarHandlerOffset;
  7019. UCHAR Rsved6d_6b[3];
  7020. USHORT usATOM_BIOS_MESSAGE_Offset;
  7021. }VBIOS_ROM_HEADER;
  7022. /****************************************************************************/
  7023. //Portion VI: Definitinos for vbios MC scratch registers that driver used
  7024. /****************************************************************************/
  7025. #define MC_MISC0__MEMORY_TYPE_MASK 0xF0000000
  7026. #define MC_MISC0__MEMORY_TYPE__GDDR1 0x10000000
  7027. #define MC_MISC0__MEMORY_TYPE__DDR2 0x20000000
  7028. #define MC_MISC0__MEMORY_TYPE__GDDR3 0x30000000
  7029. #define MC_MISC0__MEMORY_TYPE__GDDR4 0x40000000
  7030. #define MC_MISC0__MEMORY_TYPE__GDDR5 0x50000000
  7031. #define MC_MISC0__MEMORY_TYPE__HBM 0x60000000
  7032. #define MC_MISC0__MEMORY_TYPE__DDR3 0xB0000000
  7033. #define ATOM_MEM_TYPE_DDR_STRING "DDR"
  7034. #define ATOM_MEM_TYPE_DDR2_STRING "DDR2"
  7035. #define ATOM_MEM_TYPE_GDDR3_STRING "GDDR3"
  7036. #define ATOM_MEM_TYPE_GDDR4_STRING "GDDR4"
  7037. #define ATOM_MEM_TYPE_GDDR5_STRING "GDDR5"
  7038. #define ATOM_MEM_TYPE_HBM_STRING "HBM"
  7039. #define ATOM_MEM_TYPE_DDR3_STRING "DDR3"
  7040. /****************************************************************************/
  7041. //Portion VII: Definitinos being oboselete
  7042. /****************************************************************************/
  7043. //==========================================================================================
  7044. //Remove the definitions below when driver is ready!
  7045. typedef struct _ATOM_DAC_INFO
  7046. {
  7047. ATOM_COMMON_TABLE_HEADER sHeader;
  7048. USHORT usMaxFrequency; // in 10kHz unit
  7049. USHORT usReserved;
  7050. }ATOM_DAC_INFO;
  7051. typedef struct _COMPASSIONATE_DATA
  7052. {
  7053. ATOM_COMMON_TABLE_HEADER sHeader;
  7054. //============================== DAC1 portion
  7055. UCHAR ucDAC1_BG_Adjustment;
  7056. UCHAR ucDAC1_DAC_Adjustment;
  7057. USHORT usDAC1_FORCE_Data;
  7058. //============================== DAC2 portion
  7059. UCHAR ucDAC2_CRT2_BG_Adjustment;
  7060. UCHAR ucDAC2_CRT2_DAC_Adjustment;
  7061. USHORT usDAC2_CRT2_FORCE_Data;
  7062. USHORT usDAC2_CRT2_MUX_RegisterIndex;
  7063. UCHAR ucDAC2_CRT2_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  7064. UCHAR ucDAC2_NTSC_BG_Adjustment;
  7065. UCHAR ucDAC2_NTSC_DAC_Adjustment;
  7066. USHORT usDAC2_TV1_FORCE_Data;
  7067. USHORT usDAC2_TV1_MUX_RegisterIndex;
  7068. UCHAR ucDAC2_TV1_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  7069. UCHAR ucDAC2_CV_BG_Adjustment;
  7070. UCHAR ucDAC2_CV_DAC_Adjustment;
  7071. USHORT usDAC2_CV_FORCE_Data;
  7072. USHORT usDAC2_CV_MUX_RegisterIndex;
  7073. UCHAR ucDAC2_CV_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  7074. UCHAR ucDAC2_PAL_BG_Adjustment;
  7075. UCHAR ucDAC2_PAL_DAC_Adjustment;
  7076. USHORT usDAC2_TV2_FORCE_Data;
  7077. }COMPASSIONATE_DATA;
  7078. /****************************Supported Device Info Table Definitions**********************/
  7079. // ucConnectInfo:
  7080. // [7:4] - connector type
  7081. // = 1 - VGA connector
  7082. // = 2 - DVI-I
  7083. // = 3 - DVI-D
  7084. // = 4 - DVI-A
  7085. // = 5 - SVIDEO
  7086. // = 6 - COMPOSITE
  7087. // = 7 - LVDS
  7088. // = 8 - DIGITAL LINK
  7089. // = 9 - SCART
  7090. // = 0xA - HDMI_type A
  7091. // = 0xB - HDMI_type B
  7092. // = 0xE - Special case1 (DVI+DIN)
  7093. // Others=TBD
  7094. // [3:0] - DAC Associated
  7095. // = 0 - no DAC
  7096. // = 1 - DACA
  7097. // = 2 - DACB
  7098. // = 3 - External DAC
  7099. // Others=TBD
  7100. //
  7101. typedef struct _ATOM_CONNECTOR_INFO
  7102. {
  7103. #if ATOM_BIG_ENDIAN
  7104. UCHAR bfConnectorType:4;
  7105. UCHAR bfAssociatedDAC:4;
  7106. #else
  7107. UCHAR bfAssociatedDAC:4;
  7108. UCHAR bfConnectorType:4;
  7109. #endif
  7110. }ATOM_CONNECTOR_INFO;
  7111. typedef union _ATOM_CONNECTOR_INFO_ACCESS
  7112. {
  7113. ATOM_CONNECTOR_INFO sbfAccess;
  7114. UCHAR ucAccess;
  7115. }ATOM_CONNECTOR_INFO_ACCESS;
  7116. typedef struct _ATOM_CONNECTOR_INFO_I2C
  7117. {
  7118. ATOM_CONNECTOR_INFO_ACCESS sucConnectorInfo;
  7119. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  7120. }ATOM_CONNECTOR_INFO_I2C;
  7121. typedef struct _ATOM_SUPPORTED_DEVICES_INFO
  7122. {
  7123. ATOM_COMMON_TABLE_HEADER sHeader;
  7124. USHORT usDeviceSupport;
  7125. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO];
  7126. }ATOM_SUPPORTED_DEVICES_INFO;
  7127. #define NO_INT_SRC_MAPPED 0xFF
  7128. typedef struct _ATOM_CONNECTOR_INC_SRC_BITMAP
  7129. {
  7130. UCHAR ucIntSrcBitmap;
  7131. }ATOM_CONNECTOR_INC_SRC_BITMAP;
  7132. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2
  7133. {
  7134. ATOM_COMMON_TABLE_HEADER sHeader;
  7135. USHORT usDeviceSupport;
  7136. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  7137. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  7138. }ATOM_SUPPORTED_DEVICES_INFO_2;
  7139. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2d1
  7140. {
  7141. ATOM_COMMON_TABLE_HEADER sHeader;
  7142. USHORT usDeviceSupport;
  7143. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE];
  7144. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE];
  7145. }ATOM_SUPPORTED_DEVICES_INFO_2d1;
  7146. #define ATOM_SUPPORTED_DEVICES_INFO_LAST ATOM_SUPPORTED_DEVICES_INFO_2d1
  7147. typedef struct _ATOM_MISC_CONTROL_INFO
  7148. {
  7149. USHORT usFrequency;
  7150. UCHAR ucPLL_ChargePump; // PLL charge-pump gain control
  7151. UCHAR ucPLL_DutyCycle; // PLL duty cycle control
  7152. UCHAR ucPLL_VCO_Gain; // PLL VCO gain control
  7153. UCHAR ucPLL_VoltageSwing; // PLL driver voltage swing control
  7154. }ATOM_MISC_CONTROL_INFO;
  7155. #define ATOM_MAX_MISC_INFO 4
  7156. typedef struct _ATOM_TMDS_INFO
  7157. {
  7158. ATOM_COMMON_TABLE_HEADER sHeader;
  7159. USHORT usMaxFrequency; // in 10Khz
  7160. ATOM_MISC_CONTROL_INFO asMiscInfo[ATOM_MAX_MISC_INFO];
  7161. }ATOM_TMDS_INFO;
  7162. typedef struct _ATOM_ENCODER_ANALOG_ATTRIBUTE
  7163. {
  7164. UCHAR ucTVStandard; //Same as TV standards defined above,
  7165. UCHAR ucPadding[1];
  7166. }ATOM_ENCODER_ANALOG_ATTRIBUTE;
  7167. typedef struct _ATOM_ENCODER_DIGITAL_ATTRIBUTE
  7168. {
  7169. UCHAR ucAttribute; //Same as other digital encoder attributes defined above
  7170. UCHAR ucPadding[1];
  7171. }ATOM_ENCODER_DIGITAL_ATTRIBUTE;
  7172. typedef union _ATOM_ENCODER_ATTRIBUTE
  7173. {
  7174. ATOM_ENCODER_ANALOG_ATTRIBUTE sAlgAttrib;
  7175. ATOM_ENCODER_DIGITAL_ATTRIBUTE sDigAttrib;
  7176. }ATOM_ENCODER_ATTRIBUTE;
  7177. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS
  7178. {
  7179. USHORT usPixelClock;
  7180. USHORT usEncoderID;
  7181. UCHAR ucDeviceType; //Use ATOM_DEVICE_xxx1_Index to indicate device type only.
  7182. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  7183. ATOM_ENCODER_ATTRIBUTE usDevAttr;
  7184. }DVO_ENCODER_CONTROL_PARAMETERS;
  7185. typedef struct _DVO_ENCODER_CONTROL_PS_ALLOCATION
  7186. {
  7187. DVO_ENCODER_CONTROL_PARAMETERS sDVOEncoder;
  7188. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  7189. }DVO_ENCODER_CONTROL_PS_ALLOCATION;
  7190. #define ATOM_XTMDS_ASIC_SI164_ID 1
  7191. #define ATOM_XTMDS_ASIC_SI178_ID 2
  7192. #define ATOM_XTMDS_ASIC_TFP513_ID 3
  7193. #define ATOM_XTMDS_SUPPORTED_SINGLELINK 0x00000001
  7194. #define ATOM_XTMDS_SUPPORTED_DUALLINK 0x00000002
  7195. #define ATOM_XTMDS_MVPU_FPGA 0x00000004
  7196. typedef struct _ATOM_XTMDS_INFO
  7197. {
  7198. ATOM_COMMON_TABLE_HEADER sHeader;
  7199. USHORT usSingleLinkMaxFrequency;
  7200. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //Point the ID on which I2C is used to control external chip
  7201. UCHAR ucXtransimitterID;
  7202. UCHAR ucSupportedLink; // Bit field, bit0=1, single link supported;bit1=1,dual link supported
  7203. UCHAR ucSequnceAlterID; // Even with the same external TMDS asic, it's possible that the program seqence alters
  7204. // due to design. This ID is used to alert driver that the sequence is not "standard"!
  7205. UCHAR ucMasterAddress; // Address to control Master xTMDS Chip
  7206. UCHAR ucSlaveAddress; // Address to control Slave xTMDS Chip
  7207. }ATOM_XTMDS_INFO;
  7208. typedef struct _DFP_DPMS_STATUS_CHANGE_PARAMETERS
  7209. {
  7210. UCHAR ucEnable; // ATOM_ENABLE=On or ATOM_DISABLE=Off
  7211. UCHAR ucDevice; // ATOM_DEVICE_DFP1_INDEX....
  7212. UCHAR ucPadding[2];
  7213. }DFP_DPMS_STATUS_CHANGE_PARAMETERS;
  7214. /****************************Legacy Power Play Table Definitions **********************/
  7215. //Definitions for ulPowerPlayMiscInfo
  7216. #define ATOM_PM_MISCINFO_SPLIT_CLOCK 0x00000000L
  7217. #define ATOM_PM_MISCINFO_USING_MCLK_SRC 0x00000001L
  7218. #define ATOM_PM_MISCINFO_USING_SCLK_SRC 0x00000002L
  7219. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT 0x00000004L
  7220. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH 0x00000008L
  7221. #define ATOM_PM_MISCINFO_LOAD_PERFORMANCE_EN 0x00000010L
  7222. #define ATOM_PM_MISCINFO_ENGINE_CLOCK_CONTRL_EN 0x00000020L
  7223. #define ATOM_PM_MISCINFO_MEMORY_CLOCK_CONTRL_EN 0x00000040L
  7224. #define ATOM_PM_MISCINFO_PROGRAM_VOLTAGE 0x00000080L //When this bit set, ucVoltageDropIndex is not an index for GPIO pin, but a voltage ID that SW needs program
  7225. #define ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN 0x00000100L
  7226. #define ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN 0x00000200L
  7227. #define ATOM_PM_MISCINFO_ASIC_SLEEP_MODE_EN 0x00000400L
  7228. #define ATOM_PM_MISCINFO_LOAD_BALANCE_EN 0x00000800L
  7229. #define ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE 0x00001000L
  7230. #define ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE 0x00002000L
  7231. #define ATOM_PM_MISCINFO_LOW_LCD_REFRESH_RATE 0x00004000L
  7232. #define ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE 0x00008000L
  7233. #define ATOM_PM_MISCINFO_OVER_CLOCK_MODE 0x00010000L
  7234. #define ATOM_PM_MISCINFO_OVER_DRIVE_MODE 0x00020000L
  7235. #define ATOM_PM_MISCINFO_POWER_SAVING_MODE 0x00040000L
  7236. #define ATOM_PM_MISCINFO_THERMAL_DIODE_MODE 0x00080000L
  7237. #define ATOM_PM_MISCINFO_FRAME_MODULATION_MASK 0x00300000L //0-FM Disable, 1-2 level FM, 2-4 level FM, 3-Reserved
  7238. #define ATOM_PM_MISCINFO_FRAME_MODULATION_SHIFT 20
  7239. #define ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE 0x00400000L
  7240. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2 0x00800000L
  7241. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4 0x01000000L
  7242. #define ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN 0x02000000L //When set, Dynamic
  7243. #define ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN 0x04000000L //When set, Dynamic
  7244. #define ATOM_PM_MISCINFO_3D_ACCELERATION_EN 0x08000000L //When set, This mode is for acceleated 3D mode
  7245. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_MASK 0x70000000L //1-Optimal Battery Life Group, 2-High Battery, 3-Balanced, 4-High Performance, 5- Optimal Performance (Default state with Default clocks)
  7246. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_SHIFT 28
  7247. #define ATOM_PM_MISCINFO_ENABLE_BACK_BIAS 0x80000000L
  7248. #define ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE 0x00000001L
  7249. #define ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT 0x00000002L
  7250. #define ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN 0x00000004L
  7251. #define ATOM_PM_MISCINFO2_FS3D_OVERDRIVE_INFO 0x00000008L
  7252. #define ATOM_PM_MISCINFO2_FORCEDLOWPWR_MODE 0x00000010L
  7253. #define ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN 0x00000020L
  7254. #define ATOM_PM_MISCINFO2_VIDEO_PLAYBACK_CAPABLE 0x00000040L //If this bit is set in multi-pp mode, then driver will pack up one with the minior power consumption.
  7255. //If it's not set in any pp mode, driver will use its default logic to pick a pp mode in video playback
  7256. #define ATOM_PM_MISCINFO2_NOT_VALID_ON_DC 0x00000080L
  7257. #define ATOM_PM_MISCINFO2_STUTTER_MODE_EN 0x00000100L
  7258. #define ATOM_PM_MISCINFO2_UVD_SUPPORT_MODE 0x00000200L
  7259. //ucTableFormatRevision=1
  7260. //ucTableContentRevision=1
  7261. typedef struct _ATOM_POWERMODE_INFO
  7262. {
  7263. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7264. ULONG ulReserved1; // must set to 0
  7265. ULONG ulReserved2; // must set to 0
  7266. USHORT usEngineClock;
  7267. USHORT usMemoryClock;
  7268. UCHAR ucVoltageDropIndex; // index to GPIO table
  7269. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7270. UCHAR ucMinTemperature;
  7271. UCHAR ucMaxTemperature;
  7272. UCHAR ucNumPciELanes; // number of PCIE lanes
  7273. }ATOM_POWERMODE_INFO;
  7274. //ucTableFormatRevision=2
  7275. //ucTableContentRevision=1
  7276. typedef struct _ATOM_POWERMODE_INFO_V2
  7277. {
  7278. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7279. ULONG ulMiscInfo2;
  7280. ULONG ulEngineClock;
  7281. ULONG ulMemoryClock;
  7282. UCHAR ucVoltageDropIndex; // index to GPIO table
  7283. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7284. UCHAR ucMinTemperature;
  7285. UCHAR ucMaxTemperature;
  7286. UCHAR ucNumPciELanes; // number of PCIE lanes
  7287. }ATOM_POWERMODE_INFO_V2;
  7288. //ucTableFormatRevision=2
  7289. //ucTableContentRevision=2
  7290. typedef struct _ATOM_POWERMODE_INFO_V3
  7291. {
  7292. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7293. ULONG ulMiscInfo2;
  7294. ULONG ulEngineClock;
  7295. ULONG ulMemoryClock;
  7296. UCHAR ucVoltageDropIndex; // index to Core (VDDC) votage table
  7297. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7298. UCHAR ucMinTemperature;
  7299. UCHAR ucMaxTemperature;
  7300. UCHAR ucNumPciELanes; // number of PCIE lanes
  7301. UCHAR ucVDDCI_VoltageDropIndex; // index to VDDCI votage table
  7302. }ATOM_POWERMODE_INFO_V3;
  7303. #define ATOM_MAX_NUMBEROF_POWER_BLOCK 8
  7304. #define ATOM_PP_OVERDRIVE_INTBITMAP_AUXWIN 0x01
  7305. #define ATOM_PP_OVERDRIVE_INTBITMAP_OVERDRIVE 0x02
  7306. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM63 0x01
  7307. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1032 0x02
  7308. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1030 0x03
  7309. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_MUA6649 0x04
  7310. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM64 0x05
  7311. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_F75375 0x06
  7312. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ASC7512 0x07 // Andigilog
  7313. typedef struct _ATOM_POWERPLAY_INFO
  7314. {
  7315. ATOM_COMMON_TABLE_HEADER sHeader;
  7316. UCHAR ucOverdriveThermalController;
  7317. UCHAR ucOverdriveI2cLine;
  7318. UCHAR ucOverdriveIntBitmap;
  7319. UCHAR ucOverdriveControllerAddress;
  7320. UCHAR ucSizeOfPowerModeEntry;
  7321. UCHAR ucNumOfPowerModeEntries;
  7322. ATOM_POWERMODE_INFO asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7323. }ATOM_POWERPLAY_INFO;
  7324. typedef struct _ATOM_POWERPLAY_INFO_V2
  7325. {
  7326. ATOM_COMMON_TABLE_HEADER sHeader;
  7327. UCHAR ucOverdriveThermalController;
  7328. UCHAR ucOverdriveI2cLine;
  7329. UCHAR ucOverdriveIntBitmap;
  7330. UCHAR ucOverdriveControllerAddress;
  7331. UCHAR ucSizeOfPowerModeEntry;
  7332. UCHAR ucNumOfPowerModeEntries;
  7333. ATOM_POWERMODE_INFO_V2 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7334. }ATOM_POWERPLAY_INFO_V2;
  7335. typedef struct _ATOM_POWERPLAY_INFO_V3
  7336. {
  7337. ATOM_COMMON_TABLE_HEADER sHeader;
  7338. UCHAR ucOverdriveThermalController;
  7339. UCHAR ucOverdriveI2cLine;
  7340. UCHAR ucOverdriveIntBitmap;
  7341. UCHAR ucOverdriveControllerAddress;
  7342. UCHAR ucSizeOfPowerModeEntry;
  7343. UCHAR ucNumOfPowerModeEntries;
  7344. ATOM_POWERMODE_INFO_V3 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7345. }ATOM_POWERPLAY_INFO_V3;
  7346. /**************************************************************************/
  7347. // Following definitions are for compatiblity issue in different SW components.
  7348. #define ATOM_MASTER_DATA_TABLE_REVISION 0x01
  7349. #define Object_Info Object_Header
  7350. #define AdjustARB_SEQ MC_InitParameter
  7351. #define VRAM_GPIO_DetectionInfo VoltageObjectInfo
  7352. #define ASIC_VDDCI_Info ASIC_ProfilingInfo
  7353. #define ASIC_MVDDQ_Info MemoryTrainingInfo
  7354. #define SS_Info PPLL_SS_Info
  7355. #define ASIC_MVDDC_Info ASIC_InternalSS_Info
  7356. #define DispDevicePriorityInfo SaveRestoreInfo
  7357. #define DispOutInfo TV_VideoMode
  7358. #define ATOM_ENCODER_OBJECT_TABLE ATOM_OBJECT_TABLE
  7359. #define ATOM_CONNECTOR_OBJECT_TABLE ATOM_OBJECT_TABLE
  7360. //New device naming, remove them when both DAL/VBIOS is ready
  7361. #define DFP2I_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7362. #define DFP2I_OUTPUT_CONTROL_PS_ALLOCATION DFP2I_OUTPUT_CONTROL_PARAMETERS
  7363. #define DFP1X_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7364. #define DFP1X_OUTPUT_CONTROL_PS_ALLOCATION DFP1X_OUTPUT_CONTROL_PARAMETERS
  7365. #define DFP1I_OUTPUT_CONTROL_PARAMETERS DFP1_OUTPUT_CONTROL_PARAMETERS
  7366. #define DFP1I_OUTPUT_CONTROL_PS_ALLOCATION DFP1_OUTPUT_CONTROL_PS_ALLOCATION
  7367. #define ATOM_DEVICE_DFP1I_SUPPORT ATOM_DEVICE_DFP1_SUPPORT
  7368. #define ATOM_DEVICE_DFP1X_SUPPORT ATOM_DEVICE_DFP2_SUPPORT
  7369. #define ATOM_DEVICE_DFP1I_INDEX ATOM_DEVICE_DFP1_INDEX
  7370. #define ATOM_DEVICE_DFP1X_INDEX ATOM_DEVICE_DFP2_INDEX
  7371. #define ATOM_DEVICE_DFP2I_INDEX 0x00000009
  7372. #define ATOM_DEVICE_DFP2I_SUPPORT (0x1L << ATOM_DEVICE_DFP2I_INDEX)
  7373. #define ATOM_S0_DFP1I ATOM_S0_DFP1
  7374. #define ATOM_S0_DFP1X ATOM_S0_DFP2
  7375. #define ATOM_S0_DFP2I 0x00200000L
  7376. #define ATOM_S0_DFP2Ib2 0x20
  7377. #define ATOM_S2_DFP1I_DPMS_STATE ATOM_S2_DFP1_DPMS_STATE
  7378. #define ATOM_S2_DFP1X_DPMS_STATE ATOM_S2_DFP2_DPMS_STATE
  7379. #define ATOM_S2_DFP2I_DPMS_STATE 0x02000000L
  7380. #define ATOM_S2_DFP2I_DPMS_STATEb3 0x02
  7381. #define ATOM_S3_DFP2I_ACTIVEb1 0x02
  7382. #define ATOM_S3_DFP1I_ACTIVE ATOM_S3_DFP1_ACTIVE
  7383. #define ATOM_S3_DFP1X_ACTIVE ATOM_S3_DFP2_ACTIVE
  7384. #define ATOM_S3_DFP2I_ACTIVE 0x00000200L
  7385. #define ATOM_S3_DFP1I_CRTC_ACTIVE ATOM_S3_DFP1_CRTC_ACTIVE
  7386. #define ATOM_S3_DFP1X_CRTC_ACTIVE ATOM_S3_DFP2_CRTC_ACTIVE
  7387. #define ATOM_S3_DFP2I_CRTC_ACTIVE 0x02000000L
  7388. #define ATOM_S3_DFP2I_CRTC_ACTIVEb3 0x02
  7389. #define ATOM_S5_DOS_REQ_DFP2Ib1 0x02
  7390. #define ATOM_S5_DOS_REQ_DFP2I 0x0200
  7391. #define ATOM_S6_ACC_REQ_DFP1I ATOM_S6_ACC_REQ_DFP1
  7392. #define ATOM_S6_ACC_REQ_DFP1X ATOM_S6_ACC_REQ_DFP2
  7393. #define ATOM_S6_ACC_REQ_DFP2Ib3 0x02
  7394. #define ATOM_S6_ACC_REQ_DFP2I 0x02000000L
  7395. #define TMDS1XEncoderControl DVOEncoderControl
  7396. #define DFP1XOutputControl DVOOutputControl
  7397. #define ExternalDFPOutputControl DFP1XOutputControl
  7398. #define EnableExternalTMDS_Encoder TMDS1XEncoderControl
  7399. #define DFP1IOutputControl TMDSAOutputControl
  7400. #define DFP2IOutputControl LVTMAOutputControl
  7401. #define DAC1_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7402. #define DAC1_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7403. #define DAC2_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7404. #define DAC2_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7405. #define ucDac1Standard ucDacStandard
  7406. #define ucDac2Standard ucDacStandard
  7407. #define TMDS1EncoderControl TMDSAEncoderControl
  7408. #define TMDS2EncoderControl LVTMAEncoderControl
  7409. #define DFP1OutputControl TMDSAOutputControl
  7410. #define DFP2OutputControl LVTMAOutputControl
  7411. #define CRT1OutputControl DAC1OutputControl
  7412. #define CRT2OutputControl DAC2OutputControl
  7413. //These two lines will be removed for sure in a few days, will follow up with Michael V.
  7414. #define EnableLVDS_SS EnableSpreadSpectrumOnPPLL
  7415. #define ENABLE_LVDS_SS_PARAMETERS_V3 ENABLE_SPREAD_SPECTRUM_ON_PPLL
  7416. #define ATOM_S2_CRT1_DPMS_STATE 0x00010000L
  7417. #define ATOM_S2_LCD1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7418. #define ATOM_S2_TV1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7419. #define ATOM_S2_DFP1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7420. #define ATOM_S2_CRT2_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7421. #define ATOM_S6_ACC_REQ_TV2 0x00400000L
  7422. #define ATOM_DEVICE_TV2_INDEX 0x00000006
  7423. #define ATOM_DEVICE_TV2_SUPPORT (0x1L << ATOM_DEVICE_TV2_INDEX)
  7424. #define ATOM_S0_TV2 0x00100000L
  7425. #define ATOM_S3_TV2_ACTIVE ATOM_S3_DFP6_ACTIVE
  7426. #define ATOM_S3_TV2_CRTC_ACTIVE ATOM_S3_DFP6_CRTC_ACTIVE
  7427. /*********************************************************************************/
  7428. #pragma pack() // BIOS data must use byte aligment
  7429. #pragma pack(1)
  7430. typedef struct _ATOM_HOLE_INFO
  7431. {
  7432. USHORT usOffset; // offset of the hole ( from the start of the binary )
  7433. USHORT usLength; // length of the hole ( in bytes )
  7434. }ATOM_HOLE_INFO;
  7435. typedef struct _ATOM_SERVICE_DESCRIPTION
  7436. {
  7437. UCHAR ucRevision; // Holes set revision
  7438. UCHAR ucAlgorithm; // Hash algorithm
  7439. UCHAR ucSignatureType; // Signature type ( 0 - no signature, 1 - test, 2 - production )
  7440. UCHAR ucReserved;
  7441. USHORT usSigOffset; // Signature offset ( from the start of the binary )
  7442. USHORT usSigLength; // Signature length
  7443. }ATOM_SERVICE_DESCRIPTION;
  7444. typedef struct _ATOM_SERVICE_INFO
  7445. {
  7446. ATOM_COMMON_TABLE_HEADER asHeader;
  7447. ATOM_SERVICE_DESCRIPTION asDescr;
  7448. UCHAR ucholesNo; // number of holes that follow
  7449. ATOM_HOLE_INFO holes[1]; // array of hole descriptions
  7450. }ATOM_SERVICE_INFO;
  7451. #pragma pack() // BIOS data must use byte aligment
  7452. //
  7453. // AMD ACPI Table
  7454. //
  7455. #pragma pack(1)
  7456. typedef struct {
  7457. ULONG Signature;
  7458. ULONG TableLength; //Length
  7459. UCHAR Revision;
  7460. UCHAR Checksum;
  7461. UCHAR OemId[6];
  7462. UCHAR OemTableId[8]; //UINT64 OemTableId;
  7463. ULONG OemRevision;
  7464. ULONG CreatorId;
  7465. ULONG CreatorRevision;
  7466. } AMD_ACPI_DESCRIPTION_HEADER;
  7467. /*
  7468. //EFI_ACPI_DESCRIPTION_HEADER from AcpiCommon.h
  7469. typedef struct {
  7470. UINT32 Signature; //0x0
  7471. UINT32 Length; //0x4
  7472. UINT8 Revision; //0x8
  7473. UINT8 Checksum; //0x9
  7474. UINT8 OemId[6]; //0xA
  7475. UINT64 OemTableId; //0x10
  7476. UINT32 OemRevision; //0x18
  7477. UINT32 CreatorId; //0x1C
  7478. UINT32 CreatorRevision; //0x20
  7479. }EFI_ACPI_DESCRIPTION_HEADER;
  7480. */
  7481. typedef struct {
  7482. AMD_ACPI_DESCRIPTION_HEADER SHeader;
  7483. UCHAR TableUUID[16]; //0x24
  7484. ULONG VBIOSImageOffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture.
  7485. ULONG Lib1ImageOffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture.
  7486. ULONG Reserved[4]; //0x3C
  7487. }UEFI_ACPI_VFCT;
  7488. typedef struct {
  7489. ULONG PCIBus; //0x4C
  7490. ULONG PCIDevice; //0x50
  7491. ULONG PCIFunction; //0x54
  7492. USHORT VendorID; //0x58
  7493. USHORT DeviceID; //0x5A
  7494. USHORT SSVID; //0x5C
  7495. USHORT SSID; //0x5E
  7496. ULONG Revision; //0x60
  7497. ULONG ImageLength; //0x64
  7498. }VFCT_IMAGE_HEADER;
  7499. typedef struct {
  7500. VFCT_IMAGE_HEADER VbiosHeader;
  7501. UCHAR VbiosContent[1];
  7502. }GOP_VBIOS_CONTENT;
  7503. typedef struct {
  7504. VFCT_IMAGE_HEADER Lib1Header;
  7505. UCHAR Lib1Content[1];
  7506. }GOP_LIB1_CONTENT;
  7507. #pragma pack()
  7508. #endif /* _ATOMBIOS_H */
  7509. #include "pptable.h"