vi.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. /*
  72. * Indirect registers accessor
  73. */
  74. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  75. {
  76. unsigned long flags;
  77. u32 r;
  78. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  79. WREG32(mmPCIE_INDEX, reg);
  80. (void)RREG32(mmPCIE_INDEX);
  81. r = RREG32(mmPCIE_DATA);
  82. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  83. return r;
  84. }
  85. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  86. {
  87. unsigned long flags;
  88. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  89. WREG32(mmPCIE_INDEX, reg);
  90. (void)RREG32(mmPCIE_INDEX);
  91. WREG32(mmPCIE_DATA, v);
  92. (void)RREG32(mmPCIE_DATA);
  93. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  94. }
  95. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  96. {
  97. unsigned long flags;
  98. u32 r;
  99. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  100. WREG32(mmSMC_IND_INDEX_0, (reg));
  101. r = RREG32(mmSMC_IND_DATA_0);
  102. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  103. return r;
  104. }
  105. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  106. {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  109. WREG32(mmSMC_IND_INDEX_0, (reg));
  110. WREG32(mmSMC_IND_DATA_0, (v));
  111. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  112. }
  113. /* smu_8_0_d.h */
  114. #define mmMP0PUB_IND_INDEX 0x180
  115. #define mmMP0PUB_IND_DATA 0x181
  116. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. unsigned long flags;
  119. u32 r;
  120. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  121. WREG32(mmMP0PUB_IND_INDEX, (reg));
  122. r = RREG32(mmMP0PUB_IND_DATA);
  123. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  124. return r;
  125. }
  126. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. unsigned long flags;
  129. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  130. WREG32(mmMP0PUB_IND_INDEX, (reg));
  131. WREG32(mmMP0PUB_IND_DATA, (v));
  132. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  133. }
  134. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  135. {
  136. unsigned long flags;
  137. u32 r;
  138. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  139. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  140. r = RREG32(mmUVD_CTX_DATA);
  141. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  142. return r;
  143. }
  144. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  145. {
  146. unsigned long flags;
  147. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  148. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  149. WREG32(mmUVD_CTX_DATA, (v));
  150. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  151. }
  152. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  153. {
  154. unsigned long flags;
  155. u32 r;
  156. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  157. WREG32(mmDIDT_IND_INDEX, (reg));
  158. r = RREG32(mmDIDT_IND_DATA);
  159. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  160. return r;
  161. }
  162. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  163. {
  164. unsigned long flags;
  165. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  166. WREG32(mmDIDT_IND_INDEX, (reg));
  167. WREG32(mmDIDT_IND_DATA, (v));
  168. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  169. }
  170. static const u32 tonga_mgcg_cgcg_init[] =
  171. {
  172. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  173. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  174. mmPCIE_DATA, 0x000f0000, 0x00000000,
  175. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  176. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  177. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  178. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  179. };
  180. static const u32 fiji_mgcg_cgcg_init[] =
  181. {
  182. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  183. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  184. mmPCIE_DATA, 0x000f0000, 0x00000000,
  185. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  186. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  187. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  188. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  189. };
  190. static const u32 iceland_mgcg_cgcg_init[] =
  191. {
  192. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  193. mmPCIE_DATA, 0x000f0000, 0x00000000,
  194. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  195. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  196. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  197. };
  198. static const u32 cz_mgcg_cgcg_init[] =
  199. {
  200. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  201. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  202. mmPCIE_DATA, 0x000f0000, 0x00000000,
  203. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  204. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  205. };
  206. static const u32 stoney_mgcg_cgcg_init[] =
  207. {
  208. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  209. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  210. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  211. };
  212. static void vi_init_golden_registers(struct amdgpu_device *adev)
  213. {
  214. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  215. mutex_lock(&adev->grbm_idx_mutex);
  216. switch (adev->asic_type) {
  217. case CHIP_TOPAZ:
  218. amdgpu_program_register_sequence(adev,
  219. iceland_mgcg_cgcg_init,
  220. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  221. break;
  222. case CHIP_FIJI:
  223. amdgpu_program_register_sequence(adev,
  224. fiji_mgcg_cgcg_init,
  225. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  226. break;
  227. case CHIP_TONGA:
  228. amdgpu_program_register_sequence(adev,
  229. tonga_mgcg_cgcg_init,
  230. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  231. break;
  232. case CHIP_CARRIZO:
  233. amdgpu_program_register_sequence(adev,
  234. cz_mgcg_cgcg_init,
  235. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  236. break;
  237. case CHIP_STONEY:
  238. amdgpu_program_register_sequence(adev,
  239. stoney_mgcg_cgcg_init,
  240. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  241. break;
  242. default:
  243. break;
  244. }
  245. mutex_unlock(&adev->grbm_idx_mutex);
  246. }
  247. /**
  248. * vi_get_xclk - get the xclk
  249. *
  250. * @adev: amdgpu_device pointer
  251. *
  252. * Returns the reference clock used by the gfx engine
  253. * (VI).
  254. */
  255. static u32 vi_get_xclk(struct amdgpu_device *adev)
  256. {
  257. u32 reference_clock = adev->clock.spll.reference_freq;
  258. u32 tmp;
  259. if (adev->flags & AMD_IS_APU)
  260. return reference_clock;
  261. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  262. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  263. return 1000;
  264. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  265. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  266. return reference_clock / 4;
  267. return reference_clock;
  268. }
  269. /**
  270. * vi_srbm_select - select specific register instances
  271. *
  272. * @adev: amdgpu_device pointer
  273. * @me: selected ME (micro engine)
  274. * @pipe: pipe
  275. * @queue: queue
  276. * @vmid: VMID
  277. *
  278. * Switches the currently active registers instances. Some
  279. * registers are instanced per VMID, others are instanced per
  280. * me/pipe/queue combination.
  281. */
  282. void vi_srbm_select(struct amdgpu_device *adev,
  283. u32 me, u32 pipe, u32 queue, u32 vmid)
  284. {
  285. u32 srbm_gfx_cntl = 0;
  286. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  287. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  288. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  289. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  290. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  291. }
  292. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  293. {
  294. /* todo */
  295. }
  296. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  297. {
  298. u32 bus_cntl;
  299. u32 d1vga_control = 0;
  300. u32 d2vga_control = 0;
  301. u32 vga_render_control = 0;
  302. u32 rom_cntl;
  303. bool r;
  304. bus_cntl = RREG32(mmBUS_CNTL);
  305. if (adev->mode_info.num_crtc) {
  306. d1vga_control = RREG32(mmD1VGA_CONTROL);
  307. d2vga_control = RREG32(mmD2VGA_CONTROL);
  308. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  309. }
  310. rom_cntl = RREG32_SMC(ixROM_CNTL);
  311. /* enable the rom */
  312. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  313. if (adev->mode_info.num_crtc) {
  314. /* Disable VGA mode */
  315. WREG32(mmD1VGA_CONTROL,
  316. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  317. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  318. WREG32(mmD2VGA_CONTROL,
  319. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  320. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  321. WREG32(mmVGA_RENDER_CONTROL,
  322. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  323. }
  324. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  325. r = amdgpu_read_bios(adev);
  326. /* restore regs */
  327. WREG32(mmBUS_CNTL, bus_cntl);
  328. if (adev->mode_info.num_crtc) {
  329. WREG32(mmD1VGA_CONTROL, d1vga_control);
  330. WREG32(mmD2VGA_CONTROL, d2vga_control);
  331. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  332. }
  333. WREG32_SMC(ixROM_CNTL, rom_cntl);
  334. return r;
  335. }
  336. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  337. u8 *bios, u32 length_bytes)
  338. {
  339. u32 *dw_ptr;
  340. unsigned long flags;
  341. u32 i, length_dw;
  342. if (bios == NULL)
  343. return false;
  344. if (length_bytes == 0)
  345. return false;
  346. /* APU vbios image is part of sbios image */
  347. if (adev->flags & AMD_IS_APU)
  348. return false;
  349. dw_ptr = (u32 *)bios;
  350. length_dw = ALIGN(length_bytes, 4) / 4;
  351. /* take the smc lock since we are using the smc index */
  352. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  353. /* set rom index to 0 */
  354. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  355. WREG32(mmSMC_IND_DATA_0, 0);
  356. /* set index to data for continous read */
  357. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  358. for (i = 0; i < length_dw; i++)
  359. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  360. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  361. return true;
  362. }
  363. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  364. {mmGB_MACROTILE_MODE7, true},
  365. };
  366. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  367. {mmGB_TILE_MODE7, true},
  368. {mmGB_TILE_MODE12, true},
  369. {mmGB_TILE_MODE17, true},
  370. {mmGB_TILE_MODE23, true},
  371. {mmGB_MACROTILE_MODE7, true},
  372. };
  373. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  374. {mmGRBM_STATUS, false},
  375. {mmGRBM_STATUS2, false},
  376. {mmGRBM_STATUS_SE0, false},
  377. {mmGRBM_STATUS_SE1, false},
  378. {mmGRBM_STATUS_SE2, false},
  379. {mmGRBM_STATUS_SE3, false},
  380. {mmSRBM_STATUS, false},
  381. {mmSRBM_STATUS2, false},
  382. {mmSRBM_STATUS3, false},
  383. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  384. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  385. {mmCP_STAT, false},
  386. {mmCP_STALLED_STAT1, false},
  387. {mmCP_STALLED_STAT2, false},
  388. {mmCP_STALLED_STAT3, false},
  389. {mmCP_CPF_BUSY_STAT, false},
  390. {mmCP_CPF_STALLED_STAT1, false},
  391. {mmCP_CPF_STATUS, false},
  392. {mmCP_CPC_BUSY_STAT, false},
  393. {mmCP_CPC_STALLED_STAT1, false},
  394. {mmCP_CPC_STATUS, false},
  395. {mmGB_ADDR_CONFIG, false},
  396. {mmMC_ARB_RAMCFG, false},
  397. {mmGB_TILE_MODE0, false},
  398. {mmGB_TILE_MODE1, false},
  399. {mmGB_TILE_MODE2, false},
  400. {mmGB_TILE_MODE3, false},
  401. {mmGB_TILE_MODE4, false},
  402. {mmGB_TILE_MODE5, false},
  403. {mmGB_TILE_MODE6, false},
  404. {mmGB_TILE_MODE7, false},
  405. {mmGB_TILE_MODE8, false},
  406. {mmGB_TILE_MODE9, false},
  407. {mmGB_TILE_MODE10, false},
  408. {mmGB_TILE_MODE11, false},
  409. {mmGB_TILE_MODE12, false},
  410. {mmGB_TILE_MODE13, false},
  411. {mmGB_TILE_MODE14, false},
  412. {mmGB_TILE_MODE15, false},
  413. {mmGB_TILE_MODE16, false},
  414. {mmGB_TILE_MODE17, false},
  415. {mmGB_TILE_MODE18, false},
  416. {mmGB_TILE_MODE19, false},
  417. {mmGB_TILE_MODE20, false},
  418. {mmGB_TILE_MODE21, false},
  419. {mmGB_TILE_MODE22, false},
  420. {mmGB_TILE_MODE23, false},
  421. {mmGB_TILE_MODE24, false},
  422. {mmGB_TILE_MODE25, false},
  423. {mmGB_TILE_MODE26, false},
  424. {mmGB_TILE_MODE27, false},
  425. {mmGB_TILE_MODE28, false},
  426. {mmGB_TILE_MODE29, false},
  427. {mmGB_TILE_MODE30, false},
  428. {mmGB_TILE_MODE31, false},
  429. {mmGB_MACROTILE_MODE0, false},
  430. {mmGB_MACROTILE_MODE1, false},
  431. {mmGB_MACROTILE_MODE2, false},
  432. {mmGB_MACROTILE_MODE3, false},
  433. {mmGB_MACROTILE_MODE4, false},
  434. {mmGB_MACROTILE_MODE5, false},
  435. {mmGB_MACROTILE_MODE6, false},
  436. {mmGB_MACROTILE_MODE7, false},
  437. {mmGB_MACROTILE_MODE8, false},
  438. {mmGB_MACROTILE_MODE9, false},
  439. {mmGB_MACROTILE_MODE10, false},
  440. {mmGB_MACROTILE_MODE11, false},
  441. {mmGB_MACROTILE_MODE12, false},
  442. {mmGB_MACROTILE_MODE13, false},
  443. {mmGB_MACROTILE_MODE14, false},
  444. {mmGB_MACROTILE_MODE15, false},
  445. {mmCC_RB_BACKEND_DISABLE, false, true},
  446. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  447. {mmGB_BACKEND_MAP, false, false},
  448. {mmPA_SC_RASTER_CONFIG, false, true},
  449. {mmPA_SC_RASTER_CONFIG_1, false, true},
  450. };
  451. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  452. u32 sh_num, u32 reg_offset)
  453. {
  454. uint32_t val;
  455. mutex_lock(&adev->grbm_idx_mutex);
  456. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  457. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  458. val = RREG32(reg_offset);
  459. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  460. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  461. mutex_unlock(&adev->grbm_idx_mutex);
  462. return val;
  463. }
  464. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  465. u32 sh_num, u32 reg_offset, u32 *value)
  466. {
  467. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  468. struct amdgpu_allowed_register_entry *asic_register_entry;
  469. uint32_t size, i;
  470. *value = 0;
  471. switch (adev->asic_type) {
  472. case CHIP_TOPAZ:
  473. asic_register_table = tonga_allowed_read_registers;
  474. size = ARRAY_SIZE(tonga_allowed_read_registers);
  475. break;
  476. case CHIP_FIJI:
  477. case CHIP_TONGA:
  478. case CHIP_CARRIZO:
  479. case CHIP_STONEY:
  480. asic_register_table = cz_allowed_read_registers;
  481. size = ARRAY_SIZE(cz_allowed_read_registers);
  482. break;
  483. default:
  484. return -EINVAL;
  485. }
  486. if (asic_register_table) {
  487. for (i = 0; i < size; i++) {
  488. asic_register_entry = asic_register_table + i;
  489. if (reg_offset != asic_register_entry->reg_offset)
  490. continue;
  491. if (!asic_register_entry->untouched)
  492. *value = asic_register_entry->grbm_indexed ?
  493. vi_read_indexed_register(adev, se_num,
  494. sh_num, reg_offset) :
  495. RREG32(reg_offset);
  496. return 0;
  497. }
  498. }
  499. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  500. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  501. continue;
  502. if (!vi_allowed_read_registers[i].untouched)
  503. *value = vi_allowed_read_registers[i].grbm_indexed ?
  504. vi_read_indexed_register(adev, se_num,
  505. sh_num, reg_offset) :
  506. RREG32(reg_offset);
  507. return 0;
  508. }
  509. return -EINVAL;
  510. }
  511. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  512. {
  513. u32 i;
  514. dev_info(adev->dev, "GPU pci config reset\n");
  515. /* disable BM */
  516. pci_clear_master(adev->pdev);
  517. /* reset */
  518. amdgpu_pci_config_reset(adev);
  519. udelay(100);
  520. /* wait for asic to come out of reset */
  521. for (i = 0; i < adev->usec_timeout; i++) {
  522. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  523. break;
  524. udelay(1);
  525. }
  526. }
  527. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  528. {
  529. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  530. if (hung)
  531. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  532. else
  533. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  534. WREG32(mmBIOS_SCRATCH_3, tmp);
  535. }
  536. /**
  537. * vi_asic_reset - soft reset GPU
  538. *
  539. * @adev: amdgpu_device pointer
  540. *
  541. * Look up which blocks are hung and attempt
  542. * to reset them.
  543. * Returns 0 for success.
  544. */
  545. static int vi_asic_reset(struct amdgpu_device *adev)
  546. {
  547. vi_set_bios_scratch_engine_hung(adev, true);
  548. vi_gpu_pci_config_reset(adev);
  549. vi_set_bios_scratch_engine_hung(adev, false);
  550. return 0;
  551. }
  552. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  553. u32 cntl_reg, u32 status_reg)
  554. {
  555. int r, i;
  556. struct atom_clock_dividers dividers;
  557. uint32_t tmp;
  558. r = amdgpu_atombios_get_clock_dividers(adev,
  559. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  560. clock, false, &dividers);
  561. if (r)
  562. return r;
  563. tmp = RREG32_SMC(cntl_reg);
  564. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  565. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  566. tmp |= dividers.post_divider;
  567. WREG32_SMC(cntl_reg, tmp);
  568. for (i = 0; i < 100; i++) {
  569. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  570. break;
  571. mdelay(10);
  572. }
  573. if (i == 100)
  574. return -ETIMEDOUT;
  575. return 0;
  576. }
  577. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  578. {
  579. int r;
  580. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  581. if (r)
  582. return r;
  583. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  584. return 0;
  585. }
  586. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  587. {
  588. /* todo */
  589. return 0;
  590. }
  591. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  592. {
  593. if (pci_is_root_bus(adev->pdev->bus))
  594. return;
  595. if (amdgpu_pcie_gen2 == 0)
  596. return;
  597. if (adev->flags & AMD_IS_APU)
  598. return;
  599. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  600. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  601. return;
  602. /* todo */
  603. }
  604. static void vi_program_aspm(struct amdgpu_device *adev)
  605. {
  606. if (amdgpu_aspm == 0)
  607. return;
  608. /* todo */
  609. }
  610. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  611. bool enable)
  612. {
  613. u32 tmp;
  614. /* not necessary on CZ */
  615. if (adev->flags & AMD_IS_APU)
  616. return;
  617. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  618. if (enable)
  619. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  620. else
  621. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  622. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  623. }
  624. /* topaz has no DCE, UVD, VCE */
  625. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  626. {
  627. /* ORDER MATTERS! */
  628. {
  629. .type = AMD_IP_BLOCK_TYPE_COMMON,
  630. .major = 2,
  631. .minor = 0,
  632. .rev = 0,
  633. .funcs = &vi_common_ip_funcs,
  634. },
  635. {
  636. .type = AMD_IP_BLOCK_TYPE_GMC,
  637. .major = 7,
  638. .minor = 4,
  639. .rev = 0,
  640. .funcs = &gmc_v7_0_ip_funcs,
  641. },
  642. {
  643. .type = AMD_IP_BLOCK_TYPE_IH,
  644. .major = 2,
  645. .minor = 4,
  646. .rev = 0,
  647. .funcs = &iceland_ih_ip_funcs,
  648. },
  649. {
  650. .type = AMD_IP_BLOCK_TYPE_SMC,
  651. .major = 7,
  652. .minor = 1,
  653. .rev = 0,
  654. .funcs = &amdgpu_pp_ip_funcs,
  655. },
  656. {
  657. .type = AMD_IP_BLOCK_TYPE_GFX,
  658. .major = 8,
  659. .minor = 0,
  660. .rev = 0,
  661. .funcs = &gfx_v8_0_ip_funcs,
  662. },
  663. {
  664. .type = AMD_IP_BLOCK_TYPE_SDMA,
  665. .major = 2,
  666. .minor = 4,
  667. .rev = 0,
  668. .funcs = &sdma_v2_4_ip_funcs,
  669. },
  670. };
  671. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  672. {
  673. /* ORDER MATTERS! */
  674. {
  675. .type = AMD_IP_BLOCK_TYPE_COMMON,
  676. .major = 2,
  677. .minor = 0,
  678. .rev = 0,
  679. .funcs = &vi_common_ip_funcs,
  680. },
  681. {
  682. .type = AMD_IP_BLOCK_TYPE_GMC,
  683. .major = 8,
  684. .minor = 0,
  685. .rev = 0,
  686. .funcs = &gmc_v8_0_ip_funcs,
  687. },
  688. {
  689. .type = AMD_IP_BLOCK_TYPE_IH,
  690. .major = 3,
  691. .minor = 0,
  692. .rev = 0,
  693. .funcs = &tonga_ih_ip_funcs,
  694. },
  695. {
  696. .type = AMD_IP_BLOCK_TYPE_SMC,
  697. .major = 7,
  698. .minor = 1,
  699. .rev = 0,
  700. .funcs = &amdgpu_pp_ip_funcs,
  701. },
  702. {
  703. .type = AMD_IP_BLOCK_TYPE_DCE,
  704. .major = 10,
  705. .minor = 0,
  706. .rev = 0,
  707. .funcs = &dce_v10_0_ip_funcs,
  708. },
  709. {
  710. .type = AMD_IP_BLOCK_TYPE_GFX,
  711. .major = 8,
  712. .minor = 0,
  713. .rev = 0,
  714. .funcs = &gfx_v8_0_ip_funcs,
  715. },
  716. {
  717. .type = AMD_IP_BLOCK_TYPE_SDMA,
  718. .major = 3,
  719. .minor = 0,
  720. .rev = 0,
  721. .funcs = &sdma_v3_0_ip_funcs,
  722. },
  723. {
  724. .type = AMD_IP_BLOCK_TYPE_UVD,
  725. .major = 5,
  726. .minor = 0,
  727. .rev = 0,
  728. .funcs = &uvd_v5_0_ip_funcs,
  729. },
  730. {
  731. .type = AMD_IP_BLOCK_TYPE_VCE,
  732. .major = 3,
  733. .minor = 0,
  734. .rev = 0,
  735. .funcs = &vce_v3_0_ip_funcs,
  736. },
  737. };
  738. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  739. {
  740. /* ORDER MATTERS! */
  741. {
  742. .type = AMD_IP_BLOCK_TYPE_COMMON,
  743. .major = 2,
  744. .minor = 0,
  745. .rev = 0,
  746. .funcs = &vi_common_ip_funcs,
  747. },
  748. {
  749. .type = AMD_IP_BLOCK_TYPE_GMC,
  750. .major = 8,
  751. .minor = 5,
  752. .rev = 0,
  753. .funcs = &gmc_v8_0_ip_funcs,
  754. },
  755. {
  756. .type = AMD_IP_BLOCK_TYPE_IH,
  757. .major = 3,
  758. .minor = 0,
  759. .rev = 0,
  760. .funcs = &tonga_ih_ip_funcs,
  761. },
  762. {
  763. .type = AMD_IP_BLOCK_TYPE_SMC,
  764. .major = 7,
  765. .minor = 1,
  766. .rev = 0,
  767. .funcs = &amdgpu_pp_ip_funcs,
  768. },
  769. {
  770. .type = AMD_IP_BLOCK_TYPE_DCE,
  771. .major = 10,
  772. .minor = 1,
  773. .rev = 0,
  774. .funcs = &dce_v10_0_ip_funcs,
  775. },
  776. {
  777. .type = AMD_IP_BLOCK_TYPE_GFX,
  778. .major = 8,
  779. .minor = 0,
  780. .rev = 0,
  781. .funcs = &gfx_v8_0_ip_funcs,
  782. },
  783. {
  784. .type = AMD_IP_BLOCK_TYPE_SDMA,
  785. .major = 3,
  786. .minor = 0,
  787. .rev = 0,
  788. .funcs = &sdma_v3_0_ip_funcs,
  789. },
  790. {
  791. .type = AMD_IP_BLOCK_TYPE_UVD,
  792. .major = 6,
  793. .minor = 0,
  794. .rev = 0,
  795. .funcs = &uvd_v6_0_ip_funcs,
  796. },
  797. {
  798. .type = AMD_IP_BLOCK_TYPE_VCE,
  799. .major = 3,
  800. .minor = 0,
  801. .rev = 0,
  802. .funcs = &vce_v3_0_ip_funcs,
  803. },
  804. };
  805. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  806. {
  807. /* ORDER MATTERS! */
  808. {
  809. .type = AMD_IP_BLOCK_TYPE_COMMON,
  810. .major = 2,
  811. .minor = 0,
  812. .rev = 0,
  813. .funcs = &vi_common_ip_funcs,
  814. },
  815. {
  816. .type = AMD_IP_BLOCK_TYPE_GMC,
  817. .major = 8,
  818. .minor = 0,
  819. .rev = 0,
  820. .funcs = &gmc_v8_0_ip_funcs,
  821. },
  822. {
  823. .type = AMD_IP_BLOCK_TYPE_IH,
  824. .major = 3,
  825. .minor = 0,
  826. .rev = 0,
  827. .funcs = &cz_ih_ip_funcs,
  828. },
  829. {
  830. .type = AMD_IP_BLOCK_TYPE_SMC,
  831. .major = 8,
  832. .minor = 0,
  833. .rev = 0,
  834. .funcs = &amdgpu_pp_ip_funcs
  835. },
  836. {
  837. .type = AMD_IP_BLOCK_TYPE_DCE,
  838. .major = 11,
  839. .minor = 0,
  840. .rev = 0,
  841. .funcs = &dce_v11_0_ip_funcs,
  842. },
  843. {
  844. .type = AMD_IP_BLOCK_TYPE_GFX,
  845. .major = 8,
  846. .minor = 0,
  847. .rev = 0,
  848. .funcs = &gfx_v8_0_ip_funcs,
  849. },
  850. {
  851. .type = AMD_IP_BLOCK_TYPE_SDMA,
  852. .major = 3,
  853. .minor = 0,
  854. .rev = 0,
  855. .funcs = &sdma_v3_0_ip_funcs,
  856. },
  857. {
  858. .type = AMD_IP_BLOCK_TYPE_UVD,
  859. .major = 6,
  860. .minor = 0,
  861. .rev = 0,
  862. .funcs = &uvd_v6_0_ip_funcs,
  863. },
  864. {
  865. .type = AMD_IP_BLOCK_TYPE_VCE,
  866. .major = 3,
  867. .minor = 0,
  868. .rev = 0,
  869. .funcs = &vce_v3_0_ip_funcs,
  870. },
  871. #if defined(CONFIG_DRM_AMD_ACP)
  872. {
  873. .type = AMD_IP_BLOCK_TYPE_ACP,
  874. .major = 2,
  875. .minor = 2,
  876. .rev = 0,
  877. .funcs = &acp_ip_funcs,
  878. },
  879. #endif
  880. };
  881. int vi_set_ip_blocks(struct amdgpu_device *adev)
  882. {
  883. switch (adev->asic_type) {
  884. case CHIP_TOPAZ:
  885. adev->ip_blocks = topaz_ip_blocks;
  886. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  887. break;
  888. case CHIP_FIJI:
  889. adev->ip_blocks = fiji_ip_blocks;
  890. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  891. break;
  892. case CHIP_TONGA:
  893. adev->ip_blocks = tonga_ip_blocks;
  894. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  895. break;
  896. case CHIP_CARRIZO:
  897. case CHIP_STONEY:
  898. adev->ip_blocks = cz_ip_blocks;
  899. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  900. break;
  901. default:
  902. /* FIXME: not supported yet */
  903. return -EINVAL;
  904. }
  905. return 0;
  906. }
  907. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  908. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  909. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  910. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  911. {
  912. if (adev->flags & AMD_IS_APU)
  913. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  914. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  915. else
  916. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  917. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  918. }
  919. static const struct amdgpu_asic_funcs vi_asic_funcs =
  920. {
  921. .read_disabled_bios = &vi_read_disabled_bios,
  922. .read_bios_from_rom = &vi_read_bios_from_rom,
  923. .read_register = &vi_read_register,
  924. .reset = &vi_asic_reset,
  925. .set_vga_state = &vi_vga_set_state,
  926. .get_xclk = &vi_get_xclk,
  927. .set_uvd_clocks = &vi_set_uvd_clocks,
  928. .set_vce_clocks = &vi_set_vce_clocks,
  929. .get_cu_info = &gfx_v8_0_get_cu_info,
  930. /* these should be moved to their own ip modules */
  931. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  932. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  933. };
  934. static int vi_common_early_init(void *handle)
  935. {
  936. bool smc_enabled = false;
  937. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  938. if (adev->flags & AMD_IS_APU) {
  939. adev->smc_rreg = &cz_smc_rreg;
  940. adev->smc_wreg = &cz_smc_wreg;
  941. } else {
  942. adev->smc_rreg = &vi_smc_rreg;
  943. adev->smc_wreg = &vi_smc_wreg;
  944. }
  945. adev->pcie_rreg = &vi_pcie_rreg;
  946. adev->pcie_wreg = &vi_pcie_wreg;
  947. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  948. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  949. adev->didt_rreg = &vi_didt_rreg;
  950. adev->didt_wreg = &vi_didt_wreg;
  951. adev->asic_funcs = &vi_asic_funcs;
  952. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  953. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  954. smc_enabled = true;
  955. adev->rev_id = vi_get_rev_id(adev);
  956. adev->external_rev_id = 0xFF;
  957. switch (adev->asic_type) {
  958. case CHIP_TOPAZ:
  959. adev->cg_flags = 0;
  960. adev->pg_flags = 0;
  961. adev->external_rev_id = 0x1;
  962. break;
  963. case CHIP_FIJI:
  964. adev->cg_flags = 0;
  965. adev->pg_flags = 0;
  966. adev->external_rev_id = adev->rev_id + 0x3c;
  967. break;
  968. case CHIP_TONGA:
  969. adev->cg_flags = 0;
  970. adev->pg_flags = 0;
  971. adev->external_rev_id = adev->rev_id + 0x14;
  972. break;
  973. case CHIP_CARRIZO:
  974. case CHIP_STONEY:
  975. adev->cg_flags = 0;
  976. adev->pg_flags = 0;
  977. adev->external_rev_id = adev->rev_id + 0x1;
  978. break;
  979. default:
  980. /* FIXME: not supported yet */
  981. return -EINVAL;
  982. }
  983. if (amdgpu_smc_load_fw && smc_enabled)
  984. adev->firmware.smu_load = true;
  985. amdgpu_get_pcie_info(adev);
  986. return 0;
  987. }
  988. static int vi_common_sw_init(void *handle)
  989. {
  990. return 0;
  991. }
  992. static int vi_common_sw_fini(void *handle)
  993. {
  994. return 0;
  995. }
  996. static int vi_common_hw_init(void *handle)
  997. {
  998. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  999. /* move the golden regs per IP block */
  1000. vi_init_golden_registers(adev);
  1001. /* enable pcie gen2/3 link */
  1002. vi_pcie_gen3_enable(adev);
  1003. /* enable aspm */
  1004. vi_program_aspm(adev);
  1005. /* enable the doorbell aperture */
  1006. vi_enable_doorbell_aperture(adev, true);
  1007. return 0;
  1008. }
  1009. static int vi_common_hw_fini(void *handle)
  1010. {
  1011. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1012. /* enable the doorbell aperture */
  1013. vi_enable_doorbell_aperture(adev, false);
  1014. return 0;
  1015. }
  1016. static int vi_common_suspend(void *handle)
  1017. {
  1018. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1019. return vi_common_hw_fini(adev);
  1020. }
  1021. static int vi_common_resume(void *handle)
  1022. {
  1023. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1024. return vi_common_hw_init(adev);
  1025. }
  1026. static bool vi_common_is_idle(void *handle)
  1027. {
  1028. return true;
  1029. }
  1030. static int vi_common_wait_for_idle(void *handle)
  1031. {
  1032. return 0;
  1033. }
  1034. static void vi_common_print_status(void *handle)
  1035. {
  1036. return;
  1037. }
  1038. static int vi_common_soft_reset(void *handle)
  1039. {
  1040. return 0;
  1041. }
  1042. static void fiji_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1043. bool enable)
  1044. {
  1045. uint32_t temp, data;
  1046. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1047. if (enable)
  1048. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1049. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1050. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1051. else
  1052. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1053. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1054. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1055. if (temp != data)
  1056. WREG32_PCIE(ixPCIE_CNTL2, data);
  1057. }
  1058. static void fiji_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1059. bool enable)
  1060. {
  1061. uint32_t temp, data;
  1062. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1063. if (enable)
  1064. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1065. else
  1066. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1067. if (temp != data)
  1068. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1069. }
  1070. static void fiji_update_hdp_light_sleep(struct amdgpu_device *adev,
  1071. bool enable)
  1072. {
  1073. uint32_t temp, data;
  1074. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1075. if (enable)
  1076. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1077. else
  1078. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1079. if (temp != data)
  1080. WREG32(mmHDP_MEM_POWER_LS, data);
  1081. }
  1082. static void fiji_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1083. bool enable)
  1084. {
  1085. uint32_t temp, data;
  1086. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1087. if (enable)
  1088. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1089. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1090. else
  1091. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1092. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1093. if (temp != data)
  1094. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1095. }
  1096. static int vi_common_set_clockgating_state(void *handle,
  1097. enum amd_clockgating_state state)
  1098. {
  1099. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1100. switch (adev->asic_type) {
  1101. case CHIP_FIJI:
  1102. fiji_update_bif_medium_grain_light_sleep(adev,
  1103. state == AMD_CG_STATE_GATE ? true : false);
  1104. fiji_update_hdp_medium_grain_clock_gating(adev,
  1105. state == AMD_CG_STATE_GATE ? true : false);
  1106. fiji_update_hdp_light_sleep(adev,
  1107. state == AMD_CG_STATE_GATE ? true : false);
  1108. fiji_update_rom_medium_grain_clock_gating(adev,
  1109. state == AMD_CG_STATE_GATE ? true : false);
  1110. break;
  1111. default:
  1112. break;
  1113. }
  1114. return 0;
  1115. }
  1116. static int vi_common_set_powergating_state(void *handle,
  1117. enum amd_powergating_state state)
  1118. {
  1119. return 0;
  1120. }
  1121. const struct amd_ip_funcs vi_common_ip_funcs = {
  1122. .early_init = vi_common_early_init,
  1123. .late_init = NULL,
  1124. .sw_init = vi_common_sw_init,
  1125. .sw_fini = vi_common_sw_fini,
  1126. .hw_init = vi_common_hw_init,
  1127. .hw_fini = vi_common_hw_fini,
  1128. .suspend = vi_common_suspend,
  1129. .resume = vi_common_resume,
  1130. .is_idle = vi_common_is_idle,
  1131. .wait_for_idle = vi_common_wait_for_idle,
  1132. .soft_reset = vi_common_soft_reset,
  1133. .print_status = vi_common_print_status,
  1134. .set_clockgating_state = vi_common_set_clockgating_state,
  1135. .set_powergating_state = vi_common_set_powergating_state,
  1136. };