dce_v11_0.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_11_0_d.h"
  35. #include "dce/dce_11_0_sh_mask.h"
  36. #include "dce/dce_11_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET,
  70. DIG7_REGISTER_OFFSET,
  71. DIG8_REGISTER_OFFSET
  72. };
  73. static const struct {
  74. uint32_t reg;
  75. uint32_t vblank;
  76. uint32_t vline;
  77. uint32_t hpd;
  78. } interrupt_status_offsets[] = { {
  79. .reg = mmDISP_INTERRUPT_STATUS,
  80. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  81. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  82. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  83. }, {
  84. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  85. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  86. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  87. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  88. }, {
  89. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  90. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  91. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  92. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  93. }, {
  94. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  95. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  96. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  97. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  98. }, {
  99. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  100. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  101. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  102. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  103. }, {
  104. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  105. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  106. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  107. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  108. } };
  109. static const u32 cz_golden_settings_a11[] =
  110. {
  111. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  112. mmFBC_MISC, 0x1f311fff, 0x14300000,
  113. };
  114. static const u32 cz_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 stoney_golden_settings_a11[] =
  120. {
  121. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  122. mmFBC_MISC, 0x1f311fff, 0x14302000,
  123. };
  124. static void dce_v11_0_init_golden_registers(struct amdgpu_device *adev)
  125. {
  126. switch (adev->asic_type) {
  127. case CHIP_CARRIZO:
  128. amdgpu_program_register_sequence(adev,
  129. cz_mgcg_cgcg_init,
  130. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  131. amdgpu_program_register_sequence(adev,
  132. cz_golden_settings_a11,
  133. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  134. break;
  135. case CHIP_STONEY:
  136. amdgpu_program_register_sequence(adev,
  137. stoney_golden_settings_a11,
  138. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  139. break;
  140. default:
  141. break;
  142. }
  143. }
  144. static u32 dce_v11_0_audio_endpt_rreg(struct amdgpu_device *adev,
  145. u32 block_offset, u32 reg)
  146. {
  147. unsigned long flags;
  148. u32 r;
  149. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  150. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  151. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  152. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  153. return r;
  154. }
  155. static void dce_v11_0_audio_endpt_wreg(struct amdgpu_device *adev,
  156. u32 block_offset, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. }
  164. static bool dce_v11_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  165. {
  166. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  167. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  168. return true;
  169. else
  170. return false;
  171. }
  172. static bool dce_v11_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  173. {
  174. u32 pos1, pos2;
  175. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  176. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  177. if (pos1 != pos2)
  178. return true;
  179. else
  180. return false;
  181. }
  182. /**
  183. * dce_v11_0_vblank_wait - vblank wait asic callback.
  184. *
  185. * @adev: amdgpu_device pointer
  186. * @crtc: crtc to wait for vblank on
  187. *
  188. * Wait for vblank on the requested crtc (evergreen+).
  189. */
  190. static void dce_v11_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  191. {
  192. unsigned i = 100;
  193. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  194. return;
  195. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  196. return;
  197. /* depending on when we hit vblank, we may be close to active; if so,
  198. * wait for another frame.
  199. */
  200. while (dce_v11_0_is_in_vblank(adev, crtc)) {
  201. if (i++ == 100) {
  202. i = 0;
  203. if (!dce_v11_0_is_counter_moving(adev, crtc))
  204. break;
  205. }
  206. }
  207. while (!dce_v11_0_is_in_vblank(adev, crtc)) {
  208. if (i++ == 100) {
  209. i = 0;
  210. if (!dce_v11_0_is_counter_moving(adev, crtc))
  211. break;
  212. }
  213. }
  214. }
  215. static u32 dce_v11_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  216. {
  217. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  218. return 0;
  219. else
  220. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  221. }
  222. static void dce_v11_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  223. {
  224. unsigned i;
  225. /* Enable pflip interrupts */
  226. for (i = 0; i < adev->mode_info.num_crtc; i++)
  227. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  228. }
  229. static void dce_v11_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  230. {
  231. unsigned i;
  232. /* Disable pflip interrupts */
  233. for (i = 0; i < adev->mode_info.num_crtc; i++)
  234. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  235. }
  236. /**
  237. * dce_v11_0_page_flip - pageflip callback.
  238. *
  239. * @adev: amdgpu_device pointer
  240. * @crtc_id: crtc to cleanup pageflip on
  241. * @crtc_base: new address of the crtc (GPU MC address)
  242. *
  243. * Triggers the actual pageflip by updating the primary
  244. * surface base address.
  245. */
  246. static void dce_v11_0_page_flip(struct amdgpu_device *adev,
  247. int crtc_id, u64 crtc_base)
  248. {
  249. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  250. /* update the scanout addresses */
  251. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  252. upper_32_bits(crtc_base));
  253. /* writing to the low address triggers the update */
  254. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  255. lower_32_bits(crtc_base));
  256. /* post the write */
  257. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  258. }
  259. static int dce_v11_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  260. u32 *vbl, u32 *position)
  261. {
  262. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  263. return -EINVAL;
  264. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  265. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  266. return 0;
  267. }
  268. /**
  269. * dce_v11_0_hpd_sense - hpd sense callback.
  270. *
  271. * @adev: amdgpu_device pointer
  272. * @hpd: hpd (hotplug detect) pin
  273. *
  274. * Checks if a digital monitor is connected (evergreen+).
  275. * Returns true if connected, false if not connected.
  276. */
  277. static bool dce_v11_0_hpd_sense(struct amdgpu_device *adev,
  278. enum amdgpu_hpd_id hpd)
  279. {
  280. int idx;
  281. bool connected = false;
  282. switch (hpd) {
  283. case AMDGPU_HPD_1:
  284. idx = 0;
  285. break;
  286. case AMDGPU_HPD_2:
  287. idx = 1;
  288. break;
  289. case AMDGPU_HPD_3:
  290. idx = 2;
  291. break;
  292. case AMDGPU_HPD_4:
  293. idx = 3;
  294. break;
  295. case AMDGPU_HPD_5:
  296. idx = 4;
  297. break;
  298. case AMDGPU_HPD_6:
  299. idx = 5;
  300. break;
  301. default:
  302. return connected;
  303. }
  304. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  305. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  306. connected = true;
  307. return connected;
  308. }
  309. /**
  310. * dce_v11_0_hpd_set_polarity - hpd set polarity callback.
  311. *
  312. * @adev: amdgpu_device pointer
  313. * @hpd: hpd (hotplug detect) pin
  314. *
  315. * Set the polarity of the hpd pin (evergreen+).
  316. */
  317. static void dce_v11_0_hpd_set_polarity(struct amdgpu_device *adev,
  318. enum amdgpu_hpd_id hpd)
  319. {
  320. u32 tmp;
  321. bool connected = dce_v11_0_hpd_sense(adev, hpd);
  322. int idx;
  323. switch (hpd) {
  324. case AMDGPU_HPD_1:
  325. idx = 0;
  326. break;
  327. case AMDGPU_HPD_2:
  328. idx = 1;
  329. break;
  330. case AMDGPU_HPD_3:
  331. idx = 2;
  332. break;
  333. case AMDGPU_HPD_4:
  334. idx = 3;
  335. break;
  336. case AMDGPU_HPD_5:
  337. idx = 4;
  338. break;
  339. case AMDGPU_HPD_6:
  340. idx = 5;
  341. break;
  342. default:
  343. return;
  344. }
  345. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  346. if (connected)
  347. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  348. else
  349. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  350. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  351. }
  352. /**
  353. * dce_v11_0_hpd_init - hpd setup callback.
  354. *
  355. * @adev: amdgpu_device pointer
  356. *
  357. * Setup the hpd pins used by the card (evergreen+).
  358. * Enable the pin, set the polarity, and enable the hpd interrupts.
  359. */
  360. static void dce_v11_0_hpd_init(struct amdgpu_device *adev)
  361. {
  362. struct drm_device *dev = adev->ddev;
  363. struct drm_connector *connector;
  364. u32 tmp;
  365. int idx;
  366. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  367. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  368. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  369. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  370. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  371. * aux dp channel on imac and help (but not completely fix)
  372. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  373. * also avoid interrupt storms during dpms.
  374. */
  375. continue;
  376. }
  377. switch (amdgpu_connector->hpd.hpd) {
  378. case AMDGPU_HPD_1:
  379. idx = 0;
  380. break;
  381. case AMDGPU_HPD_2:
  382. idx = 1;
  383. break;
  384. case AMDGPU_HPD_3:
  385. idx = 2;
  386. break;
  387. case AMDGPU_HPD_4:
  388. idx = 3;
  389. break;
  390. case AMDGPU_HPD_5:
  391. idx = 4;
  392. break;
  393. case AMDGPU_HPD_6:
  394. idx = 5;
  395. break;
  396. default:
  397. continue;
  398. }
  399. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  400. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  401. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  402. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  403. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  404. DC_HPD_CONNECT_INT_DELAY,
  405. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  406. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  407. DC_HPD_DISCONNECT_INT_DELAY,
  408. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  409. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  410. dce_v11_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  411. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  412. }
  413. }
  414. /**
  415. * dce_v11_0_hpd_fini - hpd tear down callback.
  416. *
  417. * @adev: amdgpu_device pointer
  418. *
  419. * Tear down the hpd pins used by the card (evergreen+).
  420. * Disable the hpd interrupts.
  421. */
  422. static void dce_v11_0_hpd_fini(struct amdgpu_device *adev)
  423. {
  424. struct drm_device *dev = adev->ddev;
  425. struct drm_connector *connector;
  426. u32 tmp;
  427. int idx;
  428. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  429. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  430. switch (amdgpu_connector->hpd.hpd) {
  431. case AMDGPU_HPD_1:
  432. idx = 0;
  433. break;
  434. case AMDGPU_HPD_2:
  435. idx = 1;
  436. break;
  437. case AMDGPU_HPD_3:
  438. idx = 2;
  439. break;
  440. case AMDGPU_HPD_4:
  441. idx = 3;
  442. break;
  443. case AMDGPU_HPD_5:
  444. idx = 4;
  445. break;
  446. case AMDGPU_HPD_6:
  447. idx = 5;
  448. break;
  449. default:
  450. continue;
  451. }
  452. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  453. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  454. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  455. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  456. }
  457. }
  458. static u32 dce_v11_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  459. {
  460. return mmDC_GPIO_HPD_A;
  461. }
  462. static bool dce_v11_0_is_display_hung(struct amdgpu_device *adev)
  463. {
  464. u32 crtc_hung = 0;
  465. u32 crtc_status[6];
  466. u32 i, j, tmp;
  467. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  468. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  469. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  470. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  471. crtc_hung |= (1 << i);
  472. }
  473. }
  474. for (j = 0; j < 10; j++) {
  475. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  476. if (crtc_hung & (1 << i)) {
  477. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  478. if (tmp != crtc_status[i])
  479. crtc_hung &= ~(1 << i);
  480. }
  481. }
  482. if (crtc_hung == 0)
  483. return false;
  484. udelay(100);
  485. }
  486. return true;
  487. }
  488. static void dce_v11_0_stop_mc_access(struct amdgpu_device *adev,
  489. struct amdgpu_mode_mc_save *save)
  490. {
  491. u32 crtc_enabled, tmp;
  492. int i;
  493. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  494. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  495. /* disable VGA render */
  496. tmp = RREG32(mmVGA_RENDER_CONTROL);
  497. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  498. WREG32(mmVGA_RENDER_CONTROL, tmp);
  499. /* blank the display controllers */
  500. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  501. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  502. CRTC_CONTROL, CRTC_MASTER_EN);
  503. if (crtc_enabled) {
  504. #if 0
  505. u32 frame_count;
  506. int j;
  507. save->crtc_enabled[i] = true;
  508. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  509. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  510. amdgpu_display_vblank_wait(adev, i);
  511. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  512. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  513. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  514. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  515. }
  516. /* wait for the next frame */
  517. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  518. for (j = 0; j < adev->usec_timeout; j++) {
  519. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  520. break;
  521. udelay(1);
  522. }
  523. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  524. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  525. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  526. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  527. }
  528. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  529. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  530. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  531. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  532. }
  533. #else
  534. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  535. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  536. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  537. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  538. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  539. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  540. save->crtc_enabled[i] = false;
  541. /* ***** */
  542. #endif
  543. } else {
  544. save->crtc_enabled[i] = false;
  545. }
  546. }
  547. }
  548. static void dce_v11_0_resume_mc_access(struct amdgpu_device *adev,
  549. struct amdgpu_mode_mc_save *save)
  550. {
  551. u32 tmp, frame_count;
  552. int i, j;
  553. /* update crtc base addresses */
  554. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  555. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  556. upper_32_bits(adev->mc.vram_start));
  557. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  558. upper_32_bits(adev->mc.vram_start));
  559. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  560. (u32)adev->mc.vram_start);
  561. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  562. (u32)adev->mc.vram_start);
  563. if (save->crtc_enabled[i]) {
  564. tmp = RREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i]);
  565. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  566. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  567. WREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  568. }
  569. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  570. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  571. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  572. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  573. }
  574. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  575. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  576. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  577. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  578. }
  579. for (j = 0; j < adev->usec_timeout; j++) {
  580. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  581. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  582. break;
  583. udelay(1);
  584. }
  585. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  586. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  587. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  588. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  589. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  590. /* wait for the next frame */
  591. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  592. for (j = 0; j < adev->usec_timeout; j++) {
  593. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  594. break;
  595. udelay(1);
  596. }
  597. }
  598. }
  599. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  600. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  601. /* Unlock vga access */
  602. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  603. mdelay(1);
  604. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  605. }
  606. static void dce_v11_0_set_vga_render_state(struct amdgpu_device *adev,
  607. bool render)
  608. {
  609. u32 tmp;
  610. /* Lockout access through VGA aperture*/
  611. tmp = RREG32(mmVGA_HDP_CONTROL);
  612. if (render)
  613. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  614. else
  615. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  616. WREG32(mmVGA_HDP_CONTROL, tmp);
  617. /* disable VGA render */
  618. tmp = RREG32(mmVGA_RENDER_CONTROL);
  619. if (render)
  620. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  621. else
  622. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  623. WREG32(mmVGA_RENDER_CONTROL, tmp);
  624. }
  625. static void dce_v11_0_program_fmt(struct drm_encoder *encoder)
  626. {
  627. struct drm_device *dev = encoder->dev;
  628. struct amdgpu_device *adev = dev->dev_private;
  629. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  630. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  631. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  632. int bpc = 0;
  633. u32 tmp = 0;
  634. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  635. if (connector) {
  636. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  637. bpc = amdgpu_connector_get_monitor_bpc(connector);
  638. dither = amdgpu_connector->dither;
  639. }
  640. /* LVDS/eDP FMT is set up by atom */
  641. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  642. return;
  643. /* not needed for analog */
  644. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  645. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  646. return;
  647. if (bpc == 0)
  648. return;
  649. switch (bpc) {
  650. case 6:
  651. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  652. /* XXX sort out optimal dither settings */
  653. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  654. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  655. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  656. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  657. } else {
  658. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  659. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  660. }
  661. break;
  662. case 8:
  663. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  664. /* XXX sort out optimal dither settings */
  665. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  666. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  667. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  668. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  669. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  670. } else {
  671. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  672. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  673. }
  674. break;
  675. case 10:
  676. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  677. /* XXX sort out optimal dither settings */
  678. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  679. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  680. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  681. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  682. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  683. } else {
  684. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  685. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  686. }
  687. break;
  688. default:
  689. /* not needed */
  690. break;
  691. }
  692. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  693. }
  694. /* display watermark setup */
  695. /**
  696. * dce_v11_0_line_buffer_adjust - Set up the line buffer
  697. *
  698. * @adev: amdgpu_device pointer
  699. * @amdgpu_crtc: the selected display controller
  700. * @mode: the current display mode on the selected display
  701. * controller
  702. *
  703. * Setup up the line buffer allocation for
  704. * the selected display controller (CIK).
  705. * Returns the line buffer size in pixels.
  706. */
  707. static u32 dce_v11_0_line_buffer_adjust(struct amdgpu_device *adev,
  708. struct amdgpu_crtc *amdgpu_crtc,
  709. struct drm_display_mode *mode)
  710. {
  711. u32 tmp, buffer_alloc, i, mem_cfg;
  712. u32 pipe_offset = amdgpu_crtc->crtc_id;
  713. /*
  714. * Line Buffer Setup
  715. * There are 6 line buffers, one for each display controllers.
  716. * There are 3 partitions per LB. Select the number of partitions
  717. * to enable based on the display width. For display widths larger
  718. * than 4096, you need use to use 2 display controllers and combine
  719. * them using the stereo blender.
  720. */
  721. if (amdgpu_crtc->base.enabled && mode) {
  722. if (mode->crtc_hdisplay < 1920) {
  723. mem_cfg = 1;
  724. buffer_alloc = 2;
  725. } else if (mode->crtc_hdisplay < 2560) {
  726. mem_cfg = 2;
  727. buffer_alloc = 2;
  728. } else if (mode->crtc_hdisplay < 4096) {
  729. mem_cfg = 0;
  730. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  731. } else {
  732. DRM_DEBUG_KMS("Mode too big for LB!\n");
  733. mem_cfg = 0;
  734. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  735. }
  736. } else {
  737. mem_cfg = 1;
  738. buffer_alloc = 0;
  739. }
  740. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  741. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  742. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  743. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  744. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  745. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  746. for (i = 0; i < adev->usec_timeout; i++) {
  747. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  748. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  749. break;
  750. udelay(1);
  751. }
  752. if (amdgpu_crtc->base.enabled && mode) {
  753. switch (mem_cfg) {
  754. case 0:
  755. default:
  756. return 4096 * 2;
  757. case 1:
  758. return 1920 * 2;
  759. case 2:
  760. return 2560 * 2;
  761. }
  762. }
  763. /* controller not enabled, so no lb used */
  764. return 0;
  765. }
  766. /**
  767. * cik_get_number_of_dram_channels - get the number of dram channels
  768. *
  769. * @adev: amdgpu_device pointer
  770. *
  771. * Look up the number of video ram channels (CIK).
  772. * Used for display watermark bandwidth calculations
  773. * Returns the number of dram channels
  774. */
  775. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  776. {
  777. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  778. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  779. case 0:
  780. default:
  781. return 1;
  782. case 1:
  783. return 2;
  784. case 2:
  785. return 4;
  786. case 3:
  787. return 8;
  788. case 4:
  789. return 3;
  790. case 5:
  791. return 6;
  792. case 6:
  793. return 10;
  794. case 7:
  795. return 12;
  796. case 8:
  797. return 16;
  798. }
  799. }
  800. struct dce10_wm_params {
  801. u32 dram_channels; /* number of dram channels */
  802. u32 yclk; /* bandwidth per dram data pin in kHz */
  803. u32 sclk; /* engine clock in kHz */
  804. u32 disp_clk; /* display clock in kHz */
  805. u32 src_width; /* viewport width */
  806. u32 active_time; /* active display time in ns */
  807. u32 blank_time; /* blank time in ns */
  808. bool interlaced; /* mode is interlaced */
  809. fixed20_12 vsc; /* vertical scale ratio */
  810. u32 num_heads; /* number of active crtcs */
  811. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  812. u32 lb_size; /* line buffer allocated to pipe */
  813. u32 vtaps; /* vertical scaler taps */
  814. };
  815. /**
  816. * dce_v11_0_dram_bandwidth - get the dram bandwidth
  817. *
  818. * @wm: watermark calculation data
  819. *
  820. * Calculate the raw dram bandwidth (CIK).
  821. * Used for display watermark bandwidth calculations
  822. * Returns the dram bandwidth in MBytes/s
  823. */
  824. static u32 dce_v11_0_dram_bandwidth(struct dce10_wm_params *wm)
  825. {
  826. /* Calculate raw DRAM Bandwidth */
  827. fixed20_12 dram_efficiency; /* 0.7 */
  828. fixed20_12 yclk, dram_channels, bandwidth;
  829. fixed20_12 a;
  830. a.full = dfixed_const(1000);
  831. yclk.full = dfixed_const(wm->yclk);
  832. yclk.full = dfixed_div(yclk, a);
  833. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  834. a.full = dfixed_const(10);
  835. dram_efficiency.full = dfixed_const(7);
  836. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  837. bandwidth.full = dfixed_mul(dram_channels, yclk);
  838. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  839. return dfixed_trunc(bandwidth);
  840. }
  841. /**
  842. * dce_v11_0_dram_bandwidth_for_display - get the dram bandwidth for display
  843. *
  844. * @wm: watermark calculation data
  845. *
  846. * Calculate the dram bandwidth used for display (CIK).
  847. * Used for display watermark bandwidth calculations
  848. * Returns the dram bandwidth for display in MBytes/s
  849. */
  850. static u32 dce_v11_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  851. {
  852. /* Calculate DRAM Bandwidth and the part allocated to display. */
  853. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  854. fixed20_12 yclk, dram_channels, bandwidth;
  855. fixed20_12 a;
  856. a.full = dfixed_const(1000);
  857. yclk.full = dfixed_const(wm->yclk);
  858. yclk.full = dfixed_div(yclk, a);
  859. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  860. a.full = dfixed_const(10);
  861. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  862. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  863. bandwidth.full = dfixed_mul(dram_channels, yclk);
  864. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  865. return dfixed_trunc(bandwidth);
  866. }
  867. /**
  868. * dce_v11_0_data_return_bandwidth - get the data return bandwidth
  869. *
  870. * @wm: watermark calculation data
  871. *
  872. * Calculate the data return bandwidth used for display (CIK).
  873. * Used for display watermark bandwidth calculations
  874. * Returns the data return bandwidth in MBytes/s
  875. */
  876. static u32 dce_v11_0_data_return_bandwidth(struct dce10_wm_params *wm)
  877. {
  878. /* Calculate the display Data return Bandwidth */
  879. fixed20_12 return_efficiency; /* 0.8 */
  880. fixed20_12 sclk, bandwidth;
  881. fixed20_12 a;
  882. a.full = dfixed_const(1000);
  883. sclk.full = dfixed_const(wm->sclk);
  884. sclk.full = dfixed_div(sclk, a);
  885. a.full = dfixed_const(10);
  886. return_efficiency.full = dfixed_const(8);
  887. return_efficiency.full = dfixed_div(return_efficiency, a);
  888. a.full = dfixed_const(32);
  889. bandwidth.full = dfixed_mul(a, sclk);
  890. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  891. return dfixed_trunc(bandwidth);
  892. }
  893. /**
  894. * dce_v11_0_dmif_request_bandwidth - get the dmif bandwidth
  895. *
  896. * @wm: watermark calculation data
  897. *
  898. * Calculate the dmif bandwidth used for display (CIK).
  899. * Used for display watermark bandwidth calculations
  900. * Returns the dmif bandwidth in MBytes/s
  901. */
  902. static u32 dce_v11_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  903. {
  904. /* Calculate the DMIF Request Bandwidth */
  905. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  906. fixed20_12 disp_clk, bandwidth;
  907. fixed20_12 a, b;
  908. a.full = dfixed_const(1000);
  909. disp_clk.full = dfixed_const(wm->disp_clk);
  910. disp_clk.full = dfixed_div(disp_clk, a);
  911. a.full = dfixed_const(32);
  912. b.full = dfixed_mul(a, disp_clk);
  913. a.full = dfixed_const(10);
  914. disp_clk_request_efficiency.full = dfixed_const(8);
  915. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  916. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  917. return dfixed_trunc(bandwidth);
  918. }
  919. /**
  920. * dce_v11_0_available_bandwidth - get the min available bandwidth
  921. *
  922. * @wm: watermark calculation data
  923. *
  924. * Calculate the min available bandwidth used for display (CIK).
  925. * Used for display watermark bandwidth calculations
  926. * Returns the min available bandwidth in MBytes/s
  927. */
  928. static u32 dce_v11_0_available_bandwidth(struct dce10_wm_params *wm)
  929. {
  930. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  931. u32 dram_bandwidth = dce_v11_0_dram_bandwidth(wm);
  932. u32 data_return_bandwidth = dce_v11_0_data_return_bandwidth(wm);
  933. u32 dmif_req_bandwidth = dce_v11_0_dmif_request_bandwidth(wm);
  934. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  935. }
  936. /**
  937. * dce_v11_0_average_bandwidth - get the average available bandwidth
  938. *
  939. * @wm: watermark calculation data
  940. *
  941. * Calculate the average available bandwidth used for display (CIK).
  942. * Used for display watermark bandwidth calculations
  943. * Returns the average available bandwidth in MBytes/s
  944. */
  945. static u32 dce_v11_0_average_bandwidth(struct dce10_wm_params *wm)
  946. {
  947. /* Calculate the display mode Average Bandwidth
  948. * DisplayMode should contain the source and destination dimensions,
  949. * timing, etc.
  950. */
  951. fixed20_12 bpp;
  952. fixed20_12 line_time;
  953. fixed20_12 src_width;
  954. fixed20_12 bandwidth;
  955. fixed20_12 a;
  956. a.full = dfixed_const(1000);
  957. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  958. line_time.full = dfixed_div(line_time, a);
  959. bpp.full = dfixed_const(wm->bytes_per_pixel);
  960. src_width.full = dfixed_const(wm->src_width);
  961. bandwidth.full = dfixed_mul(src_width, bpp);
  962. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  963. bandwidth.full = dfixed_div(bandwidth, line_time);
  964. return dfixed_trunc(bandwidth);
  965. }
  966. /**
  967. * dce_v11_0_latency_watermark - get the latency watermark
  968. *
  969. * @wm: watermark calculation data
  970. *
  971. * Calculate the latency watermark (CIK).
  972. * Used for display watermark bandwidth calculations
  973. * Returns the latency watermark in ns
  974. */
  975. static u32 dce_v11_0_latency_watermark(struct dce10_wm_params *wm)
  976. {
  977. /* First calculate the latency in ns */
  978. u32 mc_latency = 2000; /* 2000 ns. */
  979. u32 available_bandwidth = dce_v11_0_available_bandwidth(wm);
  980. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  981. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  982. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  983. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  984. (wm->num_heads * cursor_line_pair_return_time);
  985. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  986. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  987. u32 tmp, dmif_size = 12288;
  988. fixed20_12 a, b, c;
  989. if (wm->num_heads == 0)
  990. return 0;
  991. a.full = dfixed_const(2);
  992. b.full = dfixed_const(1);
  993. if ((wm->vsc.full > a.full) ||
  994. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  995. (wm->vtaps >= 5) ||
  996. ((wm->vsc.full >= a.full) && wm->interlaced))
  997. max_src_lines_per_dst_line = 4;
  998. else
  999. max_src_lines_per_dst_line = 2;
  1000. a.full = dfixed_const(available_bandwidth);
  1001. b.full = dfixed_const(wm->num_heads);
  1002. a.full = dfixed_div(a, b);
  1003. b.full = dfixed_const(mc_latency + 512);
  1004. c.full = dfixed_const(wm->disp_clk);
  1005. b.full = dfixed_div(b, c);
  1006. c.full = dfixed_const(dmif_size);
  1007. b.full = dfixed_div(c, b);
  1008. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1009. b.full = dfixed_const(1000);
  1010. c.full = dfixed_const(wm->disp_clk);
  1011. b.full = dfixed_div(c, b);
  1012. c.full = dfixed_const(wm->bytes_per_pixel);
  1013. b.full = dfixed_mul(b, c);
  1014. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1015. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1016. b.full = dfixed_const(1000);
  1017. c.full = dfixed_const(lb_fill_bw);
  1018. b.full = dfixed_div(c, b);
  1019. a.full = dfixed_div(a, b);
  1020. line_fill_time = dfixed_trunc(a);
  1021. if (line_fill_time < wm->active_time)
  1022. return latency;
  1023. else
  1024. return latency + (line_fill_time - wm->active_time);
  1025. }
  1026. /**
  1027. * dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1028. * average and available dram bandwidth
  1029. *
  1030. * @wm: watermark calculation data
  1031. *
  1032. * Check if the display average bandwidth fits in the display
  1033. * dram bandwidth (CIK).
  1034. * Used for display watermark bandwidth calculations
  1035. * Returns true if the display fits, false if not.
  1036. */
  1037. static bool dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1038. {
  1039. if (dce_v11_0_average_bandwidth(wm) <=
  1040. (dce_v11_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1041. return true;
  1042. else
  1043. return false;
  1044. }
  1045. /**
  1046. * dce_v11_0_average_bandwidth_vs_available_bandwidth - check
  1047. * average and available bandwidth
  1048. *
  1049. * @wm: watermark calculation data
  1050. *
  1051. * Check if the display average bandwidth fits in the display
  1052. * available bandwidth (CIK).
  1053. * Used for display watermark bandwidth calculations
  1054. * Returns true if the display fits, false if not.
  1055. */
  1056. static bool dce_v11_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1057. {
  1058. if (dce_v11_0_average_bandwidth(wm) <=
  1059. (dce_v11_0_available_bandwidth(wm) / wm->num_heads))
  1060. return true;
  1061. else
  1062. return false;
  1063. }
  1064. /**
  1065. * dce_v11_0_check_latency_hiding - check latency hiding
  1066. *
  1067. * @wm: watermark calculation data
  1068. *
  1069. * Check latency hiding (CIK).
  1070. * Used for display watermark bandwidth calculations
  1071. * Returns true if the display fits, false if not.
  1072. */
  1073. static bool dce_v11_0_check_latency_hiding(struct dce10_wm_params *wm)
  1074. {
  1075. u32 lb_partitions = wm->lb_size / wm->src_width;
  1076. u32 line_time = wm->active_time + wm->blank_time;
  1077. u32 latency_tolerant_lines;
  1078. u32 latency_hiding;
  1079. fixed20_12 a;
  1080. a.full = dfixed_const(1);
  1081. if (wm->vsc.full > a.full)
  1082. latency_tolerant_lines = 1;
  1083. else {
  1084. if (lb_partitions <= (wm->vtaps + 1))
  1085. latency_tolerant_lines = 1;
  1086. else
  1087. latency_tolerant_lines = 2;
  1088. }
  1089. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1090. if (dce_v11_0_latency_watermark(wm) <= latency_hiding)
  1091. return true;
  1092. else
  1093. return false;
  1094. }
  1095. /**
  1096. * dce_v11_0_program_watermarks - program display watermarks
  1097. *
  1098. * @adev: amdgpu_device pointer
  1099. * @amdgpu_crtc: the selected display controller
  1100. * @lb_size: line buffer size
  1101. * @num_heads: number of display controllers in use
  1102. *
  1103. * Calculate and program the display watermarks for the
  1104. * selected display controller (CIK).
  1105. */
  1106. static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
  1107. struct amdgpu_crtc *amdgpu_crtc,
  1108. u32 lb_size, u32 num_heads)
  1109. {
  1110. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1111. struct dce10_wm_params wm_low, wm_high;
  1112. u32 pixel_period;
  1113. u32 line_time = 0;
  1114. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1115. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1116. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1117. pixel_period = 1000000 / (u32)mode->clock;
  1118. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1119. /* watermark for high clocks */
  1120. if (adev->pm.dpm_enabled) {
  1121. wm_high.yclk =
  1122. amdgpu_dpm_get_mclk(adev, false) * 10;
  1123. wm_high.sclk =
  1124. amdgpu_dpm_get_sclk(adev, false) * 10;
  1125. } else {
  1126. wm_high.yclk = adev->pm.current_mclk * 10;
  1127. wm_high.sclk = adev->pm.current_sclk * 10;
  1128. }
  1129. wm_high.disp_clk = mode->clock;
  1130. wm_high.src_width = mode->crtc_hdisplay;
  1131. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1132. wm_high.blank_time = line_time - wm_high.active_time;
  1133. wm_high.interlaced = false;
  1134. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1135. wm_high.interlaced = true;
  1136. wm_high.vsc = amdgpu_crtc->vsc;
  1137. wm_high.vtaps = 1;
  1138. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1139. wm_high.vtaps = 2;
  1140. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1141. wm_high.lb_size = lb_size;
  1142. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1143. wm_high.num_heads = num_heads;
  1144. /* set for high clocks */
  1145. latency_watermark_a = min(dce_v11_0_latency_watermark(&wm_high), (u32)65535);
  1146. /* possibly force display priority to high */
  1147. /* should really do this at mode validation time... */
  1148. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1149. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1150. !dce_v11_0_check_latency_hiding(&wm_high) ||
  1151. (adev->mode_info.disp_priority == 2)) {
  1152. DRM_DEBUG_KMS("force priority to high\n");
  1153. }
  1154. /* watermark for low clocks */
  1155. if (adev->pm.dpm_enabled) {
  1156. wm_low.yclk =
  1157. amdgpu_dpm_get_mclk(adev, true) * 10;
  1158. wm_low.sclk =
  1159. amdgpu_dpm_get_sclk(adev, true) * 10;
  1160. } else {
  1161. wm_low.yclk = adev->pm.current_mclk * 10;
  1162. wm_low.sclk = adev->pm.current_sclk * 10;
  1163. }
  1164. wm_low.disp_clk = mode->clock;
  1165. wm_low.src_width = mode->crtc_hdisplay;
  1166. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1167. wm_low.blank_time = line_time - wm_low.active_time;
  1168. wm_low.interlaced = false;
  1169. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1170. wm_low.interlaced = true;
  1171. wm_low.vsc = amdgpu_crtc->vsc;
  1172. wm_low.vtaps = 1;
  1173. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1174. wm_low.vtaps = 2;
  1175. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1176. wm_low.lb_size = lb_size;
  1177. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1178. wm_low.num_heads = num_heads;
  1179. /* set for low clocks */
  1180. latency_watermark_b = min(dce_v11_0_latency_watermark(&wm_low), (u32)65535);
  1181. /* possibly force display priority to high */
  1182. /* should really do this at mode validation time... */
  1183. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1184. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1185. !dce_v11_0_check_latency_hiding(&wm_low) ||
  1186. (adev->mode_info.disp_priority == 2)) {
  1187. DRM_DEBUG_KMS("force priority to high\n");
  1188. }
  1189. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1190. }
  1191. /* select wm A */
  1192. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1193. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1194. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1195. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1196. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1197. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1198. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1199. /* select wm B */
  1200. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1201. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1202. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1203. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1204. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1205. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1206. /* restore original selection */
  1207. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1208. /* save values for DPM */
  1209. amdgpu_crtc->line_time = line_time;
  1210. amdgpu_crtc->wm_high = latency_watermark_a;
  1211. amdgpu_crtc->wm_low = latency_watermark_b;
  1212. /* Save number of lines the linebuffer leads before the scanout */
  1213. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1214. }
  1215. /**
  1216. * dce_v11_0_bandwidth_update - program display watermarks
  1217. *
  1218. * @adev: amdgpu_device pointer
  1219. *
  1220. * Calculate and program the display watermarks and line
  1221. * buffer allocation (CIK).
  1222. */
  1223. static void dce_v11_0_bandwidth_update(struct amdgpu_device *adev)
  1224. {
  1225. struct drm_display_mode *mode = NULL;
  1226. u32 num_heads = 0, lb_size;
  1227. int i;
  1228. amdgpu_update_display_priority(adev);
  1229. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1230. if (adev->mode_info.crtcs[i]->base.enabled)
  1231. num_heads++;
  1232. }
  1233. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1234. mode = &adev->mode_info.crtcs[i]->base.mode;
  1235. lb_size = dce_v11_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1236. dce_v11_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1237. lb_size, num_heads);
  1238. }
  1239. }
  1240. static void dce_v11_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1241. {
  1242. int i;
  1243. u32 offset, tmp;
  1244. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1245. offset = adev->mode_info.audio.pin[i].offset;
  1246. tmp = RREG32_AUDIO_ENDPT(offset,
  1247. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1248. if (((tmp &
  1249. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1250. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1251. adev->mode_info.audio.pin[i].connected = false;
  1252. else
  1253. adev->mode_info.audio.pin[i].connected = true;
  1254. }
  1255. }
  1256. static struct amdgpu_audio_pin *dce_v11_0_audio_get_pin(struct amdgpu_device *adev)
  1257. {
  1258. int i;
  1259. dce_v11_0_audio_get_connected_pins(adev);
  1260. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1261. if (adev->mode_info.audio.pin[i].connected)
  1262. return &adev->mode_info.audio.pin[i];
  1263. }
  1264. DRM_ERROR("No connected audio pins found!\n");
  1265. return NULL;
  1266. }
  1267. static void dce_v11_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1268. {
  1269. struct amdgpu_device *adev = encoder->dev->dev_private;
  1270. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1271. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1272. u32 tmp;
  1273. if (!dig || !dig->afmt || !dig->afmt->pin)
  1274. return;
  1275. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1276. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1277. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1278. }
  1279. static void dce_v11_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1280. struct drm_display_mode *mode)
  1281. {
  1282. struct amdgpu_device *adev = encoder->dev->dev_private;
  1283. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1284. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1285. struct drm_connector *connector;
  1286. struct amdgpu_connector *amdgpu_connector = NULL;
  1287. u32 tmp;
  1288. int interlace = 0;
  1289. if (!dig || !dig->afmt || !dig->afmt->pin)
  1290. return;
  1291. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1292. if (connector->encoder == encoder) {
  1293. amdgpu_connector = to_amdgpu_connector(connector);
  1294. break;
  1295. }
  1296. }
  1297. if (!amdgpu_connector) {
  1298. DRM_ERROR("Couldn't find encoder's connector\n");
  1299. return;
  1300. }
  1301. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1302. interlace = 1;
  1303. if (connector->latency_present[interlace]) {
  1304. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1305. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1306. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1307. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1308. } else {
  1309. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1310. VIDEO_LIPSYNC, 0);
  1311. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1312. AUDIO_LIPSYNC, 0);
  1313. }
  1314. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1315. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1316. }
  1317. static void dce_v11_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1318. {
  1319. struct amdgpu_device *adev = encoder->dev->dev_private;
  1320. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1321. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1322. struct drm_connector *connector;
  1323. struct amdgpu_connector *amdgpu_connector = NULL;
  1324. u32 tmp;
  1325. u8 *sadb = NULL;
  1326. int sad_count;
  1327. if (!dig || !dig->afmt || !dig->afmt->pin)
  1328. return;
  1329. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1330. if (connector->encoder == encoder) {
  1331. amdgpu_connector = to_amdgpu_connector(connector);
  1332. break;
  1333. }
  1334. }
  1335. if (!amdgpu_connector) {
  1336. DRM_ERROR("Couldn't find encoder's connector\n");
  1337. return;
  1338. }
  1339. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1340. if (sad_count < 0) {
  1341. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1342. sad_count = 0;
  1343. }
  1344. /* program the speaker allocation */
  1345. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1346. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1347. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1348. DP_CONNECTION, 0);
  1349. /* set HDMI mode */
  1350. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1351. HDMI_CONNECTION, 1);
  1352. if (sad_count)
  1353. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1354. SPEAKER_ALLOCATION, sadb[0]);
  1355. else
  1356. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1357. SPEAKER_ALLOCATION, 5); /* stereo */
  1358. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1359. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1360. kfree(sadb);
  1361. }
  1362. static void dce_v11_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1363. {
  1364. struct amdgpu_device *adev = encoder->dev->dev_private;
  1365. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1366. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1367. struct drm_connector *connector;
  1368. struct amdgpu_connector *amdgpu_connector = NULL;
  1369. struct cea_sad *sads;
  1370. int i, sad_count;
  1371. static const u16 eld_reg_to_type[][2] = {
  1372. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1373. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1374. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1375. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1376. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1377. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1378. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1379. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1380. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1381. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1382. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1383. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1384. };
  1385. if (!dig || !dig->afmt || !dig->afmt->pin)
  1386. return;
  1387. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1388. if (connector->encoder == encoder) {
  1389. amdgpu_connector = to_amdgpu_connector(connector);
  1390. break;
  1391. }
  1392. }
  1393. if (!amdgpu_connector) {
  1394. DRM_ERROR("Couldn't find encoder's connector\n");
  1395. return;
  1396. }
  1397. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1398. if (sad_count <= 0) {
  1399. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1400. return;
  1401. }
  1402. BUG_ON(!sads);
  1403. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1404. u32 tmp = 0;
  1405. u8 stereo_freqs = 0;
  1406. int max_channels = -1;
  1407. int j;
  1408. for (j = 0; j < sad_count; j++) {
  1409. struct cea_sad *sad = &sads[j];
  1410. if (sad->format == eld_reg_to_type[i][1]) {
  1411. if (sad->channels > max_channels) {
  1412. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1413. MAX_CHANNELS, sad->channels);
  1414. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1415. DESCRIPTOR_BYTE_2, sad->byte2);
  1416. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1417. SUPPORTED_FREQUENCIES, sad->freq);
  1418. max_channels = sad->channels;
  1419. }
  1420. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1421. stereo_freqs |= sad->freq;
  1422. else
  1423. break;
  1424. }
  1425. }
  1426. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1427. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1428. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1429. }
  1430. kfree(sads);
  1431. }
  1432. static void dce_v11_0_audio_enable(struct amdgpu_device *adev,
  1433. struct amdgpu_audio_pin *pin,
  1434. bool enable)
  1435. {
  1436. if (!pin)
  1437. return;
  1438. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1439. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1440. }
  1441. static const u32 pin_offsets[] =
  1442. {
  1443. AUD0_REGISTER_OFFSET,
  1444. AUD1_REGISTER_OFFSET,
  1445. AUD2_REGISTER_OFFSET,
  1446. AUD3_REGISTER_OFFSET,
  1447. AUD4_REGISTER_OFFSET,
  1448. AUD5_REGISTER_OFFSET,
  1449. AUD6_REGISTER_OFFSET,
  1450. };
  1451. static int dce_v11_0_audio_init(struct amdgpu_device *adev)
  1452. {
  1453. int i;
  1454. if (!amdgpu_audio)
  1455. return 0;
  1456. adev->mode_info.audio.enabled = true;
  1457. adev->mode_info.audio.num_pins = 7;
  1458. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1459. adev->mode_info.audio.pin[i].channels = -1;
  1460. adev->mode_info.audio.pin[i].rate = -1;
  1461. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1462. adev->mode_info.audio.pin[i].status_bits = 0;
  1463. adev->mode_info.audio.pin[i].category_code = 0;
  1464. adev->mode_info.audio.pin[i].connected = false;
  1465. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1466. adev->mode_info.audio.pin[i].id = i;
  1467. /* disable audio. it will be set up later */
  1468. /* XXX remove once we switch to ip funcs */
  1469. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1470. }
  1471. return 0;
  1472. }
  1473. static void dce_v11_0_audio_fini(struct amdgpu_device *adev)
  1474. {
  1475. int i;
  1476. if (!amdgpu_audio)
  1477. return;
  1478. if (!adev->mode_info.audio.enabled)
  1479. return;
  1480. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1481. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1482. adev->mode_info.audio.enabled = false;
  1483. }
  1484. /*
  1485. * update the N and CTS parameters for a given pixel clock rate
  1486. */
  1487. static void dce_v11_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1488. {
  1489. struct drm_device *dev = encoder->dev;
  1490. struct amdgpu_device *adev = dev->dev_private;
  1491. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1492. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1493. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1494. u32 tmp;
  1495. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1496. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1497. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1498. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1499. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1500. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1501. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1502. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1503. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1504. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1505. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1506. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1507. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1508. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1509. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1510. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1511. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1512. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1513. }
  1514. /*
  1515. * build a HDMI Video Info Frame
  1516. */
  1517. static void dce_v11_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1518. void *buffer, size_t size)
  1519. {
  1520. struct drm_device *dev = encoder->dev;
  1521. struct amdgpu_device *adev = dev->dev_private;
  1522. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1523. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1524. uint8_t *frame = buffer + 3;
  1525. uint8_t *header = buffer;
  1526. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1527. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1528. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1529. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1530. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1531. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1532. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1533. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1534. }
  1535. static void dce_v11_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1536. {
  1537. struct drm_device *dev = encoder->dev;
  1538. struct amdgpu_device *adev = dev->dev_private;
  1539. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1540. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1541. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1542. u32 dto_phase = 24 * 1000;
  1543. u32 dto_modulo = clock;
  1544. u32 tmp;
  1545. if (!dig || !dig->afmt)
  1546. return;
  1547. /* XXX two dtos; generally use dto0 for hdmi */
  1548. /* Express [24MHz / target pixel clock] as an exact rational
  1549. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1550. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1551. */
  1552. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1553. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1554. amdgpu_crtc->crtc_id);
  1555. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1556. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1557. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1558. }
  1559. /*
  1560. * update the info frames with the data from the current display mode
  1561. */
  1562. static void dce_v11_0_afmt_setmode(struct drm_encoder *encoder,
  1563. struct drm_display_mode *mode)
  1564. {
  1565. struct drm_device *dev = encoder->dev;
  1566. struct amdgpu_device *adev = dev->dev_private;
  1567. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1568. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1569. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1570. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1571. struct hdmi_avi_infoframe frame;
  1572. ssize_t err;
  1573. u32 tmp;
  1574. int bpc = 8;
  1575. if (!dig || !dig->afmt)
  1576. return;
  1577. /* Silent, r600_hdmi_enable will raise WARN for us */
  1578. if (!dig->afmt->enabled)
  1579. return;
  1580. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1581. if (encoder->crtc) {
  1582. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1583. bpc = amdgpu_crtc->bpc;
  1584. }
  1585. /* disable audio prior to setting up hw */
  1586. dig->afmt->pin = dce_v11_0_audio_get_pin(adev);
  1587. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1588. dce_v11_0_audio_set_dto(encoder, mode->clock);
  1589. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1590. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1591. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1592. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1593. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1594. switch (bpc) {
  1595. case 0:
  1596. case 6:
  1597. case 8:
  1598. case 16:
  1599. default:
  1600. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1601. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1602. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1603. connector->name, bpc);
  1604. break;
  1605. case 10:
  1606. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1607. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1608. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1609. connector->name);
  1610. break;
  1611. case 12:
  1612. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1613. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1614. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1615. connector->name);
  1616. break;
  1617. }
  1618. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1619. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1620. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1621. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1622. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1623. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1624. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1625. /* enable audio info frames (frames won't be set until audio is enabled) */
  1626. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1627. /* required for audio info values to be updated */
  1628. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1629. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1630. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1631. /* required for audio info values to be updated */
  1632. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1633. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1634. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1635. /* anything other than 0 */
  1636. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1637. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1638. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1639. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1640. /* set the default audio delay */
  1641. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1642. /* should be suffient for all audio modes and small enough for all hblanks */
  1643. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1644. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1645. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1646. /* allow 60958 channel status fields to be updated */
  1647. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1648. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1649. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1650. if (bpc > 8)
  1651. /* clear SW CTS value */
  1652. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1653. else
  1654. /* select SW CTS value */
  1655. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1656. /* allow hw to sent ACR packets when required */
  1657. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1658. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1659. dce_v11_0_afmt_update_ACR(encoder, mode->clock);
  1660. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1661. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1662. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1663. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1664. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1665. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1666. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1667. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1668. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1669. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1670. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1671. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1672. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1673. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1674. dce_v11_0_audio_write_speaker_allocation(encoder);
  1675. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1676. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1677. dce_v11_0_afmt_audio_select_pin(encoder);
  1678. dce_v11_0_audio_write_sad_regs(encoder);
  1679. dce_v11_0_audio_write_latency_fields(encoder, mode);
  1680. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1681. if (err < 0) {
  1682. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1683. return;
  1684. }
  1685. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1686. if (err < 0) {
  1687. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1688. return;
  1689. }
  1690. dce_v11_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1691. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1692. /* enable AVI info frames */
  1693. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1694. /* required for audio info values to be updated */
  1695. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1696. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1697. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1698. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1699. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1700. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1701. /* send audio packets */
  1702. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1703. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1704. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1705. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1706. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1707. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1708. /* enable audio after to setting up hw */
  1709. dce_v11_0_audio_enable(adev, dig->afmt->pin, true);
  1710. }
  1711. static void dce_v11_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1712. {
  1713. struct drm_device *dev = encoder->dev;
  1714. struct amdgpu_device *adev = dev->dev_private;
  1715. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1716. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1717. if (!dig || !dig->afmt)
  1718. return;
  1719. /* Silent, r600_hdmi_enable will raise WARN for us */
  1720. if (enable && dig->afmt->enabled)
  1721. return;
  1722. if (!enable && !dig->afmt->enabled)
  1723. return;
  1724. if (!enable && dig->afmt->pin) {
  1725. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1726. dig->afmt->pin = NULL;
  1727. }
  1728. dig->afmt->enabled = enable;
  1729. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1730. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1731. }
  1732. static int dce_v11_0_afmt_init(struct amdgpu_device *adev)
  1733. {
  1734. int i;
  1735. for (i = 0; i < adev->mode_info.num_dig; i++)
  1736. adev->mode_info.afmt[i] = NULL;
  1737. /* DCE11 has audio blocks tied to DIG encoders */
  1738. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1739. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1740. if (adev->mode_info.afmt[i]) {
  1741. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1742. adev->mode_info.afmt[i]->id = i;
  1743. } else {
  1744. int j;
  1745. for (j = 0; j < i; j++) {
  1746. kfree(adev->mode_info.afmt[j]);
  1747. adev->mode_info.afmt[j] = NULL;
  1748. }
  1749. return -ENOMEM;
  1750. }
  1751. }
  1752. return 0;
  1753. }
  1754. static void dce_v11_0_afmt_fini(struct amdgpu_device *adev)
  1755. {
  1756. int i;
  1757. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1758. kfree(adev->mode_info.afmt[i]);
  1759. adev->mode_info.afmt[i] = NULL;
  1760. }
  1761. }
  1762. static const u32 vga_control_regs[6] =
  1763. {
  1764. mmD1VGA_CONTROL,
  1765. mmD2VGA_CONTROL,
  1766. mmD3VGA_CONTROL,
  1767. mmD4VGA_CONTROL,
  1768. mmD5VGA_CONTROL,
  1769. mmD6VGA_CONTROL,
  1770. };
  1771. static void dce_v11_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1772. {
  1773. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1774. struct drm_device *dev = crtc->dev;
  1775. struct amdgpu_device *adev = dev->dev_private;
  1776. u32 vga_control;
  1777. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1778. if (enable)
  1779. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1780. else
  1781. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1782. }
  1783. static void dce_v11_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1784. {
  1785. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1786. struct drm_device *dev = crtc->dev;
  1787. struct amdgpu_device *adev = dev->dev_private;
  1788. if (enable)
  1789. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1790. else
  1791. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1792. }
  1793. static int dce_v11_0_crtc_do_set_base(struct drm_crtc *crtc,
  1794. struct drm_framebuffer *fb,
  1795. int x, int y, int atomic)
  1796. {
  1797. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1798. struct drm_device *dev = crtc->dev;
  1799. struct amdgpu_device *adev = dev->dev_private;
  1800. struct amdgpu_framebuffer *amdgpu_fb;
  1801. struct drm_framebuffer *target_fb;
  1802. struct drm_gem_object *obj;
  1803. struct amdgpu_bo *rbo;
  1804. uint64_t fb_location, tiling_flags;
  1805. uint32_t fb_format, fb_pitch_pixels;
  1806. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1807. u32 pipe_config;
  1808. u32 tmp, viewport_w, viewport_h;
  1809. int r;
  1810. bool bypass_lut = false;
  1811. /* no fb bound */
  1812. if (!atomic && !crtc->primary->fb) {
  1813. DRM_DEBUG_KMS("No FB bound\n");
  1814. return 0;
  1815. }
  1816. if (atomic) {
  1817. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1818. target_fb = fb;
  1819. } else {
  1820. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1821. target_fb = crtc->primary->fb;
  1822. }
  1823. /* If atomic, assume fb object is pinned & idle & fenced and
  1824. * just update base pointers
  1825. */
  1826. obj = amdgpu_fb->obj;
  1827. rbo = gem_to_amdgpu_bo(obj);
  1828. r = amdgpu_bo_reserve(rbo, false);
  1829. if (unlikely(r != 0))
  1830. return r;
  1831. if (atomic) {
  1832. fb_location = amdgpu_bo_gpu_offset(rbo);
  1833. } else {
  1834. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1835. if (unlikely(r != 0)) {
  1836. amdgpu_bo_unreserve(rbo);
  1837. return -EINVAL;
  1838. }
  1839. }
  1840. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1841. amdgpu_bo_unreserve(rbo);
  1842. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1843. switch (target_fb->pixel_format) {
  1844. case DRM_FORMAT_C8:
  1845. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1846. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1847. break;
  1848. case DRM_FORMAT_XRGB4444:
  1849. case DRM_FORMAT_ARGB4444:
  1850. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1851. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1852. #ifdef __BIG_ENDIAN
  1853. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1854. ENDIAN_8IN16);
  1855. #endif
  1856. break;
  1857. case DRM_FORMAT_XRGB1555:
  1858. case DRM_FORMAT_ARGB1555:
  1859. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1860. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1861. #ifdef __BIG_ENDIAN
  1862. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1863. ENDIAN_8IN16);
  1864. #endif
  1865. break;
  1866. case DRM_FORMAT_BGRX5551:
  1867. case DRM_FORMAT_BGRA5551:
  1868. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1869. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1870. #ifdef __BIG_ENDIAN
  1871. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1872. ENDIAN_8IN16);
  1873. #endif
  1874. break;
  1875. case DRM_FORMAT_RGB565:
  1876. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1877. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1878. #ifdef __BIG_ENDIAN
  1879. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1880. ENDIAN_8IN16);
  1881. #endif
  1882. break;
  1883. case DRM_FORMAT_XRGB8888:
  1884. case DRM_FORMAT_ARGB8888:
  1885. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1886. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1887. #ifdef __BIG_ENDIAN
  1888. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1889. ENDIAN_8IN32);
  1890. #endif
  1891. break;
  1892. case DRM_FORMAT_XRGB2101010:
  1893. case DRM_FORMAT_ARGB2101010:
  1894. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1895. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1896. #ifdef __BIG_ENDIAN
  1897. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1898. ENDIAN_8IN32);
  1899. #endif
  1900. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1901. bypass_lut = true;
  1902. break;
  1903. case DRM_FORMAT_BGRX1010102:
  1904. case DRM_FORMAT_BGRA1010102:
  1905. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1906. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1907. #ifdef __BIG_ENDIAN
  1908. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1909. ENDIAN_8IN32);
  1910. #endif
  1911. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1912. bypass_lut = true;
  1913. break;
  1914. default:
  1915. DRM_ERROR("Unsupported screen format %s\n",
  1916. drm_get_format_name(target_fb->pixel_format));
  1917. return -EINVAL;
  1918. }
  1919. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1920. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1921. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1922. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1923. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1924. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1925. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1926. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1927. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1928. ARRAY_2D_TILED_THIN1);
  1929. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1930. tile_split);
  1931. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1932. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1933. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1934. mtaspect);
  1935. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1936. ADDR_SURF_MICRO_TILING_DISPLAY);
  1937. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1938. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1939. ARRAY_1D_TILED_THIN1);
  1940. }
  1941. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1942. pipe_config);
  1943. dce_v11_0_vga_enable(crtc, false);
  1944. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1945. upper_32_bits(fb_location));
  1946. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1947. upper_32_bits(fb_location));
  1948. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1949. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1950. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1951. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1952. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1953. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1954. /*
  1955. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1956. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1957. * retain the full precision throughout the pipeline.
  1958. */
  1959. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1960. if (bypass_lut)
  1961. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1962. else
  1963. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1964. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1965. if (bypass_lut)
  1966. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1967. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1968. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1969. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1970. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1971. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1972. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1973. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1974. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1975. dce_v11_0_grph_enable(crtc, true);
  1976. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1977. target_fb->height);
  1978. x &= ~3;
  1979. y &= ~1;
  1980. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1981. (x << 16) | y);
  1982. viewport_w = crtc->mode.hdisplay;
  1983. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1984. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1985. (viewport_w << 16) | viewport_h);
  1986. /* pageflip setup */
  1987. /* make sure flip is at vb rather than hb */
  1988. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1989. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1990. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1991. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1992. /* set pageflip to happen only at start of vblank interval (front porch) */
  1993. WREG32(mmCRTC_MASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1994. if (!atomic && fb && fb != crtc->primary->fb) {
  1995. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1996. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1997. r = amdgpu_bo_reserve(rbo, false);
  1998. if (unlikely(r != 0))
  1999. return r;
  2000. amdgpu_bo_unpin(rbo);
  2001. amdgpu_bo_unreserve(rbo);
  2002. }
  2003. /* Bytes per pixel may have changed */
  2004. dce_v11_0_bandwidth_update(adev);
  2005. return 0;
  2006. }
  2007. static void dce_v11_0_set_interleave(struct drm_crtc *crtc,
  2008. struct drm_display_mode *mode)
  2009. {
  2010. struct drm_device *dev = crtc->dev;
  2011. struct amdgpu_device *adev = dev->dev_private;
  2012. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2013. u32 tmp;
  2014. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2015. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2016. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2017. else
  2018. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2019. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2020. }
  2021. static void dce_v11_0_crtc_load_lut(struct drm_crtc *crtc)
  2022. {
  2023. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2024. struct drm_device *dev = crtc->dev;
  2025. struct amdgpu_device *adev = dev->dev_private;
  2026. int i;
  2027. u32 tmp;
  2028. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2029. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2030. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2031. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2032. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2033. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2034. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2035. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2036. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2037. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2038. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2039. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2040. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2041. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2042. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2043. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2044. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2045. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2046. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2047. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2048. for (i = 0; i < 256; i++) {
  2049. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2050. (amdgpu_crtc->lut_r[i] << 20) |
  2051. (amdgpu_crtc->lut_g[i] << 10) |
  2052. (amdgpu_crtc->lut_b[i] << 0));
  2053. }
  2054. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2055. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2056. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2057. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, 0);
  2058. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2059. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2060. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2061. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2062. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2063. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2064. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2065. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2066. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2067. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2068. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2069. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2070. /* XXX this only needs to be programmed once per crtc at startup,
  2071. * not sure where the best place for it is
  2072. */
  2073. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2074. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2075. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2076. }
  2077. static int dce_v11_0_pick_dig_encoder(struct drm_encoder *encoder)
  2078. {
  2079. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2080. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2081. switch (amdgpu_encoder->encoder_id) {
  2082. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2083. if (dig->linkb)
  2084. return 1;
  2085. else
  2086. return 0;
  2087. break;
  2088. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2089. if (dig->linkb)
  2090. return 3;
  2091. else
  2092. return 2;
  2093. break;
  2094. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2095. if (dig->linkb)
  2096. return 5;
  2097. else
  2098. return 4;
  2099. break;
  2100. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2101. return 6;
  2102. break;
  2103. default:
  2104. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2105. return 0;
  2106. }
  2107. }
  2108. /**
  2109. * dce_v11_0_pick_pll - Allocate a PPLL for use by the crtc.
  2110. *
  2111. * @crtc: drm crtc
  2112. *
  2113. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2114. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2115. * monitors a dedicated PPLL must be used. If a particular board has
  2116. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2117. * as there is no need to program the PLL itself. If we are not able to
  2118. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2119. * avoid messing up an existing monitor.
  2120. *
  2121. * Asic specific PLL information
  2122. *
  2123. * DCE 10.x
  2124. * Tonga
  2125. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2126. * CI
  2127. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2128. *
  2129. */
  2130. static u32 dce_v11_0_pick_pll(struct drm_crtc *crtc)
  2131. {
  2132. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2133. struct drm_device *dev = crtc->dev;
  2134. struct amdgpu_device *adev = dev->dev_private;
  2135. u32 pll_in_use;
  2136. int pll;
  2137. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2138. if (adev->clock.dp_extclk)
  2139. /* skip PPLL programming if using ext clock */
  2140. return ATOM_PPLL_INVALID;
  2141. else {
  2142. /* use the same PPLL for all DP monitors */
  2143. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2144. if (pll != ATOM_PPLL_INVALID)
  2145. return pll;
  2146. }
  2147. } else {
  2148. /* use the same PPLL for all monitors with the same clock */
  2149. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2150. if (pll != ATOM_PPLL_INVALID)
  2151. return pll;
  2152. }
  2153. /* XXX need to determine what plls are available on each DCE11 part */
  2154. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2155. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY) {
  2156. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2157. return ATOM_PPLL1;
  2158. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2159. return ATOM_PPLL0;
  2160. DRM_ERROR("unable to allocate a PPLL\n");
  2161. return ATOM_PPLL_INVALID;
  2162. } else {
  2163. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2164. return ATOM_PPLL2;
  2165. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2166. return ATOM_PPLL1;
  2167. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2168. return ATOM_PPLL0;
  2169. DRM_ERROR("unable to allocate a PPLL\n");
  2170. return ATOM_PPLL_INVALID;
  2171. }
  2172. return ATOM_PPLL_INVALID;
  2173. }
  2174. static void dce_v11_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2175. {
  2176. struct amdgpu_device *adev = crtc->dev->dev_private;
  2177. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2178. uint32_t cur_lock;
  2179. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2180. if (lock)
  2181. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2182. else
  2183. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2184. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2185. }
  2186. static void dce_v11_0_hide_cursor(struct drm_crtc *crtc)
  2187. {
  2188. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2189. struct amdgpu_device *adev = crtc->dev->dev_private;
  2190. u32 tmp;
  2191. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2192. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2193. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2194. }
  2195. static void dce_v11_0_show_cursor(struct drm_crtc *crtc)
  2196. {
  2197. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2198. struct amdgpu_device *adev = crtc->dev->dev_private;
  2199. u32 tmp;
  2200. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2201. upper_32_bits(amdgpu_crtc->cursor_addr));
  2202. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2203. lower_32_bits(amdgpu_crtc->cursor_addr));
  2204. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2205. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2206. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2207. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2208. }
  2209. static int dce_v11_0_cursor_move_locked(struct drm_crtc *crtc,
  2210. int x, int y)
  2211. {
  2212. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2213. struct amdgpu_device *adev = crtc->dev->dev_private;
  2214. int xorigin = 0, yorigin = 0;
  2215. /* avivo cursor are offset into the total surface */
  2216. x += crtc->x;
  2217. y += crtc->y;
  2218. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2219. if (x < 0) {
  2220. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2221. x = 0;
  2222. }
  2223. if (y < 0) {
  2224. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2225. y = 0;
  2226. }
  2227. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2228. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2229. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2230. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2231. amdgpu_crtc->cursor_x = x;
  2232. amdgpu_crtc->cursor_y = y;
  2233. return 0;
  2234. }
  2235. static int dce_v11_0_crtc_cursor_move(struct drm_crtc *crtc,
  2236. int x, int y)
  2237. {
  2238. int ret;
  2239. dce_v11_0_lock_cursor(crtc, true);
  2240. ret = dce_v11_0_cursor_move_locked(crtc, x, y);
  2241. dce_v11_0_lock_cursor(crtc, false);
  2242. return ret;
  2243. }
  2244. static int dce_v11_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2245. struct drm_file *file_priv,
  2246. uint32_t handle,
  2247. uint32_t width,
  2248. uint32_t height,
  2249. int32_t hot_x,
  2250. int32_t hot_y)
  2251. {
  2252. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2253. struct drm_gem_object *obj;
  2254. struct amdgpu_bo *aobj;
  2255. int ret;
  2256. if (!handle) {
  2257. /* turn off cursor */
  2258. dce_v11_0_hide_cursor(crtc);
  2259. obj = NULL;
  2260. goto unpin;
  2261. }
  2262. if ((width > amdgpu_crtc->max_cursor_width) ||
  2263. (height > amdgpu_crtc->max_cursor_height)) {
  2264. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2265. return -EINVAL;
  2266. }
  2267. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2268. if (!obj) {
  2269. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2270. return -ENOENT;
  2271. }
  2272. aobj = gem_to_amdgpu_bo(obj);
  2273. ret = amdgpu_bo_reserve(aobj, false);
  2274. if (ret != 0) {
  2275. drm_gem_object_unreference_unlocked(obj);
  2276. return ret;
  2277. }
  2278. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2279. amdgpu_bo_unreserve(aobj);
  2280. if (ret) {
  2281. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2282. drm_gem_object_unreference_unlocked(obj);
  2283. return ret;
  2284. }
  2285. amdgpu_crtc->cursor_width = width;
  2286. amdgpu_crtc->cursor_height = height;
  2287. dce_v11_0_lock_cursor(crtc, true);
  2288. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2289. hot_y != amdgpu_crtc->cursor_hot_y) {
  2290. int x, y;
  2291. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2292. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2293. dce_v11_0_cursor_move_locked(crtc, x, y);
  2294. amdgpu_crtc->cursor_hot_x = hot_x;
  2295. amdgpu_crtc->cursor_hot_y = hot_y;
  2296. }
  2297. dce_v11_0_show_cursor(crtc);
  2298. dce_v11_0_lock_cursor(crtc, false);
  2299. unpin:
  2300. if (amdgpu_crtc->cursor_bo) {
  2301. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2302. ret = amdgpu_bo_reserve(aobj, false);
  2303. if (likely(ret == 0)) {
  2304. amdgpu_bo_unpin(aobj);
  2305. amdgpu_bo_unreserve(aobj);
  2306. }
  2307. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2308. }
  2309. amdgpu_crtc->cursor_bo = obj;
  2310. return 0;
  2311. }
  2312. static void dce_v11_0_cursor_reset(struct drm_crtc *crtc)
  2313. {
  2314. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2315. if (amdgpu_crtc->cursor_bo) {
  2316. dce_v11_0_lock_cursor(crtc, true);
  2317. dce_v11_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2318. amdgpu_crtc->cursor_y);
  2319. dce_v11_0_show_cursor(crtc);
  2320. dce_v11_0_lock_cursor(crtc, false);
  2321. }
  2322. }
  2323. static void dce_v11_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2324. u16 *blue, uint32_t start, uint32_t size)
  2325. {
  2326. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2327. int end = (start + size > 256) ? 256 : start + size, i;
  2328. /* userspace palettes are always correct as is */
  2329. for (i = start; i < end; i++) {
  2330. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2331. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2332. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2333. }
  2334. dce_v11_0_crtc_load_lut(crtc);
  2335. }
  2336. static void dce_v11_0_crtc_destroy(struct drm_crtc *crtc)
  2337. {
  2338. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2339. drm_crtc_cleanup(crtc);
  2340. kfree(amdgpu_crtc);
  2341. }
  2342. static const struct drm_crtc_funcs dce_v11_0_crtc_funcs = {
  2343. .cursor_set2 = dce_v11_0_crtc_cursor_set2,
  2344. .cursor_move = dce_v11_0_crtc_cursor_move,
  2345. .gamma_set = dce_v11_0_crtc_gamma_set,
  2346. .set_config = amdgpu_crtc_set_config,
  2347. .destroy = dce_v11_0_crtc_destroy,
  2348. .page_flip = amdgpu_crtc_page_flip,
  2349. };
  2350. static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2351. {
  2352. struct drm_device *dev = crtc->dev;
  2353. struct amdgpu_device *adev = dev->dev_private;
  2354. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2355. unsigned type;
  2356. switch (mode) {
  2357. case DRM_MODE_DPMS_ON:
  2358. amdgpu_crtc->enabled = true;
  2359. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2360. dce_v11_0_vga_enable(crtc, true);
  2361. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2362. dce_v11_0_vga_enable(crtc, false);
  2363. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2364. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2365. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2366. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2367. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  2368. dce_v11_0_crtc_load_lut(crtc);
  2369. break;
  2370. case DRM_MODE_DPMS_STANDBY:
  2371. case DRM_MODE_DPMS_SUSPEND:
  2372. case DRM_MODE_DPMS_OFF:
  2373. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  2374. if (amdgpu_crtc->enabled) {
  2375. dce_v11_0_vga_enable(crtc, true);
  2376. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2377. dce_v11_0_vga_enable(crtc, false);
  2378. }
  2379. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2380. amdgpu_crtc->enabled = false;
  2381. break;
  2382. }
  2383. /* adjust pm to dpms */
  2384. amdgpu_pm_compute_clocks(adev);
  2385. }
  2386. static void dce_v11_0_crtc_prepare(struct drm_crtc *crtc)
  2387. {
  2388. /* disable crtc pair power gating before programming */
  2389. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2390. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2391. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2392. }
  2393. static void dce_v11_0_crtc_commit(struct drm_crtc *crtc)
  2394. {
  2395. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2396. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2397. }
  2398. static void dce_v11_0_crtc_disable(struct drm_crtc *crtc)
  2399. {
  2400. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2401. struct drm_device *dev = crtc->dev;
  2402. struct amdgpu_device *adev = dev->dev_private;
  2403. struct amdgpu_atom_ss ss;
  2404. int i;
  2405. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2406. if (crtc->primary->fb) {
  2407. int r;
  2408. struct amdgpu_framebuffer *amdgpu_fb;
  2409. struct amdgpu_bo *rbo;
  2410. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2411. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2412. r = amdgpu_bo_reserve(rbo, false);
  2413. if (unlikely(r))
  2414. DRM_ERROR("failed to reserve rbo before unpin\n");
  2415. else {
  2416. amdgpu_bo_unpin(rbo);
  2417. amdgpu_bo_unreserve(rbo);
  2418. }
  2419. }
  2420. /* disable the GRPH */
  2421. dce_v11_0_grph_enable(crtc, false);
  2422. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2423. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2424. if (adev->mode_info.crtcs[i] &&
  2425. adev->mode_info.crtcs[i]->enabled &&
  2426. i != amdgpu_crtc->crtc_id &&
  2427. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2428. /* one other crtc is using this pll don't turn
  2429. * off the pll
  2430. */
  2431. goto done;
  2432. }
  2433. }
  2434. switch (amdgpu_crtc->pll_id) {
  2435. case ATOM_PPLL0:
  2436. case ATOM_PPLL1:
  2437. case ATOM_PPLL2:
  2438. /* disable the ppll */
  2439. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2440. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2441. break;
  2442. default:
  2443. break;
  2444. }
  2445. done:
  2446. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2447. amdgpu_crtc->adjusted_clock = 0;
  2448. amdgpu_crtc->encoder = NULL;
  2449. amdgpu_crtc->connector = NULL;
  2450. }
  2451. static int dce_v11_0_crtc_mode_set(struct drm_crtc *crtc,
  2452. struct drm_display_mode *mode,
  2453. struct drm_display_mode *adjusted_mode,
  2454. int x, int y, struct drm_framebuffer *old_fb)
  2455. {
  2456. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2457. if (!amdgpu_crtc->adjusted_clock)
  2458. return -EINVAL;
  2459. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2460. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2461. dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2462. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2463. amdgpu_atombios_crtc_scaler_setup(crtc);
  2464. dce_v11_0_cursor_reset(crtc);
  2465. /* update the hw version fpr dpm */
  2466. amdgpu_crtc->hw_mode = *adjusted_mode;
  2467. return 0;
  2468. }
  2469. static bool dce_v11_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2470. const struct drm_display_mode *mode,
  2471. struct drm_display_mode *adjusted_mode)
  2472. {
  2473. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2474. struct drm_device *dev = crtc->dev;
  2475. struct drm_encoder *encoder;
  2476. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2477. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2478. if (encoder->crtc == crtc) {
  2479. amdgpu_crtc->encoder = encoder;
  2480. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2481. break;
  2482. }
  2483. }
  2484. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2485. amdgpu_crtc->encoder = NULL;
  2486. amdgpu_crtc->connector = NULL;
  2487. return false;
  2488. }
  2489. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2490. return false;
  2491. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2492. return false;
  2493. /* pick pll */
  2494. amdgpu_crtc->pll_id = dce_v11_0_pick_pll(crtc);
  2495. /* if we can't get a PPLL for a non-DP encoder, fail */
  2496. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2497. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2498. return false;
  2499. return true;
  2500. }
  2501. static int dce_v11_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2502. struct drm_framebuffer *old_fb)
  2503. {
  2504. return dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2505. }
  2506. static int dce_v11_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2507. struct drm_framebuffer *fb,
  2508. int x, int y, enum mode_set_atomic state)
  2509. {
  2510. return dce_v11_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2511. }
  2512. static const struct drm_crtc_helper_funcs dce_v11_0_crtc_helper_funcs = {
  2513. .dpms = dce_v11_0_crtc_dpms,
  2514. .mode_fixup = dce_v11_0_crtc_mode_fixup,
  2515. .mode_set = dce_v11_0_crtc_mode_set,
  2516. .mode_set_base = dce_v11_0_crtc_set_base,
  2517. .mode_set_base_atomic = dce_v11_0_crtc_set_base_atomic,
  2518. .prepare = dce_v11_0_crtc_prepare,
  2519. .commit = dce_v11_0_crtc_commit,
  2520. .load_lut = dce_v11_0_crtc_load_lut,
  2521. .disable = dce_v11_0_crtc_disable,
  2522. };
  2523. static int dce_v11_0_crtc_init(struct amdgpu_device *adev, int index)
  2524. {
  2525. struct amdgpu_crtc *amdgpu_crtc;
  2526. int i;
  2527. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2528. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2529. if (amdgpu_crtc == NULL)
  2530. return -ENOMEM;
  2531. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v11_0_crtc_funcs);
  2532. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2533. amdgpu_crtc->crtc_id = index;
  2534. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2535. amdgpu_crtc->max_cursor_width = 128;
  2536. amdgpu_crtc->max_cursor_height = 128;
  2537. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2538. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2539. for (i = 0; i < 256; i++) {
  2540. amdgpu_crtc->lut_r[i] = i << 2;
  2541. amdgpu_crtc->lut_g[i] = i << 2;
  2542. amdgpu_crtc->lut_b[i] = i << 2;
  2543. }
  2544. switch (amdgpu_crtc->crtc_id) {
  2545. case 0:
  2546. default:
  2547. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2548. break;
  2549. case 1:
  2550. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2551. break;
  2552. case 2:
  2553. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2554. break;
  2555. case 3:
  2556. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2557. break;
  2558. case 4:
  2559. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2560. break;
  2561. case 5:
  2562. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2563. break;
  2564. }
  2565. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2566. amdgpu_crtc->adjusted_clock = 0;
  2567. amdgpu_crtc->encoder = NULL;
  2568. amdgpu_crtc->connector = NULL;
  2569. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v11_0_crtc_helper_funcs);
  2570. return 0;
  2571. }
  2572. static int dce_v11_0_early_init(void *handle)
  2573. {
  2574. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2575. adev->audio_endpt_rreg = &dce_v11_0_audio_endpt_rreg;
  2576. adev->audio_endpt_wreg = &dce_v11_0_audio_endpt_wreg;
  2577. dce_v11_0_set_display_funcs(adev);
  2578. dce_v11_0_set_irq_funcs(adev);
  2579. switch (adev->asic_type) {
  2580. case CHIP_CARRIZO:
  2581. adev->mode_info.num_crtc = 3;
  2582. adev->mode_info.num_hpd = 6;
  2583. adev->mode_info.num_dig = 9;
  2584. break;
  2585. case CHIP_STONEY:
  2586. adev->mode_info.num_crtc = 2;
  2587. adev->mode_info.num_hpd = 6;
  2588. adev->mode_info.num_dig = 9;
  2589. break;
  2590. default:
  2591. /* FIXME: not supported yet */
  2592. return -EINVAL;
  2593. }
  2594. return 0;
  2595. }
  2596. static int dce_v11_0_sw_init(void *handle)
  2597. {
  2598. int r, i;
  2599. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2600. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2601. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2602. if (r)
  2603. return r;
  2604. }
  2605. for (i = 8; i < 20; i += 2) {
  2606. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2607. if (r)
  2608. return r;
  2609. }
  2610. /* HPD hotplug */
  2611. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2612. if (r)
  2613. return r;
  2614. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2615. adev->ddev->mode_config.max_width = 16384;
  2616. adev->ddev->mode_config.max_height = 16384;
  2617. adev->ddev->mode_config.preferred_depth = 24;
  2618. adev->ddev->mode_config.prefer_shadow = 1;
  2619. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2620. r = amdgpu_modeset_create_props(adev);
  2621. if (r)
  2622. return r;
  2623. adev->ddev->mode_config.max_width = 16384;
  2624. adev->ddev->mode_config.max_height = 16384;
  2625. /* allocate crtcs */
  2626. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2627. r = dce_v11_0_crtc_init(adev, i);
  2628. if (r)
  2629. return r;
  2630. }
  2631. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2632. amdgpu_print_display_setup(adev->ddev);
  2633. else
  2634. return -EINVAL;
  2635. /* setup afmt */
  2636. r = dce_v11_0_afmt_init(adev);
  2637. if (r)
  2638. return r;
  2639. r = dce_v11_0_audio_init(adev);
  2640. if (r)
  2641. return r;
  2642. drm_kms_helper_poll_init(adev->ddev);
  2643. adev->mode_info.mode_config_initialized = true;
  2644. return 0;
  2645. }
  2646. static int dce_v11_0_sw_fini(void *handle)
  2647. {
  2648. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2649. kfree(adev->mode_info.bios_hardcoded_edid);
  2650. drm_kms_helper_poll_fini(adev->ddev);
  2651. dce_v11_0_audio_fini(adev);
  2652. dce_v11_0_afmt_fini(adev);
  2653. adev->mode_info.mode_config_initialized = false;
  2654. return 0;
  2655. }
  2656. static int dce_v11_0_hw_init(void *handle)
  2657. {
  2658. int i;
  2659. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2660. dce_v11_0_init_golden_registers(adev);
  2661. /* init dig PHYs, disp eng pll */
  2662. amdgpu_atombios_crtc_powergate_init(adev);
  2663. amdgpu_atombios_encoder_init_dig(adev);
  2664. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2665. /* initialize hpd */
  2666. dce_v11_0_hpd_init(adev);
  2667. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2668. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2669. }
  2670. dce_v11_0_pageflip_interrupt_init(adev);
  2671. return 0;
  2672. }
  2673. static int dce_v11_0_hw_fini(void *handle)
  2674. {
  2675. int i;
  2676. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2677. dce_v11_0_hpd_fini(adev);
  2678. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2679. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2680. }
  2681. dce_v11_0_pageflip_interrupt_fini(adev);
  2682. return 0;
  2683. }
  2684. static int dce_v11_0_suspend(void *handle)
  2685. {
  2686. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2687. amdgpu_atombios_scratch_regs_save(adev);
  2688. return dce_v11_0_hw_fini(handle);
  2689. }
  2690. static int dce_v11_0_resume(void *handle)
  2691. {
  2692. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2693. int ret;
  2694. ret = dce_v11_0_hw_init(handle);
  2695. amdgpu_atombios_scratch_regs_restore(adev);
  2696. /* turn on the BL */
  2697. if (adev->mode_info.bl_encoder) {
  2698. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2699. adev->mode_info.bl_encoder);
  2700. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2701. bl_level);
  2702. }
  2703. return ret;
  2704. }
  2705. static bool dce_v11_0_is_idle(void *handle)
  2706. {
  2707. return true;
  2708. }
  2709. static int dce_v11_0_wait_for_idle(void *handle)
  2710. {
  2711. return 0;
  2712. }
  2713. static void dce_v11_0_print_status(void *handle)
  2714. {
  2715. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2716. dev_info(adev->dev, "DCE 10.x registers\n");
  2717. /* XXX todo */
  2718. }
  2719. static int dce_v11_0_soft_reset(void *handle)
  2720. {
  2721. u32 srbm_soft_reset = 0, tmp;
  2722. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2723. if (dce_v11_0_is_display_hung(adev))
  2724. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2725. if (srbm_soft_reset) {
  2726. dce_v11_0_print_status((void *)adev);
  2727. tmp = RREG32(mmSRBM_SOFT_RESET);
  2728. tmp |= srbm_soft_reset;
  2729. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2730. WREG32(mmSRBM_SOFT_RESET, tmp);
  2731. tmp = RREG32(mmSRBM_SOFT_RESET);
  2732. udelay(50);
  2733. tmp &= ~srbm_soft_reset;
  2734. WREG32(mmSRBM_SOFT_RESET, tmp);
  2735. tmp = RREG32(mmSRBM_SOFT_RESET);
  2736. /* Wait a little for things to settle down */
  2737. udelay(50);
  2738. dce_v11_0_print_status((void *)adev);
  2739. }
  2740. return 0;
  2741. }
  2742. static void dce_v11_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2743. int crtc,
  2744. enum amdgpu_interrupt_state state)
  2745. {
  2746. u32 lb_interrupt_mask;
  2747. if (crtc >= adev->mode_info.num_crtc) {
  2748. DRM_DEBUG("invalid crtc %d\n", crtc);
  2749. return;
  2750. }
  2751. switch (state) {
  2752. case AMDGPU_IRQ_STATE_DISABLE:
  2753. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2754. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2755. VBLANK_INTERRUPT_MASK, 0);
  2756. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2757. break;
  2758. case AMDGPU_IRQ_STATE_ENABLE:
  2759. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2760. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2761. VBLANK_INTERRUPT_MASK, 1);
  2762. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2763. break;
  2764. default:
  2765. break;
  2766. }
  2767. }
  2768. static void dce_v11_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2769. int crtc,
  2770. enum amdgpu_interrupt_state state)
  2771. {
  2772. u32 lb_interrupt_mask;
  2773. if (crtc >= adev->mode_info.num_crtc) {
  2774. DRM_DEBUG("invalid crtc %d\n", crtc);
  2775. return;
  2776. }
  2777. switch (state) {
  2778. case AMDGPU_IRQ_STATE_DISABLE:
  2779. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2780. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2781. VLINE_INTERRUPT_MASK, 0);
  2782. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2783. break;
  2784. case AMDGPU_IRQ_STATE_ENABLE:
  2785. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2786. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2787. VLINE_INTERRUPT_MASK, 1);
  2788. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2789. break;
  2790. default:
  2791. break;
  2792. }
  2793. }
  2794. static int dce_v11_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2795. struct amdgpu_irq_src *source,
  2796. unsigned hpd,
  2797. enum amdgpu_interrupt_state state)
  2798. {
  2799. u32 tmp;
  2800. if (hpd >= adev->mode_info.num_hpd) {
  2801. DRM_DEBUG("invalid hdp %d\n", hpd);
  2802. return 0;
  2803. }
  2804. switch (state) {
  2805. case AMDGPU_IRQ_STATE_DISABLE:
  2806. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2807. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2808. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2809. break;
  2810. case AMDGPU_IRQ_STATE_ENABLE:
  2811. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2812. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2813. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2814. break;
  2815. default:
  2816. break;
  2817. }
  2818. return 0;
  2819. }
  2820. static int dce_v11_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2821. struct amdgpu_irq_src *source,
  2822. unsigned type,
  2823. enum amdgpu_interrupt_state state)
  2824. {
  2825. switch (type) {
  2826. case AMDGPU_CRTC_IRQ_VBLANK1:
  2827. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2828. break;
  2829. case AMDGPU_CRTC_IRQ_VBLANK2:
  2830. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2831. break;
  2832. case AMDGPU_CRTC_IRQ_VBLANK3:
  2833. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2834. break;
  2835. case AMDGPU_CRTC_IRQ_VBLANK4:
  2836. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2837. break;
  2838. case AMDGPU_CRTC_IRQ_VBLANK5:
  2839. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2840. break;
  2841. case AMDGPU_CRTC_IRQ_VBLANK6:
  2842. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2843. break;
  2844. case AMDGPU_CRTC_IRQ_VLINE1:
  2845. dce_v11_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2846. break;
  2847. case AMDGPU_CRTC_IRQ_VLINE2:
  2848. dce_v11_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2849. break;
  2850. case AMDGPU_CRTC_IRQ_VLINE3:
  2851. dce_v11_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2852. break;
  2853. case AMDGPU_CRTC_IRQ_VLINE4:
  2854. dce_v11_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2855. break;
  2856. case AMDGPU_CRTC_IRQ_VLINE5:
  2857. dce_v11_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2858. break;
  2859. case AMDGPU_CRTC_IRQ_VLINE6:
  2860. dce_v11_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2861. break;
  2862. default:
  2863. break;
  2864. }
  2865. return 0;
  2866. }
  2867. static int dce_v11_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2868. struct amdgpu_irq_src *src,
  2869. unsigned type,
  2870. enum amdgpu_interrupt_state state)
  2871. {
  2872. u32 reg;
  2873. if (type >= adev->mode_info.num_crtc) {
  2874. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2875. return -EINVAL;
  2876. }
  2877. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2878. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2879. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2880. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2881. else
  2882. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2883. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2884. return 0;
  2885. }
  2886. static int dce_v11_0_pageflip_irq(struct amdgpu_device *adev,
  2887. struct amdgpu_irq_src *source,
  2888. struct amdgpu_iv_entry *entry)
  2889. {
  2890. unsigned long flags;
  2891. unsigned crtc_id;
  2892. struct amdgpu_crtc *amdgpu_crtc;
  2893. struct amdgpu_flip_work *works;
  2894. crtc_id = (entry->src_id - 8) >> 1;
  2895. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2896. if (crtc_id >= adev->mode_info.num_crtc) {
  2897. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2898. return -EINVAL;
  2899. }
  2900. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2901. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2902. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2903. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2904. /* IRQ could occur when in initial stage */
  2905. if(amdgpu_crtc == NULL)
  2906. return 0;
  2907. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2908. works = amdgpu_crtc->pflip_works;
  2909. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2910. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2911. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2912. amdgpu_crtc->pflip_status,
  2913. AMDGPU_FLIP_SUBMITTED);
  2914. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2915. return 0;
  2916. }
  2917. /* page flip completed. clean up */
  2918. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2919. amdgpu_crtc->pflip_works = NULL;
  2920. /* wakeup usersapce */
  2921. if(works->event)
  2922. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2923. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2924. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2925. schedule_work(&works->unpin_work);
  2926. return 0;
  2927. }
  2928. static void dce_v11_0_hpd_int_ack(struct amdgpu_device *adev,
  2929. int hpd)
  2930. {
  2931. u32 tmp;
  2932. if (hpd >= adev->mode_info.num_hpd) {
  2933. DRM_DEBUG("invalid hdp %d\n", hpd);
  2934. return;
  2935. }
  2936. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2937. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2938. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2939. }
  2940. static void dce_v11_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2941. int crtc)
  2942. {
  2943. u32 tmp;
  2944. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2945. DRM_DEBUG("invalid crtc %d\n", crtc);
  2946. return;
  2947. }
  2948. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2949. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2950. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2951. }
  2952. static void dce_v11_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2953. int crtc)
  2954. {
  2955. u32 tmp;
  2956. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2957. DRM_DEBUG("invalid crtc %d\n", crtc);
  2958. return;
  2959. }
  2960. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2961. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2962. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2963. }
  2964. static int dce_v11_0_crtc_irq(struct amdgpu_device *adev,
  2965. struct amdgpu_irq_src *source,
  2966. struct amdgpu_iv_entry *entry)
  2967. {
  2968. unsigned crtc = entry->src_id - 1;
  2969. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2970. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2971. switch (entry->src_data) {
  2972. case 0: /* vblank */
  2973. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2974. dce_v11_0_crtc_vblank_int_ack(adev, crtc);
  2975. else
  2976. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2977. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2978. drm_handle_vblank(adev->ddev, crtc);
  2979. }
  2980. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2981. break;
  2982. case 1: /* vline */
  2983. if (disp_int & interrupt_status_offsets[crtc].vline)
  2984. dce_v11_0_crtc_vline_int_ack(adev, crtc);
  2985. else
  2986. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2987. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2988. break;
  2989. default:
  2990. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2991. break;
  2992. }
  2993. return 0;
  2994. }
  2995. static int dce_v11_0_hpd_irq(struct amdgpu_device *adev,
  2996. struct amdgpu_irq_src *source,
  2997. struct amdgpu_iv_entry *entry)
  2998. {
  2999. uint32_t disp_int, mask;
  3000. unsigned hpd;
  3001. if (entry->src_data >= adev->mode_info.num_hpd) {
  3002. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3003. return 0;
  3004. }
  3005. hpd = entry->src_data;
  3006. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3007. mask = interrupt_status_offsets[hpd].hpd;
  3008. if (disp_int & mask) {
  3009. dce_v11_0_hpd_int_ack(adev, hpd);
  3010. schedule_work(&adev->hotplug_work);
  3011. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3012. }
  3013. return 0;
  3014. }
  3015. static int dce_v11_0_set_clockgating_state(void *handle,
  3016. enum amd_clockgating_state state)
  3017. {
  3018. return 0;
  3019. }
  3020. static int dce_v11_0_set_powergating_state(void *handle,
  3021. enum amd_powergating_state state)
  3022. {
  3023. return 0;
  3024. }
  3025. const struct amd_ip_funcs dce_v11_0_ip_funcs = {
  3026. .early_init = dce_v11_0_early_init,
  3027. .late_init = NULL,
  3028. .sw_init = dce_v11_0_sw_init,
  3029. .sw_fini = dce_v11_0_sw_fini,
  3030. .hw_init = dce_v11_0_hw_init,
  3031. .hw_fini = dce_v11_0_hw_fini,
  3032. .suspend = dce_v11_0_suspend,
  3033. .resume = dce_v11_0_resume,
  3034. .is_idle = dce_v11_0_is_idle,
  3035. .wait_for_idle = dce_v11_0_wait_for_idle,
  3036. .soft_reset = dce_v11_0_soft_reset,
  3037. .print_status = dce_v11_0_print_status,
  3038. .set_clockgating_state = dce_v11_0_set_clockgating_state,
  3039. .set_powergating_state = dce_v11_0_set_powergating_state,
  3040. };
  3041. static void
  3042. dce_v11_0_encoder_mode_set(struct drm_encoder *encoder,
  3043. struct drm_display_mode *mode,
  3044. struct drm_display_mode *adjusted_mode)
  3045. {
  3046. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3047. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3048. /* need to call this here rather than in prepare() since we need some crtc info */
  3049. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3050. /* set scaler clears this on some chips */
  3051. dce_v11_0_set_interleave(encoder->crtc, mode);
  3052. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3053. dce_v11_0_afmt_enable(encoder, true);
  3054. dce_v11_0_afmt_setmode(encoder, adjusted_mode);
  3055. }
  3056. }
  3057. static void dce_v11_0_encoder_prepare(struct drm_encoder *encoder)
  3058. {
  3059. struct amdgpu_device *adev = encoder->dev->dev_private;
  3060. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3061. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3062. if ((amdgpu_encoder->active_device &
  3063. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3064. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3065. ENCODER_OBJECT_ID_NONE)) {
  3066. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3067. if (dig) {
  3068. dig->dig_encoder = dce_v11_0_pick_dig_encoder(encoder);
  3069. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3070. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3071. }
  3072. }
  3073. amdgpu_atombios_scratch_regs_lock(adev, true);
  3074. if (connector) {
  3075. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3076. /* select the clock/data port if it uses a router */
  3077. if (amdgpu_connector->router.cd_valid)
  3078. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3079. /* turn eDP panel on for mode set */
  3080. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3081. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3082. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3083. }
  3084. /* this is needed for the pll/ss setup to work correctly in some cases */
  3085. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3086. /* set up the FMT blocks */
  3087. dce_v11_0_program_fmt(encoder);
  3088. }
  3089. static void dce_v11_0_encoder_commit(struct drm_encoder *encoder)
  3090. {
  3091. struct drm_device *dev = encoder->dev;
  3092. struct amdgpu_device *adev = dev->dev_private;
  3093. /* need to call this here as we need the crtc set up */
  3094. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3095. amdgpu_atombios_scratch_regs_lock(adev, false);
  3096. }
  3097. static void dce_v11_0_encoder_disable(struct drm_encoder *encoder)
  3098. {
  3099. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3100. struct amdgpu_encoder_atom_dig *dig;
  3101. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3102. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3103. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3104. dce_v11_0_afmt_enable(encoder, false);
  3105. dig = amdgpu_encoder->enc_priv;
  3106. dig->dig_encoder = -1;
  3107. }
  3108. amdgpu_encoder->active_device = 0;
  3109. }
  3110. /* these are handled by the primary encoders */
  3111. static void dce_v11_0_ext_prepare(struct drm_encoder *encoder)
  3112. {
  3113. }
  3114. static void dce_v11_0_ext_commit(struct drm_encoder *encoder)
  3115. {
  3116. }
  3117. static void
  3118. dce_v11_0_ext_mode_set(struct drm_encoder *encoder,
  3119. struct drm_display_mode *mode,
  3120. struct drm_display_mode *adjusted_mode)
  3121. {
  3122. }
  3123. static void dce_v11_0_ext_disable(struct drm_encoder *encoder)
  3124. {
  3125. }
  3126. static void
  3127. dce_v11_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3128. {
  3129. }
  3130. static const struct drm_encoder_helper_funcs dce_v11_0_ext_helper_funcs = {
  3131. .dpms = dce_v11_0_ext_dpms,
  3132. .prepare = dce_v11_0_ext_prepare,
  3133. .mode_set = dce_v11_0_ext_mode_set,
  3134. .commit = dce_v11_0_ext_commit,
  3135. .disable = dce_v11_0_ext_disable,
  3136. /* no detect for TMDS/LVDS yet */
  3137. };
  3138. static const struct drm_encoder_helper_funcs dce_v11_0_dig_helper_funcs = {
  3139. .dpms = amdgpu_atombios_encoder_dpms,
  3140. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3141. .prepare = dce_v11_0_encoder_prepare,
  3142. .mode_set = dce_v11_0_encoder_mode_set,
  3143. .commit = dce_v11_0_encoder_commit,
  3144. .disable = dce_v11_0_encoder_disable,
  3145. .detect = amdgpu_atombios_encoder_dig_detect,
  3146. };
  3147. static const struct drm_encoder_helper_funcs dce_v11_0_dac_helper_funcs = {
  3148. .dpms = amdgpu_atombios_encoder_dpms,
  3149. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3150. .prepare = dce_v11_0_encoder_prepare,
  3151. .mode_set = dce_v11_0_encoder_mode_set,
  3152. .commit = dce_v11_0_encoder_commit,
  3153. .detect = amdgpu_atombios_encoder_dac_detect,
  3154. };
  3155. static void dce_v11_0_encoder_destroy(struct drm_encoder *encoder)
  3156. {
  3157. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3158. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3159. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3160. kfree(amdgpu_encoder->enc_priv);
  3161. drm_encoder_cleanup(encoder);
  3162. kfree(amdgpu_encoder);
  3163. }
  3164. static const struct drm_encoder_funcs dce_v11_0_encoder_funcs = {
  3165. .destroy = dce_v11_0_encoder_destroy,
  3166. };
  3167. static void dce_v11_0_encoder_add(struct amdgpu_device *adev,
  3168. uint32_t encoder_enum,
  3169. uint32_t supported_device,
  3170. u16 caps)
  3171. {
  3172. struct drm_device *dev = adev->ddev;
  3173. struct drm_encoder *encoder;
  3174. struct amdgpu_encoder *amdgpu_encoder;
  3175. /* see if we already added it */
  3176. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3177. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3178. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3179. amdgpu_encoder->devices |= supported_device;
  3180. return;
  3181. }
  3182. }
  3183. /* add a new one */
  3184. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3185. if (!amdgpu_encoder)
  3186. return;
  3187. encoder = &amdgpu_encoder->base;
  3188. switch (adev->mode_info.num_crtc) {
  3189. case 1:
  3190. encoder->possible_crtcs = 0x1;
  3191. break;
  3192. case 2:
  3193. default:
  3194. encoder->possible_crtcs = 0x3;
  3195. break;
  3196. case 4:
  3197. encoder->possible_crtcs = 0xf;
  3198. break;
  3199. case 6:
  3200. encoder->possible_crtcs = 0x3f;
  3201. break;
  3202. }
  3203. amdgpu_encoder->enc_priv = NULL;
  3204. amdgpu_encoder->encoder_enum = encoder_enum;
  3205. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3206. amdgpu_encoder->devices = supported_device;
  3207. amdgpu_encoder->rmx_type = RMX_OFF;
  3208. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3209. amdgpu_encoder->is_ext_encoder = false;
  3210. amdgpu_encoder->caps = caps;
  3211. switch (amdgpu_encoder->encoder_id) {
  3212. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3213. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3214. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3215. DRM_MODE_ENCODER_DAC, NULL);
  3216. drm_encoder_helper_add(encoder, &dce_v11_0_dac_helper_funcs);
  3217. break;
  3218. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3219. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3220. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3221. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3222. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3223. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3224. amdgpu_encoder->rmx_type = RMX_FULL;
  3225. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3226. DRM_MODE_ENCODER_LVDS, NULL);
  3227. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3228. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3229. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3230. DRM_MODE_ENCODER_DAC, NULL);
  3231. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3232. } else {
  3233. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3234. DRM_MODE_ENCODER_TMDS, NULL);
  3235. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3236. }
  3237. drm_encoder_helper_add(encoder, &dce_v11_0_dig_helper_funcs);
  3238. break;
  3239. case ENCODER_OBJECT_ID_SI170B:
  3240. case ENCODER_OBJECT_ID_CH7303:
  3241. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3242. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3243. case ENCODER_OBJECT_ID_TITFP513:
  3244. case ENCODER_OBJECT_ID_VT1623:
  3245. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3246. case ENCODER_OBJECT_ID_TRAVIS:
  3247. case ENCODER_OBJECT_ID_NUTMEG:
  3248. /* these are handled by the primary encoders */
  3249. amdgpu_encoder->is_ext_encoder = true;
  3250. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3251. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3252. DRM_MODE_ENCODER_LVDS, NULL);
  3253. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3254. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3255. DRM_MODE_ENCODER_DAC, NULL);
  3256. else
  3257. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3258. DRM_MODE_ENCODER_TMDS, NULL);
  3259. drm_encoder_helper_add(encoder, &dce_v11_0_ext_helper_funcs);
  3260. break;
  3261. }
  3262. }
  3263. static const struct amdgpu_display_funcs dce_v11_0_display_funcs = {
  3264. .set_vga_render_state = &dce_v11_0_set_vga_render_state,
  3265. .bandwidth_update = &dce_v11_0_bandwidth_update,
  3266. .vblank_get_counter = &dce_v11_0_vblank_get_counter,
  3267. .vblank_wait = &dce_v11_0_vblank_wait,
  3268. .is_display_hung = &dce_v11_0_is_display_hung,
  3269. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3270. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3271. .hpd_sense = &dce_v11_0_hpd_sense,
  3272. .hpd_set_polarity = &dce_v11_0_hpd_set_polarity,
  3273. .hpd_get_gpio_reg = &dce_v11_0_hpd_get_gpio_reg,
  3274. .page_flip = &dce_v11_0_page_flip,
  3275. .page_flip_get_scanoutpos = &dce_v11_0_crtc_get_scanoutpos,
  3276. .add_encoder = &dce_v11_0_encoder_add,
  3277. .add_connector = &amdgpu_connector_add,
  3278. .stop_mc_access = &dce_v11_0_stop_mc_access,
  3279. .resume_mc_access = &dce_v11_0_resume_mc_access,
  3280. };
  3281. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev)
  3282. {
  3283. if (adev->mode_info.funcs == NULL)
  3284. adev->mode_info.funcs = &dce_v11_0_display_funcs;
  3285. }
  3286. static const struct amdgpu_irq_src_funcs dce_v11_0_crtc_irq_funcs = {
  3287. .set = dce_v11_0_set_crtc_irq_state,
  3288. .process = dce_v11_0_crtc_irq,
  3289. };
  3290. static const struct amdgpu_irq_src_funcs dce_v11_0_pageflip_irq_funcs = {
  3291. .set = dce_v11_0_set_pageflip_irq_state,
  3292. .process = dce_v11_0_pageflip_irq,
  3293. };
  3294. static const struct amdgpu_irq_src_funcs dce_v11_0_hpd_irq_funcs = {
  3295. .set = dce_v11_0_set_hpd_irq_state,
  3296. .process = dce_v11_0_hpd_irq,
  3297. };
  3298. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev)
  3299. {
  3300. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3301. adev->crtc_irq.funcs = &dce_v11_0_crtc_irq_funcs;
  3302. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3303. adev->pageflip_irq.funcs = &dce_v11_0_pageflip_irq_funcs;
  3304. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3305. adev->hpd_irq.funcs = &dce_v11_0_hpd_irq_funcs;
  3306. }