amdgpu_uvd.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Christian König <deathsimple@vodafone.de>
  29. */
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_pm.h"
  36. #include "amdgpu_uvd.h"
  37. #include "cikd.h"
  38. #include "uvd/uvd_4_2_d.h"
  39. /* 1 second timeout */
  40. #define UVD_IDLE_TIMEOUT_MS 1000
  41. /* Firmware Names */
  42. #ifdef CONFIG_DRM_AMDGPU_CIK
  43. #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
  44. #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
  45. #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
  46. #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
  47. #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
  48. #endif
  49. #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
  50. #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
  51. #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
  52. #define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
  53. /**
  54. * amdgpu_uvd_cs_ctx - Command submission parser context
  55. *
  56. * Used for emulating virtual memory support on UVD 4.2.
  57. */
  58. struct amdgpu_uvd_cs_ctx {
  59. struct amdgpu_cs_parser *parser;
  60. unsigned reg, count;
  61. unsigned data0, data1;
  62. unsigned idx;
  63. unsigned ib_idx;
  64. /* does the IB has a msg command */
  65. bool has_msg_cmd;
  66. /* minimum buffer sizes */
  67. unsigned *buf_sizes;
  68. };
  69. #ifdef CONFIG_DRM_AMDGPU_CIK
  70. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  71. MODULE_FIRMWARE(FIRMWARE_KABINI);
  72. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  73. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  74. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  75. #endif
  76. MODULE_FIRMWARE(FIRMWARE_TONGA);
  77. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  78. MODULE_FIRMWARE(FIRMWARE_FIJI);
  79. MODULE_FIRMWARE(FIRMWARE_STONEY);
  80. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev);
  81. static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
  82. int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
  83. {
  84. struct amdgpu_ring *ring;
  85. struct amd_sched_rq *rq;
  86. unsigned long bo_size;
  87. const char *fw_name;
  88. const struct common_firmware_header *hdr;
  89. unsigned version_major, version_minor, family_id;
  90. int i, r;
  91. INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
  92. switch (adev->asic_type) {
  93. #ifdef CONFIG_DRM_AMDGPU_CIK
  94. case CHIP_BONAIRE:
  95. fw_name = FIRMWARE_BONAIRE;
  96. break;
  97. case CHIP_KABINI:
  98. fw_name = FIRMWARE_KABINI;
  99. break;
  100. case CHIP_KAVERI:
  101. fw_name = FIRMWARE_KAVERI;
  102. break;
  103. case CHIP_HAWAII:
  104. fw_name = FIRMWARE_HAWAII;
  105. break;
  106. case CHIP_MULLINS:
  107. fw_name = FIRMWARE_MULLINS;
  108. break;
  109. #endif
  110. case CHIP_TONGA:
  111. fw_name = FIRMWARE_TONGA;
  112. break;
  113. case CHIP_FIJI:
  114. fw_name = FIRMWARE_FIJI;
  115. break;
  116. case CHIP_CARRIZO:
  117. fw_name = FIRMWARE_CARRIZO;
  118. break;
  119. case CHIP_STONEY:
  120. fw_name = FIRMWARE_STONEY;
  121. break;
  122. default:
  123. return -EINVAL;
  124. }
  125. r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
  126. if (r) {
  127. dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
  128. fw_name);
  129. return r;
  130. }
  131. r = amdgpu_ucode_validate(adev->uvd.fw);
  132. if (r) {
  133. dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
  134. fw_name);
  135. release_firmware(adev->uvd.fw);
  136. adev->uvd.fw = NULL;
  137. return r;
  138. }
  139. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  140. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  141. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  142. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  143. DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
  144. version_major, version_minor, family_id);
  145. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  146. + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE;
  147. r = amdgpu_bo_create(adev, bo_size, PAGE_SIZE, true,
  148. AMDGPU_GEM_DOMAIN_VRAM,
  149. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  150. NULL, NULL, &adev->uvd.vcpu_bo);
  151. if (r) {
  152. dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
  153. return r;
  154. }
  155. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  156. if (r) {
  157. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  158. dev_err(adev->dev, "(%d) failed to reserve UVD bo\n", r);
  159. return r;
  160. }
  161. r = amdgpu_bo_pin(adev->uvd.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  162. &adev->uvd.gpu_addr);
  163. if (r) {
  164. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  165. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  166. dev_err(adev->dev, "(%d) UVD bo pin failed\n", r);
  167. return r;
  168. }
  169. r = amdgpu_bo_kmap(adev->uvd.vcpu_bo, &adev->uvd.cpu_addr);
  170. if (r) {
  171. dev_err(adev->dev, "(%d) UVD map failed\n", r);
  172. return r;
  173. }
  174. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  175. ring = &adev->uvd.ring;
  176. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  177. r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity,
  178. rq, amdgpu_sched_jobs);
  179. if (r != 0) {
  180. DRM_ERROR("Failed setting up UVD run queue.\n");
  181. return r;
  182. }
  183. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  184. atomic_set(&adev->uvd.handles[i], 0);
  185. adev->uvd.filp[i] = NULL;
  186. }
  187. /* from uvd v5.0 HW addressing capacity increased to 64 bits */
  188. if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
  189. adev->uvd.address_64_bit = true;
  190. return 0;
  191. }
  192. int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
  193. {
  194. int r;
  195. if (adev->uvd.vcpu_bo == NULL)
  196. return 0;
  197. amd_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
  198. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  199. if (!r) {
  200. amdgpu_bo_kunmap(adev->uvd.vcpu_bo);
  201. amdgpu_bo_unpin(adev->uvd.vcpu_bo);
  202. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  203. }
  204. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  205. amdgpu_ring_fini(&adev->uvd.ring);
  206. release_firmware(adev->uvd.fw);
  207. return 0;
  208. }
  209. int amdgpu_uvd_suspend(struct amdgpu_device *adev)
  210. {
  211. struct amdgpu_ring *ring = &adev->uvd.ring;
  212. int i, r;
  213. if (adev->uvd.vcpu_bo == NULL)
  214. return 0;
  215. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  216. uint32_t handle = atomic_read(&adev->uvd.handles[i]);
  217. if (handle != 0) {
  218. struct fence *fence;
  219. amdgpu_uvd_note_usage(adev);
  220. r = amdgpu_uvd_get_destroy_msg(ring, handle, false, &fence);
  221. if (r) {
  222. DRM_ERROR("Error destroying UVD (%d)!\n", r);
  223. continue;
  224. }
  225. fence_wait(fence, false);
  226. fence_put(fence);
  227. adev->uvd.filp[i] = NULL;
  228. atomic_set(&adev->uvd.handles[i], 0);
  229. }
  230. }
  231. return 0;
  232. }
  233. int amdgpu_uvd_resume(struct amdgpu_device *adev)
  234. {
  235. unsigned size;
  236. void *ptr;
  237. const struct common_firmware_header *hdr;
  238. unsigned offset;
  239. if (adev->uvd.vcpu_bo == NULL)
  240. return -EINVAL;
  241. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  242. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  243. memcpy(adev->uvd.cpu_addr, (adev->uvd.fw->data) + offset,
  244. (adev->uvd.fw->size) - offset);
  245. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  246. size -= le32_to_cpu(hdr->ucode_size_bytes);
  247. ptr = adev->uvd.cpu_addr;
  248. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  249. memset(ptr, 0, size);
  250. return 0;
  251. }
  252. void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  253. {
  254. struct amdgpu_ring *ring = &adev->uvd.ring;
  255. int i, r;
  256. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  257. uint32_t handle = atomic_read(&adev->uvd.handles[i]);
  258. if (handle != 0 && adev->uvd.filp[i] == filp) {
  259. struct fence *fence;
  260. amdgpu_uvd_note_usage(adev);
  261. r = amdgpu_uvd_get_destroy_msg(ring, handle,
  262. false, &fence);
  263. if (r) {
  264. DRM_ERROR("Error destroying UVD (%d)!\n", r);
  265. continue;
  266. }
  267. fence_wait(fence, false);
  268. fence_put(fence);
  269. adev->uvd.filp[i] = NULL;
  270. atomic_set(&adev->uvd.handles[i], 0);
  271. }
  272. }
  273. }
  274. static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *rbo)
  275. {
  276. int i;
  277. for (i = 0; i < rbo->placement.num_placement; ++i) {
  278. rbo->placements[i].fpfn = 0 >> PAGE_SHIFT;
  279. rbo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
  280. }
  281. }
  282. /**
  283. * amdgpu_uvd_cs_pass1 - first parsing round
  284. *
  285. * @ctx: UVD parser context
  286. *
  287. * Make sure UVD message and feedback buffers are in VRAM and
  288. * nobody is violating an 256MB boundary.
  289. */
  290. static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
  291. {
  292. struct amdgpu_bo_va_mapping *mapping;
  293. struct amdgpu_bo *bo;
  294. uint32_t cmd, lo, hi;
  295. uint64_t addr;
  296. int r = 0;
  297. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  298. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  299. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  300. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  301. if (mapping == NULL) {
  302. DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
  303. return -EINVAL;
  304. }
  305. if (!ctx->parser->adev->uvd.address_64_bit) {
  306. /* check if it's a message or feedback command */
  307. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  308. if (cmd == 0x0 || cmd == 0x3) {
  309. /* yes, force it into VRAM */
  310. uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
  311. amdgpu_ttm_placement_from_domain(bo, domain);
  312. }
  313. amdgpu_uvd_force_into_uvd_segment(bo);
  314. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  315. }
  316. return r;
  317. }
  318. /**
  319. * amdgpu_uvd_cs_msg_decode - handle UVD decode message
  320. *
  321. * @msg: pointer to message structure
  322. * @buf_sizes: returned buffer sizes
  323. *
  324. * Peek into the decode message and calculate the necessary buffer sizes.
  325. */
  326. static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])
  327. {
  328. unsigned stream_type = msg[4];
  329. unsigned width = msg[6];
  330. unsigned height = msg[7];
  331. unsigned dpb_size = msg[9];
  332. unsigned pitch = msg[28];
  333. unsigned level = msg[57];
  334. unsigned width_in_mb = width / 16;
  335. unsigned height_in_mb = ALIGN(height / 16, 2);
  336. unsigned fs_in_mb = width_in_mb * height_in_mb;
  337. unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
  338. unsigned min_ctx_size = 0;
  339. image_size = width * height;
  340. image_size += image_size / 2;
  341. image_size = ALIGN(image_size, 1024);
  342. switch (stream_type) {
  343. case 0: /* H264 */
  344. case 7: /* H264 Perf */
  345. switch(level) {
  346. case 30:
  347. num_dpb_buffer = 8100 / fs_in_mb;
  348. break;
  349. case 31:
  350. num_dpb_buffer = 18000 / fs_in_mb;
  351. break;
  352. case 32:
  353. num_dpb_buffer = 20480 / fs_in_mb;
  354. break;
  355. case 41:
  356. num_dpb_buffer = 32768 / fs_in_mb;
  357. break;
  358. case 42:
  359. num_dpb_buffer = 34816 / fs_in_mb;
  360. break;
  361. case 50:
  362. num_dpb_buffer = 110400 / fs_in_mb;
  363. break;
  364. case 51:
  365. num_dpb_buffer = 184320 / fs_in_mb;
  366. break;
  367. default:
  368. num_dpb_buffer = 184320 / fs_in_mb;
  369. break;
  370. }
  371. num_dpb_buffer++;
  372. if (num_dpb_buffer > 17)
  373. num_dpb_buffer = 17;
  374. /* reference picture buffer */
  375. min_dpb_size = image_size * num_dpb_buffer;
  376. /* macroblock context buffer */
  377. min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
  378. /* IT surface buffer */
  379. min_dpb_size += width_in_mb * height_in_mb * 32;
  380. break;
  381. case 1: /* VC1 */
  382. /* reference picture buffer */
  383. min_dpb_size = image_size * 3;
  384. /* CONTEXT_BUFFER */
  385. min_dpb_size += width_in_mb * height_in_mb * 128;
  386. /* IT surface buffer */
  387. min_dpb_size += width_in_mb * 64;
  388. /* DB surface buffer */
  389. min_dpb_size += width_in_mb * 128;
  390. /* BP */
  391. tmp = max(width_in_mb, height_in_mb);
  392. min_dpb_size += ALIGN(tmp * 7 * 16, 64);
  393. break;
  394. case 3: /* MPEG2 */
  395. /* reference picture buffer */
  396. min_dpb_size = image_size * 3;
  397. break;
  398. case 4: /* MPEG4 */
  399. /* reference picture buffer */
  400. min_dpb_size = image_size * 3;
  401. /* CM */
  402. min_dpb_size += width_in_mb * height_in_mb * 64;
  403. /* IT surface buffer */
  404. min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
  405. break;
  406. case 16: /* H265 */
  407. image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
  408. image_size = ALIGN(image_size, 256);
  409. num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
  410. min_dpb_size = image_size * num_dpb_buffer;
  411. min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
  412. * 16 * num_dpb_buffer + 52 * 1024;
  413. break;
  414. default:
  415. DRM_ERROR("UVD codec not handled %d!\n", stream_type);
  416. return -EINVAL;
  417. }
  418. if (width > pitch) {
  419. DRM_ERROR("Invalid UVD decoding target pitch!\n");
  420. return -EINVAL;
  421. }
  422. if (dpb_size < min_dpb_size) {
  423. DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
  424. dpb_size, min_dpb_size);
  425. return -EINVAL;
  426. }
  427. buf_sizes[0x1] = dpb_size;
  428. buf_sizes[0x2] = image_size;
  429. buf_sizes[0x4] = min_ctx_size;
  430. return 0;
  431. }
  432. /**
  433. * amdgpu_uvd_cs_msg - handle UVD message
  434. *
  435. * @ctx: UVD parser context
  436. * @bo: buffer object containing the message
  437. * @offset: offset into the buffer object
  438. *
  439. * Peek into the UVD message and extract the session id.
  440. * Make sure that we don't open up to many sessions.
  441. */
  442. static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
  443. struct amdgpu_bo *bo, unsigned offset)
  444. {
  445. struct amdgpu_device *adev = ctx->parser->adev;
  446. int32_t *msg, msg_type, handle;
  447. void *ptr;
  448. long r;
  449. int i;
  450. if (offset & 0x3F) {
  451. DRM_ERROR("UVD messages must be 64 byte aligned!\n");
  452. return -EINVAL;
  453. }
  454. r = amdgpu_bo_kmap(bo, &ptr);
  455. if (r) {
  456. DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
  457. return r;
  458. }
  459. msg = ptr + offset;
  460. msg_type = msg[1];
  461. handle = msg[2];
  462. if (handle == 0) {
  463. DRM_ERROR("Invalid UVD handle!\n");
  464. return -EINVAL;
  465. }
  466. switch (msg_type) {
  467. case 0:
  468. /* it's a create msg, calc image size (width * height) */
  469. amdgpu_bo_kunmap(bo);
  470. /* try to alloc a new handle */
  471. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  472. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  473. DRM_ERROR("Handle 0x%x already in use!\n", handle);
  474. return -EINVAL;
  475. }
  476. if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
  477. adev->uvd.filp[i] = ctx->parser->filp;
  478. return 0;
  479. }
  480. }
  481. DRM_ERROR("No more free UVD handles!\n");
  482. return -EINVAL;
  483. case 1:
  484. /* it's a decode msg, calc buffer sizes */
  485. r = amdgpu_uvd_cs_msg_decode(msg, ctx->buf_sizes);
  486. amdgpu_bo_kunmap(bo);
  487. if (r)
  488. return r;
  489. /* validate the handle */
  490. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  491. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  492. if (adev->uvd.filp[i] != ctx->parser->filp) {
  493. DRM_ERROR("UVD handle collision detected!\n");
  494. return -EINVAL;
  495. }
  496. return 0;
  497. }
  498. }
  499. DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
  500. return -ENOENT;
  501. case 2:
  502. /* it's a destroy msg, free the handle */
  503. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
  504. atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
  505. amdgpu_bo_kunmap(bo);
  506. return 0;
  507. default:
  508. DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
  509. return -EINVAL;
  510. }
  511. BUG();
  512. return -EINVAL;
  513. }
  514. /**
  515. * amdgpu_uvd_cs_pass2 - second parsing round
  516. *
  517. * @ctx: UVD parser context
  518. *
  519. * Patch buffer addresses, make sure buffer sizes are correct.
  520. */
  521. static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
  522. {
  523. struct amdgpu_bo_va_mapping *mapping;
  524. struct amdgpu_bo *bo;
  525. uint32_t cmd, lo, hi;
  526. uint64_t start, end;
  527. uint64_t addr;
  528. int r;
  529. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  530. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  531. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  532. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  533. if (mapping == NULL)
  534. return -EINVAL;
  535. start = amdgpu_bo_gpu_offset(bo);
  536. end = (mapping->it.last + 1 - mapping->it.start);
  537. end = end * AMDGPU_GPU_PAGE_SIZE + start;
  538. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  539. start += addr;
  540. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
  541. lower_32_bits(start));
  542. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
  543. upper_32_bits(start));
  544. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  545. if (cmd < 0x4) {
  546. if ((end - start) < ctx->buf_sizes[cmd]) {
  547. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  548. (unsigned)(end - start),
  549. ctx->buf_sizes[cmd]);
  550. return -EINVAL;
  551. }
  552. } else if (cmd == 0x206) {
  553. if ((end - start) < ctx->buf_sizes[4]) {
  554. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  555. (unsigned)(end - start),
  556. ctx->buf_sizes[4]);
  557. return -EINVAL;
  558. }
  559. } else if ((cmd != 0x100) && (cmd != 0x204)) {
  560. DRM_ERROR("invalid UVD command %X!\n", cmd);
  561. return -EINVAL;
  562. }
  563. if (!ctx->parser->adev->uvd.address_64_bit) {
  564. if ((start >> 28) != ((end - 1) >> 28)) {
  565. DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
  566. start, end);
  567. return -EINVAL;
  568. }
  569. if ((cmd == 0 || cmd == 0x3) &&
  570. (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
  571. DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
  572. start, end);
  573. return -EINVAL;
  574. }
  575. }
  576. if (cmd == 0) {
  577. ctx->has_msg_cmd = true;
  578. r = amdgpu_uvd_cs_msg(ctx, bo, addr);
  579. if (r)
  580. return r;
  581. } else if (!ctx->has_msg_cmd) {
  582. DRM_ERROR("Message needed before other commands are send!\n");
  583. return -EINVAL;
  584. }
  585. return 0;
  586. }
  587. /**
  588. * amdgpu_uvd_cs_reg - parse register writes
  589. *
  590. * @ctx: UVD parser context
  591. * @cb: callback function
  592. *
  593. * Parse the register writes, call cb on each complete command.
  594. */
  595. static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
  596. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  597. {
  598. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  599. int i, r;
  600. ctx->idx++;
  601. for (i = 0; i <= ctx->count; ++i) {
  602. unsigned reg = ctx->reg + i;
  603. if (ctx->idx >= ib->length_dw) {
  604. DRM_ERROR("Register command after end of CS!\n");
  605. return -EINVAL;
  606. }
  607. switch (reg) {
  608. case mmUVD_GPCOM_VCPU_DATA0:
  609. ctx->data0 = ctx->idx;
  610. break;
  611. case mmUVD_GPCOM_VCPU_DATA1:
  612. ctx->data1 = ctx->idx;
  613. break;
  614. case mmUVD_GPCOM_VCPU_CMD:
  615. r = cb(ctx);
  616. if (r)
  617. return r;
  618. break;
  619. case mmUVD_ENGINE_CNTL:
  620. break;
  621. default:
  622. DRM_ERROR("Invalid reg 0x%X!\n", reg);
  623. return -EINVAL;
  624. }
  625. ctx->idx++;
  626. }
  627. return 0;
  628. }
  629. /**
  630. * amdgpu_uvd_cs_packets - parse UVD packets
  631. *
  632. * @ctx: UVD parser context
  633. * @cb: callback function
  634. *
  635. * Parse the command stream packets.
  636. */
  637. static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
  638. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  639. {
  640. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  641. int r;
  642. for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
  643. uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
  644. unsigned type = CP_PACKET_GET_TYPE(cmd);
  645. switch (type) {
  646. case PACKET_TYPE0:
  647. ctx->reg = CP_PACKET0_GET_REG(cmd);
  648. ctx->count = CP_PACKET_GET_COUNT(cmd);
  649. r = amdgpu_uvd_cs_reg(ctx, cb);
  650. if (r)
  651. return r;
  652. break;
  653. case PACKET_TYPE2:
  654. ++ctx->idx;
  655. break;
  656. default:
  657. DRM_ERROR("Unknown packet type %d !\n", type);
  658. return -EINVAL;
  659. }
  660. }
  661. return 0;
  662. }
  663. /**
  664. * amdgpu_uvd_ring_parse_cs - UVD command submission parser
  665. *
  666. * @parser: Command submission parser context
  667. *
  668. * Parse the command stream, patch in addresses as necessary.
  669. */
  670. int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
  671. {
  672. struct amdgpu_uvd_cs_ctx ctx = {};
  673. unsigned buf_sizes[] = {
  674. [0x00000000] = 2048,
  675. [0x00000001] = 0xFFFFFFFF,
  676. [0x00000002] = 0xFFFFFFFF,
  677. [0x00000003] = 2048,
  678. [0x00000004] = 0xFFFFFFFF,
  679. };
  680. struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
  681. int r;
  682. if (ib->length_dw % 16) {
  683. DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
  684. ib->length_dw);
  685. return -EINVAL;
  686. }
  687. ctx.parser = parser;
  688. ctx.buf_sizes = buf_sizes;
  689. ctx.ib_idx = ib_idx;
  690. /* first round, make sure the buffers are actually in the UVD segment */
  691. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
  692. if (r)
  693. return r;
  694. /* second round, patch buffer addresses into the command stream */
  695. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
  696. if (r)
  697. return r;
  698. if (!ctx.has_msg_cmd) {
  699. DRM_ERROR("UVD-IBs need a msg command!\n");
  700. return -EINVAL;
  701. }
  702. amdgpu_uvd_note_usage(ctx.parser->adev);
  703. return 0;
  704. }
  705. static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
  706. bool direct, struct fence **fence)
  707. {
  708. struct ttm_validate_buffer tv;
  709. struct ww_acquire_ctx ticket;
  710. struct list_head head;
  711. struct amdgpu_job *job;
  712. struct amdgpu_ib *ib;
  713. struct fence *f = NULL;
  714. struct amdgpu_device *adev = ring->adev;
  715. uint64_t addr;
  716. int i, r;
  717. memset(&tv, 0, sizeof(tv));
  718. tv.bo = &bo->tbo;
  719. INIT_LIST_HEAD(&head);
  720. list_add(&tv.head, &head);
  721. r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
  722. if (r)
  723. return r;
  724. if (!bo->adev->uvd.address_64_bit) {
  725. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  726. amdgpu_uvd_force_into_uvd_segment(bo);
  727. }
  728. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  729. if (r)
  730. goto err;
  731. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  732. if (r)
  733. goto err;
  734. ib = &job->ibs[0];
  735. addr = amdgpu_bo_gpu_offset(bo);
  736. ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
  737. ib->ptr[1] = addr;
  738. ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
  739. ib->ptr[3] = addr >> 32;
  740. ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
  741. ib->ptr[5] = 0;
  742. for (i = 6; i < 16; ++i)
  743. ib->ptr[i] = PACKET2(0);
  744. ib->length_dw = 16;
  745. if (direct) {
  746. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  747. job->fence = f;
  748. if (r)
  749. goto err_free;
  750. amdgpu_job_free(job);
  751. } else {
  752. r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
  753. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  754. if (r)
  755. goto err_free;
  756. }
  757. ttm_eu_fence_buffer_objects(&ticket, &head, f);
  758. if (fence)
  759. *fence = fence_get(f);
  760. amdgpu_bo_unref(&bo);
  761. fence_put(f);
  762. return 0;
  763. err_free:
  764. amdgpu_job_free(job);
  765. err:
  766. ttm_eu_backoff_reservation(&ticket, &head);
  767. return r;
  768. }
  769. /* multiple fence commands without any stream commands in between can
  770. crash the vcpu so just try to emmit a dummy create/destroy msg to
  771. avoid this */
  772. int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  773. struct fence **fence)
  774. {
  775. struct amdgpu_device *adev = ring->adev;
  776. struct amdgpu_bo *bo;
  777. uint32_t *msg;
  778. int r, i;
  779. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  780. AMDGPU_GEM_DOMAIN_VRAM,
  781. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  782. NULL, NULL, &bo);
  783. if (r)
  784. return r;
  785. r = amdgpu_bo_reserve(bo, false);
  786. if (r) {
  787. amdgpu_bo_unref(&bo);
  788. return r;
  789. }
  790. r = amdgpu_bo_kmap(bo, (void **)&msg);
  791. if (r) {
  792. amdgpu_bo_unreserve(bo);
  793. amdgpu_bo_unref(&bo);
  794. return r;
  795. }
  796. /* stitch together an UVD create msg */
  797. msg[0] = cpu_to_le32(0x00000de4);
  798. msg[1] = cpu_to_le32(0x00000000);
  799. msg[2] = cpu_to_le32(handle);
  800. msg[3] = cpu_to_le32(0x00000000);
  801. msg[4] = cpu_to_le32(0x00000000);
  802. msg[5] = cpu_to_le32(0x00000000);
  803. msg[6] = cpu_to_le32(0x00000000);
  804. msg[7] = cpu_to_le32(0x00000780);
  805. msg[8] = cpu_to_le32(0x00000440);
  806. msg[9] = cpu_to_le32(0x00000000);
  807. msg[10] = cpu_to_le32(0x01b37000);
  808. for (i = 11; i < 1024; ++i)
  809. msg[i] = cpu_to_le32(0x0);
  810. amdgpu_bo_kunmap(bo);
  811. amdgpu_bo_unreserve(bo);
  812. return amdgpu_uvd_send_msg(ring, bo, true, fence);
  813. }
  814. int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  815. bool direct, struct fence **fence)
  816. {
  817. struct amdgpu_device *adev = ring->adev;
  818. struct amdgpu_bo *bo;
  819. uint32_t *msg;
  820. int r, i;
  821. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  822. AMDGPU_GEM_DOMAIN_VRAM,
  823. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  824. NULL, NULL, &bo);
  825. if (r)
  826. return r;
  827. r = amdgpu_bo_reserve(bo, false);
  828. if (r) {
  829. amdgpu_bo_unref(&bo);
  830. return r;
  831. }
  832. r = amdgpu_bo_kmap(bo, (void **)&msg);
  833. if (r) {
  834. amdgpu_bo_unreserve(bo);
  835. amdgpu_bo_unref(&bo);
  836. return r;
  837. }
  838. /* stitch together an UVD destroy msg */
  839. msg[0] = cpu_to_le32(0x00000de4);
  840. msg[1] = cpu_to_le32(0x00000002);
  841. msg[2] = cpu_to_le32(handle);
  842. msg[3] = cpu_to_le32(0x00000000);
  843. for (i = 4; i < 1024; ++i)
  844. msg[i] = cpu_to_le32(0x0);
  845. amdgpu_bo_kunmap(bo);
  846. amdgpu_bo_unreserve(bo);
  847. return amdgpu_uvd_send_msg(ring, bo, direct, fence);
  848. }
  849. static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
  850. {
  851. struct amdgpu_device *adev =
  852. container_of(work, struct amdgpu_device, uvd.idle_work.work);
  853. unsigned i, fences, handles = 0;
  854. fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
  855. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
  856. if (atomic_read(&adev->uvd.handles[i]))
  857. ++handles;
  858. if (fences == 0 && handles == 0) {
  859. if (adev->pm.dpm_enabled) {
  860. amdgpu_dpm_enable_uvd(adev, false);
  861. } else {
  862. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  863. }
  864. } else {
  865. schedule_delayed_work(&adev->uvd.idle_work,
  866. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  867. }
  868. }
  869. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev)
  870. {
  871. bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
  872. set_clocks &= schedule_delayed_work(&adev->uvd.idle_work,
  873. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  874. if (set_clocks) {
  875. if (adev->pm.dpm_enabled) {
  876. amdgpu_dpm_enable_uvd(adev, true);
  877. } else {
  878. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  879. }
  880. }
  881. }