amdgpu_atombios.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_i2c.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. #include "atombios_encoders.h"
  34. #include "bif/bif_4_1_d.h"
  35. static void amdgpu_atombios_lookup_i2c_gpio_quirks(struct amdgpu_device *adev,
  36. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  37. u8 index)
  38. {
  39. }
  40. static struct amdgpu_i2c_bus_rec amdgpu_atombios_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  41. {
  42. struct amdgpu_i2c_bus_rec i2c;
  43. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  44. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex);
  45. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex);
  46. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex);
  47. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex);
  48. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex);
  49. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex);
  50. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex);
  51. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex);
  52. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  53. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  54. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  55. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  56. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  57. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  58. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  59. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  60. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  61. i2c.hw_capable = true;
  62. else
  63. i2c.hw_capable = false;
  64. if (gpio->sucI2cId.ucAccess == 0xa0)
  65. i2c.mm_i2c = true;
  66. else
  67. i2c.mm_i2c = false;
  68. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  69. if (i2c.mask_clk_reg)
  70. i2c.valid = true;
  71. else
  72. i2c.valid = false;
  73. return i2c;
  74. }
  75. struct amdgpu_i2c_bus_rec amdgpu_atombios_lookup_i2c_gpio(struct amdgpu_device *adev,
  76. uint8_t id)
  77. {
  78. struct atom_context *ctx = adev->mode_info.atom_context;
  79. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  80. struct amdgpu_i2c_bus_rec i2c;
  81. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  82. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  83. uint16_t data_offset, size;
  84. int i, num_indices;
  85. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  86. i2c.valid = false;
  87. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  88. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  89. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  90. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  91. gpio = &i2c_info->asGPIO_Info[0];
  92. for (i = 0; i < num_indices; i++) {
  93. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  94. if (gpio->sucI2cId.ucAccess == id) {
  95. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  96. break;
  97. }
  98. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  99. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  100. }
  101. }
  102. return i2c;
  103. }
  104. void amdgpu_atombios_i2c_init(struct amdgpu_device *adev)
  105. {
  106. struct atom_context *ctx = adev->mode_info.atom_context;
  107. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  108. struct amdgpu_i2c_bus_rec i2c;
  109. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  110. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  111. uint16_t data_offset, size;
  112. int i, num_indices;
  113. char stmp[32];
  114. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  115. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  116. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  117. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  118. gpio = &i2c_info->asGPIO_Info[0];
  119. for (i = 0; i < num_indices; i++) {
  120. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  121. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  122. if (i2c.valid) {
  123. sprintf(stmp, "0x%x", i2c.i2c_id);
  124. adev->i2c_bus[i] = amdgpu_i2c_create(adev->ddev, &i2c, stmp);
  125. }
  126. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  127. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  128. }
  129. }
  130. }
  131. struct amdgpu_gpio_rec
  132. amdgpu_atombios_lookup_gpio(struct amdgpu_device *adev,
  133. u8 id)
  134. {
  135. struct atom_context *ctx = adev->mode_info.atom_context;
  136. struct amdgpu_gpio_rec gpio;
  137. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  138. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  139. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  140. u16 data_offset, size;
  141. int i, num_indices;
  142. memset(&gpio, 0, sizeof(struct amdgpu_gpio_rec));
  143. gpio.valid = false;
  144. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  145. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  146. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  147. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  148. pin = gpio_info->asGPIO_Pin;
  149. for (i = 0; i < num_indices; i++) {
  150. if (id == pin->ucGPIO_ID) {
  151. gpio.id = pin->ucGPIO_ID;
  152. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex);
  153. gpio.shift = pin->ucGpioPinBitShift;
  154. gpio.mask = (1 << pin->ucGpioPinBitShift);
  155. gpio.valid = true;
  156. break;
  157. }
  158. pin = (ATOM_GPIO_PIN_ASSIGNMENT *)
  159. ((u8 *)pin + sizeof(ATOM_GPIO_PIN_ASSIGNMENT));
  160. }
  161. }
  162. return gpio;
  163. }
  164. static struct amdgpu_hpd
  165. amdgpu_atombios_get_hpd_info_from_gpio(struct amdgpu_device *adev,
  166. struct amdgpu_gpio_rec *gpio)
  167. {
  168. struct amdgpu_hpd hpd;
  169. u32 reg;
  170. memset(&hpd, 0, sizeof(struct amdgpu_hpd));
  171. reg = amdgpu_display_hpd_get_gpio_reg(adev);
  172. hpd.gpio = *gpio;
  173. if (gpio->reg == reg) {
  174. switch(gpio->mask) {
  175. case (1 << 0):
  176. hpd.hpd = AMDGPU_HPD_1;
  177. break;
  178. case (1 << 8):
  179. hpd.hpd = AMDGPU_HPD_2;
  180. break;
  181. case (1 << 16):
  182. hpd.hpd = AMDGPU_HPD_3;
  183. break;
  184. case (1 << 24):
  185. hpd.hpd = AMDGPU_HPD_4;
  186. break;
  187. case (1 << 26):
  188. hpd.hpd = AMDGPU_HPD_5;
  189. break;
  190. case (1 << 28):
  191. hpd.hpd = AMDGPU_HPD_6;
  192. break;
  193. default:
  194. hpd.hpd = AMDGPU_HPD_NONE;
  195. break;
  196. }
  197. } else
  198. hpd.hpd = AMDGPU_HPD_NONE;
  199. return hpd;
  200. }
  201. static bool amdgpu_atombios_apply_quirks(struct amdgpu_device *adev,
  202. uint32_t supported_device,
  203. int *connector_type,
  204. struct amdgpu_i2c_bus_rec *i2c_bus,
  205. uint16_t *line_mux,
  206. struct amdgpu_hpd *hpd)
  207. {
  208. return true;
  209. }
  210. static const int object_connector_convert[] = {
  211. DRM_MODE_CONNECTOR_Unknown,
  212. DRM_MODE_CONNECTOR_DVII,
  213. DRM_MODE_CONNECTOR_DVII,
  214. DRM_MODE_CONNECTOR_DVID,
  215. DRM_MODE_CONNECTOR_DVID,
  216. DRM_MODE_CONNECTOR_VGA,
  217. DRM_MODE_CONNECTOR_Composite,
  218. DRM_MODE_CONNECTOR_SVIDEO,
  219. DRM_MODE_CONNECTOR_Unknown,
  220. DRM_MODE_CONNECTOR_Unknown,
  221. DRM_MODE_CONNECTOR_9PinDIN,
  222. DRM_MODE_CONNECTOR_Unknown,
  223. DRM_MODE_CONNECTOR_HDMIA,
  224. DRM_MODE_CONNECTOR_HDMIB,
  225. DRM_MODE_CONNECTOR_LVDS,
  226. DRM_MODE_CONNECTOR_9PinDIN,
  227. DRM_MODE_CONNECTOR_Unknown,
  228. DRM_MODE_CONNECTOR_Unknown,
  229. DRM_MODE_CONNECTOR_Unknown,
  230. DRM_MODE_CONNECTOR_DisplayPort,
  231. DRM_MODE_CONNECTOR_eDP,
  232. DRM_MODE_CONNECTOR_Unknown
  233. };
  234. bool amdgpu_atombios_get_connector_info_from_object_table(struct amdgpu_device *adev)
  235. {
  236. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  237. struct atom_context *ctx = mode_info->atom_context;
  238. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  239. u16 size, data_offset;
  240. u8 frev, crev;
  241. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  242. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  243. ATOM_OBJECT_TABLE *router_obj;
  244. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  245. ATOM_OBJECT_HEADER *obj_header;
  246. int i, j, k, path_size, device_support;
  247. int connector_type;
  248. u16 conn_id, connector_object_id;
  249. struct amdgpu_i2c_bus_rec ddc_bus;
  250. struct amdgpu_router router;
  251. struct amdgpu_gpio_rec gpio;
  252. struct amdgpu_hpd hpd;
  253. if (!amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  254. return false;
  255. if (crev < 2)
  256. return false;
  257. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  258. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  259. (ctx->bios + data_offset +
  260. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  261. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  262. (ctx->bios + data_offset +
  263. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  264. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  265. (ctx->bios + data_offset +
  266. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  267. router_obj = (ATOM_OBJECT_TABLE *)
  268. (ctx->bios + data_offset +
  269. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  270. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  271. path_size = 0;
  272. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  273. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  274. ATOM_DISPLAY_OBJECT_PATH *path;
  275. addr += path_size;
  276. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  277. path_size += le16_to_cpu(path->usSize);
  278. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  279. uint8_t con_obj_id, con_obj_num, con_obj_type;
  280. con_obj_id =
  281. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  282. >> OBJECT_ID_SHIFT;
  283. con_obj_num =
  284. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  285. >> ENUM_ID_SHIFT;
  286. con_obj_type =
  287. (le16_to_cpu(path->usConnObjectId) &
  288. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  289. connector_type =
  290. object_connector_convert[con_obj_id];
  291. connector_object_id = con_obj_id;
  292. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  293. continue;
  294. router.ddc_valid = false;
  295. router.cd_valid = false;
  296. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  297. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  298. grph_obj_id =
  299. (le16_to_cpu(path->usGraphicObjIds[j]) &
  300. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  301. grph_obj_num =
  302. (le16_to_cpu(path->usGraphicObjIds[j]) &
  303. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  304. grph_obj_type =
  305. (le16_to_cpu(path->usGraphicObjIds[j]) &
  306. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  307. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  308. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  309. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  310. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  311. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  312. (ctx->bios + data_offset +
  313. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  314. ATOM_ENCODER_CAP_RECORD *cap_record;
  315. u16 caps = 0;
  316. while (record->ucRecordSize > 0 &&
  317. record->ucRecordType > 0 &&
  318. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  319. switch (record->ucRecordType) {
  320. case ATOM_ENCODER_CAP_RECORD_TYPE:
  321. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  322. record;
  323. caps = le16_to_cpu(cap_record->usEncoderCap);
  324. break;
  325. }
  326. record = (ATOM_COMMON_RECORD_HEADER *)
  327. ((char *)record + record->ucRecordSize);
  328. }
  329. amdgpu_display_add_encoder(adev, encoder_obj,
  330. le16_to_cpu(path->usDeviceTag),
  331. caps);
  332. }
  333. }
  334. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  335. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  336. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  337. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  338. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  339. (ctx->bios + data_offset +
  340. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  341. ATOM_I2C_RECORD *i2c_record;
  342. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  343. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  344. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  345. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  346. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  347. (ctx->bios + data_offset +
  348. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  349. u8 *num_dst_objs = (u8 *)
  350. ((u8 *)router_src_dst_table + 1 +
  351. (router_src_dst_table->ucNumberOfSrc * 2));
  352. u16 *dst_objs = (u16 *)(num_dst_objs + 1);
  353. int enum_id;
  354. router.router_id = router_obj_id;
  355. for (enum_id = 0; enum_id < (*num_dst_objs); enum_id++) {
  356. if (le16_to_cpu(path->usConnObjectId) ==
  357. le16_to_cpu(dst_objs[enum_id]))
  358. break;
  359. }
  360. while (record->ucRecordSize > 0 &&
  361. record->ucRecordType > 0 &&
  362. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  363. switch (record->ucRecordType) {
  364. case ATOM_I2C_RECORD_TYPE:
  365. i2c_record =
  366. (ATOM_I2C_RECORD *)
  367. record;
  368. i2c_config =
  369. (ATOM_I2C_ID_CONFIG_ACCESS *)
  370. &i2c_record->sucI2cId;
  371. router.i2c_info =
  372. amdgpu_atombios_lookup_i2c_gpio(adev,
  373. i2c_config->
  374. ucAccess);
  375. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  376. break;
  377. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  378. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  379. record;
  380. router.ddc_valid = true;
  381. router.ddc_mux_type = ddc_path->ucMuxType;
  382. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  383. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  384. break;
  385. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  386. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  387. record;
  388. router.cd_valid = true;
  389. router.cd_mux_type = cd_path->ucMuxType;
  390. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  391. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  392. break;
  393. }
  394. record = (ATOM_COMMON_RECORD_HEADER *)
  395. ((char *)record + record->ucRecordSize);
  396. }
  397. }
  398. }
  399. }
  400. }
  401. /* look up gpio for ddc, hpd */
  402. ddc_bus.valid = false;
  403. hpd.hpd = AMDGPU_HPD_NONE;
  404. if ((le16_to_cpu(path->usDeviceTag) &
  405. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  406. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  407. if (le16_to_cpu(path->usConnObjectId) ==
  408. le16_to_cpu(con_obj->asObjects[j].
  409. usObjectID)) {
  410. ATOM_COMMON_RECORD_HEADER
  411. *record =
  412. (ATOM_COMMON_RECORD_HEADER
  413. *)
  414. (ctx->bios + data_offset +
  415. le16_to_cpu(con_obj->
  416. asObjects[j].
  417. usRecordOffset));
  418. ATOM_I2C_RECORD *i2c_record;
  419. ATOM_HPD_INT_RECORD *hpd_record;
  420. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  421. while (record->ucRecordSize > 0 &&
  422. record->ucRecordType > 0 &&
  423. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  424. switch (record->ucRecordType) {
  425. case ATOM_I2C_RECORD_TYPE:
  426. i2c_record =
  427. (ATOM_I2C_RECORD *)
  428. record;
  429. i2c_config =
  430. (ATOM_I2C_ID_CONFIG_ACCESS *)
  431. &i2c_record->sucI2cId;
  432. ddc_bus = amdgpu_atombios_lookup_i2c_gpio(adev,
  433. i2c_config->
  434. ucAccess);
  435. break;
  436. case ATOM_HPD_INT_RECORD_TYPE:
  437. hpd_record =
  438. (ATOM_HPD_INT_RECORD *)
  439. record;
  440. gpio = amdgpu_atombios_lookup_gpio(adev,
  441. hpd_record->ucHPDIntGPIOID);
  442. hpd = amdgpu_atombios_get_hpd_info_from_gpio(adev, &gpio);
  443. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  444. break;
  445. }
  446. record =
  447. (ATOM_COMMON_RECORD_HEADER
  448. *) ((char *)record
  449. +
  450. record->
  451. ucRecordSize);
  452. }
  453. break;
  454. }
  455. }
  456. }
  457. /* needed for aux chan transactions */
  458. ddc_bus.hpd = hpd.hpd;
  459. conn_id = le16_to_cpu(path->usConnObjectId);
  460. if (!amdgpu_atombios_apply_quirks
  461. (adev, le16_to_cpu(path->usDeviceTag), &connector_type,
  462. &ddc_bus, &conn_id, &hpd))
  463. continue;
  464. amdgpu_display_add_connector(adev,
  465. conn_id,
  466. le16_to_cpu(path->usDeviceTag),
  467. connector_type, &ddc_bus,
  468. connector_object_id,
  469. &hpd,
  470. &router);
  471. }
  472. }
  473. amdgpu_link_encoder_connector(adev->ddev);
  474. return true;
  475. }
  476. union firmware_info {
  477. ATOM_FIRMWARE_INFO info;
  478. ATOM_FIRMWARE_INFO_V1_2 info_12;
  479. ATOM_FIRMWARE_INFO_V1_3 info_13;
  480. ATOM_FIRMWARE_INFO_V1_4 info_14;
  481. ATOM_FIRMWARE_INFO_V2_1 info_21;
  482. ATOM_FIRMWARE_INFO_V2_2 info_22;
  483. };
  484. int amdgpu_atombios_get_clock_info(struct amdgpu_device *adev)
  485. {
  486. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  487. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  488. uint8_t frev, crev;
  489. uint16_t data_offset;
  490. int ret = -EINVAL;
  491. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  492. &frev, &crev, &data_offset)) {
  493. int i;
  494. struct amdgpu_pll *ppll = &adev->clock.ppll[0];
  495. struct amdgpu_pll *spll = &adev->clock.spll;
  496. struct amdgpu_pll *mpll = &adev->clock.mpll;
  497. union firmware_info *firmware_info =
  498. (union firmware_info *)(mode_info->atom_context->bios +
  499. data_offset);
  500. /* pixel clocks */
  501. ppll->reference_freq =
  502. le16_to_cpu(firmware_info->info.usReferenceClock);
  503. ppll->reference_div = 0;
  504. if (crev < 2)
  505. ppll->pll_out_min =
  506. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  507. else
  508. ppll->pll_out_min =
  509. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  510. ppll->pll_out_max =
  511. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  512. if (crev >= 4) {
  513. ppll->lcd_pll_out_min =
  514. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  515. if (ppll->lcd_pll_out_min == 0)
  516. ppll->lcd_pll_out_min = ppll->pll_out_min;
  517. ppll->lcd_pll_out_max =
  518. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  519. if (ppll->lcd_pll_out_max == 0)
  520. ppll->lcd_pll_out_max = ppll->pll_out_max;
  521. } else {
  522. ppll->lcd_pll_out_min = ppll->pll_out_min;
  523. ppll->lcd_pll_out_max = ppll->pll_out_max;
  524. }
  525. if (ppll->pll_out_min == 0)
  526. ppll->pll_out_min = 64800;
  527. ppll->pll_in_min =
  528. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  529. ppll->pll_in_max =
  530. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  531. ppll->min_post_div = 2;
  532. ppll->max_post_div = 0x7f;
  533. ppll->min_frac_feedback_div = 0;
  534. ppll->max_frac_feedback_div = 9;
  535. ppll->min_ref_div = 2;
  536. ppll->max_ref_div = 0x3ff;
  537. ppll->min_feedback_div = 4;
  538. ppll->max_feedback_div = 0xfff;
  539. ppll->best_vco = 0;
  540. for (i = 1; i < AMDGPU_MAX_PPLL; i++)
  541. adev->clock.ppll[i] = *ppll;
  542. /* system clock */
  543. spll->reference_freq =
  544. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  545. spll->reference_div = 0;
  546. spll->pll_out_min =
  547. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  548. spll->pll_out_max =
  549. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  550. /* ??? */
  551. if (spll->pll_out_min == 0)
  552. spll->pll_out_min = 64800;
  553. spll->pll_in_min =
  554. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  555. spll->pll_in_max =
  556. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  557. spll->min_post_div = 1;
  558. spll->max_post_div = 1;
  559. spll->min_ref_div = 2;
  560. spll->max_ref_div = 0xff;
  561. spll->min_feedback_div = 4;
  562. spll->max_feedback_div = 0xff;
  563. spll->best_vco = 0;
  564. /* memory clock */
  565. mpll->reference_freq =
  566. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  567. mpll->reference_div = 0;
  568. mpll->pll_out_min =
  569. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  570. mpll->pll_out_max =
  571. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  572. /* ??? */
  573. if (mpll->pll_out_min == 0)
  574. mpll->pll_out_min = 64800;
  575. mpll->pll_in_min =
  576. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  577. mpll->pll_in_max =
  578. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  579. adev->clock.default_sclk =
  580. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  581. adev->clock.default_mclk =
  582. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  583. mpll->min_post_div = 1;
  584. mpll->max_post_div = 1;
  585. mpll->min_ref_div = 2;
  586. mpll->max_ref_div = 0xff;
  587. mpll->min_feedback_div = 4;
  588. mpll->max_feedback_div = 0xff;
  589. mpll->best_vco = 0;
  590. /* disp clock */
  591. adev->clock.default_dispclk =
  592. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  593. /* set a reasonable default for DP */
  594. if (adev->clock.default_dispclk < 53900) {
  595. DRM_INFO("Changing default dispclk from %dMhz to 600Mhz\n",
  596. adev->clock.default_dispclk / 100);
  597. adev->clock.default_dispclk = 60000;
  598. }
  599. adev->clock.dp_extclk =
  600. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  601. adev->clock.current_dispclk = adev->clock.default_dispclk;
  602. adev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  603. if (adev->clock.max_pixel_clock == 0)
  604. adev->clock.max_pixel_clock = 40000;
  605. /* not technically a clock, but... */
  606. adev->mode_info.firmware_flags =
  607. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  608. ret = 0;
  609. }
  610. adev->pm.current_sclk = adev->clock.default_sclk;
  611. adev->pm.current_mclk = adev->clock.default_mclk;
  612. return ret;
  613. }
  614. union igp_info {
  615. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  616. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  617. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  618. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  619. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  620. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  621. };
  622. static void amdgpu_atombios_get_igp_ss_overrides(struct amdgpu_device *adev,
  623. struct amdgpu_atom_ss *ss,
  624. int id)
  625. {
  626. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  627. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  628. u16 data_offset, size;
  629. union igp_info *igp_info;
  630. u8 frev, crev;
  631. u16 percentage = 0, rate = 0;
  632. /* get any igp specific overrides */
  633. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  634. &frev, &crev, &data_offset)) {
  635. igp_info = (union igp_info *)
  636. (mode_info->atom_context->bios + data_offset);
  637. switch (crev) {
  638. case 6:
  639. switch (id) {
  640. case ASIC_INTERNAL_SS_ON_TMDS:
  641. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  642. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  643. break;
  644. case ASIC_INTERNAL_SS_ON_HDMI:
  645. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  646. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  647. break;
  648. case ASIC_INTERNAL_SS_ON_LVDS:
  649. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  650. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  651. break;
  652. }
  653. break;
  654. case 7:
  655. switch (id) {
  656. case ASIC_INTERNAL_SS_ON_TMDS:
  657. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  658. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  659. break;
  660. case ASIC_INTERNAL_SS_ON_HDMI:
  661. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  662. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  663. break;
  664. case ASIC_INTERNAL_SS_ON_LVDS:
  665. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  666. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  667. break;
  668. }
  669. break;
  670. case 8:
  671. switch (id) {
  672. case ASIC_INTERNAL_SS_ON_TMDS:
  673. percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
  674. rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
  675. break;
  676. case ASIC_INTERNAL_SS_ON_HDMI:
  677. percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
  678. rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
  679. break;
  680. case ASIC_INTERNAL_SS_ON_LVDS:
  681. percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
  682. rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
  683. break;
  684. }
  685. break;
  686. case 9:
  687. switch (id) {
  688. case ASIC_INTERNAL_SS_ON_TMDS:
  689. percentage = le16_to_cpu(igp_info->info_9.usDVISSPercentage);
  690. rate = le16_to_cpu(igp_info->info_9.usDVISSpreadRateIn10Hz);
  691. break;
  692. case ASIC_INTERNAL_SS_ON_HDMI:
  693. percentage = le16_to_cpu(igp_info->info_9.usHDMISSPercentage);
  694. rate = le16_to_cpu(igp_info->info_9.usHDMISSpreadRateIn10Hz);
  695. break;
  696. case ASIC_INTERNAL_SS_ON_LVDS:
  697. percentage = le16_to_cpu(igp_info->info_9.usLvdsSSPercentage);
  698. rate = le16_to_cpu(igp_info->info_9.usLvdsSSpreadRateIn10Hz);
  699. break;
  700. }
  701. break;
  702. default:
  703. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  704. break;
  705. }
  706. if (percentage)
  707. ss->percentage = percentage;
  708. if (rate)
  709. ss->rate = rate;
  710. }
  711. }
  712. union asic_ss_info {
  713. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  714. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  715. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  716. };
  717. union asic_ss_assignment {
  718. struct _ATOM_ASIC_SS_ASSIGNMENT v1;
  719. struct _ATOM_ASIC_SS_ASSIGNMENT_V2 v2;
  720. struct _ATOM_ASIC_SS_ASSIGNMENT_V3 v3;
  721. };
  722. bool amdgpu_atombios_get_asic_ss_info(struct amdgpu_device *adev,
  723. struct amdgpu_atom_ss *ss,
  724. int id, u32 clock)
  725. {
  726. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  727. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  728. uint16_t data_offset, size;
  729. union asic_ss_info *ss_info;
  730. union asic_ss_assignment *ss_assign;
  731. uint8_t frev, crev;
  732. int i, num_indices;
  733. if (id == ASIC_INTERNAL_MEMORY_SS) {
  734. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT))
  735. return false;
  736. }
  737. if (id == ASIC_INTERNAL_ENGINE_SS) {
  738. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT))
  739. return false;
  740. }
  741. memset(ss, 0, sizeof(struct amdgpu_atom_ss));
  742. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  743. &frev, &crev, &data_offset)) {
  744. ss_info =
  745. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  746. switch (frev) {
  747. case 1:
  748. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  749. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  750. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info.asSpreadSpectrum[0]);
  751. for (i = 0; i < num_indices; i++) {
  752. if ((ss_assign->v1.ucClockIndication == id) &&
  753. (clock <= le32_to_cpu(ss_assign->v1.ulTargetClockRange))) {
  754. ss->percentage =
  755. le16_to_cpu(ss_assign->v1.usSpreadSpectrumPercentage);
  756. ss->type = ss_assign->v1.ucSpreadSpectrumMode;
  757. ss->rate = le16_to_cpu(ss_assign->v1.usSpreadRateInKhz);
  758. ss->percentage_divider = 100;
  759. return true;
  760. }
  761. ss_assign = (union asic_ss_assignment *)
  762. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT));
  763. }
  764. break;
  765. case 2:
  766. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  767. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  768. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_2.asSpreadSpectrum[0]);
  769. for (i = 0; i < num_indices; i++) {
  770. if ((ss_assign->v2.ucClockIndication == id) &&
  771. (clock <= le32_to_cpu(ss_assign->v2.ulTargetClockRange))) {
  772. ss->percentage =
  773. le16_to_cpu(ss_assign->v2.usSpreadSpectrumPercentage);
  774. ss->type = ss_assign->v2.ucSpreadSpectrumMode;
  775. ss->rate = le16_to_cpu(ss_assign->v2.usSpreadRateIn10Hz);
  776. ss->percentage_divider = 100;
  777. if ((crev == 2) &&
  778. ((id == ASIC_INTERNAL_ENGINE_SS) ||
  779. (id == ASIC_INTERNAL_MEMORY_SS)))
  780. ss->rate /= 100;
  781. return true;
  782. }
  783. ss_assign = (union asic_ss_assignment *)
  784. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2));
  785. }
  786. break;
  787. case 3:
  788. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  789. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  790. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_3.asSpreadSpectrum[0]);
  791. for (i = 0; i < num_indices; i++) {
  792. if ((ss_assign->v3.ucClockIndication == id) &&
  793. (clock <= le32_to_cpu(ss_assign->v3.ulTargetClockRange))) {
  794. ss->percentage =
  795. le16_to_cpu(ss_assign->v3.usSpreadSpectrumPercentage);
  796. ss->type = ss_assign->v3.ucSpreadSpectrumMode;
  797. ss->rate = le16_to_cpu(ss_assign->v3.usSpreadRateIn10Hz);
  798. if (ss_assign->v3.ucSpreadSpectrumMode &
  799. SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK)
  800. ss->percentage_divider = 1000;
  801. else
  802. ss->percentage_divider = 100;
  803. if ((id == ASIC_INTERNAL_ENGINE_SS) ||
  804. (id == ASIC_INTERNAL_MEMORY_SS))
  805. ss->rate /= 100;
  806. if (adev->flags & AMD_IS_APU)
  807. amdgpu_atombios_get_igp_ss_overrides(adev, ss, id);
  808. return true;
  809. }
  810. ss_assign = (union asic_ss_assignment *)
  811. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3));
  812. }
  813. break;
  814. default:
  815. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  816. break;
  817. }
  818. }
  819. return false;
  820. }
  821. union get_clock_dividers {
  822. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  823. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  824. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  825. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  826. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  827. struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
  828. struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
  829. };
  830. int amdgpu_atombios_get_clock_dividers(struct amdgpu_device *adev,
  831. u8 clock_type,
  832. u32 clock,
  833. bool strobe_mode,
  834. struct atom_clock_dividers *dividers)
  835. {
  836. union get_clock_dividers args;
  837. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  838. u8 frev, crev;
  839. memset(&args, 0, sizeof(args));
  840. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  841. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  842. return -EINVAL;
  843. switch (crev) {
  844. case 4:
  845. /* fusion */
  846. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  847. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  848. dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
  849. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  850. break;
  851. case 6:
  852. /* CI */
  853. /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
  854. args.v6_in.ulClock.ulComputeClockFlag = clock_type;
  855. args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
  856. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  857. dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
  858. dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
  859. dividers->ref_div = args.v6_out.ucPllRefDiv;
  860. dividers->post_div = args.v6_out.ucPllPostDiv;
  861. dividers->flags = args.v6_out.ucPllCntlFlag;
  862. dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
  863. dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
  864. break;
  865. default:
  866. return -EINVAL;
  867. }
  868. return 0;
  869. }
  870. int amdgpu_atombios_get_memory_pll_dividers(struct amdgpu_device *adev,
  871. u32 clock,
  872. bool strobe_mode,
  873. struct atom_mpll_param *mpll_param)
  874. {
  875. COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
  876. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
  877. u8 frev, crev;
  878. memset(&args, 0, sizeof(args));
  879. memset(mpll_param, 0, sizeof(struct atom_mpll_param));
  880. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  881. return -EINVAL;
  882. switch (frev) {
  883. case 2:
  884. switch (crev) {
  885. case 1:
  886. /* SI */
  887. args.ulClock = cpu_to_le32(clock); /* 10 khz */
  888. args.ucInputFlag = 0;
  889. if (strobe_mode)
  890. args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
  891. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  892. mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
  893. mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
  894. mpll_param->post_div = args.ucPostDiv;
  895. mpll_param->dll_speed = args.ucDllSpeed;
  896. mpll_param->bwcntl = args.ucBWCntl;
  897. mpll_param->vco_mode =
  898. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK);
  899. mpll_param->yclk_sel =
  900. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
  901. mpll_param->qdr =
  902. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
  903. mpll_param->half_rate =
  904. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
  905. break;
  906. default:
  907. return -EINVAL;
  908. }
  909. break;
  910. default:
  911. return -EINVAL;
  912. }
  913. return 0;
  914. }
  915. uint32_t amdgpu_atombios_get_engine_clock(struct amdgpu_device *adev)
  916. {
  917. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  918. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  919. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  920. return le32_to_cpu(args.ulReturnEngineClock);
  921. }
  922. uint32_t amdgpu_atombios_get_memory_clock(struct amdgpu_device *adev)
  923. {
  924. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  925. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  926. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  927. return le32_to_cpu(args.ulReturnMemoryClock);
  928. }
  929. void amdgpu_atombios_set_engine_clock(struct amdgpu_device *adev,
  930. uint32_t eng_clock)
  931. {
  932. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  933. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  934. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  935. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  936. }
  937. void amdgpu_atombios_set_memory_clock(struct amdgpu_device *adev,
  938. uint32_t mem_clock)
  939. {
  940. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  941. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  942. if (adev->flags & AMD_IS_APU)
  943. return;
  944. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  945. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  946. }
  947. void amdgpu_atombios_set_engine_dram_timings(struct amdgpu_device *adev,
  948. u32 eng_clock, u32 mem_clock)
  949. {
  950. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  951. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  952. u32 tmp;
  953. memset(&args, 0, sizeof(args));
  954. tmp = eng_clock & SET_CLOCK_FREQ_MASK;
  955. tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
  956. args.ulTargetEngineClock = cpu_to_le32(tmp);
  957. if (mem_clock)
  958. args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
  959. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  960. }
  961. union set_voltage {
  962. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  963. struct _SET_VOLTAGE_PARAMETERS v1;
  964. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  965. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  966. };
  967. void amdgpu_atombios_set_voltage(struct amdgpu_device *adev,
  968. u16 voltage_level,
  969. u8 voltage_type)
  970. {
  971. union set_voltage args;
  972. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  973. u8 frev, crev, volt_index = voltage_level;
  974. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  975. return;
  976. /* 0xff01 is a flag rather then an actual voltage */
  977. if (voltage_level == 0xff01)
  978. return;
  979. switch (crev) {
  980. case 1:
  981. args.v1.ucVoltageType = voltage_type;
  982. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  983. args.v1.ucVoltageIndex = volt_index;
  984. break;
  985. case 2:
  986. args.v2.ucVoltageType = voltage_type;
  987. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  988. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  989. break;
  990. case 3:
  991. args.v3.ucVoltageType = voltage_type;
  992. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  993. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  994. break;
  995. default:
  996. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  997. return;
  998. }
  999. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1000. }
  1001. int amdgpu_atombios_get_leakage_id_from_vbios(struct amdgpu_device *adev,
  1002. u16 *leakage_id)
  1003. {
  1004. union set_voltage args;
  1005. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1006. u8 frev, crev;
  1007. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1008. return -EINVAL;
  1009. switch (crev) {
  1010. case 3:
  1011. case 4:
  1012. args.v3.ucVoltageType = 0;
  1013. args.v3.ucVoltageMode = ATOM_GET_LEAKAGE_ID;
  1014. args.v3.usVoltageLevel = 0;
  1015. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1016. *leakage_id = le16_to_cpu(args.v3.usVoltageLevel);
  1017. break;
  1018. default:
  1019. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1020. return -EINVAL;
  1021. }
  1022. return 0;
  1023. }
  1024. int amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(struct amdgpu_device *adev,
  1025. u16 *vddc, u16 *vddci,
  1026. u16 virtual_voltage_id,
  1027. u16 vbios_voltage_id)
  1028. {
  1029. int index = GetIndexIntoMasterTable(DATA, ASIC_ProfilingInfo);
  1030. u8 frev, crev;
  1031. u16 data_offset, size;
  1032. int i, j;
  1033. ATOM_ASIC_PROFILING_INFO_V2_1 *profile;
  1034. u16 *leakage_bin, *vddc_id_buf, *vddc_buf, *vddci_id_buf, *vddci_buf;
  1035. *vddc = 0;
  1036. *vddci = 0;
  1037. if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1038. &frev, &crev, &data_offset))
  1039. return -EINVAL;
  1040. profile = (ATOM_ASIC_PROFILING_INFO_V2_1 *)
  1041. (adev->mode_info.atom_context->bios + data_offset);
  1042. switch (frev) {
  1043. case 1:
  1044. return -EINVAL;
  1045. case 2:
  1046. switch (crev) {
  1047. case 1:
  1048. if (size < sizeof(ATOM_ASIC_PROFILING_INFO_V2_1))
  1049. return -EINVAL;
  1050. leakage_bin = (u16 *)
  1051. (adev->mode_info.atom_context->bios + data_offset +
  1052. le16_to_cpu(profile->usLeakageBinArrayOffset));
  1053. vddc_id_buf = (u16 *)
  1054. (adev->mode_info.atom_context->bios + data_offset +
  1055. le16_to_cpu(profile->usElbVDDC_IdArrayOffset));
  1056. vddc_buf = (u16 *)
  1057. (adev->mode_info.atom_context->bios + data_offset +
  1058. le16_to_cpu(profile->usElbVDDC_LevelArrayOffset));
  1059. vddci_id_buf = (u16 *)
  1060. (adev->mode_info.atom_context->bios + data_offset +
  1061. le16_to_cpu(profile->usElbVDDCI_IdArrayOffset));
  1062. vddci_buf = (u16 *)
  1063. (adev->mode_info.atom_context->bios + data_offset +
  1064. le16_to_cpu(profile->usElbVDDCI_LevelArrayOffset));
  1065. if (profile->ucElbVDDC_Num > 0) {
  1066. for (i = 0; i < profile->ucElbVDDC_Num; i++) {
  1067. if (vddc_id_buf[i] == virtual_voltage_id) {
  1068. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1069. if (vbios_voltage_id <= leakage_bin[j]) {
  1070. *vddc = vddc_buf[j * profile->ucElbVDDC_Num + i];
  1071. break;
  1072. }
  1073. }
  1074. break;
  1075. }
  1076. }
  1077. }
  1078. if (profile->ucElbVDDCI_Num > 0) {
  1079. for (i = 0; i < profile->ucElbVDDCI_Num; i++) {
  1080. if (vddci_id_buf[i] == virtual_voltage_id) {
  1081. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1082. if (vbios_voltage_id <= leakage_bin[j]) {
  1083. *vddci = vddci_buf[j * profile->ucElbVDDCI_Num + i];
  1084. break;
  1085. }
  1086. }
  1087. break;
  1088. }
  1089. }
  1090. }
  1091. break;
  1092. default:
  1093. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1094. return -EINVAL;
  1095. }
  1096. break;
  1097. default:
  1098. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1099. return -EINVAL;
  1100. }
  1101. return 0;
  1102. }
  1103. union get_voltage_info {
  1104. struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2 in;
  1105. struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2 evv_out;
  1106. };
  1107. int amdgpu_atombios_get_voltage_evv(struct amdgpu_device *adev,
  1108. u16 virtual_voltage_id,
  1109. u16 *voltage)
  1110. {
  1111. int index = GetIndexIntoMasterTable(COMMAND, GetVoltageInfo);
  1112. u32 entry_id;
  1113. u32 count = adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count;
  1114. union get_voltage_info args;
  1115. for (entry_id = 0; entry_id < count; entry_id++) {
  1116. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].v ==
  1117. virtual_voltage_id)
  1118. break;
  1119. }
  1120. if (entry_id >= count)
  1121. return -EINVAL;
  1122. args.in.ucVoltageType = VOLTAGE_TYPE_VDDC;
  1123. args.in.ucVoltageMode = ATOM_GET_VOLTAGE_EVV_VOLTAGE;
  1124. args.in.usVoltageLevel = cpu_to_le16(virtual_voltage_id);
  1125. args.in.ulSCLKFreq =
  1126. cpu_to_le32(adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].clk);
  1127. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1128. *voltage = le16_to_cpu(args.evv_out.usVoltageLevel);
  1129. return 0;
  1130. }
  1131. union voltage_object_info {
  1132. struct _ATOM_VOLTAGE_OBJECT_INFO v1;
  1133. struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
  1134. struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
  1135. };
  1136. union voltage_object {
  1137. struct _ATOM_VOLTAGE_OBJECT v1;
  1138. struct _ATOM_VOLTAGE_OBJECT_V2 v2;
  1139. union _ATOM_VOLTAGE_OBJECT_V3 v3;
  1140. };
  1141. static ATOM_VOLTAGE_OBJECT_V3 *amdgpu_atombios_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 *v3,
  1142. u8 voltage_type, u8 voltage_mode)
  1143. {
  1144. u32 size = le16_to_cpu(v3->sHeader.usStructureSize);
  1145. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V3_1, asVoltageObj[0]);
  1146. u8 *start = (u8*)v3;
  1147. while (offset < size) {
  1148. ATOM_VOLTAGE_OBJECT_V3 *vo = (ATOM_VOLTAGE_OBJECT_V3 *)(start + offset);
  1149. if ((vo->asGpioVoltageObj.sHeader.ucVoltageType == voltage_type) &&
  1150. (vo->asGpioVoltageObj.sHeader.ucVoltageMode == voltage_mode))
  1151. return vo;
  1152. offset += le16_to_cpu(vo->asGpioVoltageObj.sHeader.usSize);
  1153. }
  1154. return NULL;
  1155. }
  1156. bool
  1157. amdgpu_atombios_is_voltage_gpio(struct amdgpu_device *adev,
  1158. u8 voltage_type, u8 voltage_mode)
  1159. {
  1160. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1161. u8 frev, crev;
  1162. u16 data_offset, size;
  1163. union voltage_object_info *voltage_info;
  1164. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1165. &frev, &crev, &data_offset)) {
  1166. voltage_info = (union voltage_object_info *)
  1167. (adev->mode_info.atom_context->bios + data_offset);
  1168. switch (frev) {
  1169. case 3:
  1170. switch (crev) {
  1171. case 1:
  1172. if (amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1173. voltage_type, voltage_mode))
  1174. return true;
  1175. break;
  1176. default:
  1177. DRM_ERROR("unknown voltage object table\n");
  1178. return false;
  1179. }
  1180. break;
  1181. default:
  1182. DRM_ERROR("unknown voltage object table\n");
  1183. return false;
  1184. }
  1185. }
  1186. return false;
  1187. }
  1188. int amdgpu_atombios_get_voltage_table(struct amdgpu_device *adev,
  1189. u8 voltage_type, u8 voltage_mode,
  1190. struct atom_voltage_table *voltage_table)
  1191. {
  1192. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1193. u8 frev, crev;
  1194. u16 data_offset, size;
  1195. int i;
  1196. union voltage_object_info *voltage_info;
  1197. union voltage_object *voltage_object = NULL;
  1198. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1199. &frev, &crev, &data_offset)) {
  1200. voltage_info = (union voltage_object_info *)
  1201. (adev->mode_info.atom_context->bios + data_offset);
  1202. switch (frev) {
  1203. case 3:
  1204. switch (crev) {
  1205. case 1:
  1206. voltage_object = (union voltage_object *)
  1207. amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1208. voltage_type, voltage_mode);
  1209. if (voltage_object) {
  1210. ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
  1211. &voltage_object->v3.asGpioVoltageObj;
  1212. VOLTAGE_LUT_ENTRY_V2 *lut;
  1213. if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
  1214. return -EINVAL;
  1215. lut = &gpio->asVolGpioLut[0];
  1216. for (i = 0; i < gpio->ucGpioEntryNum; i++) {
  1217. voltage_table->entries[i].value =
  1218. le16_to_cpu(lut->usVoltageValue);
  1219. voltage_table->entries[i].smio_low =
  1220. le32_to_cpu(lut->ulVoltageId);
  1221. lut = (VOLTAGE_LUT_ENTRY_V2 *)
  1222. ((u8 *)lut + sizeof(VOLTAGE_LUT_ENTRY_V2));
  1223. }
  1224. voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
  1225. voltage_table->count = gpio->ucGpioEntryNum;
  1226. voltage_table->phase_delay = gpio->ucPhaseDelay;
  1227. return 0;
  1228. }
  1229. break;
  1230. default:
  1231. DRM_ERROR("unknown voltage object table\n");
  1232. return -EINVAL;
  1233. }
  1234. break;
  1235. default:
  1236. DRM_ERROR("unknown voltage object table\n");
  1237. return -EINVAL;
  1238. }
  1239. }
  1240. return -EINVAL;
  1241. }
  1242. union vram_info {
  1243. struct _ATOM_VRAM_INFO_V3 v1_3;
  1244. struct _ATOM_VRAM_INFO_V4 v1_4;
  1245. struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
  1246. };
  1247. #define MEM_ID_MASK 0xff000000
  1248. #define MEM_ID_SHIFT 24
  1249. #define CLOCK_RANGE_MASK 0x00ffffff
  1250. #define CLOCK_RANGE_SHIFT 0
  1251. #define LOW_NIBBLE_MASK 0xf
  1252. #define DATA_EQU_PREV 0
  1253. #define DATA_FROM_TABLE 4
  1254. int amdgpu_atombios_init_mc_reg_table(struct amdgpu_device *adev,
  1255. u8 module_index,
  1256. struct atom_mc_reg_table *reg_table)
  1257. {
  1258. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  1259. u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
  1260. u32 i = 0, j;
  1261. u16 data_offset, size;
  1262. union vram_info *vram_info;
  1263. memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
  1264. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1265. &frev, &crev, &data_offset)) {
  1266. vram_info = (union vram_info *)
  1267. (adev->mode_info.atom_context->bios + data_offset);
  1268. switch (frev) {
  1269. case 1:
  1270. DRM_ERROR("old table version %d, %d\n", frev, crev);
  1271. return -EINVAL;
  1272. case 2:
  1273. switch (crev) {
  1274. case 1:
  1275. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  1276. ATOM_INIT_REG_BLOCK *reg_block =
  1277. (ATOM_INIT_REG_BLOCK *)
  1278. ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
  1279. ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
  1280. (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1281. ((u8 *)reg_block + (2 * sizeof(u16)) +
  1282. le16_to_cpu(reg_block->usRegIndexTblSize));
  1283. ATOM_INIT_REG_INDEX_FORMAT *format = &reg_block->asRegIndexBuf[0];
  1284. num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
  1285. sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
  1286. if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
  1287. return -EINVAL;
  1288. while (i < num_entries) {
  1289. if (format->ucPreRegDataLength & ACCESS_PLACEHOLDER)
  1290. break;
  1291. reg_table->mc_reg_address[i].s1 =
  1292. (u16)(le16_to_cpu(format->usRegIndex));
  1293. reg_table->mc_reg_address[i].pre_reg_data =
  1294. (u8)(format->ucPreRegDataLength);
  1295. i++;
  1296. format = (ATOM_INIT_REG_INDEX_FORMAT *)
  1297. ((u8 *)format + sizeof(ATOM_INIT_REG_INDEX_FORMAT));
  1298. }
  1299. reg_table->last = i;
  1300. while ((le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK) &&
  1301. (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
  1302. t_mem_id = (u8)((le32_to_cpu(*(u32 *)reg_data) & MEM_ID_MASK)
  1303. >> MEM_ID_SHIFT);
  1304. if (module_index == t_mem_id) {
  1305. reg_table->mc_reg_table_entry[num_ranges].mclk_max =
  1306. (u32)((le32_to_cpu(*(u32 *)reg_data) & CLOCK_RANGE_MASK)
  1307. >> CLOCK_RANGE_SHIFT);
  1308. for (i = 0, j = 1; i < reg_table->last; i++) {
  1309. if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
  1310. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1311. (u32)le32_to_cpu(*((u32 *)reg_data + j));
  1312. j++;
  1313. } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
  1314. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1315. reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
  1316. }
  1317. }
  1318. num_ranges++;
  1319. }
  1320. reg_data = (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1321. ((u8 *)reg_data + le16_to_cpu(reg_block->usRegDataBlkSize));
  1322. }
  1323. if (le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK)
  1324. return -EINVAL;
  1325. reg_table->num_entries = num_ranges;
  1326. } else
  1327. return -EINVAL;
  1328. break;
  1329. default:
  1330. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1331. return -EINVAL;
  1332. }
  1333. break;
  1334. default:
  1335. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1336. return -EINVAL;
  1337. }
  1338. return 0;
  1339. }
  1340. return -EINVAL;
  1341. }
  1342. bool amdgpu_atombios_has_gpu_virtualization_table(struct amdgpu_device *adev)
  1343. {
  1344. int index = GetIndexIntoMasterTable(DATA, GPUVirtualizationInfo);
  1345. u8 frev, crev;
  1346. u16 data_offset, size;
  1347. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1348. &frev, &crev, &data_offset))
  1349. return true;
  1350. return false;
  1351. }
  1352. void amdgpu_atombios_scratch_regs_lock(struct amdgpu_device *adev, bool lock)
  1353. {
  1354. uint32_t bios_6_scratch;
  1355. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1356. if (lock) {
  1357. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1358. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  1359. } else {
  1360. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1361. bios_6_scratch |= ATOM_S6_ACC_MODE;
  1362. }
  1363. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1364. }
  1365. void amdgpu_atombios_scratch_regs_init(struct amdgpu_device *adev)
  1366. {
  1367. uint32_t bios_2_scratch, bios_6_scratch;
  1368. bios_2_scratch = RREG32(mmBIOS_SCRATCH_2);
  1369. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1370. /* let the bios control the backlight */
  1371. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1372. /* tell the bios not to handle mode switching */
  1373. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  1374. /* clear the vbios dpms state */
  1375. bios_2_scratch &= ~ATOM_S2_DEVICE_DPMS_STATE;
  1376. WREG32(mmBIOS_SCRATCH_2, bios_2_scratch);
  1377. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1378. }
  1379. void amdgpu_atombios_scratch_regs_save(struct amdgpu_device *adev)
  1380. {
  1381. int i;
  1382. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1383. adev->bios_scratch[i] = RREG32(mmBIOS_SCRATCH_0 + i);
  1384. }
  1385. void amdgpu_atombios_scratch_regs_restore(struct amdgpu_device *adev)
  1386. {
  1387. int i;
  1388. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1389. WREG32(mmBIOS_SCRATCH_0 + i, adev->bios_scratch[i]);
  1390. }
  1391. /* Atom needs data in little endian format
  1392. * so swap as appropriate when copying data to
  1393. * or from atom. Note that atom operates on
  1394. * dw units.
  1395. */
  1396. void amdgpu_atombios_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  1397. {
  1398. #ifdef __BIG_ENDIAN
  1399. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  1400. u32 *dst32, *src32;
  1401. int i;
  1402. memcpy(src_tmp, src, num_bytes);
  1403. src32 = (u32 *)src_tmp;
  1404. dst32 = (u32 *)dst_tmp;
  1405. if (to_le) {
  1406. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1407. dst32[i] = cpu_to_le32(src32[i]);
  1408. memcpy(dst, dst_tmp, num_bytes);
  1409. } else {
  1410. u8 dws = num_bytes & ~3;
  1411. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1412. dst32[i] = le32_to_cpu(src32[i]);
  1413. memcpy(dst, dst_tmp, dws);
  1414. if (num_bytes % 4) {
  1415. for (i = 0; i < (num_bytes % 4); i++)
  1416. dst[dws+i] = dst_tmp[dws+i];
  1417. }
  1418. }
  1419. #else
  1420. memcpy(dst, src, num_bytes);
  1421. #endif
  1422. }