tdma.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Provide TDMA helper functions used by cipher and hash algorithm
  3. * implementations.
  4. *
  5. * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
  6. * Author: Arnaud Ebalard <arno@natisbad.org>
  7. *
  8. * This work is based on an initial version written by
  9. * Sebastian Andrzej Siewior < sebastian at breakpoint dot cc >
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published
  13. * by the Free Software Foundation.
  14. */
  15. #include "cesa.h"
  16. bool mv_cesa_req_dma_iter_next_transfer(struct mv_cesa_dma_iter *iter,
  17. struct mv_cesa_sg_dma_iter *sgiter,
  18. unsigned int len)
  19. {
  20. if (!sgiter->sg)
  21. return false;
  22. sgiter->op_offset += len;
  23. sgiter->offset += len;
  24. if (sgiter->offset == sg_dma_len(sgiter->sg)) {
  25. if (sg_is_last(sgiter->sg))
  26. return false;
  27. sgiter->offset = 0;
  28. sgiter->sg = sg_next(sgiter->sg);
  29. }
  30. if (sgiter->op_offset == iter->op_len)
  31. return false;
  32. return true;
  33. }
  34. void mv_cesa_dma_step(struct mv_cesa_tdma_req *dreq)
  35. {
  36. struct mv_cesa_engine *engine = dreq->base.engine;
  37. writel_relaxed(0, engine->regs + CESA_SA_CFG);
  38. mv_cesa_set_int_mask(engine, CESA_SA_INT_ACC0_IDMA_DONE);
  39. writel_relaxed(CESA_TDMA_DST_BURST_128B | CESA_TDMA_SRC_BURST_128B |
  40. CESA_TDMA_NO_BYTE_SWAP | CESA_TDMA_EN,
  41. engine->regs + CESA_TDMA_CONTROL);
  42. writel_relaxed(CESA_SA_CFG_ACT_CH0_IDMA | CESA_SA_CFG_MULTI_PKT |
  43. CESA_SA_CFG_CH0_W_IDMA | CESA_SA_CFG_PARA_DIS,
  44. engine->regs + CESA_SA_CFG);
  45. writel_relaxed(dreq->chain.first->cur_dma,
  46. engine->regs + CESA_TDMA_NEXT_ADDR);
  47. writel(CESA_SA_CMD_EN_CESA_SA_ACCL0, engine->regs + CESA_SA_CMD);
  48. }
  49. void mv_cesa_dma_cleanup(struct mv_cesa_tdma_req *dreq)
  50. {
  51. struct mv_cesa_tdma_desc *tdma;
  52. for (tdma = dreq->chain.first; tdma;) {
  53. struct mv_cesa_tdma_desc *old_tdma = tdma;
  54. if (tdma->flags & CESA_TDMA_OP)
  55. dma_pool_free(cesa_dev->dma->op_pool, tdma->op,
  56. le32_to_cpu(tdma->src));
  57. tdma = tdma->next;
  58. dma_pool_free(cesa_dev->dma->tdma_desc_pool, old_tdma,
  59. old_tdma->cur_dma);
  60. }
  61. dreq->chain.first = NULL;
  62. dreq->chain.last = NULL;
  63. }
  64. void mv_cesa_dma_prepare(struct mv_cesa_tdma_req *dreq,
  65. struct mv_cesa_engine *engine)
  66. {
  67. struct mv_cesa_tdma_desc *tdma;
  68. for (tdma = dreq->chain.first; tdma; tdma = tdma->next) {
  69. if (tdma->flags & CESA_TDMA_DST_IN_SRAM)
  70. tdma->dst = cpu_to_le32(tdma->dst + engine->sram_dma);
  71. if (tdma->flags & CESA_TDMA_SRC_IN_SRAM)
  72. tdma->src = cpu_to_le32(tdma->src + engine->sram_dma);
  73. if (tdma->flags & CESA_TDMA_OP)
  74. mv_cesa_adjust_op(engine, tdma->op);
  75. }
  76. }
  77. static struct mv_cesa_tdma_desc *
  78. mv_cesa_dma_add_desc(struct mv_cesa_tdma_chain *chain, gfp_t flags)
  79. {
  80. struct mv_cesa_tdma_desc *new_tdma = NULL;
  81. dma_addr_t dma_handle;
  82. new_tdma = dma_pool_alloc(cesa_dev->dma->tdma_desc_pool, flags,
  83. &dma_handle);
  84. if (!new_tdma)
  85. return ERR_PTR(-ENOMEM);
  86. memset(new_tdma, 0, sizeof(*new_tdma));
  87. new_tdma->cur_dma = dma_handle;
  88. if (chain->last) {
  89. chain->last->next_dma = cpu_to_le32(dma_handle);
  90. chain->last->next = new_tdma;
  91. } else {
  92. chain->first = new_tdma;
  93. }
  94. chain->last = new_tdma;
  95. return new_tdma;
  96. }
  97. struct mv_cesa_op_ctx *mv_cesa_dma_add_op(struct mv_cesa_tdma_chain *chain,
  98. const struct mv_cesa_op_ctx *op_templ,
  99. bool skip_ctx,
  100. gfp_t flags)
  101. {
  102. struct mv_cesa_tdma_desc *tdma;
  103. struct mv_cesa_op_ctx *op;
  104. dma_addr_t dma_handle;
  105. unsigned int size;
  106. tdma = mv_cesa_dma_add_desc(chain, flags);
  107. if (IS_ERR(tdma))
  108. return ERR_CAST(tdma);
  109. op = dma_pool_alloc(cesa_dev->dma->op_pool, flags, &dma_handle);
  110. if (!op)
  111. return ERR_PTR(-ENOMEM);
  112. *op = *op_templ;
  113. size = skip_ctx ? sizeof(op->desc) : sizeof(*op);
  114. tdma = chain->last;
  115. tdma->op = op;
  116. tdma->byte_cnt = cpu_to_le32(size | BIT(31));
  117. tdma->src = cpu_to_le32(dma_handle);
  118. tdma->flags = CESA_TDMA_DST_IN_SRAM | CESA_TDMA_OP;
  119. return op;
  120. }
  121. int mv_cesa_dma_add_data_transfer(struct mv_cesa_tdma_chain *chain,
  122. dma_addr_t dst, dma_addr_t src, u32 size,
  123. u32 flags, gfp_t gfp_flags)
  124. {
  125. struct mv_cesa_tdma_desc *tdma;
  126. tdma = mv_cesa_dma_add_desc(chain, gfp_flags);
  127. if (IS_ERR(tdma))
  128. return PTR_ERR(tdma);
  129. tdma->byte_cnt = cpu_to_le32(size | BIT(31));
  130. tdma->src = src;
  131. tdma->dst = dst;
  132. flags &= (CESA_TDMA_DST_IN_SRAM | CESA_TDMA_SRC_IN_SRAM);
  133. tdma->flags = flags | CESA_TDMA_DATA;
  134. return 0;
  135. }
  136. int mv_cesa_dma_add_dummy_launch(struct mv_cesa_tdma_chain *chain, gfp_t flags)
  137. {
  138. struct mv_cesa_tdma_desc *tdma;
  139. tdma = mv_cesa_dma_add_desc(chain, flags);
  140. if (IS_ERR(tdma))
  141. return PTR_ERR(tdma);
  142. return 0;
  143. }
  144. int mv_cesa_dma_add_dummy_end(struct mv_cesa_tdma_chain *chain, gfp_t flags)
  145. {
  146. struct mv_cesa_tdma_desc *tdma;
  147. tdma = mv_cesa_dma_add_desc(chain, flags);
  148. if (IS_ERR(tdma))
  149. return PTR_ERR(tdma);
  150. tdma->byte_cnt = cpu_to_le32(BIT(31));
  151. return 0;
  152. }
  153. int mv_cesa_dma_add_op_transfers(struct mv_cesa_tdma_chain *chain,
  154. struct mv_cesa_dma_iter *dma_iter,
  155. struct mv_cesa_sg_dma_iter *sgiter,
  156. gfp_t gfp_flags)
  157. {
  158. u32 flags = sgiter->dir == DMA_TO_DEVICE ?
  159. CESA_TDMA_DST_IN_SRAM : CESA_TDMA_SRC_IN_SRAM;
  160. unsigned int len;
  161. do {
  162. dma_addr_t dst, src;
  163. int ret;
  164. len = mv_cesa_req_dma_iter_transfer_len(dma_iter, sgiter);
  165. if (sgiter->dir == DMA_TO_DEVICE) {
  166. dst = CESA_SA_DATA_SRAM_OFFSET + sgiter->op_offset;
  167. src = sg_dma_address(sgiter->sg) + sgiter->offset;
  168. } else {
  169. dst = sg_dma_address(sgiter->sg) + sgiter->offset;
  170. src = CESA_SA_DATA_SRAM_OFFSET + sgiter->op_offset;
  171. }
  172. ret = mv_cesa_dma_add_data_transfer(chain, dst, src, len,
  173. flags, gfp_flags);
  174. if (ret)
  175. return ret;
  176. } while (mv_cesa_req_dma_iter_next_transfer(dma_iter, sgiter, len));
  177. return 0;
  178. }