r8a7795-cpg-mssr.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638
  1. /*
  2. * r8a7795 Clock Pulse Generator / Module Standby and Software Reset
  3. *
  4. * Copyright (C) 2015 Glider bvba
  5. *
  6. * Based on clk-rcar-gen3.c
  7. *
  8. * Copyright (C) 2015 Renesas Electronics Corp.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; version 2 of the License.
  13. */
  14. #include <linux/bug.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/device.h>
  17. #include <linux/err.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <linux/kernel.h>
  21. #include <linux/of.h>
  22. #include <linux/slab.h>
  23. #include <dt-bindings/clock/r8a7795-cpg-mssr.h>
  24. #include "renesas-cpg-mssr.h"
  25. enum clk_ids {
  26. /* Core Clock Outputs exported to DT */
  27. LAST_DT_CORE_CLK = R8A7795_CLK_OSC,
  28. /* External Input Clocks */
  29. CLK_EXTAL,
  30. CLK_EXTALR,
  31. /* Internal Core Clocks */
  32. CLK_MAIN,
  33. CLK_PLL0,
  34. CLK_PLL1,
  35. CLK_PLL2,
  36. CLK_PLL3,
  37. CLK_PLL4,
  38. CLK_PLL1_DIV2,
  39. CLK_PLL1_DIV4,
  40. CLK_S0,
  41. CLK_S1,
  42. CLK_S2,
  43. CLK_S3,
  44. CLK_SDSRC,
  45. CLK_SSPSRC,
  46. /* Module Clocks */
  47. MOD_CLK_BASE
  48. };
  49. enum r8a7795_clk_types {
  50. CLK_TYPE_GEN3_MAIN = CLK_TYPE_CUSTOM,
  51. CLK_TYPE_GEN3_PLL0,
  52. CLK_TYPE_GEN3_PLL1,
  53. CLK_TYPE_GEN3_PLL2,
  54. CLK_TYPE_GEN3_PLL3,
  55. CLK_TYPE_GEN3_PLL4,
  56. CLK_TYPE_GEN3_SD,
  57. };
  58. static const struct cpg_core_clk r8a7795_core_clks[] __initconst = {
  59. /* External Clock Inputs */
  60. DEF_INPUT("extal", CLK_EXTAL),
  61. DEF_INPUT("extalr", CLK_EXTALR),
  62. /* Internal Core Clocks */
  63. DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
  64. DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
  65. DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
  66. DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
  67. DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
  68. DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
  69. DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
  70. DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
  71. DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
  72. DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
  73. DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
  74. DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
  75. /* Core Clock Outputs */
  76. DEF_FIXED("ztr", R8A7795_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
  77. DEF_FIXED("ztrd2", R8A7795_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
  78. DEF_FIXED("zt", R8A7795_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
  79. DEF_FIXED("zx", R8A7795_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
  80. DEF_FIXED("s0d1", R8A7795_CLK_S0D1, CLK_S0, 1, 1),
  81. DEF_FIXED("s0d4", R8A7795_CLK_S0D4, CLK_S0, 4, 1),
  82. DEF_FIXED("s1d1", R8A7795_CLK_S1D1, CLK_S1, 1, 1),
  83. DEF_FIXED("s1d2", R8A7795_CLK_S1D2, CLK_S1, 2, 1),
  84. DEF_FIXED("s1d4", R8A7795_CLK_S1D4, CLK_S1, 4, 1),
  85. DEF_FIXED("s2d1", R8A7795_CLK_S2D1, CLK_S2, 1, 1),
  86. DEF_FIXED("s2d2", R8A7795_CLK_S2D2, CLK_S2, 2, 1),
  87. DEF_FIXED("s2d4", R8A7795_CLK_S2D4, CLK_S2, 4, 1),
  88. DEF_FIXED("s3d1", R8A7795_CLK_S3D1, CLK_S3, 1, 1),
  89. DEF_FIXED("s3d2", R8A7795_CLK_S3D2, CLK_S3, 2, 1),
  90. DEF_FIXED("s3d4", R8A7795_CLK_S3D4, CLK_S3, 4, 1),
  91. DEF_SD("sd0", R8A7795_CLK_SD0, CLK_PLL1_DIV2, 0x0074),
  92. DEF_SD("sd1", R8A7795_CLK_SD1, CLK_PLL1_DIV2, 0x0078),
  93. DEF_SD("sd2", R8A7795_CLK_SD2, CLK_PLL1_DIV2, 0x0268),
  94. DEF_SD("sd3", R8A7795_CLK_SD3, CLK_PLL1_DIV2, 0x026c),
  95. DEF_FIXED("cl", R8A7795_CLK_CL, CLK_PLL1_DIV2, 48, 1),
  96. DEF_FIXED("cp", R8A7795_CLK_CP, CLK_EXTAL, 2, 1),
  97. DEF_DIV6P1("mso", R8A7795_CLK_MSO, CLK_PLL1_DIV4, 0x014),
  98. DEF_DIV6P1("hdmi", R8A7795_CLK_HDMI, CLK_PLL1_DIV2, 0x250),
  99. DEF_DIV6P1("canfd", R8A7795_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
  100. };
  101. static const struct mssr_mod_clk r8a7795_mod_clks[] __initconst = {
  102. DEF_MOD("scif5", 202, R8A7795_CLK_S3D4),
  103. DEF_MOD("scif4", 203, R8A7795_CLK_S3D4),
  104. DEF_MOD("scif3", 204, R8A7795_CLK_S3D4),
  105. DEF_MOD("scif1", 206, R8A7795_CLK_S3D4),
  106. DEF_MOD("scif0", 207, R8A7795_CLK_S3D4),
  107. DEF_MOD("msiof3", 208, R8A7795_CLK_MSO),
  108. DEF_MOD("msiof2", 209, R8A7795_CLK_MSO),
  109. DEF_MOD("msiof1", 210, R8A7795_CLK_MSO),
  110. DEF_MOD("msiof0", 211, R8A7795_CLK_MSO),
  111. DEF_MOD("sys-dmac2", 217, R8A7795_CLK_S3D1),
  112. DEF_MOD("sys-dmac1", 218, R8A7795_CLK_S3D1),
  113. DEF_MOD("sys-dmac0", 219, R8A7795_CLK_S3D1),
  114. DEF_MOD("scif2", 310, R8A7795_CLK_S3D4),
  115. DEF_MOD("sdif3", 311, R8A7795_CLK_SD3),
  116. DEF_MOD("sdif2", 312, R8A7795_CLK_SD2),
  117. DEF_MOD("sdif1", 313, R8A7795_CLK_SD1),
  118. DEF_MOD("sdif0", 314, R8A7795_CLK_SD0),
  119. DEF_MOD("pcie1", 318, R8A7795_CLK_S3D1),
  120. DEF_MOD("pcie0", 319, R8A7795_CLK_S3D1),
  121. DEF_MOD("usb3-if1", 327, R8A7795_CLK_S3D1),
  122. DEF_MOD("usb3-if0", 328, R8A7795_CLK_S3D1),
  123. DEF_MOD("usb-dmac0", 330, R8A7795_CLK_S3D1),
  124. DEF_MOD("usb-dmac1", 331, R8A7795_CLK_S3D1),
  125. DEF_MOD("intc-ex", 407, R8A7795_CLK_CP),
  126. DEF_MOD("intc-ap", 408, R8A7795_CLK_S3D1),
  127. DEF_MOD("audmac0", 502, R8A7795_CLK_S3D4),
  128. DEF_MOD("audmac1", 501, R8A7795_CLK_S3D4),
  129. DEF_MOD("hscif4", 516, R8A7795_CLK_S3D1),
  130. DEF_MOD("hscif3", 517, R8A7795_CLK_S3D1),
  131. DEF_MOD("hscif2", 518, R8A7795_CLK_S3D1),
  132. DEF_MOD("hscif1", 519, R8A7795_CLK_S3D1),
  133. DEF_MOD("hscif0", 520, R8A7795_CLK_S3D1),
  134. DEF_MOD("fcpvd3", 600, R8A7795_CLK_S2D1),
  135. DEF_MOD("fcpvd2", 601, R8A7795_CLK_S2D1),
  136. DEF_MOD("fcpvd1", 602, R8A7795_CLK_S2D1),
  137. DEF_MOD("fcpvd0", 603, R8A7795_CLK_S2D1),
  138. DEF_MOD("fcpvb1", 606, R8A7795_CLK_S2D1),
  139. DEF_MOD("fcpvb0", 607, R8A7795_CLK_S2D1),
  140. DEF_MOD("fcpvi2", 609, R8A7795_CLK_S2D1),
  141. DEF_MOD("fcpvi1", 610, R8A7795_CLK_S2D1),
  142. DEF_MOD("fcpvi0", 611, R8A7795_CLK_S2D1),
  143. DEF_MOD("fcpf2", 613, R8A7795_CLK_S2D1),
  144. DEF_MOD("fcpf1", 614, R8A7795_CLK_S2D1),
  145. DEF_MOD("fcpf0", 615, R8A7795_CLK_S2D1),
  146. DEF_MOD("fcpci1", 616, R8A7795_CLK_S2D1),
  147. DEF_MOD("fcpci0", 617, R8A7795_CLK_S2D1),
  148. DEF_MOD("fcpcs", 619, R8A7795_CLK_S2D1),
  149. DEF_MOD("vspd3", 620, R8A7795_CLK_S2D1),
  150. DEF_MOD("vspd2", 621, R8A7795_CLK_S2D1),
  151. DEF_MOD("vspd1", 622, R8A7795_CLK_S2D1),
  152. DEF_MOD("vspd0", 623, R8A7795_CLK_S2D1),
  153. DEF_MOD("vspbc", 624, R8A7795_CLK_S2D1),
  154. DEF_MOD("vspbd", 626, R8A7795_CLK_S2D1),
  155. DEF_MOD("vspi2", 629, R8A7795_CLK_S2D1),
  156. DEF_MOD("vspi1", 630, R8A7795_CLK_S2D1),
  157. DEF_MOD("vspi0", 631, R8A7795_CLK_S2D1),
  158. DEF_MOD("ehci2", 701, R8A7795_CLK_S3D4),
  159. DEF_MOD("ehci1", 702, R8A7795_CLK_S3D4),
  160. DEF_MOD("ehci0", 703, R8A7795_CLK_S3D4),
  161. DEF_MOD("hsusb", 704, R8A7795_CLK_S3D4),
  162. DEF_MOD("du3", 721, R8A7795_CLK_S2D1),
  163. DEF_MOD("du2", 722, R8A7795_CLK_S2D1),
  164. DEF_MOD("du1", 723, R8A7795_CLK_S2D1),
  165. DEF_MOD("du0", 724, R8A7795_CLK_S2D1),
  166. DEF_MOD("lvds", 727, R8A7795_CLK_S2D1),
  167. DEF_MOD("hdmi1", 728, R8A7795_CLK_HDMI),
  168. DEF_MOD("hdmi0", 729, R8A7795_CLK_HDMI),
  169. DEF_MOD("etheravb", 812, R8A7795_CLK_S3D2),
  170. DEF_MOD("sata0", 815, R8A7795_CLK_S3D2),
  171. DEF_MOD("gpio7", 905, R8A7795_CLK_CP),
  172. DEF_MOD("gpio6", 906, R8A7795_CLK_CP),
  173. DEF_MOD("gpio5", 907, R8A7795_CLK_CP),
  174. DEF_MOD("gpio4", 908, R8A7795_CLK_CP),
  175. DEF_MOD("gpio3", 909, R8A7795_CLK_CP),
  176. DEF_MOD("gpio2", 910, R8A7795_CLK_CP),
  177. DEF_MOD("gpio1", 911, R8A7795_CLK_CP),
  178. DEF_MOD("gpio0", 912, R8A7795_CLK_CP),
  179. DEF_MOD("can-fd", 914, R8A7795_CLK_S3D2),
  180. DEF_MOD("can-if1", 915, R8A7795_CLK_S3D4),
  181. DEF_MOD("can-if0", 916, R8A7795_CLK_S3D4),
  182. DEF_MOD("i2c6", 918, R8A7795_CLK_S3D2),
  183. DEF_MOD("i2c5", 919, R8A7795_CLK_S3D2),
  184. DEF_MOD("i2c4", 927, R8A7795_CLK_S3D2),
  185. DEF_MOD("i2c3", 928, R8A7795_CLK_S3D2),
  186. DEF_MOD("i2c2", 929, R8A7795_CLK_S3D2),
  187. DEF_MOD("i2c1", 930, R8A7795_CLK_S3D2),
  188. DEF_MOD("i2c0", 931, R8A7795_CLK_S3D2),
  189. DEF_MOD("ssi-all", 1005, R8A7795_CLK_S3D4),
  190. DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
  191. DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
  192. DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
  193. DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
  194. DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
  195. DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
  196. DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
  197. DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
  198. DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
  199. DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
  200. DEF_MOD("scu-all", 1017, R8A7795_CLK_S3D4),
  201. DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
  202. DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
  203. DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
  204. DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
  205. DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
  206. DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
  207. DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
  208. DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
  209. DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
  210. DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
  211. DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
  212. DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
  213. DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
  214. DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
  215. };
  216. static const unsigned int r8a7795_crit_mod_clks[] __initconst = {
  217. MOD_CLK_ID(408), /* INTC-AP (GIC) */
  218. };
  219. /* -----------------------------------------------------------------------------
  220. * SDn Clock
  221. *
  222. */
  223. #define CPG_SD_STP_HCK BIT(9)
  224. #define CPG_SD_STP_CK BIT(8)
  225. #define CPG_SD_STP_MASK (CPG_SD_STP_HCK | CPG_SD_STP_CK)
  226. #define CPG_SD_FC_MASK (0x7 << 2 | 0x3 << 0)
  227. #define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \
  228. { \
  229. .val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \
  230. ((stp_ck) ? CPG_SD_STP_CK : 0) | \
  231. ((sd_srcfc) << 2) | \
  232. ((sd_fc) << 0), \
  233. .div = (sd_div), \
  234. }
  235. struct sd_div_table {
  236. u32 val;
  237. unsigned int div;
  238. };
  239. struct sd_clock {
  240. struct clk_hw hw;
  241. void __iomem *reg;
  242. const struct sd_div_table *div_table;
  243. unsigned int div_num;
  244. unsigned int div_min;
  245. unsigned int div_max;
  246. };
  247. /* SDn divider
  248. * sd_srcfc sd_fc div
  249. * stp_hck stp_ck (div) (div) = sd_srcfc x sd_fc
  250. *-------------------------------------------------------------------
  251. * 0 0 0 (1) 1 (4) 4
  252. * 0 0 1 (2) 1 (4) 8
  253. * 1 0 2 (4) 1 (4) 16
  254. * 1 0 3 (8) 1 (4) 32
  255. * 1 0 4 (16) 1 (4) 64
  256. * 0 0 0 (1) 0 (2) 2
  257. * 0 0 1 (2) 0 (2) 4
  258. * 1 0 2 (4) 0 (2) 8
  259. * 1 0 3 (8) 0 (2) 16
  260. * 1 0 4 (16) 0 (2) 32
  261. */
  262. static const struct sd_div_table cpg_sd_div_table[] = {
  263. /* CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) */
  264. CPG_SD_DIV_TABLE_DATA(0, 0, 0, 1, 4),
  265. CPG_SD_DIV_TABLE_DATA(0, 0, 1, 1, 8),
  266. CPG_SD_DIV_TABLE_DATA(1, 0, 2, 1, 16),
  267. CPG_SD_DIV_TABLE_DATA(1, 0, 3, 1, 32),
  268. CPG_SD_DIV_TABLE_DATA(1, 0, 4, 1, 64),
  269. CPG_SD_DIV_TABLE_DATA(0, 0, 0, 0, 2),
  270. CPG_SD_DIV_TABLE_DATA(0, 0, 1, 0, 4),
  271. CPG_SD_DIV_TABLE_DATA(1, 0, 2, 0, 8),
  272. CPG_SD_DIV_TABLE_DATA(1, 0, 3, 0, 16),
  273. CPG_SD_DIV_TABLE_DATA(1, 0, 4, 0, 32),
  274. };
  275. #define to_sd_clock(_hw) container_of(_hw, struct sd_clock, hw)
  276. static int cpg_sd_clock_enable(struct clk_hw *hw)
  277. {
  278. struct sd_clock *clock = to_sd_clock(hw);
  279. u32 val, sd_fc;
  280. unsigned int i;
  281. val = clk_readl(clock->reg);
  282. sd_fc = val & CPG_SD_FC_MASK;
  283. for (i = 0; i < clock->div_num; i++)
  284. if (sd_fc == (clock->div_table[i].val & CPG_SD_FC_MASK))
  285. break;
  286. if (i >= clock->div_num)
  287. return -EINVAL;
  288. val &= ~(CPG_SD_STP_MASK);
  289. val |= clock->div_table[i].val & CPG_SD_STP_MASK;
  290. clk_writel(val, clock->reg);
  291. return 0;
  292. }
  293. static void cpg_sd_clock_disable(struct clk_hw *hw)
  294. {
  295. struct sd_clock *clock = to_sd_clock(hw);
  296. clk_writel(clk_readl(clock->reg) | CPG_SD_STP_MASK, clock->reg);
  297. }
  298. static int cpg_sd_clock_is_enabled(struct clk_hw *hw)
  299. {
  300. struct sd_clock *clock = to_sd_clock(hw);
  301. return !(clk_readl(clock->reg) & CPG_SD_STP_MASK);
  302. }
  303. static unsigned long cpg_sd_clock_recalc_rate(struct clk_hw *hw,
  304. unsigned long parent_rate)
  305. {
  306. struct sd_clock *clock = to_sd_clock(hw);
  307. unsigned long rate = parent_rate;
  308. u32 val, sd_fc;
  309. unsigned int i;
  310. val = clk_readl(clock->reg);
  311. sd_fc = val & CPG_SD_FC_MASK;
  312. for (i = 0; i < clock->div_num; i++)
  313. if (sd_fc == (clock->div_table[i].val & CPG_SD_FC_MASK))
  314. break;
  315. if (i >= clock->div_num)
  316. return -EINVAL;
  317. return DIV_ROUND_CLOSEST(rate, clock->div_table[i].div);
  318. }
  319. static unsigned int cpg_sd_clock_calc_div(struct sd_clock *clock,
  320. unsigned long rate,
  321. unsigned long parent_rate)
  322. {
  323. unsigned int div;
  324. if (!rate)
  325. rate = 1;
  326. div = DIV_ROUND_CLOSEST(parent_rate, rate);
  327. return clamp_t(unsigned int, div, clock->div_min, clock->div_max);
  328. }
  329. static long cpg_sd_clock_round_rate(struct clk_hw *hw, unsigned long rate,
  330. unsigned long *parent_rate)
  331. {
  332. struct sd_clock *clock = to_sd_clock(hw);
  333. unsigned int div = cpg_sd_clock_calc_div(clock, rate, *parent_rate);
  334. return DIV_ROUND_CLOSEST(*parent_rate, div);
  335. }
  336. static int cpg_sd_clock_set_rate(struct clk_hw *hw, unsigned long rate,
  337. unsigned long parent_rate)
  338. {
  339. struct sd_clock *clock = to_sd_clock(hw);
  340. unsigned int div = cpg_sd_clock_calc_div(clock, rate, parent_rate);
  341. u32 val;
  342. unsigned int i;
  343. for (i = 0; i < clock->div_num; i++)
  344. if (div == clock->div_table[i].div)
  345. break;
  346. if (i >= clock->div_num)
  347. return -EINVAL;
  348. val = clk_readl(clock->reg);
  349. val &= ~(CPG_SD_STP_MASK | CPG_SD_FC_MASK);
  350. val |= clock->div_table[i].val & (CPG_SD_STP_MASK | CPG_SD_FC_MASK);
  351. clk_writel(val, clock->reg);
  352. return 0;
  353. }
  354. static const struct clk_ops cpg_sd_clock_ops = {
  355. .enable = cpg_sd_clock_enable,
  356. .disable = cpg_sd_clock_disable,
  357. .is_enabled = cpg_sd_clock_is_enabled,
  358. .recalc_rate = cpg_sd_clock_recalc_rate,
  359. .round_rate = cpg_sd_clock_round_rate,
  360. .set_rate = cpg_sd_clock_set_rate,
  361. };
  362. static struct clk * __init cpg_sd_clk_register(const struct cpg_core_clk *core,
  363. void __iomem *base,
  364. const char *parent_name)
  365. {
  366. struct clk_init_data init;
  367. struct sd_clock *clock;
  368. struct clk *clk;
  369. unsigned int i;
  370. clock = kzalloc(sizeof(*clock), GFP_KERNEL);
  371. if (!clock)
  372. return ERR_PTR(-ENOMEM);
  373. init.name = core->name;
  374. init.ops = &cpg_sd_clock_ops;
  375. init.flags = CLK_IS_BASIC | CLK_SET_RATE_PARENT;
  376. init.parent_names = &parent_name;
  377. init.num_parents = 1;
  378. clock->reg = base + core->offset;
  379. clock->hw.init = &init;
  380. clock->div_table = cpg_sd_div_table;
  381. clock->div_num = ARRAY_SIZE(cpg_sd_div_table);
  382. clock->div_max = clock->div_table[0].div;
  383. clock->div_min = clock->div_max;
  384. for (i = 1; i < clock->div_num; i++) {
  385. clock->div_max = max(clock->div_max, clock->div_table[i].div);
  386. clock->div_min = min(clock->div_min, clock->div_table[i].div);
  387. }
  388. clk = clk_register(NULL, &clock->hw);
  389. if (IS_ERR(clk))
  390. kfree(clock);
  391. return clk;
  392. }
  393. #define CPG_PLL0CR 0x00d8
  394. #define CPG_PLL2CR 0x002c
  395. #define CPG_PLL4CR 0x01f4
  396. /*
  397. * CPG Clock Data
  398. */
  399. /*
  400. * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4
  401. * 14 13 19 17 (MHz)
  402. *-------------------------------------------------------------------
  403. * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144
  404. * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144
  405. * 0 0 1 0 Prohibited setting
  406. * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144
  407. * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120
  408. * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120
  409. * 0 1 1 0 Prohibited setting
  410. * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120
  411. * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96
  412. * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96
  413. * 1 0 1 0 Prohibited setting
  414. * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96
  415. * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144
  416. * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144
  417. * 1 1 1 0 Prohibited setting
  418. * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144
  419. */
  420. #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
  421. (((md) & BIT(13)) >> 11) | \
  422. (((md) & BIT(19)) >> 18) | \
  423. (((md) & BIT(17)) >> 17))
  424. struct cpg_pll_config {
  425. unsigned int extal_div;
  426. unsigned int pll1_mult;
  427. unsigned int pll3_mult;
  428. };
  429. static const struct cpg_pll_config cpg_pll_configs[16] __initconst = {
  430. /* EXTAL div PLL1 mult PLL3 mult */
  431. { 1, 192, 192, },
  432. { 1, 192, 128, },
  433. { 0, /* Prohibited setting */ },
  434. { 1, 192, 192, },
  435. { 1, 160, 160, },
  436. { 1, 160, 106, },
  437. { 0, /* Prohibited setting */ },
  438. { 1, 160, 160, },
  439. { 1, 128, 128, },
  440. { 1, 128, 84, },
  441. { 0, /* Prohibited setting */ },
  442. { 1, 128, 128, },
  443. { 2, 192, 192, },
  444. { 2, 192, 128, },
  445. { 0, /* Prohibited setting */ },
  446. { 2, 192, 192, },
  447. };
  448. static const struct cpg_pll_config *cpg_pll_config __initdata;
  449. static
  450. struct clk * __init r8a7795_cpg_clk_register(struct device *dev,
  451. const struct cpg_core_clk *core,
  452. const struct cpg_mssr_info *info,
  453. struct clk **clks,
  454. void __iomem *base)
  455. {
  456. const struct clk *parent;
  457. unsigned int mult = 1;
  458. unsigned int div = 1;
  459. u32 value;
  460. parent = clks[core->parent];
  461. if (IS_ERR(parent))
  462. return ERR_CAST(parent);
  463. switch (core->type) {
  464. case CLK_TYPE_GEN3_MAIN:
  465. div = cpg_pll_config->extal_div;
  466. break;
  467. case CLK_TYPE_GEN3_PLL0:
  468. /*
  469. * PLL0 is a configurable multiplier clock. Register it as a
  470. * fixed factor clock for now as there's no generic multiplier
  471. * clock implementation and we currently have no need to change
  472. * the multiplier value.
  473. */
  474. value = readl(base + CPG_PLL0CR);
  475. mult = (((value >> 24) & 0x7f) + 1) * 2;
  476. break;
  477. case CLK_TYPE_GEN3_PLL1:
  478. mult = cpg_pll_config->pll1_mult;
  479. break;
  480. case CLK_TYPE_GEN3_PLL2:
  481. /*
  482. * PLL2 is a configurable multiplier clock. Register it as a
  483. * fixed factor clock for now as there's no generic multiplier
  484. * clock implementation and we currently have no need to change
  485. * the multiplier value.
  486. */
  487. value = readl(base + CPG_PLL2CR);
  488. mult = (((value >> 24) & 0x7f) + 1) * 2;
  489. break;
  490. case CLK_TYPE_GEN3_PLL3:
  491. mult = cpg_pll_config->pll3_mult;
  492. break;
  493. case CLK_TYPE_GEN3_PLL4:
  494. /*
  495. * PLL4 is a configurable multiplier clock. Register it as a
  496. * fixed factor clock for now as there's no generic multiplier
  497. * clock implementation and we currently have no need to change
  498. * the multiplier value.
  499. */
  500. value = readl(base + CPG_PLL4CR);
  501. mult = (((value >> 24) & 0x7f) + 1) * 2;
  502. break;
  503. case CLK_TYPE_GEN3_SD:
  504. return cpg_sd_clk_register(core, base, __clk_get_name(parent));
  505. default:
  506. return ERR_PTR(-EINVAL);
  507. }
  508. return clk_register_fixed_factor(NULL, core->name,
  509. __clk_get_name(parent), 0, mult, div);
  510. }
  511. /*
  512. * Reset register definitions.
  513. */
  514. #define MODEMR 0xe6160060
  515. static u32 rcar_gen3_read_mode_pins(void)
  516. {
  517. void __iomem *modemr = ioremap_nocache(MODEMR, 4);
  518. u32 mode;
  519. BUG_ON(!modemr);
  520. mode = ioread32(modemr);
  521. iounmap(modemr);
  522. return mode;
  523. }
  524. static int __init r8a7795_cpg_mssr_init(struct device *dev)
  525. {
  526. u32 cpg_mode = rcar_gen3_read_mode_pins();
  527. cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
  528. if (!cpg_pll_config->extal_div) {
  529. dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
  530. return -EINVAL;
  531. }
  532. return 0;
  533. }
  534. const struct cpg_mssr_info r8a7795_cpg_mssr_info __initconst = {
  535. /* Core Clocks */
  536. .core_clks = r8a7795_core_clks,
  537. .num_core_clks = ARRAY_SIZE(r8a7795_core_clks),
  538. .last_dt_core_clk = LAST_DT_CORE_CLK,
  539. .num_total_core_clks = MOD_CLK_BASE,
  540. /* Module Clocks */
  541. .mod_clks = r8a7795_mod_clks,
  542. .num_mod_clks = ARRAY_SIZE(r8a7795_mod_clks),
  543. .num_hw_mod_clks = 12 * 32,
  544. /* Critical Module Clocks */
  545. .crit_mod_clks = r8a7795_crit_mod_clks,
  546. .num_crit_mod_clks = ARRAY_SIZE(r8a7795_crit_mod_clks),
  547. /* Callbacks */
  548. .init = r8a7795_cpg_mssr_init,
  549. .cpg_clk_register = r8a7795_cpg_clk_register,
  550. };