amdgpu_vm.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <linux/idr.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "amdgpu_trace.h"
  35. /*
  36. * GPUVM
  37. * GPUVM is similar to the legacy gart on older asics, however
  38. * rather than there being a single global gart table
  39. * for the entire GPU, there are multiple VM page tables active
  40. * at any given time. The VM page tables can contain a mix
  41. * vram pages and system memory pages and system memory pages
  42. * can be mapped as snooped (cached system pages) or unsnooped
  43. * (uncached system pages).
  44. * Each VM has an ID associated with it and there is a page table
  45. * associated with each VMID. When execting a command buffer,
  46. * the kernel tells the the ring what VMID to use for that command
  47. * buffer. VMIDs are allocated dynamically as commands are submitted.
  48. * The userspace drivers maintain their own address space and the kernel
  49. * sets up their pages tables accordingly when they submit their
  50. * command buffers and a VMID is assigned.
  51. * Cayman/Trinity support up to 8 active VMs at any given time;
  52. * SI supports 16.
  53. */
  54. #define START(node) ((node)->start)
  55. #define LAST(node) ((node)->last)
  56. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  57. START, LAST, static, amdgpu_vm_it)
  58. #undef START
  59. #undef LAST
  60. /* Local structure. Encapsulate some VM table update parameters to reduce
  61. * the number of function parameters
  62. */
  63. struct amdgpu_pte_update_params {
  64. /* amdgpu device we do this update for */
  65. struct amdgpu_device *adev;
  66. /* optional amdgpu_vm we do this update for */
  67. struct amdgpu_vm *vm;
  68. /* address where to copy page table entries from */
  69. uint64_t src;
  70. /* indirect buffer to fill with commands */
  71. struct amdgpu_ib *ib;
  72. /* Function which actually does the update */
  73. void (*func)(struct amdgpu_pte_update_params *params,
  74. struct amdgpu_bo *bo, uint64_t pe,
  75. uint64_t addr, unsigned count, uint32_t incr,
  76. uint64_t flags);
  77. /* The next two are used during VM update by CPU
  78. * DMA addresses to use for mapping
  79. * Kernel pointer of PD/PT BO that needs to be updated
  80. */
  81. dma_addr_t *pages_addr;
  82. void *kptr;
  83. };
  84. /* Helper to disable partial resident texture feature from a fence callback */
  85. struct amdgpu_prt_cb {
  86. struct amdgpu_device *adev;
  87. struct dma_fence_cb cb;
  88. };
  89. /**
  90. * amdgpu_vm_level_shift - return the addr shift for each level
  91. *
  92. * @adev: amdgpu_device pointer
  93. *
  94. * Returns the number of bits the pfn needs to be right shifted for a level.
  95. */
  96. static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
  97. unsigned level)
  98. {
  99. unsigned shift = 0xff;
  100. switch (level) {
  101. case AMDGPU_VM_PDB2:
  102. case AMDGPU_VM_PDB1:
  103. case AMDGPU_VM_PDB0:
  104. shift = 9 * (AMDGPU_VM_PDB0 - level) +
  105. adev->vm_manager.block_size;
  106. break;
  107. case AMDGPU_VM_PTB:
  108. shift = 0;
  109. break;
  110. default:
  111. dev_err(adev->dev, "the level%d isn't supported.\n", level);
  112. }
  113. return shift;
  114. }
  115. /**
  116. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  117. *
  118. * @adev: amdgpu_device pointer
  119. *
  120. * Calculate the number of entries in a page directory or page table.
  121. */
  122. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  123. unsigned level)
  124. {
  125. unsigned shift = amdgpu_vm_level_shift(adev,
  126. adev->vm_manager.root_level);
  127. if (level == adev->vm_manager.root_level)
  128. /* For the root directory */
  129. return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
  130. else if (level != AMDGPU_VM_PTB)
  131. /* Everything in between */
  132. return 512;
  133. else
  134. /* For the page tables on the leaves */
  135. return AMDGPU_VM_PTE_COUNT(adev);
  136. }
  137. /**
  138. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  139. *
  140. * @adev: amdgpu_device pointer
  141. *
  142. * Calculate the size of the BO for a page directory or page table in bytes.
  143. */
  144. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  145. {
  146. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  147. }
  148. /**
  149. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  150. *
  151. * @vm: vm providing the BOs
  152. * @validated: head of validation list
  153. * @entry: entry to add
  154. *
  155. * Add the page directory to the list of BOs to
  156. * validate for command submission.
  157. */
  158. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  159. struct list_head *validated,
  160. struct amdgpu_bo_list_entry *entry)
  161. {
  162. entry->robj = vm->root.base.bo;
  163. entry->priority = 0;
  164. entry->tv.bo = &entry->robj->tbo;
  165. entry->tv.shared = true;
  166. entry->user_pages = NULL;
  167. list_add(&entry->tv.head, validated);
  168. }
  169. /**
  170. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  171. *
  172. * @adev: amdgpu device pointer
  173. * @vm: vm providing the BOs
  174. * @validate: callback to do the validation
  175. * @param: parameter for the validation callback
  176. *
  177. * Validate the page table BOs on command submission if neccessary.
  178. */
  179. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  180. int (*validate)(void *p, struct amdgpu_bo *bo),
  181. void *param)
  182. {
  183. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  184. int r;
  185. spin_lock(&vm->status_lock);
  186. while (!list_empty(&vm->evicted)) {
  187. struct amdgpu_vm_bo_base *bo_base;
  188. struct amdgpu_bo *bo;
  189. bo_base = list_first_entry(&vm->evicted,
  190. struct amdgpu_vm_bo_base,
  191. vm_status);
  192. spin_unlock(&vm->status_lock);
  193. bo = bo_base->bo;
  194. BUG_ON(!bo);
  195. if (bo->parent) {
  196. r = validate(param, bo);
  197. if (r)
  198. return r;
  199. spin_lock(&glob->lru_lock);
  200. ttm_bo_move_to_lru_tail(&bo->tbo);
  201. if (bo->shadow)
  202. ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
  203. spin_unlock(&glob->lru_lock);
  204. }
  205. if (bo->tbo.type == ttm_bo_type_kernel &&
  206. vm->use_cpu_for_update) {
  207. r = amdgpu_bo_kmap(bo, NULL);
  208. if (r)
  209. return r;
  210. }
  211. spin_lock(&vm->status_lock);
  212. if (bo->tbo.type != ttm_bo_type_kernel)
  213. list_move(&bo_base->vm_status, &vm->moved);
  214. else
  215. list_move(&bo_base->vm_status, &vm->relocated);
  216. }
  217. spin_unlock(&vm->status_lock);
  218. return 0;
  219. }
  220. /**
  221. * amdgpu_vm_ready - check VM is ready for updates
  222. *
  223. * @vm: VM to check
  224. *
  225. * Check if all VM PDs/PTs are ready for updates
  226. */
  227. bool amdgpu_vm_ready(struct amdgpu_vm *vm)
  228. {
  229. bool ready;
  230. spin_lock(&vm->status_lock);
  231. ready = list_empty(&vm->evicted);
  232. spin_unlock(&vm->status_lock);
  233. return ready;
  234. }
  235. /**
  236. * amdgpu_vm_clear_bo - initially clear the PDs/PTs
  237. *
  238. * @adev: amdgpu_device pointer
  239. * @bo: BO to clear
  240. * @level: level this BO is at
  241. *
  242. * Root PD needs to be reserved when calling this.
  243. */
  244. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  245. struct amdgpu_vm *vm, struct amdgpu_bo *bo,
  246. unsigned level, bool pte_support_ats)
  247. {
  248. struct ttm_operation_ctx ctx = { true, false };
  249. struct dma_fence *fence = NULL;
  250. unsigned entries, ats_entries;
  251. struct amdgpu_ring *ring;
  252. struct amdgpu_job *job;
  253. uint64_t addr;
  254. int r;
  255. addr = amdgpu_bo_gpu_offset(bo);
  256. entries = amdgpu_bo_size(bo) / 8;
  257. if (pte_support_ats) {
  258. if (level == adev->vm_manager.root_level) {
  259. ats_entries = amdgpu_vm_level_shift(adev, level);
  260. ats_entries += AMDGPU_GPU_PAGE_SHIFT;
  261. ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
  262. ats_entries = min(ats_entries, entries);
  263. entries -= ats_entries;
  264. } else {
  265. ats_entries = entries;
  266. entries = 0;
  267. }
  268. } else {
  269. ats_entries = 0;
  270. }
  271. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  272. r = reservation_object_reserve_shared(bo->tbo.resv);
  273. if (r)
  274. return r;
  275. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  276. if (r)
  277. goto error;
  278. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  279. if (r)
  280. goto error;
  281. if (ats_entries) {
  282. uint64_t ats_value;
  283. ats_value = AMDGPU_PTE_DEFAULT_ATC;
  284. if (level != AMDGPU_VM_PTB)
  285. ats_value |= AMDGPU_PDE_PTE;
  286. amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
  287. ats_entries, 0, ats_value);
  288. addr += ats_entries * 8;
  289. }
  290. if (entries)
  291. amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
  292. entries, 0, 0);
  293. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  294. WARN_ON(job->ibs[0].length_dw > 64);
  295. r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
  296. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  297. if (r)
  298. goto error_free;
  299. r = amdgpu_job_submit(job, ring, &vm->entity,
  300. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  301. if (r)
  302. goto error_free;
  303. amdgpu_bo_fence(bo, fence, true);
  304. dma_fence_put(fence);
  305. if (bo->shadow)
  306. return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
  307. level, pte_support_ats);
  308. return 0;
  309. error_free:
  310. amdgpu_job_free(job);
  311. error:
  312. return r;
  313. }
  314. /**
  315. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  316. *
  317. * @adev: amdgpu_device pointer
  318. * @vm: requested vm
  319. * @saddr: start of the address range
  320. * @eaddr: end of the address range
  321. *
  322. * Make sure the page directories and page tables are allocated
  323. */
  324. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  325. struct amdgpu_vm *vm,
  326. struct amdgpu_vm_pt *parent,
  327. uint64_t saddr, uint64_t eaddr,
  328. unsigned level, bool ats)
  329. {
  330. unsigned shift = amdgpu_vm_level_shift(adev, level);
  331. unsigned pt_idx, from, to;
  332. u64 flags;
  333. int r;
  334. if (!parent->entries) {
  335. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  336. parent->entries = kvmalloc_array(num_entries,
  337. sizeof(struct amdgpu_vm_pt),
  338. GFP_KERNEL | __GFP_ZERO);
  339. if (!parent->entries)
  340. return -ENOMEM;
  341. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  342. }
  343. from = saddr >> shift;
  344. to = eaddr >> shift;
  345. if (from >= amdgpu_vm_num_entries(adev, level) ||
  346. to >= amdgpu_vm_num_entries(adev, level))
  347. return -EINVAL;
  348. ++level;
  349. saddr = saddr & ((1 << shift) - 1);
  350. eaddr = eaddr & ((1 << shift) - 1);
  351. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  352. if (vm->use_cpu_for_update)
  353. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  354. else
  355. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  356. AMDGPU_GEM_CREATE_SHADOW);
  357. /* walk over the address space and allocate the page tables */
  358. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  359. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  360. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  361. struct amdgpu_bo *pt;
  362. if (!entry->base.bo) {
  363. r = amdgpu_bo_create(adev,
  364. amdgpu_vm_bo_size(adev, level),
  365. AMDGPU_GPU_PAGE_SIZE,
  366. AMDGPU_GEM_DOMAIN_VRAM, flags,
  367. ttm_bo_type_kernel, resv, &pt);
  368. if (r)
  369. return r;
  370. r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
  371. if (r) {
  372. amdgpu_bo_unref(&pt->shadow);
  373. amdgpu_bo_unref(&pt);
  374. return r;
  375. }
  376. if (vm->use_cpu_for_update) {
  377. r = amdgpu_bo_kmap(pt, NULL);
  378. if (r) {
  379. amdgpu_bo_unref(&pt->shadow);
  380. amdgpu_bo_unref(&pt);
  381. return r;
  382. }
  383. }
  384. /* Keep a reference to the root directory to avoid
  385. * freeing them up in the wrong order.
  386. */
  387. pt->parent = amdgpu_bo_ref(parent->base.bo);
  388. entry->base.vm = vm;
  389. entry->base.bo = pt;
  390. list_add_tail(&entry->base.bo_list, &pt->va);
  391. spin_lock(&vm->status_lock);
  392. list_add(&entry->base.vm_status, &vm->relocated);
  393. spin_unlock(&vm->status_lock);
  394. }
  395. if (level < AMDGPU_VM_PTB) {
  396. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  397. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  398. ((1 << shift) - 1);
  399. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  400. sub_eaddr, level, ats);
  401. if (r)
  402. return r;
  403. }
  404. }
  405. return 0;
  406. }
  407. /**
  408. * amdgpu_vm_alloc_pts - Allocate page tables.
  409. *
  410. * @adev: amdgpu_device pointer
  411. * @vm: VM to allocate page tables for
  412. * @saddr: Start address which needs to be allocated
  413. * @size: Size from start address we need.
  414. *
  415. * Make sure the page tables are allocated.
  416. */
  417. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  418. struct amdgpu_vm *vm,
  419. uint64_t saddr, uint64_t size)
  420. {
  421. uint64_t eaddr;
  422. bool ats = false;
  423. /* validate the parameters */
  424. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  425. return -EINVAL;
  426. eaddr = saddr + size - 1;
  427. if (vm->pte_support_ats)
  428. ats = saddr < AMDGPU_VA_HOLE_START;
  429. saddr /= AMDGPU_GPU_PAGE_SIZE;
  430. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  431. if (eaddr >= adev->vm_manager.max_pfn) {
  432. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  433. eaddr, adev->vm_manager.max_pfn);
  434. return -EINVAL;
  435. }
  436. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
  437. adev->vm_manager.root_level, ats);
  438. }
  439. /**
  440. * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
  441. *
  442. * @adev: amdgpu_device pointer
  443. */
  444. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
  445. {
  446. const struct amdgpu_ip_block *ip_block;
  447. bool has_compute_vm_bug;
  448. struct amdgpu_ring *ring;
  449. int i;
  450. has_compute_vm_bug = false;
  451. ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  452. if (ip_block) {
  453. /* Compute has a VM bug for GFX version < 7.
  454. Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
  455. if (ip_block->version->major <= 7)
  456. has_compute_vm_bug = true;
  457. else if (ip_block->version->major == 8)
  458. if (adev->gfx.mec_fw_version < 673)
  459. has_compute_vm_bug = true;
  460. }
  461. for (i = 0; i < adev->num_rings; i++) {
  462. ring = adev->rings[i];
  463. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  464. /* only compute rings */
  465. ring->has_compute_vm_bug = has_compute_vm_bug;
  466. else
  467. ring->has_compute_vm_bug = false;
  468. }
  469. }
  470. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  471. struct amdgpu_job *job)
  472. {
  473. struct amdgpu_device *adev = ring->adev;
  474. unsigned vmhub = ring->funcs->vmhub;
  475. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  476. struct amdgpu_vmid *id;
  477. bool gds_switch_needed;
  478. bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
  479. if (job->vmid == 0)
  480. return false;
  481. id = &id_mgr->ids[job->vmid];
  482. gds_switch_needed = ring->funcs->emit_gds_switch && (
  483. id->gds_base != job->gds_base ||
  484. id->gds_size != job->gds_size ||
  485. id->gws_base != job->gws_base ||
  486. id->gws_size != job->gws_size ||
  487. id->oa_base != job->oa_base ||
  488. id->oa_size != job->oa_size);
  489. if (amdgpu_vmid_had_gpu_reset(adev, id))
  490. return true;
  491. return vm_flush_needed || gds_switch_needed;
  492. }
  493. static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
  494. {
  495. return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
  496. }
  497. /**
  498. * amdgpu_vm_flush - hardware flush the vm
  499. *
  500. * @ring: ring to use for flush
  501. * @vmid: vmid number to use
  502. * @pd_addr: address of the page directory
  503. *
  504. * Emit a VM flush when it is necessary.
  505. */
  506. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
  507. {
  508. struct amdgpu_device *adev = ring->adev;
  509. unsigned vmhub = ring->funcs->vmhub;
  510. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  511. struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
  512. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  513. id->gds_base != job->gds_base ||
  514. id->gds_size != job->gds_size ||
  515. id->gws_base != job->gws_base ||
  516. id->gws_size != job->gws_size ||
  517. id->oa_base != job->oa_base ||
  518. id->oa_size != job->oa_size);
  519. bool vm_flush_needed = job->vm_needs_flush;
  520. bool pasid_mapping_needed = id->pasid != job->pasid ||
  521. !id->pasid_mapping ||
  522. !dma_fence_is_signaled(id->pasid_mapping);
  523. struct dma_fence *fence = NULL;
  524. unsigned patch_offset = 0;
  525. int r;
  526. if (amdgpu_vmid_had_gpu_reset(adev, id)) {
  527. gds_switch_needed = true;
  528. vm_flush_needed = true;
  529. pasid_mapping_needed = true;
  530. }
  531. gds_switch_needed &= !!ring->funcs->emit_gds_switch;
  532. vm_flush_needed &= !!ring->funcs->emit_vm_flush;
  533. pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
  534. ring->funcs->emit_wreg;
  535. if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
  536. return 0;
  537. if (ring->funcs->init_cond_exec)
  538. patch_offset = amdgpu_ring_init_cond_exec(ring);
  539. if (need_pipe_sync)
  540. amdgpu_ring_emit_pipeline_sync(ring);
  541. if (vm_flush_needed) {
  542. trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
  543. amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
  544. }
  545. if (pasid_mapping_needed)
  546. amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
  547. if (vm_flush_needed || pasid_mapping_needed) {
  548. r = amdgpu_fence_emit(ring, &fence);
  549. if (r)
  550. return r;
  551. }
  552. if (vm_flush_needed) {
  553. mutex_lock(&id_mgr->lock);
  554. dma_fence_put(id->last_flush);
  555. id->last_flush = dma_fence_get(fence);
  556. id->current_gpu_reset_count =
  557. atomic_read(&adev->gpu_reset_counter);
  558. mutex_unlock(&id_mgr->lock);
  559. }
  560. if (pasid_mapping_needed) {
  561. id->pasid = job->pasid;
  562. dma_fence_put(id->pasid_mapping);
  563. id->pasid_mapping = dma_fence_get(fence);
  564. }
  565. dma_fence_put(fence);
  566. if (ring->funcs->emit_gds_switch && gds_switch_needed) {
  567. id->gds_base = job->gds_base;
  568. id->gds_size = job->gds_size;
  569. id->gws_base = job->gws_base;
  570. id->gws_size = job->gws_size;
  571. id->oa_base = job->oa_base;
  572. id->oa_size = job->oa_size;
  573. amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
  574. job->gds_size, job->gws_base,
  575. job->gws_size, job->oa_base,
  576. job->oa_size);
  577. }
  578. if (ring->funcs->patch_cond_exec)
  579. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  580. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  581. if (ring->funcs->emit_switch_buffer) {
  582. amdgpu_ring_emit_switch_buffer(ring);
  583. amdgpu_ring_emit_switch_buffer(ring);
  584. }
  585. return 0;
  586. }
  587. /**
  588. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  589. *
  590. * @vm: requested vm
  591. * @bo: requested buffer object
  592. *
  593. * Find @bo inside the requested vm.
  594. * Search inside the @bos vm list for the requested vm
  595. * Returns the found bo_va or NULL if none is found
  596. *
  597. * Object has to be reserved!
  598. */
  599. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  600. struct amdgpu_bo *bo)
  601. {
  602. struct amdgpu_bo_va *bo_va;
  603. list_for_each_entry(bo_va, &bo->va, base.bo_list) {
  604. if (bo_va->base.vm == vm) {
  605. return bo_va;
  606. }
  607. }
  608. return NULL;
  609. }
  610. /**
  611. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  612. *
  613. * @params: see amdgpu_pte_update_params definition
  614. * @bo: PD/PT to update
  615. * @pe: addr of the page entry
  616. * @addr: dst addr to write into pe
  617. * @count: number of page entries to update
  618. * @incr: increase next addr by incr bytes
  619. * @flags: hw access flags
  620. *
  621. * Traces the parameters and calls the right asic functions
  622. * to setup the page table using the DMA.
  623. */
  624. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  625. struct amdgpu_bo *bo,
  626. uint64_t pe, uint64_t addr,
  627. unsigned count, uint32_t incr,
  628. uint64_t flags)
  629. {
  630. pe += amdgpu_bo_gpu_offset(bo);
  631. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  632. if (count < 3) {
  633. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  634. addr | flags, count, incr);
  635. } else {
  636. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  637. count, incr, flags);
  638. }
  639. }
  640. /**
  641. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  642. *
  643. * @params: see amdgpu_pte_update_params definition
  644. * @bo: PD/PT to update
  645. * @pe: addr of the page entry
  646. * @addr: dst addr to write into pe
  647. * @count: number of page entries to update
  648. * @incr: increase next addr by incr bytes
  649. * @flags: hw access flags
  650. *
  651. * Traces the parameters and calls the DMA function to copy the PTEs.
  652. */
  653. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  654. struct amdgpu_bo *bo,
  655. uint64_t pe, uint64_t addr,
  656. unsigned count, uint32_t incr,
  657. uint64_t flags)
  658. {
  659. uint64_t src = (params->src + (addr >> 12) * 8);
  660. pe += amdgpu_bo_gpu_offset(bo);
  661. trace_amdgpu_vm_copy_ptes(pe, src, count);
  662. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  663. }
  664. /**
  665. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  666. *
  667. * @pages_addr: optional DMA address to use for lookup
  668. * @addr: the unmapped addr
  669. *
  670. * Look up the physical address of the page that the pte resolves
  671. * to and return the pointer for the page table entry.
  672. */
  673. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  674. {
  675. uint64_t result;
  676. /* page table offset */
  677. result = pages_addr[addr >> PAGE_SHIFT];
  678. /* in case cpu page size != gpu page size*/
  679. result |= addr & (~PAGE_MASK);
  680. result &= 0xFFFFFFFFFFFFF000ULL;
  681. return result;
  682. }
  683. /**
  684. * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
  685. *
  686. * @params: see amdgpu_pte_update_params definition
  687. * @bo: PD/PT to update
  688. * @pe: kmap addr of the page entry
  689. * @addr: dst addr to write into pe
  690. * @count: number of page entries to update
  691. * @incr: increase next addr by incr bytes
  692. * @flags: hw access flags
  693. *
  694. * Write count number of PT/PD entries directly.
  695. */
  696. static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
  697. struct amdgpu_bo *bo,
  698. uint64_t pe, uint64_t addr,
  699. unsigned count, uint32_t incr,
  700. uint64_t flags)
  701. {
  702. unsigned int i;
  703. uint64_t value;
  704. pe += (unsigned long)amdgpu_bo_kptr(bo);
  705. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  706. for (i = 0; i < count; i++) {
  707. value = params->pages_addr ?
  708. amdgpu_vm_map_gart(params->pages_addr, addr) :
  709. addr;
  710. amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
  711. i, value, flags);
  712. addr += incr;
  713. }
  714. }
  715. static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  716. void *owner)
  717. {
  718. struct amdgpu_sync sync;
  719. int r;
  720. amdgpu_sync_create(&sync);
  721. amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
  722. r = amdgpu_sync_wait(&sync, true);
  723. amdgpu_sync_free(&sync);
  724. return r;
  725. }
  726. /*
  727. * amdgpu_vm_update_pde - update a single level in the hierarchy
  728. *
  729. * @param: parameters for the update
  730. * @vm: requested vm
  731. * @parent: parent directory
  732. * @entry: entry to update
  733. *
  734. * Makes sure the requested entry in parent is up to date.
  735. */
  736. static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
  737. struct amdgpu_vm *vm,
  738. struct amdgpu_vm_pt *parent,
  739. struct amdgpu_vm_pt *entry)
  740. {
  741. struct amdgpu_bo *bo = parent->base.bo, *pbo;
  742. uint64_t pde, pt, flags;
  743. unsigned level;
  744. /* Don't update huge pages here */
  745. if (entry->huge)
  746. return;
  747. for (level = 0, pbo = bo->parent; pbo; ++level)
  748. pbo = pbo->parent;
  749. level += params->adev->vm_manager.root_level;
  750. pt = amdgpu_bo_gpu_offset(entry->base.bo);
  751. flags = AMDGPU_PTE_VALID;
  752. amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
  753. pde = (entry - parent->entries) * 8;
  754. if (bo->shadow)
  755. params->func(params, bo->shadow, pde, pt, 1, 0, flags);
  756. params->func(params, bo, pde, pt, 1, 0, flags);
  757. }
  758. /*
  759. * amdgpu_vm_invalidate_level - mark all PD levels as invalid
  760. *
  761. * @parent: parent PD
  762. *
  763. * Mark all PD level as invalid after an error.
  764. */
  765. static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
  766. struct amdgpu_vm *vm,
  767. struct amdgpu_vm_pt *parent,
  768. unsigned level)
  769. {
  770. unsigned pt_idx, num_entries;
  771. /*
  772. * Recurse into the subdirectories. This recursion is harmless because
  773. * we only have a maximum of 5 layers.
  774. */
  775. num_entries = amdgpu_vm_num_entries(adev, level);
  776. for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
  777. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  778. if (!entry->base.bo)
  779. continue;
  780. spin_lock(&vm->status_lock);
  781. if (list_empty(&entry->base.vm_status))
  782. list_add(&entry->base.vm_status, &vm->relocated);
  783. spin_unlock(&vm->status_lock);
  784. amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
  785. }
  786. }
  787. /*
  788. * amdgpu_vm_update_directories - make sure that all directories are valid
  789. *
  790. * @adev: amdgpu_device pointer
  791. * @vm: requested vm
  792. *
  793. * Makes sure all directories are up to date.
  794. * Returns 0 for success, error for failure.
  795. */
  796. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  797. struct amdgpu_vm *vm)
  798. {
  799. struct amdgpu_pte_update_params params;
  800. struct amdgpu_job *job;
  801. unsigned ndw = 0;
  802. int r = 0;
  803. if (list_empty(&vm->relocated))
  804. return 0;
  805. restart:
  806. memset(&params, 0, sizeof(params));
  807. params.adev = adev;
  808. if (vm->use_cpu_for_update) {
  809. r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
  810. if (unlikely(r))
  811. return r;
  812. params.func = amdgpu_vm_cpu_set_ptes;
  813. } else {
  814. ndw = 512 * 8;
  815. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  816. if (r)
  817. return r;
  818. params.ib = &job->ibs[0];
  819. params.func = amdgpu_vm_do_set_ptes;
  820. }
  821. spin_lock(&vm->status_lock);
  822. while (!list_empty(&vm->relocated)) {
  823. struct amdgpu_vm_bo_base *bo_base, *parent;
  824. struct amdgpu_vm_pt *pt, *entry;
  825. struct amdgpu_bo *bo;
  826. bo_base = list_first_entry(&vm->relocated,
  827. struct amdgpu_vm_bo_base,
  828. vm_status);
  829. list_del_init(&bo_base->vm_status);
  830. spin_unlock(&vm->status_lock);
  831. bo = bo_base->bo->parent;
  832. if (!bo) {
  833. spin_lock(&vm->status_lock);
  834. continue;
  835. }
  836. parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
  837. bo_list);
  838. pt = container_of(parent, struct amdgpu_vm_pt, base);
  839. entry = container_of(bo_base, struct amdgpu_vm_pt, base);
  840. amdgpu_vm_update_pde(&params, vm, pt, entry);
  841. spin_lock(&vm->status_lock);
  842. if (!vm->use_cpu_for_update &&
  843. (ndw - params.ib->length_dw) < 32)
  844. break;
  845. }
  846. spin_unlock(&vm->status_lock);
  847. if (vm->use_cpu_for_update) {
  848. /* Flush HDP */
  849. mb();
  850. amdgpu_asic_flush_hdp(adev, NULL);
  851. } else if (params.ib->length_dw == 0) {
  852. amdgpu_job_free(job);
  853. } else {
  854. struct amdgpu_bo *root = vm->root.base.bo;
  855. struct amdgpu_ring *ring;
  856. struct dma_fence *fence;
  857. ring = container_of(vm->entity.sched, struct amdgpu_ring,
  858. sched);
  859. amdgpu_ring_pad_ib(ring, params.ib);
  860. amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
  861. AMDGPU_FENCE_OWNER_VM, false);
  862. WARN_ON(params.ib->length_dw > ndw);
  863. r = amdgpu_job_submit(job, ring, &vm->entity,
  864. AMDGPU_FENCE_OWNER_VM, &fence);
  865. if (r)
  866. goto error;
  867. amdgpu_bo_fence(root, fence, true);
  868. dma_fence_put(vm->last_update);
  869. vm->last_update = fence;
  870. }
  871. if (!list_empty(&vm->relocated))
  872. goto restart;
  873. return 0;
  874. error:
  875. amdgpu_vm_invalidate_level(adev, vm, &vm->root,
  876. adev->vm_manager.root_level);
  877. amdgpu_job_free(job);
  878. return r;
  879. }
  880. /**
  881. * amdgpu_vm_find_entry - find the entry for an address
  882. *
  883. * @p: see amdgpu_pte_update_params definition
  884. * @addr: virtual address in question
  885. * @entry: resulting entry or NULL
  886. * @parent: parent entry
  887. *
  888. * Find the vm_pt entry and it's parent for the given address.
  889. */
  890. void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
  891. struct amdgpu_vm_pt **entry,
  892. struct amdgpu_vm_pt **parent)
  893. {
  894. unsigned level = p->adev->vm_manager.root_level;
  895. *parent = NULL;
  896. *entry = &p->vm->root;
  897. while ((*entry)->entries) {
  898. unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
  899. *parent = *entry;
  900. *entry = &(*entry)->entries[addr >> shift];
  901. addr &= (1ULL << shift) - 1;
  902. }
  903. if (level != AMDGPU_VM_PTB)
  904. *entry = NULL;
  905. }
  906. /**
  907. * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
  908. *
  909. * @p: see amdgpu_pte_update_params definition
  910. * @entry: vm_pt entry to check
  911. * @parent: parent entry
  912. * @nptes: number of PTEs updated with this operation
  913. * @dst: destination address where the PTEs should point to
  914. * @flags: access flags fro the PTEs
  915. *
  916. * Check if we can update the PD with a huge page.
  917. */
  918. static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
  919. struct amdgpu_vm_pt *entry,
  920. struct amdgpu_vm_pt *parent,
  921. unsigned nptes, uint64_t dst,
  922. uint64_t flags)
  923. {
  924. uint64_t pde;
  925. /* In the case of a mixed PT the PDE must point to it*/
  926. if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
  927. nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
  928. /* Set the huge page flag to stop scanning at this PDE */
  929. flags |= AMDGPU_PDE_PTE;
  930. }
  931. if (!(flags & AMDGPU_PDE_PTE)) {
  932. if (entry->huge) {
  933. /* Add the entry to the relocated list to update it. */
  934. entry->huge = false;
  935. spin_lock(&p->vm->status_lock);
  936. list_move(&entry->base.vm_status, &p->vm->relocated);
  937. spin_unlock(&p->vm->status_lock);
  938. }
  939. return;
  940. }
  941. entry->huge = true;
  942. amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
  943. pde = (entry - parent->entries) * 8;
  944. if (parent->base.bo->shadow)
  945. p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
  946. p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
  947. }
  948. /**
  949. * amdgpu_vm_update_ptes - make sure that page tables are valid
  950. *
  951. * @params: see amdgpu_pte_update_params definition
  952. * @vm: requested vm
  953. * @start: start of GPU address range
  954. * @end: end of GPU address range
  955. * @dst: destination address to map to, the next dst inside the function
  956. * @flags: mapping flags
  957. *
  958. * Update the page tables in the range @start - @end.
  959. * Returns 0 for success, -EINVAL for failure.
  960. */
  961. static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  962. uint64_t start, uint64_t end,
  963. uint64_t dst, uint64_t flags)
  964. {
  965. struct amdgpu_device *adev = params->adev;
  966. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  967. uint64_t addr, pe_start;
  968. struct amdgpu_bo *pt;
  969. unsigned nptes;
  970. /* walk over the address space and update the page tables */
  971. for (addr = start; addr < end; addr += nptes,
  972. dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
  973. struct amdgpu_vm_pt *entry, *parent;
  974. amdgpu_vm_get_entry(params, addr, &entry, &parent);
  975. if (!entry)
  976. return -ENOENT;
  977. if ((addr & ~mask) == (end & ~mask))
  978. nptes = end - addr;
  979. else
  980. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  981. amdgpu_vm_handle_huge_pages(params, entry, parent,
  982. nptes, dst, flags);
  983. /* We don't need to update PTEs for huge pages */
  984. if (entry->huge)
  985. continue;
  986. pt = entry->base.bo;
  987. pe_start = (addr & mask) * 8;
  988. if (pt->shadow)
  989. params->func(params, pt->shadow, pe_start, dst, nptes,
  990. AMDGPU_GPU_PAGE_SIZE, flags);
  991. params->func(params, pt, pe_start, dst, nptes,
  992. AMDGPU_GPU_PAGE_SIZE, flags);
  993. }
  994. return 0;
  995. }
  996. /*
  997. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  998. *
  999. * @params: see amdgpu_pte_update_params definition
  1000. * @vm: requested vm
  1001. * @start: first PTE to handle
  1002. * @end: last PTE to handle
  1003. * @dst: addr those PTEs should point to
  1004. * @flags: hw mapping flags
  1005. * Returns 0 for success, -EINVAL for failure.
  1006. */
  1007. static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  1008. uint64_t start, uint64_t end,
  1009. uint64_t dst, uint64_t flags)
  1010. {
  1011. /**
  1012. * The MC L1 TLB supports variable sized pages, based on a fragment
  1013. * field in the PTE. When this field is set to a non-zero value, page
  1014. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  1015. * flags are considered valid for all PTEs within the fragment range
  1016. * and corresponding mappings are assumed to be physically contiguous.
  1017. *
  1018. * The L1 TLB can store a single PTE for the whole fragment,
  1019. * significantly increasing the space available for translation
  1020. * caching. This leads to large improvements in throughput when the
  1021. * TLB is under pressure.
  1022. *
  1023. * The L2 TLB distributes small and large fragments into two
  1024. * asymmetric partitions. The large fragment cache is significantly
  1025. * larger. Thus, we try to use large fragments wherever possible.
  1026. * Userspace can support this by aligning virtual base address and
  1027. * allocation size to the fragment size.
  1028. */
  1029. unsigned max_frag = params->adev->vm_manager.fragment_size;
  1030. int r;
  1031. /* system pages are non continuously */
  1032. if (params->src || !(flags & AMDGPU_PTE_VALID))
  1033. return amdgpu_vm_update_ptes(params, start, end, dst, flags);
  1034. while (start != end) {
  1035. uint64_t frag_flags, frag_end;
  1036. unsigned frag;
  1037. /* This intentionally wraps around if no bit is set */
  1038. frag = min((unsigned)ffs(start) - 1,
  1039. (unsigned)fls64(end - start) - 1);
  1040. if (frag >= max_frag) {
  1041. frag_flags = AMDGPU_PTE_FRAG(max_frag);
  1042. frag_end = end & ~((1ULL << max_frag) - 1);
  1043. } else {
  1044. frag_flags = AMDGPU_PTE_FRAG(frag);
  1045. frag_end = start + (1 << frag);
  1046. }
  1047. r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
  1048. flags | frag_flags);
  1049. if (r)
  1050. return r;
  1051. dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
  1052. start = frag_end;
  1053. }
  1054. return 0;
  1055. }
  1056. /**
  1057. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  1058. *
  1059. * @adev: amdgpu_device pointer
  1060. * @exclusive: fence we need to sync to
  1061. * @pages_addr: DMA addresses to use for mapping
  1062. * @vm: requested vm
  1063. * @start: start of mapped range
  1064. * @last: last mapped entry
  1065. * @flags: flags for the entries
  1066. * @addr: addr to set the area to
  1067. * @fence: optional resulting fence
  1068. *
  1069. * Fill in the page table entries between @start and @last.
  1070. * Returns 0 for success, -EINVAL for failure.
  1071. */
  1072. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  1073. struct dma_fence *exclusive,
  1074. dma_addr_t *pages_addr,
  1075. struct amdgpu_vm *vm,
  1076. uint64_t start, uint64_t last,
  1077. uint64_t flags, uint64_t addr,
  1078. struct dma_fence **fence)
  1079. {
  1080. struct amdgpu_ring *ring;
  1081. void *owner = AMDGPU_FENCE_OWNER_VM;
  1082. unsigned nptes, ncmds, ndw;
  1083. struct amdgpu_job *job;
  1084. struct amdgpu_pte_update_params params;
  1085. struct dma_fence *f = NULL;
  1086. int r;
  1087. memset(&params, 0, sizeof(params));
  1088. params.adev = adev;
  1089. params.vm = vm;
  1090. /* sync to everything on unmapping */
  1091. if (!(flags & AMDGPU_PTE_VALID))
  1092. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  1093. if (vm->use_cpu_for_update) {
  1094. /* params.src is used as flag to indicate system Memory */
  1095. if (pages_addr)
  1096. params.src = ~0;
  1097. /* Wait for PT BOs to be free. PTs share the same resv. object
  1098. * as the root PD BO
  1099. */
  1100. r = amdgpu_vm_wait_pd(adev, vm, owner);
  1101. if (unlikely(r))
  1102. return r;
  1103. params.func = amdgpu_vm_cpu_set_ptes;
  1104. params.pages_addr = pages_addr;
  1105. return amdgpu_vm_frag_ptes(&params, start, last + 1,
  1106. addr, flags);
  1107. }
  1108. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1109. nptes = last - start + 1;
  1110. /*
  1111. * reserve space for two commands every (1 << BLOCK_SIZE)
  1112. * entries or 2k dwords (whatever is smaller)
  1113. *
  1114. * The second command is for the shadow pagetables.
  1115. */
  1116. if (vm->root.base.bo->shadow)
  1117. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
  1118. else
  1119. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
  1120. /* padding, etc. */
  1121. ndw = 64;
  1122. if (pages_addr) {
  1123. /* copy commands needed */
  1124. ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
  1125. /* and also PTEs */
  1126. ndw += nptes * 2;
  1127. params.func = amdgpu_vm_do_copy_ptes;
  1128. } else {
  1129. /* set page commands needed */
  1130. ndw += ncmds * 10;
  1131. /* extra commands for begin/end fragments */
  1132. ndw += 2 * 10 * adev->vm_manager.fragment_size;
  1133. params.func = amdgpu_vm_do_set_ptes;
  1134. }
  1135. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1136. if (r)
  1137. return r;
  1138. params.ib = &job->ibs[0];
  1139. if (pages_addr) {
  1140. uint64_t *pte;
  1141. unsigned i;
  1142. /* Put the PTEs at the end of the IB. */
  1143. i = ndw - nptes * 2;
  1144. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1145. params.src = job->ibs->gpu_addr + i * 4;
  1146. for (i = 0; i < nptes; ++i) {
  1147. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1148. AMDGPU_GPU_PAGE_SIZE);
  1149. pte[i] |= flags;
  1150. }
  1151. addr = 0;
  1152. }
  1153. r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
  1154. if (r)
  1155. goto error_free;
  1156. r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
  1157. owner, false);
  1158. if (r)
  1159. goto error_free;
  1160. r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
  1161. if (r)
  1162. goto error_free;
  1163. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1164. if (r)
  1165. goto error_free;
  1166. amdgpu_ring_pad_ib(ring, params.ib);
  1167. WARN_ON(params.ib->length_dw > ndw);
  1168. r = amdgpu_job_submit(job, ring, &vm->entity,
  1169. AMDGPU_FENCE_OWNER_VM, &f);
  1170. if (r)
  1171. goto error_free;
  1172. amdgpu_bo_fence(vm->root.base.bo, f, true);
  1173. dma_fence_put(*fence);
  1174. *fence = f;
  1175. return 0;
  1176. error_free:
  1177. amdgpu_job_free(job);
  1178. return r;
  1179. }
  1180. /**
  1181. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1182. *
  1183. * @adev: amdgpu_device pointer
  1184. * @exclusive: fence we need to sync to
  1185. * @pages_addr: DMA addresses to use for mapping
  1186. * @vm: requested vm
  1187. * @mapping: mapped range and flags to use for the update
  1188. * @flags: HW flags for the mapping
  1189. * @nodes: array of drm_mm_nodes with the MC addresses
  1190. * @fence: optional resulting fence
  1191. *
  1192. * Split the mapping into smaller chunks so that each update fits
  1193. * into a SDMA IB.
  1194. * Returns 0 for success, -EINVAL for failure.
  1195. */
  1196. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1197. struct dma_fence *exclusive,
  1198. dma_addr_t *pages_addr,
  1199. struct amdgpu_vm *vm,
  1200. struct amdgpu_bo_va_mapping *mapping,
  1201. uint64_t flags,
  1202. struct drm_mm_node *nodes,
  1203. struct dma_fence **fence)
  1204. {
  1205. unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
  1206. uint64_t pfn, start = mapping->start;
  1207. int r;
  1208. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1209. * but in case of something, we filter the flags in first place
  1210. */
  1211. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1212. flags &= ~AMDGPU_PTE_READABLE;
  1213. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1214. flags &= ~AMDGPU_PTE_WRITEABLE;
  1215. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1216. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1217. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1218. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1219. if ((mapping->flags & AMDGPU_PTE_PRT) &&
  1220. (adev->asic_type >= CHIP_VEGA10)) {
  1221. flags |= AMDGPU_PTE_PRT;
  1222. flags &= ~AMDGPU_PTE_VALID;
  1223. }
  1224. trace_amdgpu_vm_bo_update(mapping);
  1225. pfn = mapping->offset >> PAGE_SHIFT;
  1226. if (nodes) {
  1227. while (pfn >= nodes->size) {
  1228. pfn -= nodes->size;
  1229. ++nodes;
  1230. }
  1231. }
  1232. do {
  1233. dma_addr_t *dma_addr = NULL;
  1234. uint64_t max_entries;
  1235. uint64_t addr, last;
  1236. if (nodes) {
  1237. addr = nodes->start << PAGE_SHIFT;
  1238. max_entries = (nodes->size - pfn) *
  1239. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1240. } else {
  1241. addr = 0;
  1242. max_entries = S64_MAX;
  1243. }
  1244. if (pages_addr) {
  1245. uint64_t count;
  1246. max_entries = min(max_entries, 16ull * 1024ull);
  1247. for (count = 1; count < max_entries; ++count) {
  1248. uint64_t idx = pfn + count;
  1249. if (pages_addr[idx] !=
  1250. (pages_addr[idx - 1] + PAGE_SIZE))
  1251. break;
  1252. }
  1253. if (count < min_linear_pages) {
  1254. addr = pfn << PAGE_SHIFT;
  1255. dma_addr = pages_addr;
  1256. } else {
  1257. addr = pages_addr[pfn];
  1258. max_entries = count;
  1259. }
  1260. } else if (flags & AMDGPU_PTE_VALID) {
  1261. addr += adev->vm_manager.vram_base_offset;
  1262. addr += pfn << PAGE_SHIFT;
  1263. }
  1264. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1265. r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
  1266. start, last, flags, addr,
  1267. fence);
  1268. if (r)
  1269. return r;
  1270. pfn += last - start + 1;
  1271. if (nodes && nodes->size == pfn) {
  1272. pfn = 0;
  1273. ++nodes;
  1274. }
  1275. start = last + 1;
  1276. } while (unlikely(start != mapping->last + 1));
  1277. return 0;
  1278. }
  1279. /**
  1280. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1281. *
  1282. * @adev: amdgpu_device pointer
  1283. * @bo_va: requested BO and VM object
  1284. * @clear: if true clear the entries
  1285. *
  1286. * Fill in the page table entries for @bo_va.
  1287. * Returns 0 for success, -EINVAL for failure.
  1288. */
  1289. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1290. struct amdgpu_bo_va *bo_va,
  1291. bool clear)
  1292. {
  1293. struct amdgpu_bo *bo = bo_va->base.bo;
  1294. struct amdgpu_vm *vm = bo_va->base.vm;
  1295. struct amdgpu_bo_va_mapping *mapping;
  1296. dma_addr_t *pages_addr = NULL;
  1297. struct ttm_mem_reg *mem;
  1298. struct drm_mm_node *nodes;
  1299. struct dma_fence *exclusive, **last_update;
  1300. uint64_t flags;
  1301. int r;
  1302. if (clear || !bo_va->base.bo) {
  1303. mem = NULL;
  1304. nodes = NULL;
  1305. exclusive = NULL;
  1306. } else {
  1307. struct ttm_dma_tt *ttm;
  1308. mem = &bo_va->base.bo->tbo.mem;
  1309. nodes = mem->mm_node;
  1310. if (mem->mem_type == TTM_PL_TT) {
  1311. ttm = container_of(bo_va->base.bo->tbo.ttm,
  1312. struct ttm_dma_tt, ttm);
  1313. pages_addr = ttm->dma_address;
  1314. }
  1315. exclusive = reservation_object_get_excl(bo->tbo.resv);
  1316. }
  1317. if (bo)
  1318. flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
  1319. else
  1320. flags = 0x0;
  1321. if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
  1322. last_update = &vm->last_update;
  1323. else
  1324. last_update = &bo_va->last_pt_update;
  1325. if (!clear && bo_va->base.moved) {
  1326. bo_va->base.moved = false;
  1327. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1328. } else if (bo_va->cleared != clear) {
  1329. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1330. }
  1331. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1332. r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
  1333. mapping, flags, nodes,
  1334. last_update);
  1335. if (r)
  1336. return r;
  1337. }
  1338. if (vm->use_cpu_for_update) {
  1339. /* Flush HDP */
  1340. mb();
  1341. amdgpu_asic_flush_hdp(adev, NULL);
  1342. }
  1343. spin_lock(&vm->status_lock);
  1344. list_del_init(&bo_va->base.vm_status);
  1345. spin_unlock(&vm->status_lock);
  1346. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1347. bo_va->cleared = clear;
  1348. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1349. list_for_each_entry(mapping, &bo_va->valids, list)
  1350. trace_amdgpu_vm_bo_mapping(mapping);
  1351. }
  1352. return 0;
  1353. }
  1354. /**
  1355. * amdgpu_vm_update_prt_state - update the global PRT state
  1356. */
  1357. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1358. {
  1359. unsigned long flags;
  1360. bool enable;
  1361. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1362. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1363. adev->gmc.gmc_funcs->set_prt(adev, enable);
  1364. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1365. }
  1366. /**
  1367. * amdgpu_vm_prt_get - add a PRT user
  1368. */
  1369. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1370. {
  1371. if (!adev->gmc.gmc_funcs->set_prt)
  1372. return;
  1373. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1374. amdgpu_vm_update_prt_state(adev);
  1375. }
  1376. /**
  1377. * amdgpu_vm_prt_put - drop a PRT user
  1378. */
  1379. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1380. {
  1381. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1382. amdgpu_vm_update_prt_state(adev);
  1383. }
  1384. /**
  1385. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1386. */
  1387. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1388. {
  1389. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1390. amdgpu_vm_prt_put(cb->adev);
  1391. kfree(cb);
  1392. }
  1393. /**
  1394. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1395. */
  1396. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1397. struct dma_fence *fence)
  1398. {
  1399. struct amdgpu_prt_cb *cb;
  1400. if (!adev->gmc.gmc_funcs->set_prt)
  1401. return;
  1402. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1403. if (!cb) {
  1404. /* Last resort when we are OOM */
  1405. if (fence)
  1406. dma_fence_wait(fence, false);
  1407. amdgpu_vm_prt_put(adev);
  1408. } else {
  1409. cb->adev = adev;
  1410. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1411. amdgpu_vm_prt_cb))
  1412. amdgpu_vm_prt_cb(fence, &cb->cb);
  1413. }
  1414. }
  1415. /**
  1416. * amdgpu_vm_free_mapping - free a mapping
  1417. *
  1418. * @adev: amdgpu_device pointer
  1419. * @vm: requested vm
  1420. * @mapping: mapping to be freed
  1421. * @fence: fence of the unmap operation
  1422. *
  1423. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1424. */
  1425. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1426. struct amdgpu_vm *vm,
  1427. struct amdgpu_bo_va_mapping *mapping,
  1428. struct dma_fence *fence)
  1429. {
  1430. if (mapping->flags & AMDGPU_PTE_PRT)
  1431. amdgpu_vm_add_prt_cb(adev, fence);
  1432. kfree(mapping);
  1433. }
  1434. /**
  1435. * amdgpu_vm_prt_fini - finish all prt mappings
  1436. *
  1437. * @adev: amdgpu_device pointer
  1438. * @vm: requested vm
  1439. *
  1440. * Register a cleanup callback to disable PRT support after VM dies.
  1441. */
  1442. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1443. {
  1444. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  1445. struct dma_fence *excl, **shared;
  1446. unsigned i, shared_count;
  1447. int r;
  1448. r = reservation_object_get_fences_rcu(resv, &excl,
  1449. &shared_count, &shared);
  1450. if (r) {
  1451. /* Not enough memory to grab the fence list, as last resort
  1452. * block for all the fences to complete.
  1453. */
  1454. reservation_object_wait_timeout_rcu(resv, true, false,
  1455. MAX_SCHEDULE_TIMEOUT);
  1456. return;
  1457. }
  1458. /* Add a callback for each fence in the reservation object */
  1459. amdgpu_vm_prt_get(adev);
  1460. amdgpu_vm_add_prt_cb(adev, excl);
  1461. for (i = 0; i < shared_count; ++i) {
  1462. amdgpu_vm_prt_get(adev);
  1463. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1464. }
  1465. kfree(shared);
  1466. }
  1467. /**
  1468. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1469. *
  1470. * @adev: amdgpu_device pointer
  1471. * @vm: requested vm
  1472. * @fence: optional resulting fence (unchanged if no work needed to be done
  1473. * or if an error occurred)
  1474. *
  1475. * Make sure all freed BOs are cleared in the PT.
  1476. * Returns 0 for success.
  1477. *
  1478. * PTs have to be reserved and mutex must be locked!
  1479. */
  1480. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1481. struct amdgpu_vm *vm,
  1482. struct dma_fence **fence)
  1483. {
  1484. struct amdgpu_bo_va_mapping *mapping;
  1485. uint64_t init_pte_value = 0;
  1486. struct dma_fence *f = NULL;
  1487. int r;
  1488. while (!list_empty(&vm->freed)) {
  1489. mapping = list_first_entry(&vm->freed,
  1490. struct amdgpu_bo_va_mapping, list);
  1491. list_del(&mapping->list);
  1492. if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
  1493. init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
  1494. r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
  1495. mapping->start, mapping->last,
  1496. init_pte_value, 0, &f);
  1497. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1498. if (r) {
  1499. dma_fence_put(f);
  1500. return r;
  1501. }
  1502. }
  1503. if (fence && f) {
  1504. dma_fence_put(*fence);
  1505. *fence = f;
  1506. } else {
  1507. dma_fence_put(f);
  1508. }
  1509. return 0;
  1510. }
  1511. /**
  1512. * amdgpu_vm_handle_moved - handle moved BOs in the PT
  1513. *
  1514. * @adev: amdgpu_device pointer
  1515. * @vm: requested vm
  1516. * @sync: sync object to add fences to
  1517. *
  1518. * Make sure all BOs which are moved are updated in the PTs.
  1519. * Returns 0 for success.
  1520. *
  1521. * PTs have to be reserved!
  1522. */
  1523. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  1524. struct amdgpu_vm *vm)
  1525. {
  1526. bool clear;
  1527. int r = 0;
  1528. spin_lock(&vm->status_lock);
  1529. while (!list_empty(&vm->moved)) {
  1530. struct amdgpu_bo_va *bo_va;
  1531. struct reservation_object *resv;
  1532. bo_va = list_first_entry(&vm->moved,
  1533. struct amdgpu_bo_va, base.vm_status);
  1534. spin_unlock(&vm->status_lock);
  1535. resv = bo_va->base.bo->tbo.resv;
  1536. /* Per VM BOs never need to bo cleared in the page tables */
  1537. if (resv == vm->root.base.bo->tbo.resv)
  1538. clear = false;
  1539. /* Try to reserve the BO to avoid clearing its ptes */
  1540. else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
  1541. clear = false;
  1542. /* Somebody else is using the BO right now */
  1543. else
  1544. clear = true;
  1545. r = amdgpu_vm_bo_update(adev, bo_va, clear);
  1546. if (r)
  1547. return r;
  1548. if (!clear && resv != vm->root.base.bo->tbo.resv)
  1549. reservation_object_unlock(resv);
  1550. spin_lock(&vm->status_lock);
  1551. }
  1552. spin_unlock(&vm->status_lock);
  1553. return r;
  1554. }
  1555. /**
  1556. * amdgpu_vm_bo_add - add a bo to a specific vm
  1557. *
  1558. * @adev: amdgpu_device pointer
  1559. * @vm: requested vm
  1560. * @bo: amdgpu buffer object
  1561. *
  1562. * Add @bo into the requested vm.
  1563. * Add @bo to the list of bos associated with the vm
  1564. * Returns newly added bo_va or NULL for failure
  1565. *
  1566. * Object has to be reserved!
  1567. */
  1568. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1569. struct amdgpu_vm *vm,
  1570. struct amdgpu_bo *bo)
  1571. {
  1572. struct amdgpu_bo_va *bo_va;
  1573. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1574. if (bo_va == NULL) {
  1575. return NULL;
  1576. }
  1577. bo_va->base.vm = vm;
  1578. bo_va->base.bo = bo;
  1579. INIT_LIST_HEAD(&bo_va->base.bo_list);
  1580. INIT_LIST_HEAD(&bo_va->base.vm_status);
  1581. bo_va->ref_count = 1;
  1582. INIT_LIST_HEAD(&bo_va->valids);
  1583. INIT_LIST_HEAD(&bo_va->invalids);
  1584. if (!bo)
  1585. return bo_va;
  1586. list_add_tail(&bo_va->base.bo_list, &bo->va);
  1587. if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
  1588. return bo_va;
  1589. if (bo->preferred_domains &
  1590. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
  1591. return bo_va;
  1592. /*
  1593. * We checked all the prerequisites, but it looks like this per VM BO
  1594. * is currently evicted. add the BO to the evicted list to make sure it
  1595. * is validated on next VM use to avoid fault.
  1596. * */
  1597. spin_lock(&vm->status_lock);
  1598. list_move_tail(&bo_va->base.vm_status, &vm->evicted);
  1599. spin_unlock(&vm->status_lock);
  1600. return bo_va;
  1601. }
  1602. /**
  1603. * amdgpu_vm_bo_insert_mapping - insert a new mapping
  1604. *
  1605. * @adev: amdgpu_device pointer
  1606. * @bo_va: bo_va to store the address
  1607. * @mapping: the mapping to insert
  1608. *
  1609. * Insert a new mapping into all structures.
  1610. */
  1611. static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
  1612. struct amdgpu_bo_va *bo_va,
  1613. struct amdgpu_bo_va_mapping *mapping)
  1614. {
  1615. struct amdgpu_vm *vm = bo_va->base.vm;
  1616. struct amdgpu_bo *bo = bo_va->base.bo;
  1617. mapping->bo_va = bo_va;
  1618. list_add(&mapping->list, &bo_va->invalids);
  1619. amdgpu_vm_it_insert(mapping, &vm->va);
  1620. if (mapping->flags & AMDGPU_PTE_PRT)
  1621. amdgpu_vm_prt_get(adev);
  1622. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1623. spin_lock(&vm->status_lock);
  1624. if (list_empty(&bo_va->base.vm_status))
  1625. list_add(&bo_va->base.vm_status, &vm->moved);
  1626. spin_unlock(&vm->status_lock);
  1627. }
  1628. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1629. }
  1630. /**
  1631. * amdgpu_vm_bo_map - map bo inside a vm
  1632. *
  1633. * @adev: amdgpu_device pointer
  1634. * @bo_va: bo_va to store the address
  1635. * @saddr: where to map the BO
  1636. * @offset: requested offset in the BO
  1637. * @flags: attributes of pages (read/write/valid/etc.)
  1638. *
  1639. * Add a mapping of the BO at the specefied addr into the VM.
  1640. * Returns 0 for success, error for failure.
  1641. *
  1642. * Object has to be reserved and unreserved outside!
  1643. */
  1644. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1645. struct amdgpu_bo_va *bo_va,
  1646. uint64_t saddr, uint64_t offset,
  1647. uint64_t size, uint64_t flags)
  1648. {
  1649. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1650. struct amdgpu_bo *bo = bo_va->base.bo;
  1651. struct amdgpu_vm *vm = bo_va->base.vm;
  1652. uint64_t eaddr;
  1653. /* validate the parameters */
  1654. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1655. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1656. return -EINVAL;
  1657. /* make sure object fit at this offset */
  1658. eaddr = saddr + size - 1;
  1659. if (saddr >= eaddr ||
  1660. (bo && offset + size > amdgpu_bo_size(bo)))
  1661. return -EINVAL;
  1662. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1663. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1664. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1665. if (tmp) {
  1666. /* bo and tmp overlap, invalid addr */
  1667. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1668. "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
  1669. tmp->start, tmp->last + 1);
  1670. return -EINVAL;
  1671. }
  1672. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1673. if (!mapping)
  1674. return -ENOMEM;
  1675. mapping->start = saddr;
  1676. mapping->last = eaddr;
  1677. mapping->offset = offset;
  1678. mapping->flags = flags;
  1679. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1680. return 0;
  1681. }
  1682. /**
  1683. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1684. *
  1685. * @adev: amdgpu_device pointer
  1686. * @bo_va: bo_va to store the address
  1687. * @saddr: where to map the BO
  1688. * @offset: requested offset in the BO
  1689. * @flags: attributes of pages (read/write/valid/etc.)
  1690. *
  1691. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1692. * mappings as we do so.
  1693. * Returns 0 for success, error for failure.
  1694. *
  1695. * Object has to be reserved and unreserved outside!
  1696. */
  1697. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1698. struct amdgpu_bo_va *bo_va,
  1699. uint64_t saddr, uint64_t offset,
  1700. uint64_t size, uint64_t flags)
  1701. {
  1702. struct amdgpu_bo_va_mapping *mapping;
  1703. struct amdgpu_bo *bo = bo_va->base.bo;
  1704. uint64_t eaddr;
  1705. int r;
  1706. /* validate the parameters */
  1707. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1708. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1709. return -EINVAL;
  1710. /* make sure object fit at this offset */
  1711. eaddr = saddr + size - 1;
  1712. if (saddr >= eaddr ||
  1713. (bo && offset + size > amdgpu_bo_size(bo)))
  1714. return -EINVAL;
  1715. /* Allocate all the needed memory */
  1716. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1717. if (!mapping)
  1718. return -ENOMEM;
  1719. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
  1720. if (r) {
  1721. kfree(mapping);
  1722. return r;
  1723. }
  1724. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1725. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1726. mapping->start = saddr;
  1727. mapping->last = eaddr;
  1728. mapping->offset = offset;
  1729. mapping->flags = flags;
  1730. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1731. return 0;
  1732. }
  1733. /**
  1734. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1735. *
  1736. * @adev: amdgpu_device pointer
  1737. * @bo_va: bo_va to remove the address from
  1738. * @saddr: where to the BO is mapped
  1739. *
  1740. * Remove a mapping of the BO at the specefied addr from the VM.
  1741. * Returns 0 for success, error for failure.
  1742. *
  1743. * Object has to be reserved and unreserved outside!
  1744. */
  1745. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1746. struct amdgpu_bo_va *bo_va,
  1747. uint64_t saddr)
  1748. {
  1749. struct amdgpu_bo_va_mapping *mapping;
  1750. struct amdgpu_vm *vm = bo_va->base.vm;
  1751. bool valid = true;
  1752. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1753. list_for_each_entry(mapping, &bo_va->valids, list) {
  1754. if (mapping->start == saddr)
  1755. break;
  1756. }
  1757. if (&mapping->list == &bo_va->valids) {
  1758. valid = false;
  1759. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1760. if (mapping->start == saddr)
  1761. break;
  1762. }
  1763. if (&mapping->list == &bo_va->invalids)
  1764. return -ENOENT;
  1765. }
  1766. list_del(&mapping->list);
  1767. amdgpu_vm_it_remove(mapping, &vm->va);
  1768. mapping->bo_va = NULL;
  1769. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1770. if (valid)
  1771. list_add(&mapping->list, &vm->freed);
  1772. else
  1773. amdgpu_vm_free_mapping(adev, vm, mapping,
  1774. bo_va->last_pt_update);
  1775. return 0;
  1776. }
  1777. /**
  1778. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  1779. *
  1780. * @adev: amdgpu_device pointer
  1781. * @vm: VM structure to use
  1782. * @saddr: start of the range
  1783. * @size: size of the range
  1784. *
  1785. * Remove all mappings in a range, split them as appropriate.
  1786. * Returns 0 for success, error for failure.
  1787. */
  1788. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  1789. struct amdgpu_vm *vm,
  1790. uint64_t saddr, uint64_t size)
  1791. {
  1792. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  1793. LIST_HEAD(removed);
  1794. uint64_t eaddr;
  1795. eaddr = saddr + size - 1;
  1796. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1797. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1798. /* Allocate all the needed memory */
  1799. before = kzalloc(sizeof(*before), GFP_KERNEL);
  1800. if (!before)
  1801. return -ENOMEM;
  1802. INIT_LIST_HEAD(&before->list);
  1803. after = kzalloc(sizeof(*after), GFP_KERNEL);
  1804. if (!after) {
  1805. kfree(before);
  1806. return -ENOMEM;
  1807. }
  1808. INIT_LIST_HEAD(&after->list);
  1809. /* Now gather all removed mappings */
  1810. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1811. while (tmp) {
  1812. /* Remember mapping split at the start */
  1813. if (tmp->start < saddr) {
  1814. before->start = tmp->start;
  1815. before->last = saddr - 1;
  1816. before->offset = tmp->offset;
  1817. before->flags = tmp->flags;
  1818. list_add(&before->list, &tmp->list);
  1819. }
  1820. /* Remember mapping split at the end */
  1821. if (tmp->last > eaddr) {
  1822. after->start = eaddr + 1;
  1823. after->last = tmp->last;
  1824. after->offset = tmp->offset;
  1825. after->offset += after->start - tmp->start;
  1826. after->flags = tmp->flags;
  1827. list_add(&after->list, &tmp->list);
  1828. }
  1829. list_del(&tmp->list);
  1830. list_add(&tmp->list, &removed);
  1831. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  1832. }
  1833. /* And free them up */
  1834. list_for_each_entry_safe(tmp, next, &removed, list) {
  1835. amdgpu_vm_it_remove(tmp, &vm->va);
  1836. list_del(&tmp->list);
  1837. if (tmp->start < saddr)
  1838. tmp->start = saddr;
  1839. if (tmp->last > eaddr)
  1840. tmp->last = eaddr;
  1841. tmp->bo_va = NULL;
  1842. list_add(&tmp->list, &vm->freed);
  1843. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  1844. }
  1845. /* Insert partial mapping before the range */
  1846. if (!list_empty(&before->list)) {
  1847. amdgpu_vm_it_insert(before, &vm->va);
  1848. if (before->flags & AMDGPU_PTE_PRT)
  1849. amdgpu_vm_prt_get(adev);
  1850. } else {
  1851. kfree(before);
  1852. }
  1853. /* Insert partial mapping after the range */
  1854. if (!list_empty(&after->list)) {
  1855. amdgpu_vm_it_insert(after, &vm->va);
  1856. if (after->flags & AMDGPU_PTE_PRT)
  1857. amdgpu_vm_prt_get(adev);
  1858. } else {
  1859. kfree(after);
  1860. }
  1861. return 0;
  1862. }
  1863. /**
  1864. * amdgpu_vm_bo_lookup_mapping - find mapping by address
  1865. *
  1866. * @vm: the requested VM
  1867. *
  1868. * Find a mapping by it's address.
  1869. */
  1870. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  1871. uint64_t addr)
  1872. {
  1873. return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
  1874. }
  1875. /**
  1876. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1877. *
  1878. * @adev: amdgpu_device pointer
  1879. * @bo_va: requested bo_va
  1880. *
  1881. * Remove @bo_va->bo from the requested vm.
  1882. *
  1883. * Object have to be reserved!
  1884. */
  1885. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1886. struct amdgpu_bo_va *bo_va)
  1887. {
  1888. struct amdgpu_bo_va_mapping *mapping, *next;
  1889. struct amdgpu_vm *vm = bo_va->base.vm;
  1890. list_del(&bo_va->base.bo_list);
  1891. spin_lock(&vm->status_lock);
  1892. list_del(&bo_va->base.vm_status);
  1893. spin_unlock(&vm->status_lock);
  1894. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1895. list_del(&mapping->list);
  1896. amdgpu_vm_it_remove(mapping, &vm->va);
  1897. mapping->bo_va = NULL;
  1898. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1899. list_add(&mapping->list, &vm->freed);
  1900. }
  1901. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1902. list_del(&mapping->list);
  1903. amdgpu_vm_it_remove(mapping, &vm->va);
  1904. amdgpu_vm_free_mapping(adev, vm, mapping,
  1905. bo_va->last_pt_update);
  1906. }
  1907. dma_fence_put(bo_va->last_pt_update);
  1908. kfree(bo_va);
  1909. }
  1910. /**
  1911. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1912. *
  1913. * @adev: amdgpu_device pointer
  1914. * @vm: requested vm
  1915. * @bo: amdgpu buffer object
  1916. *
  1917. * Mark @bo as invalid.
  1918. */
  1919. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1920. struct amdgpu_bo *bo, bool evicted)
  1921. {
  1922. struct amdgpu_vm_bo_base *bo_base;
  1923. list_for_each_entry(bo_base, &bo->va, bo_list) {
  1924. struct amdgpu_vm *vm = bo_base->vm;
  1925. bo_base->moved = true;
  1926. if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1927. spin_lock(&bo_base->vm->status_lock);
  1928. if (bo->tbo.type == ttm_bo_type_kernel)
  1929. list_move(&bo_base->vm_status, &vm->evicted);
  1930. else
  1931. list_move_tail(&bo_base->vm_status,
  1932. &vm->evicted);
  1933. spin_unlock(&bo_base->vm->status_lock);
  1934. continue;
  1935. }
  1936. if (bo->tbo.type == ttm_bo_type_kernel) {
  1937. spin_lock(&bo_base->vm->status_lock);
  1938. if (list_empty(&bo_base->vm_status))
  1939. list_add(&bo_base->vm_status, &vm->relocated);
  1940. spin_unlock(&bo_base->vm->status_lock);
  1941. continue;
  1942. }
  1943. spin_lock(&bo_base->vm->status_lock);
  1944. if (list_empty(&bo_base->vm_status))
  1945. list_add(&bo_base->vm_status, &vm->moved);
  1946. spin_unlock(&bo_base->vm->status_lock);
  1947. }
  1948. }
  1949. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  1950. {
  1951. /* Total bits covered by PD + PTs */
  1952. unsigned bits = ilog2(vm_size) + 18;
  1953. /* Make sure the PD is 4K in size up to 8GB address space.
  1954. Above that split equal between PD and PTs */
  1955. if (vm_size <= 8)
  1956. return (bits - 9);
  1957. else
  1958. return ((bits + 3) / 2);
  1959. }
  1960. /**
  1961. * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
  1962. *
  1963. * @adev: amdgpu_device pointer
  1964. * @vm_size: the default vm size if it's set auto
  1965. */
  1966. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  1967. uint32_t fragment_size_default, unsigned max_level,
  1968. unsigned max_bits)
  1969. {
  1970. uint64_t tmp;
  1971. /* adjust vm size first */
  1972. if (amdgpu_vm_size != -1) {
  1973. unsigned max_size = 1 << (max_bits - 30);
  1974. vm_size = amdgpu_vm_size;
  1975. if (vm_size > max_size) {
  1976. dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
  1977. amdgpu_vm_size, max_size);
  1978. vm_size = max_size;
  1979. }
  1980. }
  1981. adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
  1982. tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
  1983. if (amdgpu_vm_block_size != -1)
  1984. tmp >>= amdgpu_vm_block_size - 9;
  1985. tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
  1986. adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
  1987. switch (adev->vm_manager.num_level) {
  1988. case 3:
  1989. adev->vm_manager.root_level = AMDGPU_VM_PDB2;
  1990. break;
  1991. case 2:
  1992. adev->vm_manager.root_level = AMDGPU_VM_PDB1;
  1993. break;
  1994. case 1:
  1995. adev->vm_manager.root_level = AMDGPU_VM_PDB0;
  1996. break;
  1997. default:
  1998. dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
  1999. }
  2000. /* block size depends on vm size and hw setup*/
  2001. if (amdgpu_vm_block_size != -1)
  2002. adev->vm_manager.block_size =
  2003. min((unsigned)amdgpu_vm_block_size, max_bits
  2004. - AMDGPU_GPU_PAGE_SHIFT
  2005. - 9 * adev->vm_manager.num_level);
  2006. else if (adev->vm_manager.num_level > 1)
  2007. adev->vm_manager.block_size = 9;
  2008. else
  2009. adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
  2010. if (amdgpu_vm_fragment_size == -1)
  2011. adev->vm_manager.fragment_size = fragment_size_default;
  2012. else
  2013. adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
  2014. DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
  2015. vm_size, adev->vm_manager.num_level + 1,
  2016. adev->vm_manager.block_size,
  2017. adev->vm_manager.fragment_size);
  2018. }
  2019. /**
  2020. * amdgpu_vm_init - initialize a vm instance
  2021. *
  2022. * @adev: amdgpu_device pointer
  2023. * @vm: requested vm
  2024. * @vm_context: Indicates if it GFX or Compute context
  2025. *
  2026. * Init @vm fields.
  2027. */
  2028. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  2029. int vm_context, unsigned int pasid)
  2030. {
  2031. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  2032. AMDGPU_VM_PTE_COUNT(adev) * 8);
  2033. unsigned ring_instance;
  2034. struct amdgpu_ring *ring;
  2035. struct drm_sched_rq *rq;
  2036. unsigned long size;
  2037. uint64_t flags;
  2038. int r, i;
  2039. vm->va = RB_ROOT_CACHED;
  2040. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2041. vm->reserved_vmid[i] = NULL;
  2042. spin_lock_init(&vm->status_lock);
  2043. INIT_LIST_HEAD(&vm->evicted);
  2044. INIT_LIST_HEAD(&vm->relocated);
  2045. INIT_LIST_HEAD(&vm->moved);
  2046. INIT_LIST_HEAD(&vm->freed);
  2047. /* create scheduler entity for page table updates */
  2048. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  2049. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  2050. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  2051. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  2052. r = drm_sched_entity_init(&ring->sched, &vm->entity,
  2053. rq, amdgpu_sched_jobs, NULL);
  2054. if (r)
  2055. return r;
  2056. vm->pte_support_ats = false;
  2057. if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
  2058. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2059. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  2060. if (adev->asic_type == CHIP_RAVEN)
  2061. vm->pte_support_ats = true;
  2062. } else {
  2063. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2064. AMDGPU_VM_USE_CPU_FOR_GFX);
  2065. }
  2066. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  2067. vm->use_cpu_for_update ? "CPU" : "SDMA");
  2068. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  2069. "CPU update of VM recommended only for large BAR system\n");
  2070. vm->last_update = NULL;
  2071. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  2072. if (vm->use_cpu_for_update)
  2073. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  2074. else
  2075. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  2076. AMDGPU_GEM_CREATE_SHADOW);
  2077. size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
  2078. r = amdgpu_bo_create(adev, size, align, AMDGPU_GEM_DOMAIN_VRAM, flags,
  2079. ttm_bo_type_kernel, NULL, &vm->root.base.bo);
  2080. if (r)
  2081. goto error_free_sched_entity;
  2082. r = amdgpu_bo_reserve(vm->root.base.bo, true);
  2083. if (r)
  2084. goto error_free_root;
  2085. r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
  2086. adev->vm_manager.root_level,
  2087. vm->pte_support_ats);
  2088. if (r)
  2089. goto error_unreserve;
  2090. vm->root.base.vm = vm;
  2091. list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
  2092. list_add_tail(&vm->root.base.vm_status, &vm->evicted);
  2093. amdgpu_bo_unreserve(vm->root.base.bo);
  2094. if (pasid) {
  2095. unsigned long flags;
  2096. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2097. r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
  2098. GFP_ATOMIC);
  2099. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2100. if (r < 0)
  2101. goto error_free_root;
  2102. vm->pasid = pasid;
  2103. }
  2104. INIT_KFIFO(vm->faults);
  2105. vm->fault_credit = 16;
  2106. return 0;
  2107. error_unreserve:
  2108. amdgpu_bo_unreserve(vm->root.base.bo);
  2109. error_free_root:
  2110. amdgpu_bo_unref(&vm->root.base.bo->shadow);
  2111. amdgpu_bo_unref(&vm->root.base.bo);
  2112. vm->root.base.bo = NULL;
  2113. error_free_sched_entity:
  2114. drm_sched_entity_fini(&ring->sched, &vm->entity);
  2115. return r;
  2116. }
  2117. /**
  2118. * amdgpu_vm_free_levels - free PD/PT levels
  2119. *
  2120. * @adev: amdgpu device structure
  2121. * @parent: PD/PT starting level to free
  2122. * @level: level of parent structure
  2123. *
  2124. * Free the page directory or page table level and all sub levels.
  2125. */
  2126. static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
  2127. struct amdgpu_vm_pt *parent,
  2128. unsigned level)
  2129. {
  2130. unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
  2131. if (parent->base.bo) {
  2132. list_del(&parent->base.bo_list);
  2133. list_del(&parent->base.vm_status);
  2134. amdgpu_bo_unref(&parent->base.bo->shadow);
  2135. amdgpu_bo_unref(&parent->base.bo);
  2136. }
  2137. if (parent->entries)
  2138. for (i = 0; i < num_entries; i++)
  2139. amdgpu_vm_free_levels(adev, &parent->entries[i],
  2140. level + 1);
  2141. kvfree(parent->entries);
  2142. }
  2143. /**
  2144. * amdgpu_vm_fini - tear down a vm instance
  2145. *
  2146. * @adev: amdgpu_device pointer
  2147. * @vm: requested vm
  2148. *
  2149. * Tear down @vm.
  2150. * Unbind the VM and remove all bos from the vm bo list
  2151. */
  2152. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2153. {
  2154. struct amdgpu_bo_va_mapping *mapping, *tmp;
  2155. bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
  2156. struct amdgpu_bo *root;
  2157. u64 fault;
  2158. int i, r;
  2159. /* Clear pending page faults from IH when the VM is destroyed */
  2160. while (kfifo_get(&vm->faults, &fault))
  2161. amdgpu_ih_clear_fault(adev, fault);
  2162. if (vm->pasid) {
  2163. unsigned long flags;
  2164. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2165. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2166. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2167. }
  2168. drm_sched_entity_fini(vm->entity.sched, &vm->entity);
  2169. if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
  2170. dev_err(adev->dev, "still active bo inside vm\n");
  2171. }
  2172. rbtree_postorder_for_each_entry_safe(mapping, tmp,
  2173. &vm->va.rb_root, rb) {
  2174. list_del(&mapping->list);
  2175. amdgpu_vm_it_remove(mapping, &vm->va);
  2176. kfree(mapping);
  2177. }
  2178. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  2179. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  2180. amdgpu_vm_prt_fini(adev, vm);
  2181. prt_fini_needed = false;
  2182. }
  2183. list_del(&mapping->list);
  2184. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  2185. }
  2186. root = amdgpu_bo_ref(vm->root.base.bo);
  2187. r = amdgpu_bo_reserve(root, true);
  2188. if (r) {
  2189. dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
  2190. } else {
  2191. amdgpu_vm_free_levels(adev, &vm->root,
  2192. adev->vm_manager.root_level);
  2193. amdgpu_bo_unreserve(root);
  2194. }
  2195. amdgpu_bo_unref(&root);
  2196. dma_fence_put(vm->last_update);
  2197. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2198. amdgpu_vmid_free_reserved(adev, vm, i);
  2199. }
  2200. /**
  2201. * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
  2202. *
  2203. * @adev: amdgpu_device pointer
  2204. * @pasid: PASID do identify the VM
  2205. *
  2206. * This function is expected to be called in interrupt context. Returns
  2207. * true if there was fault credit, false otherwise
  2208. */
  2209. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  2210. unsigned int pasid)
  2211. {
  2212. struct amdgpu_vm *vm;
  2213. spin_lock(&adev->vm_manager.pasid_lock);
  2214. vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
  2215. if (!vm) {
  2216. /* VM not found, can't track fault credit */
  2217. spin_unlock(&adev->vm_manager.pasid_lock);
  2218. return true;
  2219. }
  2220. /* No lock needed. only accessed by IRQ handler */
  2221. if (!vm->fault_credit) {
  2222. /* Too many faults in this VM */
  2223. spin_unlock(&adev->vm_manager.pasid_lock);
  2224. return false;
  2225. }
  2226. vm->fault_credit--;
  2227. spin_unlock(&adev->vm_manager.pasid_lock);
  2228. return true;
  2229. }
  2230. /**
  2231. * amdgpu_vm_manager_init - init the VM manager
  2232. *
  2233. * @adev: amdgpu_device pointer
  2234. *
  2235. * Initialize the VM manager structures
  2236. */
  2237. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  2238. {
  2239. unsigned i;
  2240. amdgpu_vmid_mgr_init(adev);
  2241. adev->vm_manager.fence_context =
  2242. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  2243. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  2244. adev->vm_manager.seqno[i] = 0;
  2245. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  2246. spin_lock_init(&adev->vm_manager.prt_lock);
  2247. atomic_set(&adev->vm_manager.num_prt_users, 0);
  2248. /* If not overridden by the user, by default, only in large BAR systems
  2249. * Compute VM tables will be updated by CPU
  2250. */
  2251. #ifdef CONFIG_X86_64
  2252. if (amdgpu_vm_update_mode == -1) {
  2253. if (amdgpu_vm_is_large_bar(adev))
  2254. adev->vm_manager.vm_update_mode =
  2255. AMDGPU_VM_USE_CPU_FOR_COMPUTE;
  2256. else
  2257. adev->vm_manager.vm_update_mode = 0;
  2258. } else
  2259. adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
  2260. #else
  2261. adev->vm_manager.vm_update_mode = 0;
  2262. #endif
  2263. idr_init(&adev->vm_manager.pasid_idr);
  2264. spin_lock_init(&adev->vm_manager.pasid_lock);
  2265. }
  2266. /**
  2267. * amdgpu_vm_manager_fini - cleanup VM manager
  2268. *
  2269. * @adev: amdgpu_device pointer
  2270. *
  2271. * Cleanup the VM manager and free resources.
  2272. */
  2273. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  2274. {
  2275. WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
  2276. idr_destroy(&adev->vm_manager.pasid_idr);
  2277. amdgpu_vmid_mgr_fini(adev);
  2278. }
  2279. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  2280. {
  2281. union drm_amdgpu_vm *args = data;
  2282. struct amdgpu_device *adev = dev->dev_private;
  2283. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  2284. int r;
  2285. switch (args->in.op) {
  2286. case AMDGPU_VM_OP_RESERVE_VMID:
  2287. /* current, we only have requirement to reserve vmid from gfxhub */
  2288. r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2289. if (r)
  2290. return r;
  2291. break;
  2292. case AMDGPU_VM_OP_UNRESERVE_VMID:
  2293. amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2294. break;
  2295. default:
  2296. return -EINVAL;
  2297. }
  2298. return 0;
  2299. }