gpio-davinci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/gpio/driver.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqdomain.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/platform_data/gpio-davinci.h>
  26. #include <linux/irqchip/chained_irq.h>
  27. struct davinci_gpio_regs {
  28. u32 dir;
  29. u32 out_data;
  30. u32 set_data;
  31. u32 clr_data;
  32. u32 in_data;
  33. u32 set_rising;
  34. u32 clr_rising;
  35. u32 set_falling;
  36. u32 clr_falling;
  37. u32 intstat;
  38. };
  39. typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
  40. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  41. #define MAX_LABEL_SIZE 20
  42. static void __iomem *gpio_base;
  43. static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
  44. static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
  45. {
  46. struct davinci_gpio_regs __iomem *g;
  47. g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
  48. return g;
  49. }
  50. static int davinci_gpio_irq_setup(struct platform_device *pdev);
  51. /*--------------------------------------------------------------------------*/
  52. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  53. static inline int __davinci_direction(struct gpio_chip *chip,
  54. unsigned offset, bool out, int value)
  55. {
  56. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  57. struct davinci_gpio_regs __iomem *g;
  58. unsigned long flags;
  59. u32 temp;
  60. int bank = offset / 32;
  61. u32 mask = __gpio_mask(offset);
  62. g = d->regs[bank];
  63. spin_lock_irqsave(&d->lock, flags);
  64. temp = readl_relaxed(&g->dir);
  65. if (out) {
  66. temp &= ~mask;
  67. writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
  68. } else {
  69. temp |= mask;
  70. }
  71. writel_relaxed(temp, &g->dir);
  72. spin_unlock_irqrestore(&d->lock, flags);
  73. return 0;
  74. }
  75. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  76. {
  77. return __davinci_direction(chip, offset, false, 0);
  78. }
  79. static int
  80. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  81. {
  82. return __davinci_direction(chip, offset, true, value);
  83. }
  84. /*
  85. * Read the pin's value (works even if it's set up as output);
  86. * returns zero/nonzero.
  87. *
  88. * Note that changes are synched to the GPIO clock, so reading values back
  89. * right after you've set them may give old values.
  90. */
  91. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  92. {
  93. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  94. struct davinci_gpio_regs __iomem *g;
  95. int bank = offset / 32;
  96. g = d->regs[bank];
  97. return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
  98. }
  99. /*
  100. * Assuming the pin is muxed as a gpio output, set its output value.
  101. */
  102. static void
  103. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  104. {
  105. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  106. struct davinci_gpio_regs __iomem *g;
  107. int bank = offset / 32;
  108. g = d->regs[bank];
  109. writel_relaxed(__gpio_mask(offset),
  110. value ? &g->set_data : &g->clr_data);
  111. }
  112. static struct davinci_gpio_platform_data *
  113. davinci_gpio_get_pdata(struct platform_device *pdev)
  114. {
  115. struct device_node *dn = pdev->dev.of_node;
  116. struct davinci_gpio_platform_data *pdata;
  117. int ret;
  118. u32 val;
  119. if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
  120. return dev_get_platdata(&pdev->dev);
  121. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  122. if (!pdata)
  123. return NULL;
  124. ret = of_property_read_u32(dn, "ti,ngpio", &val);
  125. if (ret)
  126. goto of_err;
  127. pdata->ngpio = val;
  128. ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
  129. if (ret)
  130. goto of_err;
  131. pdata->gpio_unbanked = val;
  132. return pdata;
  133. of_err:
  134. dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
  135. return NULL;
  136. }
  137. static int davinci_gpio_probe(struct platform_device *pdev)
  138. {
  139. static int ctrl_num, bank_base;
  140. int gpio, bank, ret = 0;
  141. unsigned ngpio, nbank;
  142. struct davinci_gpio_controller *chips;
  143. struct davinci_gpio_platform_data *pdata;
  144. struct device *dev = &pdev->dev;
  145. struct resource *res;
  146. char label[MAX_LABEL_SIZE];
  147. pdata = davinci_gpio_get_pdata(pdev);
  148. if (!pdata) {
  149. dev_err(dev, "No platform data found\n");
  150. return -EINVAL;
  151. }
  152. dev->platform_data = pdata;
  153. /*
  154. * The gpio banks conceptually expose a segmented bitmap,
  155. * and "ngpio" is one more than the largest zero-based
  156. * bit index that's valid.
  157. */
  158. ngpio = pdata->ngpio;
  159. if (ngpio == 0) {
  160. dev_err(dev, "How many GPIOs?\n");
  161. return -EINVAL;
  162. }
  163. if (WARN_ON(ARCH_NR_GPIOS < ngpio))
  164. ngpio = ARCH_NR_GPIOS;
  165. nbank = DIV_ROUND_UP(ngpio, 32);
  166. chips = devm_kzalloc(dev,
  167. nbank * sizeof(struct davinci_gpio_controller),
  168. GFP_KERNEL);
  169. if (!chips)
  170. return -ENOMEM;
  171. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  172. gpio_base = devm_ioremap_resource(dev, res);
  173. if (IS_ERR(gpio_base))
  174. return PTR_ERR(gpio_base);
  175. snprintf(label, MAX_LABEL_SIZE, "davinci_gpio.%d", ctrl_num++);
  176. chips->chip.label = devm_kstrdup(dev, label, GFP_KERNEL);
  177. if (!chips->chip.label)
  178. return -ENOMEM;
  179. chips->chip.direction_input = davinci_direction_in;
  180. chips->chip.get = davinci_gpio_get;
  181. chips->chip.direction_output = davinci_direction_out;
  182. chips->chip.set = davinci_gpio_set;
  183. chips->chip.ngpio = ngpio;
  184. chips->chip.base = bank_base;
  185. #ifdef CONFIG_OF_GPIO
  186. chips->chip.of_gpio_n_cells = 2;
  187. chips->chip.parent = dev;
  188. chips->chip.of_node = dev->of_node;
  189. if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
  190. chips->chip.request = gpiochip_generic_request;
  191. chips->chip.free = gpiochip_generic_free;
  192. }
  193. #endif
  194. spin_lock_init(&chips->lock);
  195. bank_base += ngpio;
  196. for (gpio = 0, bank = 0; gpio < ngpio; gpio += 32, bank++)
  197. chips->regs[bank] = gpio_base + offset_array[bank];
  198. ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
  199. if (ret)
  200. goto err;
  201. platform_set_drvdata(pdev, chips);
  202. ret = davinci_gpio_irq_setup(pdev);
  203. if (ret)
  204. goto err;
  205. return 0;
  206. err:
  207. /* Revert the static variable increments */
  208. ctrl_num--;
  209. bank_base -= ngpio;
  210. return ret;
  211. }
  212. /*--------------------------------------------------------------------------*/
  213. /*
  214. * We expect irqs will normally be set up as input pins, but they can also be
  215. * used as output pins ... which is convenient for testing.
  216. *
  217. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  218. * to their GPIOBNK0 irq, with a bit less overhead.
  219. *
  220. * All those INTC hookups (direct, plus several IRQ banks) can also
  221. * serve as EDMA event triggers.
  222. */
  223. static void gpio_irq_disable(struct irq_data *d)
  224. {
  225. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  226. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  227. writel_relaxed(mask, &g->clr_falling);
  228. writel_relaxed(mask, &g->clr_rising);
  229. }
  230. static void gpio_irq_enable(struct irq_data *d)
  231. {
  232. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  233. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  234. unsigned status = irqd_get_trigger_type(d);
  235. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  236. if (!status)
  237. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  238. if (status & IRQ_TYPE_EDGE_FALLING)
  239. writel_relaxed(mask, &g->set_falling);
  240. if (status & IRQ_TYPE_EDGE_RISING)
  241. writel_relaxed(mask, &g->set_rising);
  242. }
  243. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  244. {
  245. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  246. return -EINVAL;
  247. return 0;
  248. }
  249. static struct irq_chip gpio_irqchip = {
  250. .name = "GPIO",
  251. .irq_enable = gpio_irq_enable,
  252. .irq_disable = gpio_irq_disable,
  253. .irq_set_type = gpio_irq_type,
  254. .flags = IRQCHIP_SET_TYPE_MASKED,
  255. };
  256. static void gpio_irq_handler(struct irq_desc *desc)
  257. {
  258. struct davinci_gpio_regs __iomem *g;
  259. u32 mask = 0xffff;
  260. int bank_num;
  261. struct davinci_gpio_controller *d;
  262. struct davinci_gpio_irq_data *irqdata;
  263. irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
  264. bank_num = irqdata->bank_num;
  265. g = irqdata->regs;
  266. d = irqdata->chip;
  267. /* we only care about one bank */
  268. if ((bank_num % 2) == 1)
  269. mask <<= 16;
  270. /* temporarily mask (level sensitive) parent IRQ */
  271. chained_irq_enter(irq_desc_get_chip(desc), desc);
  272. while (1) {
  273. u32 status;
  274. int bit;
  275. irq_hw_number_t hw_irq;
  276. /* ack any irqs */
  277. status = readl_relaxed(&g->intstat) & mask;
  278. if (!status)
  279. break;
  280. writel_relaxed(status, &g->intstat);
  281. /* now demux them to the right lowlevel handler */
  282. while (status) {
  283. bit = __ffs(status);
  284. status &= ~BIT(bit);
  285. /* Max number of gpios per controller is 144 so
  286. * hw_irq will be in [0..143]
  287. */
  288. hw_irq = (bank_num / 2) * 32 + bit;
  289. generic_handle_irq(
  290. irq_find_mapping(d->irq_domain, hw_irq));
  291. }
  292. }
  293. chained_irq_exit(irq_desc_get_chip(desc), desc);
  294. /* now it may re-trigger */
  295. }
  296. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  297. {
  298. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  299. if (d->irq_domain)
  300. return irq_create_mapping(d->irq_domain, offset);
  301. else
  302. return -ENXIO;
  303. }
  304. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  305. {
  306. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  307. /*
  308. * NOTE: we assume for now that only irqs in the first gpio_chip
  309. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  310. */
  311. if (offset < d->gpio_unbanked)
  312. return d->base_irq + offset;
  313. else
  314. return -ENODEV;
  315. }
  316. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  317. {
  318. struct davinci_gpio_controller *d;
  319. struct davinci_gpio_regs __iomem *g;
  320. u32 mask;
  321. d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
  322. g = (struct davinci_gpio_regs __iomem *)d->regs[0];
  323. mask = __gpio_mask(data->irq - d->base_irq);
  324. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  325. return -EINVAL;
  326. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  327. ? &g->set_falling : &g->clr_falling);
  328. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  329. ? &g->set_rising : &g->clr_rising);
  330. return 0;
  331. }
  332. static int
  333. davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  334. irq_hw_number_t hw)
  335. {
  336. struct davinci_gpio_controller *chips =
  337. (struct davinci_gpio_controller *)d->host_data;
  338. struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
  339. irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
  340. "davinci_gpio");
  341. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  342. irq_set_chip_data(irq, (__force void *)g);
  343. irq_set_handler_data(irq, (void *)__gpio_mask(hw));
  344. return 0;
  345. }
  346. static const struct irq_domain_ops davinci_gpio_irq_ops = {
  347. .map = davinci_gpio_irq_map,
  348. .xlate = irq_domain_xlate_onetwocell,
  349. };
  350. static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
  351. {
  352. static struct irq_chip_type gpio_unbanked;
  353. gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
  354. return &gpio_unbanked.chip;
  355. };
  356. static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
  357. {
  358. static struct irq_chip gpio_unbanked;
  359. gpio_unbanked = *irq_get_chip(irq);
  360. return &gpio_unbanked;
  361. };
  362. static const struct of_device_id davinci_gpio_ids[];
  363. /*
  364. * NOTE: for suspend/resume, probably best to make a platform_device with
  365. * suspend_late/resume_resume calls hooking into results of the set_wake()
  366. * calls ... so if no gpios are wakeup events the clock can be disabled,
  367. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  368. * (dm6446) can be set appropriately for GPIOV33 pins.
  369. */
  370. static int davinci_gpio_irq_setup(struct platform_device *pdev)
  371. {
  372. unsigned gpio, bank;
  373. int irq;
  374. int ret;
  375. struct clk *clk;
  376. u32 binten = 0;
  377. unsigned ngpio, bank_irq;
  378. struct device *dev = &pdev->dev;
  379. struct resource *res;
  380. struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
  381. struct davinci_gpio_platform_data *pdata = dev->platform_data;
  382. struct davinci_gpio_regs __iomem *g;
  383. struct irq_domain *irq_domain = NULL;
  384. const struct of_device_id *match;
  385. struct irq_chip *irq_chip;
  386. struct davinci_gpio_irq_data *irqdata;
  387. gpio_get_irq_chip_cb_t gpio_get_irq_chip;
  388. /*
  389. * Use davinci_gpio_get_irq_chip by default to handle non DT cases
  390. */
  391. gpio_get_irq_chip = davinci_gpio_get_irq_chip;
  392. match = of_match_device(of_match_ptr(davinci_gpio_ids),
  393. dev);
  394. if (match)
  395. gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
  396. ngpio = pdata->ngpio;
  397. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  398. if (!res) {
  399. dev_err(dev, "Invalid IRQ resource\n");
  400. return -EBUSY;
  401. }
  402. bank_irq = res->start;
  403. if (!bank_irq) {
  404. dev_err(dev, "Invalid IRQ resource\n");
  405. return -ENODEV;
  406. }
  407. clk = devm_clk_get(dev, "gpio");
  408. if (IS_ERR(clk)) {
  409. dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
  410. return PTR_ERR(clk);
  411. }
  412. ret = clk_prepare_enable(clk);
  413. if (ret)
  414. return ret;
  415. if (!pdata->gpio_unbanked) {
  416. irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
  417. if (irq < 0) {
  418. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  419. clk_disable_unprepare(clk);
  420. return irq;
  421. }
  422. irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
  423. &davinci_gpio_irq_ops,
  424. chips);
  425. if (!irq_domain) {
  426. dev_err(dev, "Couldn't register an IRQ domain\n");
  427. clk_disable_unprepare(clk);
  428. return -ENODEV;
  429. }
  430. }
  431. /*
  432. * Arrange gpio_to_irq() support, handling either direct IRQs or
  433. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  434. * IRQs, while the others use banked IRQs, would need some setup
  435. * tweaks to recognize hardware which can do that.
  436. */
  437. chips->chip.to_irq = gpio_to_irq_banked;
  438. chips->irq_domain = irq_domain;
  439. /*
  440. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  441. * controller only handling trigger modes. We currently assume no
  442. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  443. */
  444. if (pdata->gpio_unbanked) {
  445. /* pass "bank 0" GPIO IRQs to AINTC */
  446. chips->chip.to_irq = gpio_to_irq_unbanked;
  447. chips->base_irq = bank_irq;
  448. chips->gpio_unbanked = pdata->gpio_unbanked;
  449. binten = GENMASK(pdata->gpio_unbanked / 16, 0);
  450. /* AINTC handles mask/unmask; GPIO handles triggering */
  451. irq = bank_irq;
  452. irq_chip = gpio_get_irq_chip(irq);
  453. irq_chip->name = "GPIO-AINTC";
  454. irq_chip->irq_set_type = gpio_irq_type_unbanked;
  455. /* default trigger: both edges */
  456. g = chips->regs[0];
  457. writel_relaxed(~0, &g->set_falling);
  458. writel_relaxed(~0, &g->set_rising);
  459. /* set the direct IRQs up to use that irqchip */
  460. for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
  461. irq_set_chip(irq, irq_chip);
  462. irq_set_handler_data(irq, chips);
  463. irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
  464. }
  465. goto done;
  466. }
  467. /*
  468. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  469. * then chain through our own handler.
  470. */
  471. for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
  472. /* disabled by default, enabled only as needed
  473. * There are register sets for 32 GPIOs. 2 banks of 16
  474. * GPIOs are covered by each set of registers hence divide by 2
  475. */
  476. g = chips->regs[bank / 2];
  477. writel_relaxed(~0, &g->clr_falling);
  478. writel_relaxed(~0, &g->clr_rising);
  479. /*
  480. * Each chip handles 32 gpios, and each irq bank consists of 16
  481. * gpio irqs. Pass the irq bank's corresponding controller to
  482. * the chained irq handler.
  483. */
  484. irqdata = devm_kzalloc(&pdev->dev,
  485. sizeof(struct
  486. davinci_gpio_irq_data),
  487. GFP_KERNEL);
  488. if (!irqdata) {
  489. clk_disable_unprepare(clk);
  490. return -ENOMEM;
  491. }
  492. irqdata->regs = g;
  493. irqdata->bank_num = bank;
  494. irqdata->chip = chips;
  495. irq_set_chained_handler_and_data(bank_irq, gpio_irq_handler,
  496. irqdata);
  497. binten |= BIT(bank);
  498. }
  499. done:
  500. /*
  501. * BINTEN -- per-bank interrupt enable. genirq would also let these
  502. * bits be set/cleared dynamically.
  503. */
  504. writel_relaxed(binten, gpio_base + BINTEN);
  505. return 0;
  506. }
  507. static const struct of_device_id davinci_gpio_ids[] = {
  508. { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
  509. { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
  510. { /* sentinel */ },
  511. };
  512. MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
  513. static struct platform_driver davinci_gpio_driver = {
  514. .probe = davinci_gpio_probe,
  515. .driver = {
  516. .name = "davinci_gpio",
  517. .of_match_table = of_match_ptr(davinci_gpio_ids),
  518. },
  519. };
  520. /**
  521. * GPIO driver registration needs to be done before machine_init functions
  522. * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
  523. */
  524. static int __init davinci_gpio_drv_reg(void)
  525. {
  526. return platform_driver_register(&davinci_gpio_driver);
  527. }
  528. postcore_initcall(davinci_gpio_drv_reg);