qib_init.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858
  1. /*
  2. * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/vmalloc.h>
  37. #include <linux/delay.h>
  38. #include <linux/idr.h>
  39. #include <linux/module.h>
  40. #include <linux/printk.h>
  41. #ifdef CONFIG_INFINIBAND_QIB_DCA
  42. #include <linux/dca.h>
  43. #endif
  44. #include <rdma/rdma_vt.h>
  45. #include "qib.h"
  46. #include "qib_common.h"
  47. #include "qib_mad.h"
  48. #ifdef CONFIG_DEBUG_FS
  49. #include "qib_debugfs.h"
  50. #include "qib_verbs.h"
  51. #endif
  52. #undef pr_fmt
  53. #define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
  54. /*
  55. * min buffers we want to have per context, after driver
  56. */
  57. #define QIB_MIN_USER_CTXT_BUFCNT 7
  58. #define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
  59. #define QLOGIC_IB_R_SOFTWARE_SHIFT 24
  60. #define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
  61. /*
  62. * Number of ctxts we are configured to use (to allow for more pio
  63. * buffers per ctxt, etc.) Zero means use chip value.
  64. */
  65. ushort qib_cfgctxts;
  66. module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
  67. MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
  68. unsigned qib_numa_aware;
  69. module_param_named(numa_aware, qib_numa_aware, uint, S_IRUGO);
  70. MODULE_PARM_DESC(numa_aware,
  71. "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
  72. /*
  73. * If set, do not write to any regs if avoidable, hack to allow
  74. * check for deranged default register values.
  75. */
  76. ushort qib_mini_init;
  77. module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
  78. MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
  79. unsigned qib_n_krcv_queues;
  80. module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
  81. MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
  82. unsigned qib_cc_table_size;
  83. module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO);
  84. MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
  85. static void verify_interrupt(unsigned long);
  86. static struct idr qib_unit_table;
  87. u32 qib_cpulist_count;
  88. unsigned long *qib_cpulist;
  89. /* set number of contexts we'll actually use */
  90. void qib_set_ctxtcnt(struct qib_devdata *dd)
  91. {
  92. if (!qib_cfgctxts) {
  93. dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
  94. if (dd->cfgctxts > dd->ctxtcnt)
  95. dd->cfgctxts = dd->ctxtcnt;
  96. } else if (qib_cfgctxts < dd->num_pports)
  97. dd->cfgctxts = dd->ctxtcnt;
  98. else if (qib_cfgctxts <= dd->ctxtcnt)
  99. dd->cfgctxts = qib_cfgctxts;
  100. else
  101. dd->cfgctxts = dd->ctxtcnt;
  102. dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 :
  103. dd->cfgctxts - dd->first_user_ctxt;
  104. }
  105. /*
  106. * Common code for creating the receive context array.
  107. */
  108. int qib_create_ctxts(struct qib_devdata *dd)
  109. {
  110. unsigned i;
  111. int local_node_id = pcibus_to_node(dd->pcidev->bus);
  112. if (local_node_id < 0)
  113. local_node_id = numa_node_id();
  114. dd->assigned_node_id = local_node_id;
  115. /*
  116. * Allocate full ctxtcnt array, rather than just cfgctxts, because
  117. * cleanup iterates across all possible ctxts.
  118. */
  119. dd->rcd = kcalloc(dd->ctxtcnt, sizeof(*dd->rcd), GFP_KERNEL);
  120. if (!dd->rcd) {
  121. qib_dev_err(dd,
  122. "Unable to allocate ctxtdata array, failing\n");
  123. return -ENOMEM;
  124. }
  125. /* create (one or more) kctxt */
  126. for (i = 0; i < dd->first_user_ctxt; ++i) {
  127. struct qib_pportdata *ppd;
  128. struct qib_ctxtdata *rcd;
  129. if (dd->skip_kctxt_mask & (1 << i))
  130. continue;
  131. ppd = dd->pport + (i % dd->num_pports);
  132. rcd = qib_create_ctxtdata(ppd, i, dd->assigned_node_id);
  133. if (!rcd) {
  134. qib_dev_err(dd,
  135. "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
  136. kfree(dd->rcd);
  137. dd->rcd = NULL;
  138. return -ENOMEM;
  139. }
  140. rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
  141. rcd->seq_cnt = 1;
  142. }
  143. return 0;
  144. }
  145. /*
  146. * Common code for user and kernel context setup.
  147. */
  148. struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt,
  149. int node_id)
  150. {
  151. struct qib_devdata *dd = ppd->dd;
  152. struct qib_ctxtdata *rcd;
  153. rcd = kzalloc_node(sizeof(*rcd), GFP_KERNEL, node_id);
  154. if (rcd) {
  155. INIT_LIST_HEAD(&rcd->qp_wait_list);
  156. rcd->node_id = node_id;
  157. rcd->ppd = ppd;
  158. rcd->dd = dd;
  159. rcd->cnt = 1;
  160. rcd->ctxt = ctxt;
  161. dd->rcd[ctxt] = rcd;
  162. #ifdef CONFIG_DEBUG_FS
  163. if (ctxt < dd->first_user_ctxt) { /* N/A for PSM contexts */
  164. rcd->opstats = kzalloc_node(sizeof(*rcd->opstats),
  165. GFP_KERNEL, node_id);
  166. if (!rcd->opstats) {
  167. kfree(rcd);
  168. qib_dev_err(dd,
  169. "Unable to allocate per ctxt stats buffer\n");
  170. return NULL;
  171. }
  172. }
  173. #endif
  174. dd->f_init_ctxt(rcd);
  175. /*
  176. * To avoid wasting a lot of memory, we allocate 32KB chunks
  177. * of physically contiguous memory, advance through it until
  178. * used up and then allocate more. Of course, we need
  179. * memory to store those extra pointers, now. 32KB seems to
  180. * be the most that is "safe" under memory pressure
  181. * (creating large files and then copying them over
  182. * NFS while doing lots of MPI jobs). The OOM killer can
  183. * get invoked, even though we say we can sleep and this can
  184. * cause significant system problems....
  185. */
  186. rcd->rcvegrbuf_size = 0x8000;
  187. rcd->rcvegrbufs_perchunk =
  188. rcd->rcvegrbuf_size / dd->rcvegrbufsize;
  189. rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
  190. rcd->rcvegrbufs_perchunk - 1) /
  191. rcd->rcvegrbufs_perchunk;
  192. BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk));
  193. rcd->rcvegrbufs_perchunk_shift =
  194. ilog2(rcd->rcvegrbufs_perchunk);
  195. }
  196. return rcd;
  197. }
  198. /*
  199. * Common code for initializing the physical port structure.
  200. */
  201. int qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
  202. u8 hw_pidx, u8 port)
  203. {
  204. int size;
  205. ppd->dd = dd;
  206. ppd->hw_pidx = hw_pidx;
  207. ppd->port = port; /* IB port number, not index */
  208. spin_lock_init(&ppd->sdma_lock);
  209. spin_lock_init(&ppd->lflags_lock);
  210. spin_lock_init(&ppd->cc_shadow_lock);
  211. init_waitqueue_head(&ppd->state_wait);
  212. init_timer(&ppd->symerr_clear_timer);
  213. ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
  214. ppd->symerr_clear_timer.data = (unsigned long)ppd;
  215. ppd->qib_wq = NULL;
  216. ppd->ibport_data.pmastats =
  217. alloc_percpu(struct qib_pma_counters);
  218. if (!ppd->ibport_data.pmastats)
  219. return -ENOMEM;
  220. ppd->ibport_data.rvp.rc_acks = alloc_percpu(u64);
  221. ppd->ibport_data.rvp.rc_qacks = alloc_percpu(u64);
  222. ppd->ibport_data.rvp.rc_delayed_comp = alloc_percpu(u64);
  223. if (!(ppd->ibport_data.rvp.rc_acks) ||
  224. !(ppd->ibport_data.rvp.rc_qacks) ||
  225. !(ppd->ibport_data.rvp.rc_delayed_comp))
  226. return -ENOMEM;
  227. if (qib_cc_table_size < IB_CCT_MIN_ENTRIES)
  228. goto bail;
  229. ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size,
  230. IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT);
  231. ppd->cc_max_table_entries =
  232. ppd->cc_supported_table_entries/IB_CCT_ENTRIES;
  233. size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry)
  234. * IB_CCT_ENTRIES;
  235. ppd->ccti_entries = kzalloc(size, GFP_KERNEL);
  236. if (!ppd->ccti_entries) {
  237. qib_dev_err(dd,
  238. "failed to allocate congestion control table for port %d!\n",
  239. port);
  240. goto bail;
  241. }
  242. size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry);
  243. ppd->congestion_entries = kzalloc(size, GFP_KERNEL);
  244. if (!ppd->congestion_entries) {
  245. qib_dev_err(dd,
  246. "failed to allocate congestion setting list for port %d!\n",
  247. port);
  248. goto bail_1;
  249. }
  250. size = sizeof(struct cc_table_shadow);
  251. ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL);
  252. if (!ppd->ccti_entries_shadow) {
  253. qib_dev_err(dd,
  254. "failed to allocate shadow ccti list for port %d!\n",
  255. port);
  256. goto bail_2;
  257. }
  258. size = sizeof(struct ib_cc_congestion_setting_attr);
  259. ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL);
  260. if (!ppd->congestion_entries_shadow) {
  261. qib_dev_err(dd,
  262. "failed to allocate shadow congestion setting list for port %d!\n",
  263. port);
  264. goto bail_3;
  265. }
  266. return 0;
  267. bail_3:
  268. kfree(ppd->ccti_entries_shadow);
  269. ppd->ccti_entries_shadow = NULL;
  270. bail_2:
  271. kfree(ppd->congestion_entries);
  272. ppd->congestion_entries = NULL;
  273. bail_1:
  274. kfree(ppd->ccti_entries);
  275. ppd->ccti_entries = NULL;
  276. bail:
  277. /* User is intentionally disabling the congestion control agent */
  278. if (!qib_cc_table_size)
  279. return 0;
  280. if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) {
  281. qib_cc_table_size = 0;
  282. qib_dev_err(dd,
  283. "Congestion Control table size %d less than minimum %d for port %d\n",
  284. qib_cc_table_size, IB_CCT_MIN_ENTRIES, port);
  285. }
  286. qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n",
  287. port);
  288. return 0;
  289. }
  290. static int init_pioavailregs(struct qib_devdata *dd)
  291. {
  292. int ret, pidx;
  293. u64 *status_page;
  294. dd->pioavailregs_dma = dma_alloc_coherent(
  295. &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
  296. GFP_KERNEL);
  297. if (!dd->pioavailregs_dma) {
  298. qib_dev_err(dd,
  299. "failed to allocate PIOavail reg area in memory\n");
  300. ret = -ENOMEM;
  301. goto done;
  302. }
  303. /*
  304. * We really want L2 cache aligned, but for current CPUs of
  305. * interest, they are the same.
  306. */
  307. status_page = (u64 *)
  308. ((char *) dd->pioavailregs_dma +
  309. ((2 * L1_CACHE_BYTES +
  310. dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  311. /* device status comes first, for backwards compatibility */
  312. dd->devstatusp = status_page;
  313. *status_page++ = 0;
  314. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  315. dd->pport[pidx].statusp = status_page;
  316. *status_page++ = 0;
  317. }
  318. /*
  319. * Setup buffer to hold freeze and other messages, accessible to
  320. * apps, following statusp. This is per-unit, not per port.
  321. */
  322. dd->freezemsg = (char *) status_page;
  323. *dd->freezemsg = 0;
  324. /* length of msg buffer is "whatever is left" */
  325. ret = (char *) status_page - (char *) dd->pioavailregs_dma;
  326. dd->freezelen = PAGE_SIZE - ret;
  327. ret = 0;
  328. done:
  329. return ret;
  330. }
  331. /**
  332. * init_shadow_tids - allocate the shadow TID array
  333. * @dd: the qlogic_ib device
  334. *
  335. * allocate the shadow TID array, so we can qib_munlock previous
  336. * entries. It may make more sense to move the pageshadow to the
  337. * ctxt data structure, so we only allocate memory for ctxts actually
  338. * in use, since we at 8k per ctxt, now.
  339. * We don't want failures here to prevent use of the driver/chip,
  340. * so no return value.
  341. */
  342. static void init_shadow_tids(struct qib_devdata *dd)
  343. {
  344. struct page **pages;
  345. dma_addr_t *addrs;
  346. pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
  347. if (!pages) {
  348. qib_dev_err(dd,
  349. "failed to allocate shadow page * array, no expected sends!\n");
  350. goto bail;
  351. }
  352. addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
  353. if (!addrs) {
  354. qib_dev_err(dd,
  355. "failed to allocate shadow dma handle array, no expected sends!\n");
  356. goto bail_free;
  357. }
  358. dd->pageshadow = pages;
  359. dd->physshadow = addrs;
  360. return;
  361. bail_free:
  362. vfree(pages);
  363. bail:
  364. dd->pageshadow = NULL;
  365. }
  366. /*
  367. * Do initialization for device that is only needed on
  368. * first detect, not on resets.
  369. */
  370. static int loadtime_init(struct qib_devdata *dd)
  371. {
  372. int ret = 0;
  373. if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
  374. QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
  375. qib_dev_err(dd,
  376. "Driver only handles version %d, chip swversion is %d (%llx), failng\n",
  377. QIB_CHIP_SWVERSION,
  378. (int)(dd->revision >>
  379. QLOGIC_IB_R_SOFTWARE_SHIFT) &
  380. QLOGIC_IB_R_SOFTWARE_MASK,
  381. (unsigned long long) dd->revision);
  382. ret = -ENOSYS;
  383. goto done;
  384. }
  385. if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
  386. qib_devinfo(dd->pcidev, "%s", dd->boardversion);
  387. spin_lock_init(&dd->pioavail_lock);
  388. spin_lock_init(&dd->sendctrl_lock);
  389. spin_lock_init(&dd->uctxt_lock);
  390. spin_lock_init(&dd->qib_diag_trans_lock);
  391. spin_lock_init(&dd->eep_st_lock);
  392. mutex_init(&dd->eep_lock);
  393. if (qib_mini_init)
  394. goto done;
  395. ret = init_pioavailregs(dd);
  396. init_shadow_tids(dd);
  397. qib_get_eeprom_info(dd);
  398. /* setup time (don't start yet) to verify we got interrupt */
  399. init_timer(&dd->intrchk_timer);
  400. dd->intrchk_timer.function = verify_interrupt;
  401. dd->intrchk_timer.data = (unsigned long) dd;
  402. done:
  403. return ret;
  404. }
  405. /**
  406. * init_after_reset - re-initialize after a reset
  407. * @dd: the qlogic_ib device
  408. *
  409. * sanity check at least some of the values after reset, and
  410. * ensure no receive or transmit (explicitly, in case reset
  411. * failed
  412. */
  413. static int init_after_reset(struct qib_devdata *dd)
  414. {
  415. int i;
  416. /*
  417. * Ensure chip does no sends or receives, tail updates, or
  418. * pioavail updates while we re-initialize. This is mostly
  419. * for the driver data structures, not chip registers.
  420. */
  421. for (i = 0; i < dd->num_pports; ++i) {
  422. /*
  423. * ctxt == -1 means "all contexts". Only really safe for
  424. * _dis_abling things, as here.
  425. */
  426. dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
  427. QIB_RCVCTRL_INTRAVAIL_DIS |
  428. QIB_RCVCTRL_TAILUPD_DIS, -1);
  429. /* Redundant across ports for some, but no big deal. */
  430. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
  431. QIB_SENDCTRL_AVAIL_DIS);
  432. }
  433. return 0;
  434. }
  435. static void enable_chip(struct qib_devdata *dd)
  436. {
  437. u64 rcvmask;
  438. int i;
  439. /*
  440. * Enable PIO send, and update of PIOavail regs to memory.
  441. */
  442. for (i = 0; i < dd->num_pports; ++i)
  443. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
  444. QIB_SENDCTRL_AVAIL_ENB);
  445. /*
  446. * Enable kernel ctxts' receive and receive interrupt.
  447. * Other ctxts done as user opens and inits them.
  448. */
  449. rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
  450. rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
  451. QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
  452. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  453. struct qib_ctxtdata *rcd = dd->rcd[i];
  454. if (rcd)
  455. dd->f_rcvctrl(rcd->ppd, rcvmask, i);
  456. }
  457. }
  458. static void verify_interrupt(unsigned long opaque)
  459. {
  460. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  461. u64 int_counter;
  462. if (!dd)
  463. return; /* being torn down */
  464. /*
  465. * If we don't have a lid or any interrupts, let the user know and
  466. * don't bother checking again.
  467. */
  468. int_counter = qib_int_counter(dd) - dd->z_int_counter;
  469. if (int_counter == 0) {
  470. if (!dd->f_intr_fallback(dd))
  471. dev_err(&dd->pcidev->dev,
  472. "No interrupts detected, not usable.\n");
  473. else /* re-arm the timer to see if fallback works */
  474. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  475. }
  476. }
  477. static void init_piobuf_state(struct qib_devdata *dd)
  478. {
  479. int i, pidx;
  480. u32 uctxts;
  481. /*
  482. * Ensure all buffers are free, and fifos empty. Buffers
  483. * are common, so only do once for port 0.
  484. *
  485. * After enable and qib_chg_pioavailkernel so we can safely
  486. * enable pioavail updates and PIOENABLE. After this, packets
  487. * are ready and able to go out.
  488. */
  489. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
  490. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  491. dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
  492. /*
  493. * If not all sendbufs are used, add the one to each of the lower
  494. * numbered contexts. pbufsctxt and lastctxt_piobuf are
  495. * calculated in chip-specific code because it may cause some
  496. * chip-specific adjustments to be made.
  497. */
  498. uctxts = dd->cfgctxts - dd->first_user_ctxt;
  499. dd->ctxts_extrabuf = dd->pbufsctxt ?
  500. dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
  501. /*
  502. * Set up the shadow copies of the piobufavail registers,
  503. * which we compare against the chip registers for now, and
  504. * the in memory DMA'ed copies of the registers.
  505. * By now pioavail updates to memory should have occurred, so
  506. * copy them into our working/shadow registers; this is in
  507. * case something went wrong with abort, but mostly to get the
  508. * initial values of the generation bit correct.
  509. */
  510. for (i = 0; i < dd->pioavregs; i++) {
  511. __le64 tmp;
  512. tmp = dd->pioavailregs_dma[i];
  513. /*
  514. * Don't need to worry about pioavailkernel here
  515. * because we will call qib_chg_pioavailkernel() later
  516. * in initialization, to busy out buffers as needed.
  517. */
  518. dd->pioavailshadow[i] = le64_to_cpu(tmp);
  519. }
  520. while (i < ARRAY_SIZE(dd->pioavailshadow))
  521. dd->pioavailshadow[i++] = 0; /* for debugging sanity */
  522. /* after pioavailshadow is setup */
  523. qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
  524. TXCHK_CHG_TYPE_KERN, NULL);
  525. dd->f_initvl15_bufs(dd);
  526. }
  527. /**
  528. * qib_create_workqueues - create per port workqueues
  529. * @dd: the qlogic_ib device
  530. */
  531. static int qib_create_workqueues(struct qib_devdata *dd)
  532. {
  533. int pidx;
  534. struct qib_pportdata *ppd;
  535. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  536. ppd = dd->pport + pidx;
  537. if (!ppd->qib_wq) {
  538. char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */
  539. snprintf(wq_name, sizeof(wq_name), "qib%d_%d",
  540. dd->unit, pidx);
  541. ppd->qib_wq =
  542. create_singlethread_workqueue(wq_name);
  543. if (!ppd->qib_wq)
  544. goto wq_error;
  545. }
  546. }
  547. return 0;
  548. wq_error:
  549. pr_err("create_singlethread_workqueue failed for port %d\n",
  550. pidx + 1);
  551. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  552. ppd = dd->pport + pidx;
  553. if (ppd->qib_wq) {
  554. destroy_workqueue(ppd->qib_wq);
  555. ppd->qib_wq = NULL;
  556. }
  557. }
  558. return -ENOMEM;
  559. }
  560. static void qib_free_pportdata(struct qib_pportdata *ppd)
  561. {
  562. free_percpu(ppd->ibport_data.pmastats);
  563. free_percpu(ppd->ibport_data.rvp.rc_acks);
  564. free_percpu(ppd->ibport_data.rvp.rc_qacks);
  565. free_percpu(ppd->ibport_data.rvp.rc_delayed_comp);
  566. ppd->ibport_data.pmastats = NULL;
  567. }
  568. /**
  569. * qib_init - do the actual initialization sequence on the chip
  570. * @dd: the qlogic_ib device
  571. * @reinit: reinitializing, so don't allocate new memory
  572. *
  573. * Do the actual initialization sequence on the chip. This is done
  574. * both from the init routine called from the PCI infrastructure, and
  575. * when we reset the chip, or detect that it was reset internally,
  576. * or it's administratively re-enabled.
  577. *
  578. * Memory allocation here and in called routines is only done in
  579. * the first case (reinit == 0). We have to be careful, because even
  580. * without memory allocation, we need to re-write all the chip registers
  581. * TIDs, etc. after the reset or enable has completed.
  582. */
  583. int qib_init(struct qib_devdata *dd, int reinit)
  584. {
  585. int ret = 0, pidx, lastfail = 0;
  586. u32 portok = 0;
  587. unsigned i;
  588. struct qib_ctxtdata *rcd;
  589. struct qib_pportdata *ppd;
  590. unsigned long flags;
  591. /* Set linkstate to unknown, so we can watch for a transition. */
  592. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  593. ppd = dd->pport + pidx;
  594. spin_lock_irqsave(&ppd->lflags_lock, flags);
  595. ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
  596. QIBL_LINKDOWN | QIBL_LINKINIT |
  597. QIBL_LINKV);
  598. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  599. }
  600. if (reinit)
  601. ret = init_after_reset(dd);
  602. else
  603. ret = loadtime_init(dd);
  604. if (ret)
  605. goto done;
  606. /* Bypass most chip-init, to get to device creation */
  607. if (qib_mini_init)
  608. return 0;
  609. ret = dd->f_late_initreg(dd);
  610. if (ret)
  611. goto done;
  612. /* dd->rcd can be NULL if early init failed */
  613. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  614. /*
  615. * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
  616. * re-init, the simplest way to handle this is to free
  617. * existing, and re-allocate.
  618. * Need to re-create rest of ctxt 0 ctxtdata as well.
  619. */
  620. rcd = dd->rcd[i];
  621. if (!rcd)
  622. continue;
  623. lastfail = qib_create_rcvhdrq(dd, rcd);
  624. if (!lastfail)
  625. lastfail = qib_setup_eagerbufs(rcd);
  626. if (lastfail) {
  627. qib_dev_err(dd,
  628. "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
  629. continue;
  630. }
  631. }
  632. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  633. int mtu;
  634. if (lastfail)
  635. ret = lastfail;
  636. ppd = dd->pport + pidx;
  637. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  638. if (mtu == -1) {
  639. mtu = QIB_DEFAULT_MTU;
  640. qib_ibmtu = 0; /* don't leave invalid value */
  641. }
  642. /* set max we can ever have for this driver load */
  643. ppd->init_ibmaxlen = min(mtu > 2048 ?
  644. dd->piosize4k : dd->piosize2k,
  645. dd->rcvegrbufsize +
  646. (dd->rcvhdrentsize << 2));
  647. /*
  648. * Have to initialize ibmaxlen, but this will normally
  649. * change immediately in qib_set_mtu().
  650. */
  651. ppd->ibmaxlen = ppd->init_ibmaxlen;
  652. qib_set_mtu(ppd, mtu);
  653. spin_lock_irqsave(&ppd->lflags_lock, flags);
  654. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  655. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  656. lastfail = dd->f_bringup_serdes(ppd);
  657. if (lastfail) {
  658. qib_devinfo(dd->pcidev,
  659. "Failed to bringup IB port %u\n", ppd->port);
  660. lastfail = -ENETDOWN;
  661. continue;
  662. }
  663. portok++;
  664. }
  665. if (!portok) {
  666. /* none of the ports initialized */
  667. if (!ret && lastfail)
  668. ret = lastfail;
  669. else if (!ret)
  670. ret = -ENETDOWN;
  671. /* but continue on, so we can debug cause */
  672. }
  673. enable_chip(dd);
  674. init_piobuf_state(dd);
  675. done:
  676. if (!ret) {
  677. /* chip is OK for user apps; mark it as initialized */
  678. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  679. ppd = dd->pport + pidx;
  680. /*
  681. * Set status even if port serdes is not initialized
  682. * so that diags will work.
  683. */
  684. *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
  685. QIB_STATUS_INITTED;
  686. if (!ppd->link_speed_enabled)
  687. continue;
  688. if (dd->flags & QIB_HAS_SEND_DMA)
  689. ret = qib_setup_sdma(ppd);
  690. init_timer(&ppd->hol_timer);
  691. ppd->hol_timer.function = qib_hol_event;
  692. ppd->hol_timer.data = (unsigned long)ppd;
  693. ppd->hol_state = QIB_HOL_UP;
  694. }
  695. /* now we can enable all interrupts from the chip */
  696. dd->f_set_intr_state(dd, 1);
  697. /*
  698. * Setup to verify we get an interrupt, and fallback
  699. * to an alternate if necessary and possible.
  700. */
  701. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  702. /* start stats retrieval timer */
  703. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  704. }
  705. /* if ret is non-zero, we probably should do some cleanup here... */
  706. return ret;
  707. }
  708. /*
  709. * These next two routines are placeholders in case we don't have per-arch
  710. * code for controlling write combining. If explicit control of write
  711. * combining is not available, performance will probably be awful.
  712. */
  713. int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
  714. {
  715. return -EOPNOTSUPP;
  716. }
  717. void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
  718. {
  719. }
  720. static inline struct qib_devdata *__qib_lookup(int unit)
  721. {
  722. return idr_find(&qib_unit_table, unit);
  723. }
  724. struct qib_devdata *qib_lookup(int unit)
  725. {
  726. struct qib_devdata *dd;
  727. unsigned long flags;
  728. spin_lock_irqsave(&qib_devs_lock, flags);
  729. dd = __qib_lookup(unit);
  730. spin_unlock_irqrestore(&qib_devs_lock, flags);
  731. return dd;
  732. }
  733. /*
  734. * Stop the timers during unit shutdown, or after an error late
  735. * in initialization.
  736. */
  737. static void qib_stop_timers(struct qib_devdata *dd)
  738. {
  739. struct qib_pportdata *ppd;
  740. int pidx;
  741. if (dd->stats_timer.data) {
  742. del_timer_sync(&dd->stats_timer);
  743. dd->stats_timer.data = 0;
  744. }
  745. if (dd->intrchk_timer.data) {
  746. del_timer_sync(&dd->intrchk_timer);
  747. dd->intrchk_timer.data = 0;
  748. }
  749. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  750. ppd = dd->pport + pidx;
  751. if (ppd->hol_timer.data)
  752. del_timer_sync(&ppd->hol_timer);
  753. if (ppd->led_override_timer.data) {
  754. del_timer_sync(&ppd->led_override_timer);
  755. atomic_set(&ppd->led_override_timer_active, 0);
  756. }
  757. if (ppd->symerr_clear_timer.data)
  758. del_timer_sync(&ppd->symerr_clear_timer);
  759. }
  760. }
  761. /**
  762. * qib_shutdown_device - shut down a device
  763. * @dd: the qlogic_ib device
  764. *
  765. * This is called to make the device quiet when we are about to
  766. * unload the driver, and also when the device is administratively
  767. * disabled. It does not free any data structures.
  768. * Everything it does has to be setup again by qib_init(dd, 1)
  769. */
  770. static void qib_shutdown_device(struct qib_devdata *dd)
  771. {
  772. struct qib_pportdata *ppd;
  773. unsigned pidx;
  774. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  775. ppd = dd->pport + pidx;
  776. spin_lock_irq(&ppd->lflags_lock);
  777. ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
  778. QIBL_LINKARMED | QIBL_LINKACTIVE |
  779. QIBL_LINKV);
  780. spin_unlock_irq(&ppd->lflags_lock);
  781. *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
  782. }
  783. dd->flags &= ~QIB_INITTED;
  784. /* mask interrupts, but not errors */
  785. dd->f_set_intr_state(dd, 0);
  786. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  787. ppd = dd->pport + pidx;
  788. dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
  789. QIB_RCVCTRL_CTXT_DIS |
  790. QIB_RCVCTRL_INTRAVAIL_DIS |
  791. QIB_RCVCTRL_PKEY_ENB, -1);
  792. /*
  793. * Gracefully stop all sends allowing any in progress to
  794. * trickle out first.
  795. */
  796. dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
  797. }
  798. /*
  799. * Enough for anything that's going to trickle out to have actually
  800. * done so.
  801. */
  802. udelay(20);
  803. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  804. ppd = dd->pport + pidx;
  805. dd->f_setextled(ppd, 0); /* make sure LEDs are off */
  806. if (dd->flags & QIB_HAS_SEND_DMA)
  807. qib_teardown_sdma(ppd);
  808. dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
  809. QIB_SENDCTRL_SEND_DIS);
  810. /*
  811. * Clear SerdesEnable.
  812. * We can't count on interrupts since we are stopping.
  813. */
  814. dd->f_quiet_serdes(ppd);
  815. if (ppd->qib_wq) {
  816. destroy_workqueue(ppd->qib_wq);
  817. ppd->qib_wq = NULL;
  818. }
  819. qib_free_pportdata(ppd);
  820. }
  821. }
  822. /**
  823. * qib_free_ctxtdata - free a context's allocated data
  824. * @dd: the qlogic_ib device
  825. * @rcd: the ctxtdata structure
  826. *
  827. * free up any allocated data for a context
  828. * This should not touch anything that would affect a simultaneous
  829. * re-allocation of context data, because it is called after qib_mutex
  830. * is released (and can be called from reinit as well).
  831. * It should never change any chip state, or global driver state.
  832. */
  833. void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  834. {
  835. if (!rcd)
  836. return;
  837. if (rcd->rcvhdrq) {
  838. dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
  839. rcd->rcvhdrq, rcd->rcvhdrq_phys);
  840. rcd->rcvhdrq = NULL;
  841. if (rcd->rcvhdrtail_kvaddr) {
  842. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  843. rcd->rcvhdrtail_kvaddr,
  844. rcd->rcvhdrqtailaddr_phys);
  845. rcd->rcvhdrtail_kvaddr = NULL;
  846. }
  847. }
  848. if (rcd->rcvegrbuf) {
  849. unsigned e;
  850. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  851. void *base = rcd->rcvegrbuf[e];
  852. size_t size = rcd->rcvegrbuf_size;
  853. dma_free_coherent(&dd->pcidev->dev, size,
  854. base, rcd->rcvegrbuf_phys[e]);
  855. }
  856. kfree(rcd->rcvegrbuf);
  857. rcd->rcvegrbuf = NULL;
  858. kfree(rcd->rcvegrbuf_phys);
  859. rcd->rcvegrbuf_phys = NULL;
  860. rcd->rcvegrbuf_chunks = 0;
  861. }
  862. kfree(rcd->tid_pg_list);
  863. vfree(rcd->user_event_mask);
  864. vfree(rcd->subctxt_uregbase);
  865. vfree(rcd->subctxt_rcvegrbuf);
  866. vfree(rcd->subctxt_rcvhdr_base);
  867. #ifdef CONFIG_DEBUG_FS
  868. kfree(rcd->opstats);
  869. rcd->opstats = NULL;
  870. #endif
  871. kfree(rcd);
  872. }
  873. /*
  874. * Perform a PIO buffer bandwidth write test, to verify proper system
  875. * configuration. Even when all the setup calls work, occasionally
  876. * BIOS or other issues can prevent write combining from working, or
  877. * can cause other bandwidth problems to the chip.
  878. *
  879. * This test simply writes the same buffer over and over again, and
  880. * measures close to the peak bandwidth to the chip (not testing
  881. * data bandwidth to the wire). On chips that use an address-based
  882. * trigger to send packets to the wire, this is easy. On chips that
  883. * use a count to trigger, we want to make sure that the packet doesn't
  884. * go out on the wire, or trigger flow control checks.
  885. */
  886. static void qib_verify_pioperf(struct qib_devdata *dd)
  887. {
  888. u32 pbnum, cnt, lcnt;
  889. u32 __iomem *piobuf;
  890. u32 *addr;
  891. u64 msecs, emsecs;
  892. piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
  893. if (!piobuf) {
  894. qib_devinfo(dd->pcidev,
  895. "No PIObufs for checking perf, skipping\n");
  896. return;
  897. }
  898. /*
  899. * Enough to give us a reasonable test, less than piobuf size, and
  900. * likely multiple of store buffer length.
  901. */
  902. cnt = 1024;
  903. addr = vmalloc(cnt);
  904. if (!addr) {
  905. qib_devinfo(dd->pcidev,
  906. "Couldn't get memory for checking PIO perf, skipping\n");
  907. goto done;
  908. }
  909. preempt_disable(); /* we want reasonably accurate elapsed time */
  910. msecs = 1 + jiffies_to_msecs(jiffies);
  911. for (lcnt = 0; lcnt < 10000U; lcnt++) {
  912. /* wait until we cross msec boundary */
  913. if (jiffies_to_msecs(jiffies) >= msecs)
  914. break;
  915. udelay(1);
  916. }
  917. dd->f_set_armlaunch(dd, 0);
  918. /*
  919. * length 0, no dwords actually sent
  920. */
  921. writeq(0, piobuf);
  922. qib_flush_wc();
  923. /*
  924. * This is only roughly accurate, since even with preempt we
  925. * still take interrupts that could take a while. Running for
  926. * >= 5 msec seems to get us "close enough" to accurate values.
  927. */
  928. msecs = jiffies_to_msecs(jiffies);
  929. for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
  930. qib_pio_copy(piobuf + 64, addr, cnt >> 2);
  931. emsecs = jiffies_to_msecs(jiffies) - msecs;
  932. }
  933. /* 1 GiB/sec, slightly over IB SDR line rate */
  934. if (lcnt < (emsecs * 1024U))
  935. qib_dev_err(dd,
  936. "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
  937. lcnt / (u32) emsecs);
  938. preempt_enable();
  939. vfree(addr);
  940. done:
  941. /* disarm piobuf, so it's available again */
  942. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
  943. qib_sendbuf_done(dd, pbnum);
  944. dd->f_set_armlaunch(dd, 1);
  945. }
  946. void qib_free_devdata(struct qib_devdata *dd)
  947. {
  948. unsigned long flags;
  949. spin_lock_irqsave(&qib_devs_lock, flags);
  950. idr_remove(&qib_unit_table, dd->unit);
  951. list_del(&dd->list);
  952. spin_unlock_irqrestore(&qib_devs_lock, flags);
  953. #ifdef CONFIG_DEBUG_FS
  954. qib_dbg_ibdev_exit(&dd->verbs_dev);
  955. #endif
  956. free_percpu(dd->int_counter);
  957. rvt_dealloc_device(&dd->verbs_dev.rdi);
  958. }
  959. u64 qib_int_counter(struct qib_devdata *dd)
  960. {
  961. int cpu;
  962. u64 int_counter = 0;
  963. for_each_possible_cpu(cpu)
  964. int_counter += *per_cpu_ptr(dd->int_counter, cpu);
  965. return int_counter;
  966. }
  967. u64 qib_sps_ints(void)
  968. {
  969. unsigned long flags;
  970. struct qib_devdata *dd;
  971. u64 sps_ints = 0;
  972. spin_lock_irqsave(&qib_devs_lock, flags);
  973. list_for_each_entry(dd, &qib_dev_list, list) {
  974. sps_ints += qib_int_counter(dd);
  975. }
  976. spin_unlock_irqrestore(&qib_devs_lock, flags);
  977. return sps_ints;
  978. }
  979. /*
  980. * Allocate our primary per-unit data structure. Must be done via verbs
  981. * allocator, because the verbs cleanup process both does cleanup and
  982. * free of the data structure.
  983. * "extra" is for chip-specific data.
  984. *
  985. * Use the idr mechanism to get a unit number for this unit.
  986. */
  987. struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
  988. {
  989. unsigned long flags;
  990. struct qib_devdata *dd;
  991. int ret, nports;
  992. /* extra is * number of ports */
  993. nports = extra / sizeof(struct qib_pportdata);
  994. dd = (struct qib_devdata *)rvt_alloc_device(sizeof(*dd) + extra,
  995. nports);
  996. if (!dd)
  997. return ERR_PTR(-ENOMEM);
  998. INIT_LIST_HEAD(&dd->list);
  999. idr_preload(GFP_KERNEL);
  1000. spin_lock_irqsave(&qib_devs_lock, flags);
  1001. ret = idr_alloc(&qib_unit_table, dd, 0, 0, GFP_NOWAIT);
  1002. if (ret >= 0) {
  1003. dd->unit = ret;
  1004. list_add(&dd->list, &qib_dev_list);
  1005. }
  1006. spin_unlock_irqrestore(&qib_devs_lock, flags);
  1007. idr_preload_end();
  1008. if (ret < 0) {
  1009. qib_early_err(&pdev->dev,
  1010. "Could not allocate unit ID: error %d\n", -ret);
  1011. goto bail;
  1012. }
  1013. dd->int_counter = alloc_percpu(u64);
  1014. if (!dd->int_counter) {
  1015. ret = -ENOMEM;
  1016. qib_early_err(&pdev->dev,
  1017. "Could not allocate per-cpu int_counter\n");
  1018. goto bail;
  1019. }
  1020. if (!qib_cpulist_count) {
  1021. u32 count = num_online_cpus();
  1022. qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
  1023. sizeof(long), GFP_KERNEL);
  1024. if (qib_cpulist)
  1025. qib_cpulist_count = count;
  1026. else
  1027. qib_early_err(&pdev->dev,
  1028. "Could not alloc cpulist info, cpu affinity might be wrong\n");
  1029. }
  1030. #ifdef CONFIG_DEBUG_FS
  1031. qib_dbg_ibdev_init(&dd->verbs_dev);
  1032. #endif
  1033. return dd;
  1034. bail:
  1035. if (!list_empty(&dd->list))
  1036. list_del_init(&dd->list);
  1037. rvt_dealloc_device(&dd->verbs_dev.rdi);
  1038. return ERR_PTR(ret);
  1039. }
  1040. /*
  1041. * Called from freeze mode handlers, and from PCI error
  1042. * reporting code. Should be paranoid about state of
  1043. * system and data structures.
  1044. */
  1045. void qib_disable_after_error(struct qib_devdata *dd)
  1046. {
  1047. if (dd->flags & QIB_INITTED) {
  1048. u32 pidx;
  1049. dd->flags &= ~QIB_INITTED;
  1050. if (dd->pport)
  1051. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  1052. struct qib_pportdata *ppd;
  1053. ppd = dd->pport + pidx;
  1054. if (dd->flags & QIB_PRESENT) {
  1055. qib_set_linkstate(ppd,
  1056. QIB_IB_LINKDOWN_DISABLE);
  1057. dd->f_setextled(ppd, 0);
  1058. }
  1059. *ppd->statusp &= ~QIB_STATUS_IB_READY;
  1060. }
  1061. }
  1062. /*
  1063. * Mark as having had an error for driver, and also
  1064. * for /sys and status word mapped to user programs.
  1065. * This marks unit as not usable, until reset.
  1066. */
  1067. if (dd->devstatusp)
  1068. *dd->devstatusp |= QIB_STATUS_HWERROR;
  1069. }
  1070. static void qib_remove_one(struct pci_dev *);
  1071. static int qib_init_one(struct pci_dev *, const struct pci_device_id *);
  1072. #define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
  1073. #define PFX QIB_DRV_NAME ": "
  1074. static const struct pci_device_id qib_pci_tbl[] = {
  1075. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
  1076. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
  1077. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
  1078. { 0, }
  1079. };
  1080. MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
  1081. static struct pci_driver qib_driver = {
  1082. .name = QIB_DRV_NAME,
  1083. .probe = qib_init_one,
  1084. .remove = qib_remove_one,
  1085. .id_table = qib_pci_tbl,
  1086. .err_handler = &qib_pci_err_handler,
  1087. };
  1088. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1089. static int qib_notify_dca(struct notifier_block *, unsigned long, void *);
  1090. static struct notifier_block dca_notifier = {
  1091. .notifier_call = qib_notify_dca,
  1092. .next = NULL,
  1093. .priority = 0
  1094. };
  1095. static int qib_notify_dca_device(struct device *device, void *data)
  1096. {
  1097. struct qib_devdata *dd = dev_get_drvdata(device);
  1098. unsigned long event = *(unsigned long *)data;
  1099. return dd->f_notify_dca(dd, event);
  1100. }
  1101. static int qib_notify_dca(struct notifier_block *nb, unsigned long event,
  1102. void *p)
  1103. {
  1104. int rval;
  1105. rval = driver_for_each_device(&qib_driver.driver, NULL,
  1106. &event, qib_notify_dca_device);
  1107. return rval ? NOTIFY_BAD : NOTIFY_DONE;
  1108. }
  1109. #endif
  1110. /*
  1111. * Do all the generic driver unit- and chip-independent memory
  1112. * allocation and initialization.
  1113. */
  1114. static int __init qib_ib_init(void)
  1115. {
  1116. int ret;
  1117. ret = qib_dev_init();
  1118. if (ret)
  1119. goto bail;
  1120. /*
  1121. * These must be called before the driver is registered with
  1122. * the PCI subsystem.
  1123. */
  1124. idr_init(&qib_unit_table);
  1125. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1126. dca_register_notify(&dca_notifier);
  1127. #endif
  1128. #ifdef CONFIG_DEBUG_FS
  1129. qib_dbg_init();
  1130. #endif
  1131. ret = pci_register_driver(&qib_driver);
  1132. if (ret < 0) {
  1133. pr_err("Unable to register driver: error %d\n", -ret);
  1134. goto bail_dev;
  1135. }
  1136. /* not fatal if it doesn't work */
  1137. if (qib_init_qibfs())
  1138. pr_err("Unable to register ipathfs\n");
  1139. goto bail; /* all OK */
  1140. bail_dev:
  1141. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1142. dca_unregister_notify(&dca_notifier);
  1143. #endif
  1144. #ifdef CONFIG_DEBUG_FS
  1145. qib_dbg_exit();
  1146. #endif
  1147. idr_destroy(&qib_unit_table);
  1148. qib_dev_cleanup();
  1149. bail:
  1150. return ret;
  1151. }
  1152. module_init(qib_ib_init);
  1153. /*
  1154. * Do the non-unit driver cleanup, memory free, etc. at unload.
  1155. */
  1156. static void __exit qib_ib_cleanup(void)
  1157. {
  1158. int ret;
  1159. ret = qib_exit_qibfs();
  1160. if (ret)
  1161. pr_err(
  1162. "Unable to cleanup counter filesystem: error %d\n",
  1163. -ret);
  1164. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1165. dca_unregister_notify(&dca_notifier);
  1166. #endif
  1167. pci_unregister_driver(&qib_driver);
  1168. #ifdef CONFIG_DEBUG_FS
  1169. qib_dbg_exit();
  1170. #endif
  1171. qib_cpulist_count = 0;
  1172. kfree(qib_cpulist);
  1173. idr_destroy(&qib_unit_table);
  1174. qib_dev_cleanup();
  1175. }
  1176. module_exit(qib_ib_cleanup);
  1177. /* this can only be called after a successful initialization */
  1178. static void cleanup_device_data(struct qib_devdata *dd)
  1179. {
  1180. int ctxt;
  1181. int pidx;
  1182. struct qib_ctxtdata **tmp;
  1183. unsigned long flags;
  1184. /* users can't do anything more with chip */
  1185. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  1186. if (dd->pport[pidx].statusp)
  1187. *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
  1188. spin_lock(&dd->pport[pidx].cc_shadow_lock);
  1189. kfree(dd->pport[pidx].congestion_entries);
  1190. dd->pport[pidx].congestion_entries = NULL;
  1191. kfree(dd->pport[pidx].ccti_entries);
  1192. dd->pport[pidx].ccti_entries = NULL;
  1193. kfree(dd->pport[pidx].ccti_entries_shadow);
  1194. dd->pport[pidx].ccti_entries_shadow = NULL;
  1195. kfree(dd->pport[pidx].congestion_entries_shadow);
  1196. dd->pport[pidx].congestion_entries_shadow = NULL;
  1197. spin_unlock(&dd->pport[pidx].cc_shadow_lock);
  1198. }
  1199. qib_disable_wc(dd);
  1200. if (dd->pioavailregs_dma) {
  1201. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1202. (void *) dd->pioavailregs_dma,
  1203. dd->pioavailregs_phys);
  1204. dd->pioavailregs_dma = NULL;
  1205. }
  1206. if (dd->pageshadow) {
  1207. struct page **tmpp = dd->pageshadow;
  1208. dma_addr_t *tmpd = dd->physshadow;
  1209. int i;
  1210. for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
  1211. int ctxt_tidbase = ctxt * dd->rcvtidcnt;
  1212. int maxtid = ctxt_tidbase + dd->rcvtidcnt;
  1213. for (i = ctxt_tidbase; i < maxtid; i++) {
  1214. if (!tmpp[i])
  1215. continue;
  1216. pci_unmap_page(dd->pcidev, tmpd[i],
  1217. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  1218. qib_release_user_pages(&tmpp[i], 1);
  1219. tmpp[i] = NULL;
  1220. }
  1221. }
  1222. dd->pageshadow = NULL;
  1223. vfree(tmpp);
  1224. dd->physshadow = NULL;
  1225. vfree(tmpd);
  1226. }
  1227. /*
  1228. * Free any resources still in use (usually just kernel contexts)
  1229. * at unload; we do for ctxtcnt, because that's what we allocate.
  1230. * We acquire lock to be really paranoid that rcd isn't being
  1231. * accessed from some interrupt-related code (that should not happen,
  1232. * but best to be sure).
  1233. */
  1234. spin_lock_irqsave(&dd->uctxt_lock, flags);
  1235. tmp = dd->rcd;
  1236. dd->rcd = NULL;
  1237. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  1238. for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
  1239. struct qib_ctxtdata *rcd = tmp[ctxt];
  1240. tmp[ctxt] = NULL; /* debugging paranoia */
  1241. qib_free_ctxtdata(dd, rcd);
  1242. }
  1243. kfree(tmp);
  1244. kfree(dd->boardname);
  1245. }
  1246. /*
  1247. * Clean up on unit shutdown, or error during unit load after
  1248. * successful initialization.
  1249. */
  1250. static void qib_postinit_cleanup(struct qib_devdata *dd)
  1251. {
  1252. /*
  1253. * Clean up chip-specific stuff.
  1254. * We check for NULL here, because it's outside
  1255. * the kregbase check, and we need to call it
  1256. * after the free_irq. Thus it's possible that
  1257. * the function pointers were never initialized.
  1258. */
  1259. if (dd->f_cleanup)
  1260. dd->f_cleanup(dd);
  1261. qib_pcie_ddcleanup(dd);
  1262. cleanup_device_data(dd);
  1263. qib_free_devdata(dd);
  1264. }
  1265. static int qib_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1266. {
  1267. int ret, j, pidx, initfail;
  1268. struct qib_devdata *dd = NULL;
  1269. ret = qib_pcie_init(pdev, ent);
  1270. if (ret)
  1271. goto bail;
  1272. /*
  1273. * Do device-specific initialiation, function table setup, dd
  1274. * allocation, etc.
  1275. */
  1276. switch (ent->device) {
  1277. case PCI_DEVICE_ID_QLOGIC_IB_6120:
  1278. #ifdef CONFIG_PCI_MSI
  1279. dd = qib_init_iba6120_funcs(pdev, ent);
  1280. #else
  1281. qib_early_err(&pdev->dev,
  1282. "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
  1283. ent->device);
  1284. dd = ERR_PTR(-ENODEV);
  1285. #endif
  1286. break;
  1287. case PCI_DEVICE_ID_QLOGIC_IB_7220:
  1288. dd = qib_init_iba7220_funcs(pdev, ent);
  1289. break;
  1290. case PCI_DEVICE_ID_QLOGIC_IB_7322:
  1291. dd = qib_init_iba7322_funcs(pdev, ent);
  1292. break;
  1293. default:
  1294. qib_early_err(&pdev->dev,
  1295. "Failing on unknown Intel deviceid 0x%x\n",
  1296. ent->device);
  1297. ret = -ENODEV;
  1298. }
  1299. if (IS_ERR(dd))
  1300. ret = PTR_ERR(dd);
  1301. if (ret)
  1302. goto bail; /* error already printed */
  1303. ret = qib_create_workqueues(dd);
  1304. if (ret)
  1305. goto bail;
  1306. /* do the generic initialization */
  1307. initfail = qib_init(dd, 0);
  1308. ret = qib_register_ib_device(dd);
  1309. /*
  1310. * Now ready for use. this should be cleared whenever we
  1311. * detect a reset, or initiate one. If earlier failure,
  1312. * we still create devices, so diags, etc. can be used
  1313. * to determine cause of problem.
  1314. */
  1315. if (!qib_mini_init && !initfail && !ret)
  1316. dd->flags |= QIB_INITTED;
  1317. j = qib_device_create(dd);
  1318. if (j)
  1319. qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
  1320. j = qibfs_add(dd);
  1321. if (j)
  1322. qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
  1323. -j);
  1324. if (qib_mini_init || initfail || ret) {
  1325. qib_stop_timers(dd);
  1326. flush_workqueue(ib_wq);
  1327. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  1328. dd->f_quiet_serdes(dd->pport + pidx);
  1329. if (qib_mini_init)
  1330. goto bail;
  1331. if (!j) {
  1332. (void) qibfs_remove(dd);
  1333. qib_device_remove(dd);
  1334. }
  1335. if (!ret)
  1336. qib_unregister_ib_device(dd);
  1337. qib_postinit_cleanup(dd);
  1338. if (initfail)
  1339. ret = initfail;
  1340. goto bail;
  1341. }
  1342. ret = qib_enable_wc(dd);
  1343. if (ret) {
  1344. qib_dev_err(dd,
  1345. "Write combining not enabled (err %d): performance may be poor\n",
  1346. -ret);
  1347. ret = 0;
  1348. }
  1349. qib_verify_pioperf(dd);
  1350. bail:
  1351. return ret;
  1352. }
  1353. static void qib_remove_one(struct pci_dev *pdev)
  1354. {
  1355. struct qib_devdata *dd = pci_get_drvdata(pdev);
  1356. int ret;
  1357. /* unregister from IB core */
  1358. qib_unregister_ib_device(dd);
  1359. /*
  1360. * Disable the IB link, disable interrupts on the device,
  1361. * clear dma engines, etc.
  1362. */
  1363. if (!qib_mini_init)
  1364. qib_shutdown_device(dd);
  1365. qib_stop_timers(dd);
  1366. /* wait until all of our (qsfp) queue_work() calls complete */
  1367. flush_workqueue(ib_wq);
  1368. ret = qibfs_remove(dd);
  1369. if (ret)
  1370. qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
  1371. -ret);
  1372. qib_device_remove(dd);
  1373. qib_postinit_cleanup(dd);
  1374. }
  1375. /**
  1376. * qib_create_rcvhdrq - create a receive header queue
  1377. * @dd: the qlogic_ib device
  1378. * @rcd: the context data
  1379. *
  1380. * This must be contiguous memory (from an i/o perspective), and must be
  1381. * DMA'able (which means for some systems, it will go through an IOMMU,
  1382. * or be forced into a low address range).
  1383. */
  1384. int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  1385. {
  1386. unsigned amt;
  1387. int old_node_id;
  1388. if (!rcd->rcvhdrq) {
  1389. dma_addr_t phys_hdrqtail;
  1390. gfp_t gfp_flags;
  1391. amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
  1392. sizeof(u32), PAGE_SIZE);
  1393. gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
  1394. GFP_USER : GFP_KERNEL;
  1395. old_node_id = dev_to_node(&dd->pcidev->dev);
  1396. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1397. rcd->rcvhdrq = dma_alloc_coherent(
  1398. &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
  1399. gfp_flags | __GFP_COMP);
  1400. set_dev_node(&dd->pcidev->dev, old_node_id);
  1401. if (!rcd->rcvhdrq) {
  1402. qib_dev_err(dd,
  1403. "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
  1404. amt, rcd->ctxt);
  1405. goto bail;
  1406. }
  1407. if (rcd->ctxt >= dd->first_user_ctxt) {
  1408. rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
  1409. if (!rcd->user_event_mask)
  1410. goto bail_free_hdrq;
  1411. }
  1412. if (!(dd->flags & QIB_NODMA_RTAIL)) {
  1413. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1414. rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
  1415. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
  1416. gfp_flags);
  1417. set_dev_node(&dd->pcidev->dev, old_node_id);
  1418. if (!rcd->rcvhdrtail_kvaddr)
  1419. goto bail_free;
  1420. rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
  1421. }
  1422. rcd->rcvhdrq_size = amt;
  1423. }
  1424. /* clear for security and sanity on each use */
  1425. memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
  1426. if (rcd->rcvhdrtail_kvaddr)
  1427. memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1428. return 0;
  1429. bail_free:
  1430. qib_dev_err(dd,
  1431. "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
  1432. rcd->ctxt);
  1433. vfree(rcd->user_event_mask);
  1434. rcd->user_event_mask = NULL;
  1435. bail_free_hdrq:
  1436. dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
  1437. rcd->rcvhdrq_phys);
  1438. rcd->rcvhdrq = NULL;
  1439. bail:
  1440. return -ENOMEM;
  1441. }
  1442. /**
  1443. * allocate eager buffers, both kernel and user contexts.
  1444. * @rcd: the context we are setting up.
  1445. *
  1446. * Allocate the eager TID buffers and program them into hip.
  1447. * They are no longer completely contiguous, we do multiple allocation
  1448. * calls. Otherwise we get the OOM code involved, by asking for too
  1449. * much per call, with disastrous results on some kernels.
  1450. */
  1451. int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
  1452. {
  1453. struct qib_devdata *dd = rcd->dd;
  1454. unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
  1455. size_t size;
  1456. gfp_t gfp_flags;
  1457. int old_node_id;
  1458. /*
  1459. * GFP_USER, but without GFP_FS, so buffer cache can be
  1460. * coalesced (we hope); otherwise, even at order 4,
  1461. * heavy filesystem activity makes these fail, and we can
  1462. * use compound pages.
  1463. */
  1464. gfp_flags = __GFP_RECLAIM | __GFP_IO | __GFP_COMP;
  1465. egrcnt = rcd->rcvegrcnt;
  1466. egroff = rcd->rcvegr_tid_base;
  1467. egrsize = dd->rcvegrbufsize;
  1468. chunk = rcd->rcvegrbuf_chunks;
  1469. egrperchunk = rcd->rcvegrbufs_perchunk;
  1470. size = rcd->rcvegrbuf_size;
  1471. if (!rcd->rcvegrbuf) {
  1472. rcd->rcvegrbuf =
  1473. kzalloc_node(chunk * sizeof(rcd->rcvegrbuf[0]),
  1474. GFP_KERNEL, rcd->node_id);
  1475. if (!rcd->rcvegrbuf)
  1476. goto bail;
  1477. }
  1478. if (!rcd->rcvegrbuf_phys) {
  1479. rcd->rcvegrbuf_phys =
  1480. kmalloc_node(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
  1481. GFP_KERNEL, rcd->node_id);
  1482. if (!rcd->rcvegrbuf_phys)
  1483. goto bail_rcvegrbuf;
  1484. }
  1485. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  1486. if (rcd->rcvegrbuf[e])
  1487. continue;
  1488. old_node_id = dev_to_node(&dd->pcidev->dev);
  1489. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1490. rcd->rcvegrbuf[e] =
  1491. dma_alloc_coherent(&dd->pcidev->dev, size,
  1492. &rcd->rcvegrbuf_phys[e],
  1493. gfp_flags);
  1494. set_dev_node(&dd->pcidev->dev, old_node_id);
  1495. if (!rcd->rcvegrbuf[e])
  1496. goto bail_rcvegrbuf_phys;
  1497. }
  1498. rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
  1499. for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
  1500. dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
  1501. unsigned i;
  1502. /* clear for security and sanity on each use */
  1503. memset(rcd->rcvegrbuf[chunk], 0, size);
  1504. for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
  1505. dd->f_put_tid(dd, e + egroff +
  1506. (u64 __iomem *)
  1507. ((char __iomem *)
  1508. dd->kregbase +
  1509. dd->rcvegrbase),
  1510. RCVHQ_RCV_TYPE_EAGER, pa);
  1511. pa += egrsize;
  1512. }
  1513. cond_resched(); /* don't hog the cpu */
  1514. }
  1515. return 0;
  1516. bail_rcvegrbuf_phys:
  1517. for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
  1518. dma_free_coherent(&dd->pcidev->dev, size,
  1519. rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
  1520. kfree(rcd->rcvegrbuf_phys);
  1521. rcd->rcvegrbuf_phys = NULL;
  1522. bail_rcvegrbuf:
  1523. kfree(rcd->rcvegrbuf);
  1524. rcd->rcvegrbuf = NULL;
  1525. bail:
  1526. return -ENOMEM;
  1527. }
  1528. /*
  1529. * Note: Changes to this routine should be mirrored
  1530. * for the diagnostics routine qib_remap_ioaddr32().
  1531. * There is also related code for VL15 buffers in qib_init_7322_variables().
  1532. * The teardown code that unmaps is in qib_pcie_ddcleanup()
  1533. */
  1534. int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
  1535. {
  1536. u64 __iomem *qib_kregbase = NULL;
  1537. void __iomem *qib_piobase = NULL;
  1538. u64 __iomem *qib_userbase = NULL;
  1539. u64 qib_kreglen;
  1540. u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
  1541. u64 qib_pio4koffset = dd->piobufbase >> 32;
  1542. u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
  1543. u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
  1544. u64 qib_physaddr = dd->physaddr;
  1545. u64 qib_piolen;
  1546. u64 qib_userlen = 0;
  1547. /*
  1548. * Free the old mapping because the kernel will try to reuse the
  1549. * old mapping and not create a new mapping with the
  1550. * write combining attribute.
  1551. */
  1552. iounmap(dd->kregbase);
  1553. dd->kregbase = NULL;
  1554. /*
  1555. * Assumes chip address space looks like:
  1556. * - kregs + sregs + cregs + uregs (in any order)
  1557. * - piobufs (2K and 4K bufs in either order)
  1558. * or:
  1559. * - kregs + sregs + cregs (in any order)
  1560. * - piobufs (2K and 4K bufs in either order)
  1561. * - uregs
  1562. */
  1563. if (dd->piobcnt4k == 0) {
  1564. qib_kreglen = qib_pio2koffset;
  1565. qib_piolen = qib_pio2klen;
  1566. } else if (qib_pio2koffset < qib_pio4koffset) {
  1567. qib_kreglen = qib_pio2koffset;
  1568. qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
  1569. } else {
  1570. qib_kreglen = qib_pio4koffset;
  1571. qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
  1572. }
  1573. qib_piolen += vl15buflen;
  1574. /* Map just the configured ports (not all hw ports) */
  1575. if (dd->uregbase > qib_kreglen)
  1576. qib_userlen = dd->ureg_align * dd->cfgctxts;
  1577. /* Sanity checks passed, now create the new mappings */
  1578. qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
  1579. if (!qib_kregbase)
  1580. goto bail;
  1581. qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
  1582. if (!qib_piobase)
  1583. goto bail_kregbase;
  1584. if (qib_userlen) {
  1585. qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
  1586. qib_userlen);
  1587. if (!qib_userbase)
  1588. goto bail_piobase;
  1589. }
  1590. dd->kregbase = qib_kregbase;
  1591. dd->kregend = (u64 __iomem *)
  1592. ((char __iomem *) qib_kregbase + qib_kreglen);
  1593. dd->piobase = qib_piobase;
  1594. dd->pio2kbase = (void __iomem *)
  1595. (((char __iomem *) dd->piobase) +
  1596. qib_pio2koffset - qib_kreglen);
  1597. if (dd->piobcnt4k)
  1598. dd->pio4kbase = (void __iomem *)
  1599. (((char __iomem *) dd->piobase) +
  1600. qib_pio4koffset - qib_kreglen);
  1601. if (qib_userlen)
  1602. /* ureg will now be accessed relative to dd->userbase */
  1603. dd->userbase = qib_userbase;
  1604. return 0;
  1605. bail_piobase:
  1606. iounmap(qib_piobase);
  1607. bail_kregbase:
  1608. iounmap(qib_kregbase);
  1609. bail:
  1610. return -ENOMEM;
  1611. }