intel_ringbuffer.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. static void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct drm_i915_gem_request *req,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. struct intel_engine_cs *ring = req->ring;
  87. u32 cmd;
  88. int ret;
  89. cmd = MI_FLUSH;
  90. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  91. cmd |= MI_NO_WRITE_FLUSH;
  92. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  93. cmd |= MI_READ_FLUSH;
  94. ret = intel_ring_begin(req, 2);
  95. if (ret)
  96. return ret;
  97. intel_ring_emit(ring, cmd);
  98. intel_ring_emit(ring, MI_NOOP);
  99. intel_ring_advance(ring);
  100. return 0;
  101. }
  102. static int
  103. gen4_render_ring_flush(struct drm_i915_gem_request *req,
  104. u32 invalidate_domains,
  105. u32 flush_domains)
  106. {
  107. struct intel_engine_cs *ring = req->ring;
  108. struct drm_device *dev = ring->dev;
  109. u32 cmd;
  110. int ret;
  111. /*
  112. * read/write caches:
  113. *
  114. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  115. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  116. * also flushed at 2d versus 3d pipeline switches.
  117. *
  118. * read-only caches:
  119. *
  120. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  121. * MI_READ_FLUSH is set, and is always flushed on 965.
  122. *
  123. * I915_GEM_DOMAIN_COMMAND may not exist?
  124. *
  125. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  126. * invalidated when MI_EXE_FLUSH is set.
  127. *
  128. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  129. * invalidated with every MI_FLUSH.
  130. *
  131. * TLBs:
  132. *
  133. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  134. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  135. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  136. * are flushed at any MI_FLUSH.
  137. */
  138. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  139. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  140. cmd &= ~MI_NO_WRITE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  142. cmd |= MI_EXE_FLUSH;
  143. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  144. (IS_G4X(dev) || IS_GEN5(dev)))
  145. cmd |= MI_INVALIDATE_ISP;
  146. ret = intel_ring_begin(req, 2);
  147. if (ret)
  148. return ret;
  149. intel_ring_emit(ring, cmd);
  150. intel_ring_emit(ring, MI_NOOP);
  151. intel_ring_advance(ring);
  152. return 0;
  153. }
  154. /**
  155. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  156. * implementing two workarounds on gen6. From section 1.4.7.1
  157. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  158. *
  159. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  160. * produced by non-pipelined state commands), software needs to first
  161. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  162. * 0.
  163. *
  164. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  165. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  166. *
  167. * And the workaround for these two requires this workaround first:
  168. *
  169. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  170. * BEFORE the pipe-control with a post-sync op and no write-cache
  171. * flushes.
  172. *
  173. * And this last workaround is tricky because of the requirements on
  174. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  175. * volume 2 part 1:
  176. *
  177. * "1 of the following must also be set:
  178. * - Render Target Cache Flush Enable ([12] of DW1)
  179. * - Depth Cache Flush Enable ([0] of DW1)
  180. * - Stall at Pixel Scoreboard ([1] of DW1)
  181. * - Depth Stall ([13] of DW1)
  182. * - Post-Sync Operation ([13] of DW1)
  183. * - Notify Enable ([8] of DW1)"
  184. *
  185. * The cache flushes require the workaround flush that triggered this
  186. * one, so we can't use it. Depth stall would trigger the same.
  187. * Post-sync nonzero is what triggered this second workaround, so we
  188. * can't use that one either. Notify enable is IRQs, which aren't
  189. * really our business. That leaves only stall at scoreboard.
  190. */
  191. static int
  192. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  193. {
  194. struct intel_engine_cs *ring = req->ring;
  195. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  196. int ret;
  197. ret = intel_ring_begin(req, 6);
  198. if (ret)
  199. return ret;
  200. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  201. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  202. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  204. intel_ring_emit(ring, 0); /* low dword */
  205. intel_ring_emit(ring, 0); /* high dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. ret = intel_ring_begin(req, 6);
  209. if (ret)
  210. return ret;
  211. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  212. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  213. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  214. intel_ring_emit(ring, 0);
  215. intel_ring_emit(ring, 0);
  216. intel_ring_emit(ring, MI_NOOP);
  217. intel_ring_advance(ring);
  218. return 0;
  219. }
  220. static int
  221. gen6_render_ring_flush(struct drm_i915_gem_request *req,
  222. u32 invalidate_domains, u32 flush_domains)
  223. {
  224. struct intel_engine_cs *ring = req->ring;
  225. u32 flags = 0;
  226. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  227. int ret;
  228. /* Force SNB workarounds for PIPE_CONTROL flushes */
  229. ret = intel_emit_post_sync_nonzero_flush(req);
  230. if (ret)
  231. return ret;
  232. /* Just flush everything. Experiments have shown that reducing the
  233. * number of bits based on the write domains has little performance
  234. * impact.
  235. */
  236. if (flush_domains) {
  237. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  238. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  239. /*
  240. * Ensure that any following seqno writes only happen
  241. * when the render cache is indeed flushed.
  242. */
  243. flags |= PIPE_CONTROL_CS_STALL;
  244. }
  245. if (invalidate_domains) {
  246. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  247. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  248. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  249. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  250. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  251. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  252. /*
  253. * TLB invalidate requires a post-sync write.
  254. */
  255. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  256. }
  257. ret = intel_ring_begin(req, 4);
  258. if (ret)
  259. return ret;
  260. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  261. intel_ring_emit(ring, flags);
  262. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  263. intel_ring_emit(ring, 0);
  264. intel_ring_advance(ring);
  265. return 0;
  266. }
  267. static int
  268. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  269. {
  270. struct intel_engine_cs *ring = req->ring;
  271. int ret;
  272. ret = intel_ring_begin(req, 4);
  273. if (ret)
  274. return ret;
  275. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  276. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  277. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  278. intel_ring_emit(ring, 0);
  279. intel_ring_emit(ring, 0);
  280. intel_ring_advance(ring);
  281. return 0;
  282. }
  283. static int
  284. gen7_render_ring_flush(struct drm_i915_gem_request *req,
  285. u32 invalidate_domains, u32 flush_domains)
  286. {
  287. struct intel_engine_cs *ring = req->ring;
  288. u32 flags = 0;
  289. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  290. int ret;
  291. /*
  292. * Ensure that any following seqno writes only happen when the render
  293. * cache is indeed flushed.
  294. *
  295. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  296. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  297. * don't try to be clever and just set it unconditionally.
  298. */
  299. flags |= PIPE_CONTROL_CS_STALL;
  300. /* Just flush everything. Experiments have shown that reducing the
  301. * number of bits based on the write domains has little performance
  302. * impact.
  303. */
  304. if (flush_domains) {
  305. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  306. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  307. }
  308. if (invalidate_domains) {
  309. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  310. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  311. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  312. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  313. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  314. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  315. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  316. /*
  317. * TLB invalidate requires a post-sync write.
  318. */
  319. flags |= PIPE_CONTROL_QW_WRITE;
  320. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  321. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  322. /* Workaround: we must issue a pipe_control with CS-stall bit
  323. * set before a pipe_control command that has the state cache
  324. * invalidate bit set. */
  325. gen7_render_ring_cs_stall_wa(req);
  326. }
  327. ret = intel_ring_begin(req, 4);
  328. if (ret)
  329. return ret;
  330. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  331. intel_ring_emit(ring, flags);
  332. intel_ring_emit(ring, scratch_addr);
  333. intel_ring_emit(ring, 0);
  334. intel_ring_advance(ring);
  335. return 0;
  336. }
  337. static int
  338. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  339. u32 flags, u32 scratch_addr)
  340. {
  341. struct intel_engine_cs *ring = req->ring;
  342. int ret;
  343. ret = intel_ring_begin(req, 6);
  344. if (ret)
  345. return ret;
  346. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  347. intel_ring_emit(ring, flags);
  348. intel_ring_emit(ring, scratch_addr);
  349. intel_ring_emit(ring, 0);
  350. intel_ring_emit(ring, 0);
  351. intel_ring_emit(ring, 0);
  352. intel_ring_advance(ring);
  353. return 0;
  354. }
  355. static int
  356. gen8_render_ring_flush(struct drm_i915_gem_request *req,
  357. u32 invalidate_domains, u32 flush_domains)
  358. {
  359. u32 flags = 0;
  360. u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  361. int ret;
  362. flags |= PIPE_CONTROL_CS_STALL;
  363. if (flush_domains) {
  364. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  365. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  366. }
  367. if (invalidate_domains) {
  368. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  369. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  370. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  371. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  372. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  373. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  374. flags |= PIPE_CONTROL_QW_WRITE;
  375. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  376. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  377. ret = gen8_emit_pipe_control(req,
  378. PIPE_CONTROL_CS_STALL |
  379. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  380. 0);
  381. if (ret)
  382. return ret;
  383. }
  384. return gen8_emit_pipe_control(req, flags, scratch_addr);
  385. }
  386. static void ring_write_tail(struct intel_engine_cs *ring,
  387. u32 value)
  388. {
  389. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  390. I915_WRITE_TAIL(ring, value);
  391. }
  392. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  393. {
  394. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  395. u64 acthd;
  396. if (INTEL_INFO(ring->dev)->gen >= 8)
  397. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  398. RING_ACTHD_UDW(ring->mmio_base));
  399. else if (INTEL_INFO(ring->dev)->gen >= 4)
  400. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  401. else
  402. acthd = I915_READ(ACTHD);
  403. return acthd;
  404. }
  405. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  406. {
  407. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  408. u32 addr;
  409. addr = dev_priv->status_page_dmah->busaddr;
  410. if (INTEL_INFO(ring->dev)->gen >= 4)
  411. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  412. I915_WRITE(HWS_PGA, addr);
  413. }
  414. static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  415. {
  416. struct drm_device *dev = ring->dev;
  417. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  418. u32 mmio = 0;
  419. /* The ring status page addresses are no longer next to the rest of
  420. * the ring registers as of gen7.
  421. */
  422. if (IS_GEN7(dev)) {
  423. switch (ring->id) {
  424. case RCS:
  425. mmio = RENDER_HWS_PGA_GEN7;
  426. break;
  427. case BCS:
  428. mmio = BLT_HWS_PGA_GEN7;
  429. break;
  430. /*
  431. * VCS2 actually doesn't exist on Gen7. Only shut up
  432. * gcc switch check warning
  433. */
  434. case VCS2:
  435. case VCS:
  436. mmio = BSD_HWS_PGA_GEN7;
  437. break;
  438. case VECS:
  439. mmio = VEBOX_HWS_PGA_GEN7;
  440. break;
  441. }
  442. } else if (IS_GEN6(ring->dev)) {
  443. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  444. } else {
  445. /* XXX: gen8 returns to sanity */
  446. mmio = RING_HWS_PGA(ring->mmio_base);
  447. }
  448. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  449. POSTING_READ(mmio);
  450. /*
  451. * Flush the TLB for this page
  452. *
  453. * FIXME: These two bits have disappeared on gen8, so a question
  454. * arises: do we still need this and if so how should we go about
  455. * invalidating the TLB?
  456. */
  457. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  458. u32 reg = RING_INSTPM(ring->mmio_base);
  459. /* ring should be idle before issuing a sync flush*/
  460. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  461. I915_WRITE(reg,
  462. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  463. INSTPM_SYNC_FLUSH));
  464. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  465. 1000))
  466. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  467. ring->name);
  468. }
  469. }
  470. static bool stop_ring(struct intel_engine_cs *ring)
  471. {
  472. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  473. if (!IS_GEN2(ring->dev)) {
  474. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  475. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  476. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  477. /* Sometimes we observe that the idle flag is not
  478. * set even though the ring is empty. So double
  479. * check before giving up.
  480. */
  481. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  482. return false;
  483. }
  484. }
  485. I915_WRITE_CTL(ring, 0);
  486. I915_WRITE_HEAD(ring, 0);
  487. ring->write_tail(ring, 0);
  488. if (!IS_GEN2(ring->dev)) {
  489. (void)I915_READ_CTL(ring);
  490. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  491. }
  492. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  493. }
  494. static int init_ring_common(struct intel_engine_cs *ring)
  495. {
  496. struct drm_device *dev = ring->dev;
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. struct intel_ringbuffer *ringbuf = ring->buffer;
  499. struct drm_i915_gem_object *obj = ringbuf->obj;
  500. int ret = 0;
  501. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  502. if (!stop_ring(ring)) {
  503. /* G45 ring initialization often fails to reset head to zero */
  504. DRM_DEBUG_KMS("%s head not reset to zero "
  505. "ctl %08x head %08x tail %08x start %08x\n",
  506. ring->name,
  507. I915_READ_CTL(ring),
  508. I915_READ_HEAD(ring),
  509. I915_READ_TAIL(ring),
  510. I915_READ_START(ring));
  511. if (!stop_ring(ring)) {
  512. DRM_ERROR("failed to set %s head to zero "
  513. "ctl %08x head %08x tail %08x start %08x\n",
  514. ring->name,
  515. I915_READ_CTL(ring),
  516. I915_READ_HEAD(ring),
  517. I915_READ_TAIL(ring),
  518. I915_READ_START(ring));
  519. ret = -EIO;
  520. goto out;
  521. }
  522. }
  523. if (I915_NEED_GFX_HWS(dev))
  524. intel_ring_setup_status_page(ring);
  525. else
  526. ring_setup_phys_status_page(ring);
  527. /* Enforce ordering by reading HEAD register back */
  528. I915_READ_HEAD(ring);
  529. /* Initialize the ring. This must happen _after_ we've cleared the ring
  530. * registers with the above sequence (the readback of the HEAD registers
  531. * also enforces ordering), otherwise the hw might lose the new ring
  532. * register values. */
  533. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  534. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  535. if (I915_READ_HEAD(ring))
  536. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  537. ring->name, I915_READ_HEAD(ring));
  538. I915_WRITE_HEAD(ring, 0);
  539. (void)I915_READ_HEAD(ring);
  540. I915_WRITE_CTL(ring,
  541. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  542. | RING_VALID);
  543. /* If the head is still not zero, the ring is dead */
  544. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  545. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  546. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  547. DRM_ERROR("%s initialization failed "
  548. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  549. ring->name,
  550. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  551. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  552. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  553. ret = -EIO;
  554. goto out;
  555. }
  556. ringbuf->last_retired_head = -1;
  557. ringbuf->head = I915_READ_HEAD(ring);
  558. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  559. intel_ring_update_space(ringbuf);
  560. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  561. out:
  562. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  563. return ret;
  564. }
  565. void
  566. intel_fini_pipe_control(struct intel_engine_cs *ring)
  567. {
  568. struct drm_device *dev = ring->dev;
  569. if (ring->scratch.obj == NULL)
  570. return;
  571. if (INTEL_INFO(dev)->gen >= 5) {
  572. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  573. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  574. }
  575. drm_gem_object_unreference(&ring->scratch.obj->base);
  576. ring->scratch.obj = NULL;
  577. }
  578. int
  579. intel_init_pipe_control(struct intel_engine_cs *ring)
  580. {
  581. int ret;
  582. WARN_ON(ring->scratch.obj);
  583. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  584. if (ring->scratch.obj == NULL) {
  585. DRM_ERROR("Failed to allocate seqno page\n");
  586. ret = -ENOMEM;
  587. goto err;
  588. }
  589. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  590. if (ret)
  591. goto err_unref;
  592. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  593. if (ret)
  594. goto err_unref;
  595. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  596. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  597. if (ring->scratch.cpu_page == NULL) {
  598. ret = -ENOMEM;
  599. goto err_unpin;
  600. }
  601. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  602. ring->name, ring->scratch.gtt_offset);
  603. return 0;
  604. err_unpin:
  605. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  606. err_unref:
  607. drm_gem_object_unreference(&ring->scratch.obj->base);
  608. err:
  609. return ret;
  610. }
  611. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  612. {
  613. int ret, i;
  614. struct intel_engine_cs *ring = req->ring;
  615. struct drm_device *dev = ring->dev;
  616. struct drm_i915_private *dev_priv = dev->dev_private;
  617. struct i915_workarounds *w = &dev_priv->workarounds;
  618. if (WARN_ON_ONCE(w->count == 0))
  619. return 0;
  620. ring->gpu_caches_dirty = true;
  621. ret = intel_ring_flush_all_caches(req);
  622. if (ret)
  623. return ret;
  624. ret = intel_ring_begin(req, (w->count * 2 + 2));
  625. if (ret)
  626. return ret;
  627. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  628. for (i = 0; i < w->count; i++) {
  629. intel_ring_emit(ring, w->reg[i].addr);
  630. intel_ring_emit(ring, w->reg[i].value);
  631. }
  632. intel_ring_emit(ring, MI_NOOP);
  633. intel_ring_advance(ring);
  634. ring->gpu_caches_dirty = true;
  635. ret = intel_ring_flush_all_caches(req);
  636. if (ret)
  637. return ret;
  638. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  639. return 0;
  640. }
  641. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  642. {
  643. int ret;
  644. ret = intel_ring_workarounds_emit(req);
  645. if (ret != 0)
  646. return ret;
  647. ret = i915_gem_render_state_init(req);
  648. if (ret)
  649. DRM_ERROR("init render state: %d\n", ret);
  650. return ret;
  651. }
  652. static int wa_add(struct drm_i915_private *dev_priv,
  653. const u32 addr, const u32 mask, const u32 val)
  654. {
  655. const u32 idx = dev_priv->workarounds.count;
  656. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  657. return -ENOSPC;
  658. dev_priv->workarounds.reg[idx].addr = addr;
  659. dev_priv->workarounds.reg[idx].value = val;
  660. dev_priv->workarounds.reg[idx].mask = mask;
  661. dev_priv->workarounds.count++;
  662. return 0;
  663. }
  664. #define WA_REG(addr, mask, val) do { \
  665. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  666. if (r) \
  667. return r; \
  668. } while (0)
  669. #define WA_SET_BIT_MASKED(addr, mask) \
  670. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  671. #define WA_CLR_BIT_MASKED(addr, mask) \
  672. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  673. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  674. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  675. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  676. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  677. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  678. static int gen8_init_workarounds(struct intel_engine_cs *ring)
  679. {
  680. return 0;
  681. }
  682. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  683. {
  684. int ret;
  685. struct drm_device *dev = ring->dev;
  686. struct drm_i915_private *dev_priv = dev->dev_private;
  687. ret = gen8_init_workarounds(ring);
  688. if (ret)
  689. return ret;
  690. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  691. /* WaDisableAsyncFlipPerfMode:bdw */
  692. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  693. /* WaDisablePartialInstShootdown:bdw */
  694. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  695. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  696. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  697. STALL_DOP_GATING_DISABLE);
  698. /* WaDisableDopClockGating:bdw */
  699. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  700. DOP_CLOCK_GATING_DISABLE);
  701. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  702. GEN8_SAMPLER_POWER_BYPASS_DIS);
  703. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  704. * workaround for for a possible hang in the unlikely event a TLB
  705. * invalidation occurs during a PSD flush.
  706. */
  707. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  708. /* WaForceEnableNonCoherent:bdw */
  709. HDC_FORCE_NON_COHERENT |
  710. /* WaForceContextSaveRestoreNonCoherent:bdw */
  711. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  712. /* WaHdcDisableFetchWhenMasked:bdw */
  713. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  714. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  715. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  716. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  717. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  718. * polygons in the same 8x4 pixel/sample area to be processed without
  719. * stalling waiting for the earlier ones to write to Hierarchical Z
  720. * buffer."
  721. *
  722. * This optimization is off by default for Broadwell; turn it on.
  723. */
  724. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  725. /* Wa4x4STCOptimizationDisable:bdw */
  726. WA_SET_BIT_MASKED(CACHE_MODE_1,
  727. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  728. /*
  729. * BSpec recommends 8x4 when MSAA is used,
  730. * however in practice 16x4 seems fastest.
  731. *
  732. * Note that PS/WM thread counts depend on the WIZ hashing
  733. * disable bit, which we don't touch here, but it's good
  734. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  735. */
  736. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  737. GEN6_WIZ_HASHING_MASK,
  738. GEN6_WIZ_HASHING_16x4);
  739. return 0;
  740. }
  741. static int chv_init_workarounds(struct intel_engine_cs *ring)
  742. {
  743. int ret;
  744. struct drm_device *dev = ring->dev;
  745. struct drm_i915_private *dev_priv = dev->dev_private;
  746. ret = gen8_init_workarounds(ring);
  747. if (ret)
  748. return ret;
  749. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  750. /* WaDisableAsyncFlipPerfMode:chv */
  751. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  752. /* WaDisablePartialInstShootdown:chv */
  753. /* WaDisableThreadStallDopClockGating:chv */
  754. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  755. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  756. STALL_DOP_GATING_DISABLE);
  757. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  758. * workaround for a possible hang in the unlikely event a TLB
  759. * invalidation occurs during a PSD flush.
  760. */
  761. /* WaForceEnableNonCoherent:chv */
  762. /* WaHdcDisableFetchWhenMasked:chv */
  763. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  764. HDC_FORCE_NON_COHERENT |
  765. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  766. /* According to the CACHE_MODE_0 default value documentation, some
  767. * CHV platforms disable this optimization by default. Turn it on.
  768. */
  769. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  770. /* Wa4x4STCOptimizationDisable:chv */
  771. WA_SET_BIT_MASKED(CACHE_MODE_1,
  772. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  773. /* Improve HiZ throughput on CHV. */
  774. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  775. /*
  776. * BSpec recommends 8x4 when MSAA is used,
  777. * however in practice 16x4 seems fastest.
  778. *
  779. * Note that PS/WM thread counts depend on the WIZ hashing
  780. * disable bit, which we don't touch here, but it's good
  781. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  782. */
  783. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  784. GEN6_WIZ_HASHING_MASK,
  785. GEN6_WIZ_HASHING_16x4);
  786. return 0;
  787. }
  788. static int gen9_init_workarounds(struct intel_engine_cs *ring)
  789. {
  790. struct drm_device *dev = ring->dev;
  791. struct drm_i915_private *dev_priv = dev->dev_private;
  792. uint32_t tmp;
  793. /* WaDisablePartialInstShootdown:skl,bxt */
  794. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  795. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  796. /* Syncing dependencies between camera and graphics:skl,bxt */
  797. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  798. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  799. if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
  800. INTEL_REVID(dev) == SKL_REVID_B0)) ||
  801. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  802. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  803. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  804. GEN9_DG_MIRROR_FIX_ENABLE);
  805. }
  806. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
  807. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  808. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  809. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  810. GEN9_RHWO_OPTIMIZATION_DISABLE);
  811. /*
  812. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  813. * but we do that in per ctx batchbuffer as there is an issue
  814. * with this register not getting restored on ctx restore
  815. */
  816. }
  817. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
  818. IS_BROXTON(dev)) {
  819. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
  820. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  821. GEN9_ENABLE_YV12_BUGFIX);
  822. }
  823. /* Wa4x4STCOptimizationDisable:skl,bxt */
  824. /* WaDisablePartialResolveInVc:skl,bxt */
  825. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  826. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  827. /* WaCcsTlbPrefetchDisable:skl,bxt */
  828. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  829. GEN9_CCS_TLB_PREFETCH_ENABLE);
  830. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  831. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
  832. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
  833. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  834. PIXEL_MASK_CAMMING_DISABLE);
  835. /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
  836. tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
  837. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
  838. (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
  839. tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
  840. WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
  841. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
  842. if (IS_SKYLAKE(dev) ||
  843. (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
  844. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  845. GEN8_SAMPLER_POWER_BYPASS_DIS);
  846. }
  847. /* WaDisableSTUnitPowerOptimization:skl,bxt */
  848. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  849. return 0;
  850. }
  851. static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
  852. {
  853. struct drm_device *dev = ring->dev;
  854. struct drm_i915_private *dev_priv = dev->dev_private;
  855. u8 vals[3] = { 0, 0, 0 };
  856. unsigned int i;
  857. for (i = 0; i < 3; i++) {
  858. u8 ss;
  859. /*
  860. * Only consider slices where one, and only one, subslice has 7
  861. * EUs
  862. */
  863. if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
  864. continue;
  865. /*
  866. * subslice_7eu[i] != 0 (because of the check above) and
  867. * ss_max == 4 (maximum number of subslices possible per slice)
  868. *
  869. * -> 0 <= ss <= 3;
  870. */
  871. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  872. vals[i] = 3 - ss;
  873. }
  874. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  875. return 0;
  876. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  877. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  878. GEN9_IZ_HASHING_MASK(2) |
  879. GEN9_IZ_HASHING_MASK(1) |
  880. GEN9_IZ_HASHING_MASK(0),
  881. GEN9_IZ_HASHING(2, vals[2]) |
  882. GEN9_IZ_HASHING(1, vals[1]) |
  883. GEN9_IZ_HASHING(0, vals[0]));
  884. return 0;
  885. }
  886. static int skl_init_workarounds(struct intel_engine_cs *ring)
  887. {
  888. int ret;
  889. struct drm_device *dev = ring->dev;
  890. struct drm_i915_private *dev_priv = dev->dev_private;
  891. ret = gen9_init_workarounds(ring);
  892. if (ret)
  893. return ret;
  894. /* WaDisablePowerCompilerClockGating:skl */
  895. if (INTEL_REVID(dev) == SKL_REVID_B0)
  896. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  897. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  898. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  899. /*
  900. *Use Force Non-Coherent whenever executing a 3D context. This
  901. * is a workaround for a possible hang in the unlikely event
  902. * a TLB invalidation occurs during a PSD flush.
  903. */
  904. /* WaForceEnableNonCoherent:skl */
  905. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  906. HDC_FORCE_NON_COHERENT);
  907. }
  908. if (INTEL_REVID(dev) == SKL_REVID_C0 ||
  909. INTEL_REVID(dev) == SKL_REVID_D0)
  910. /* WaBarrierPerformanceFixDisable:skl */
  911. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  912. HDC_FENCE_DEST_SLM_DISABLE |
  913. HDC_BARRIER_PERFORMANCE_DISABLE);
  914. /* WaDisableSbeCacheDispatchPortSharing:skl */
  915. if (INTEL_REVID(dev) <= SKL_REVID_F0) {
  916. WA_SET_BIT_MASKED(
  917. GEN7_HALF_SLICE_CHICKEN1,
  918. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  919. }
  920. return skl_tune_iz_hashing(ring);
  921. }
  922. static int bxt_init_workarounds(struct intel_engine_cs *ring)
  923. {
  924. int ret;
  925. struct drm_device *dev = ring->dev;
  926. struct drm_i915_private *dev_priv = dev->dev_private;
  927. ret = gen9_init_workarounds(ring);
  928. if (ret)
  929. return ret;
  930. /* WaDisableThreadStallDopClockGating:bxt */
  931. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  932. STALL_DOP_GATING_DISABLE);
  933. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  934. if (INTEL_REVID(dev) <= BXT_REVID_B0) {
  935. WA_SET_BIT_MASKED(
  936. GEN7_HALF_SLICE_CHICKEN1,
  937. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  938. }
  939. return 0;
  940. }
  941. int init_workarounds_ring(struct intel_engine_cs *ring)
  942. {
  943. struct drm_device *dev = ring->dev;
  944. struct drm_i915_private *dev_priv = dev->dev_private;
  945. WARN_ON(ring->id != RCS);
  946. dev_priv->workarounds.count = 0;
  947. if (IS_BROADWELL(dev))
  948. return bdw_init_workarounds(ring);
  949. if (IS_CHERRYVIEW(dev))
  950. return chv_init_workarounds(ring);
  951. if (IS_SKYLAKE(dev))
  952. return skl_init_workarounds(ring);
  953. if (IS_BROXTON(dev))
  954. return bxt_init_workarounds(ring);
  955. return 0;
  956. }
  957. static int init_render_ring(struct intel_engine_cs *ring)
  958. {
  959. struct drm_device *dev = ring->dev;
  960. struct drm_i915_private *dev_priv = dev->dev_private;
  961. int ret = init_ring_common(ring);
  962. if (ret)
  963. return ret;
  964. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  965. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  966. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  967. /* We need to disable the AsyncFlip performance optimisations in order
  968. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  969. * programmed to '1' on all products.
  970. *
  971. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  972. */
  973. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  974. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  975. /* Required for the hardware to program scanline values for waiting */
  976. /* WaEnableFlushTlbInvalidationMode:snb */
  977. if (INTEL_INFO(dev)->gen == 6)
  978. I915_WRITE(GFX_MODE,
  979. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  980. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  981. if (IS_GEN7(dev))
  982. I915_WRITE(GFX_MODE_GEN7,
  983. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  984. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  985. if (IS_GEN6(dev)) {
  986. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  987. * "If this bit is set, STCunit will have LRA as replacement
  988. * policy. [...] This bit must be reset. LRA replacement
  989. * policy is not supported."
  990. */
  991. I915_WRITE(CACHE_MODE_0,
  992. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  993. }
  994. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  995. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  996. if (HAS_L3_DPF(dev))
  997. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  998. return init_workarounds_ring(ring);
  999. }
  1000. static void render_ring_cleanup(struct intel_engine_cs *ring)
  1001. {
  1002. struct drm_device *dev = ring->dev;
  1003. struct drm_i915_private *dev_priv = dev->dev_private;
  1004. if (dev_priv->semaphore_obj) {
  1005. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  1006. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  1007. dev_priv->semaphore_obj = NULL;
  1008. }
  1009. intel_fini_pipe_control(ring);
  1010. }
  1011. static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
  1012. unsigned int num_dwords)
  1013. {
  1014. #define MBOX_UPDATE_DWORDS 8
  1015. struct intel_engine_cs *signaller = signaller_req->ring;
  1016. struct drm_device *dev = signaller->dev;
  1017. struct drm_i915_private *dev_priv = dev->dev_private;
  1018. struct intel_engine_cs *waiter;
  1019. int i, ret, num_rings;
  1020. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1021. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1022. #undef MBOX_UPDATE_DWORDS
  1023. ret = intel_ring_begin(signaller_req, num_dwords);
  1024. if (ret)
  1025. return ret;
  1026. for_each_ring(waiter, dev_priv, i) {
  1027. u32 seqno;
  1028. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1029. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1030. continue;
  1031. seqno = i915_gem_request_get_seqno(signaller_req);
  1032. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  1033. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  1034. PIPE_CONTROL_QW_WRITE |
  1035. PIPE_CONTROL_FLUSH_ENABLE);
  1036. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  1037. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1038. intel_ring_emit(signaller, seqno);
  1039. intel_ring_emit(signaller, 0);
  1040. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1041. MI_SEMAPHORE_TARGET(waiter->id));
  1042. intel_ring_emit(signaller, 0);
  1043. }
  1044. return 0;
  1045. }
  1046. static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
  1047. unsigned int num_dwords)
  1048. {
  1049. #define MBOX_UPDATE_DWORDS 6
  1050. struct intel_engine_cs *signaller = signaller_req->ring;
  1051. struct drm_device *dev = signaller->dev;
  1052. struct drm_i915_private *dev_priv = dev->dev_private;
  1053. struct intel_engine_cs *waiter;
  1054. int i, ret, num_rings;
  1055. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1056. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1057. #undef MBOX_UPDATE_DWORDS
  1058. ret = intel_ring_begin(signaller_req, num_dwords);
  1059. if (ret)
  1060. return ret;
  1061. for_each_ring(waiter, dev_priv, i) {
  1062. u32 seqno;
  1063. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1064. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1065. continue;
  1066. seqno = i915_gem_request_get_seqno(signaller_req);
  1067. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1068. MI_FLUSH_DW_OP_STOREDW);
  1069. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1070. MI_FLUSH_DW_USE_GTT);
  1071. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1072. intel_ring_emit(signaller, seqno);
  1073. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1074. MI_SEMAPHORE_TARGET(waiter->id));
  1075. intel_ring_emit(signaller, 0);
  1076. }
  1077. return 0;
  1078. }
  1079. static int gen6_signal(struct drm_i915_gem_request *signaller_req,
  1080. unsigned int num_dwords)
  1081. {
  1082. struct intel_engine_cs *signaller = signaller_req->ring;
  1083. struct drm_device *dev = signaller->dev;
  1084. struct drm_i915_private *dev_priv = dev->dev_private;
  1085. struct intel_engine_cs *useless;
  1086. int i, ret, num_rings;
  1087. #define MBOX_UPDATE_DWORDS 3
  1088. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1089. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1090. #undef MBOX_UPDATE_DWORDS
  1091. ret = intel_ring_begin(signaller_req, num_dwords);
  1092. if (ret)
  1093. return ret;
  1094. for_each_ring(useless, dev_priv, i) {
  1095. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  1096. if (mbox_reg != GEN6_NOSYNC) {
  1097. u32 seqno = i915_gem_request_get_seqno(signaller_req);
  1098. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1099. intel_ring_emit(signaller, mbox_reg);
  1100. intel_ring_emit(signaller, seqno);
  1101. }
  1102. }
  1103. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1104. if (num_rings % 2 == 0)
  1105. intel_ring_emit(signaller, MI_NOOP);
  1106. return 0;
  1107. }
  1108. /**
  1109. * gen6_add_request - Update the semaphore mailbox registers
  1110. *
  1111. * @request - request to write to the ring
  1112. *
  1113. * Update the mailbox registers in the *other* rings with the current seqno.
  1114. * This acts like a signal in the canonical semaphore.
  1115. */
  1116. static int
  1117. gen6_add_request(struct drm_i915_gem_request *req)
  1118. {
  1119. struct intel_engine_cs *ring = req->ring;
  1120. int ret;
  1121. if (ring->semaphore.signal)
  1122. ret = ring->semaphore.signal(req, 4);
  1123. else
  1124. ret = intel_ring_begin(req, 4);
  1125. if (ret)
  1126. return ret;
  1127. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1128. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1129. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1130. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1131. __intel_ring_advance(ring);
  1132. return 0;
  1133. }
  1134. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1135. u32 seqno)
  1136. {
  1137. struct drm_i915_private *dev_priv = dev->dev_private;
  1138. return dev_priv->last_seqno < seqno;
  1139. }
  1140. /**
  1141. * intel_ring_sync - sync the waiter to the signaller on seqno
  1142. *
  1143. * @waiter - ring that is waiting
  1144. * @signaller - ring which has, or will signal
  1145. * @seqno - seqno which the waiter will block on
  1146. */
  1147. static int
  1148. gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
  1149. struct intel_engine_cs *signaller,
  1150. u32 seqno)
  1151. {
  1152. struct intel_engine_cs *waiter = waiter_req->ring;
  1153. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1154. int ret;
  1155. ret = intel_ring_begin(waiter_req, 4);
  1156. if (ret)
  1157. return ret;
  1158. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1159. MI_SEMAPHORE_GLOBAL_GTT |
  1160. MI_SEMAPHORE_POLL |
  1161. MI_SEMAPHORE_SAD_GTE_SDD);
  1162. intel_ring_emit(waiter, seqno);
  1163. intel_ring_emit(waiter,
  1164. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1165. intel_ring_emit(waiter,
  1166. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1167. intel_ring_advance(waiter);
  1168. return 0;
  1169. }
  1170. static int
  1171. gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
  1172. struct intel_engine_cs *signaller,
  1173. u32 seqno)
  1174. {
  1175. struct intel_engine_cs *waiter = waiter_req->ring;
  1176. u32 dw1 = MI_SEMAPHORE_MBOX |
  1177. MI_SEMAPHORE_COMPARE |
  1178. MI_SEMAPHORE_REGISTER;
  1179. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1180. int ret;
  1181. /* Throughout all of the GEM code, seqno passed implies our current
  1182. * seqno is >= the last seqno executed. However for hardware the
  1183. * comparison is strictly greater than.
  1184. */
  1185. seqno -= 1;
  1186. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1187. ret = intel_ring_begin(waiter_req, 4);
  1188. if (ret)
  1189. return ret;
  1190. /* If seqno wrap happened, omit the wait with no-ops */
  1191. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1192. intel_ring_emit(waiter, dw1 | wait_mbox);
  1193. intel_ring_emit(waiter, seqno);
  1194. intel_ring_emit(waiter, 0);
  1195. intel_ring_emit(waiter, MI_NOOP);
  1196. } else {
  1197. intel_ring_emit(waiter, MI_NOOP);
  1198. intel_ring_emit(waiter, MI_NOOP);
  1199. intel_ring_emit(waiter, MI_NOOP);
  1200. intel_ring_emit(waiter, MI_NOOP);
  1201. }
  1202. intel_ring_advance(waiter);
  1203. return 0;
  1204. }
  1205. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1206. do { \
  1207. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1208. PIPE_CONTROL_DEPTH_STALL); \
  1209. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1210. intel_ring_emit(ring__, 0); \
  1211. intel_ring_emit(ring__, 0); \
  1212. } while (0)
  1213. static int
  1214. pc_render_add_request(struct drm_i915_gem_request *req)
  1215. {
  1216. struct intel_engine_cs *ring = req->ring;
  1217. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1218. int ret;
  1219. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1220. * incoherent with writes to memory, i.e. completely fubar,
  1221. * so we need to use PIPE_NOTIFY instead.
  1222. *
  1223. * However, we also need to workaround the qword write
  1224. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1225. * memory before requesting an interrupt.
  1226. */
  1227. ret = intel_ring_begin(req, 32);
  1228. if (ret)
  1229. return ret;
  1230. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1231. PIPE_CONTROL_WRITE_FLUSH |
  1232. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1233. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1234. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1235. intel_ring_emit(ring, 0);
  1236. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1237. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1238. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1239. scratch_addr += 2 * CACHELINE_BYTES;
  1240. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1241. scratch_addr += 2 * CACHELINE_BYTES;
  1242. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1243. scratch_addr += 2 * CACHELINE_BYTES;
  1244. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1245. scratch_addr += 2 * CACHELINE_BYTES;
  1246. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1247. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1248. PIPE_CONTROL_WRITE_FLUSH |
  1249. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1250. PIPE_CONTROL_NOTIFY);
  1251. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1252. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1253. intel_ring_emit(ring, 0);
  1254. __intel_ring_advance(ring);
  1255. return 0;
  1256. }
  1257. static u32
  1258. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1259. {
  1260. /* Workaround to force correct ordering between irq and seqno writes on
  1261. * ivb (and maybe also on snb) by reading from a CS register (like
  1262. * ACTHD) before reading the status page. */
  1263. if (!lazy_coherency) {
  1264. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1265. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1266. }
  1267. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1268. }
  1269. static u32
  1270. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1271. {
  1272. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1273. }
  1274. static void
  1275. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1276. {
  1277. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1278. }
  1279. static u32
  1280. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1281. {
  1282. return ring->scratch.cpu_page[0];
  1283. }
  1284. static void
  1285. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1286. {
  1287. ring->scratch.cpu_page[0] = seqno;
  1288. }
  1289. static bool
  1290. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1291. {
  1292. struct drm_device *dev = ring->dev;
  1293. struct drm_i915_private *dev_priv = dev->dev_private;
  1294. unsigned long flags;
  1295. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1296. return false;
  1297. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1298. if (ring->irq_refcount++ == 0)
  1299. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1300. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1301. return true;
  1302. }
  1303. static void
  1304. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1305. {
  1306. struct drm_device *dev = ring->dev;
  1307. struct drm_i915_private *dev_priv = dev->dev_private;
  1308. unsigned long flags;
  1309. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1310. if (--ring->irq_refcount == 0)
  1311. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1312. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1313. }
  1314. static bool
  1315. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1316. {
  1317. struct drm_device *dev = ring->dev;
  1318. struct drm_i915_private *dev_priv = dev->dev_private;
  1319. unsigned long flags;
  1320. if (!intel_irqs_enabled(dev_priv))
  1321. return false;
  1322. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1323. if (ring->irq_refcount++ == 0) {
  1324. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1325. I915_WRITE(IMR, dev_priv->irq_mask);
  1326. POSTING_READ(IMR);
  1327. }
  1328. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1329. return true;
  1330. }
  1331. static void
  1332. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1333. {
  1334. struct drm_device *dev = ring->dev;
  1335. struct drm_i915_private *dev_priv = dev->dev_private;
  1336. unsigned long flags;
  1337. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1338. if (--ring->irq_refcount == 0) {
  1339. dev_priv->irq_mask |= ring->irq_enable_mask;
  1340. I915_WRITE(IMR, dev_priv->irq_mask);
  1341. POSTING_READ(IMR);
  1342. }
  1343. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1344. }
  1345. static bool
  1346. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1347. {
  1348. struct drm_device *dev = ring->dev;
  1349. struct drm_i915_private *dev_priv = dev->dev_private;
  1350. unsigned long flags;
  1351. if (!intel_irqs_enabled(dev_priv))
  1352. return false;
  1353. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1354. if (ring->irq_refcount++ == 0) {
  1355. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1356. I915_WRITE16(IMR, dev_priv->irq_mask);
  1357. POSTING_READ16(IMR);
  1358. }
  1359. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1360. return true;
  1361. }
  1362. static void
  1363. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1364. {
  1365. struct drm_device *dev = ring->dev;
  1366. struct drm_i915_private *dev_priv = dev->dev_private;
  1367. unsigned long flags;
  1368. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1369. if (--ring->irq_refcount == 0) {
  1370. dev_priv->irq_mask |= ring->irq_enable_mask;
  1371. I915_WRITE16(IMR, dev_priv->irq_mask);
  1372. POSTING_READ16(IMR);
  1373. }
  1374. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1375. }
  1376. static int
  1377. bsd_ring_flush(struct drm_i915_gem_request *req,
  1378. u32 invalidate_domains,
  1379. u32 flush_domains)
  1380. {
  1381. struct intel_engine_cs *ring = req->ring;
  1382. int ret;
  1383. ret = intel_ring_begin(req, 2);
  1384. if (ret)
  1385. return ret;
  1386. intel_ring_emit(ring, MI_FLUSH);
  1387. intel_ring_emit(ring, MI_NOOP);
  1388. intel_ring_advance(ring);
  1389. return 0;
  1390. }
  1391. static int
  1392. i9xx_add_request(struct drm_i915_gem_request *req)
  1393. {
  1394. struct intel_engine_cs *ring = req->ring;
  1395. int ret;
  1396. ret = intel_ring_begin(req, 4);
  1397. if (ret)
  1398. return ret;
  1399. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1400. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1401. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1402. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1403. __intel_ring_advance(ring);
  1404. return 0;
  1405. }
  1406. static bool
  1407. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1408. {
  1409. struct drm_device *dev = ring->dev;
  1410. struct drm_i915_private *dev_priv = dev->dev_private;
  1411. unsigned long flags;
  1412. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1413. return false;
  1414. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1415. if (ring->irq_refcount++ == 0) {
  1416. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1417. I915_WRITE_IMR(ring,
  1418. ~(ring->irq_enable_mask |
  1419. GT_PARITY_ERROR(dev)));
  1420. else
  1421. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1422. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1423. }
  1424. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1425. return true;
  1426. }
  1427. static void
  1428. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1429. {
  1430. struct drm_device *dev = ring->dev;
  1431. struct drm_i915_private *dev_priv = dev->dev_private;
  1432. unsigned long flags;
  1433. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1434. if (--ring->irq_refcount == 0) {
  1435. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1436. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1437. else
  1438. I915_WRITE_IMR(ring, ~0);
  1439. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1440. }
  1441. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1442. }
  1443. static bool
  1444. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1445. {
  1446. struct drm_device *dev = ring->dev;
  1447. struct drm_i915_private *dev_priv = dev->dev_private;
  1448. unsigned long flags;
  1449. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1450. return false;
  1451. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1452. if (ring->irq_refcount++ == 0) {
  1453. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1454. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1455. }
  1456. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1457. return true;
  1458. }
  1459. static void
  1460. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1461. {
  1462. struct drm_device *dev = ring->dev;
  1463. struct drm_i915_private *dev_priv = dev->dev_private;
  1464. unsigned long flags;
  1465. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1466. if (--ring->irq_refcount == 0) {
  1467. I915_WRITE_IMR(ring, ~0);
  1468. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1469. }
  1470. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1471. }
  1472. static bool
  1473. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1474. {
  1475. struct drm_device *dev = ring->dev;
  1476. struct drm_i915_private *dev_priv = dev->dev_private;
  1477. unsigned long flags;
  1478. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1479. return false;
  1480. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1481. if (ring->irq_refcount++ == 0) {
  1482. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1483. I915_WRITE_IMR(ring,
  1484. ~(ring->irq_enable_mask |
  1485. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1486. } else {
  1487. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1488. }
  1489. POSTING_READ(RING_IMR(ring->mmio_base));
  1490. }
  1491. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1492. return true;
  1493. }
  1494. static void
  1495. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1496. {
  1497. struct drm_device *dev = ring->dev;
  1498. struct drm_i915_private *dev_priv = dev->dev_private;
  1499. unsigned long flags;
  1500. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1501. if (--ring->irq_refcount == 0) {
  1502. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1503. I915_WRITE_IMR(ring,
  1504. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1505. } else {
  1506. I915_WRITE_IMR(ring, ~0);
  1507. }
  1508. POSTING_READ(RING_IMR(ring->mmio_base));
  1509. }
  1510. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1511. }
  1512. static int
  1513. i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1514. u64 offset, u32 length,
  1515. unsigned dispatch_flags)
  1516. {
  1517. struct intel_engine_cs *ring = req->ring;
  1518. int ret;
  1519. ret = intel_ring_begin(req, 2);
  1520. if (ret)
  1521. return ret;
  1522. intel_ring_emit(ring,
  1523. MI_BATCH_BUFFER_START |
  1524. MI_BATCH_GTT |
  1525. (dispatch_flags & I915_DISPATCH_SECURE ?
  1526. 0 : MI_BATCH_NON_SECURE_I965));
  1527. intel_ring_emit(ring, offset);
  1528. intel_ring_advance(ring);
  1529. return 0;
  1530. }
  1531. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1532. #define I830_BATCH_LIMIT (256*1024)
  1533. #define I830_TLB_ENTRIES (2)
  1534. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1535. static int
  1536. i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1537. u64 offset, u32 len,
  1538. unsigned dispatch_flags)
  1539. {
  1540. struct intel_engine_cs *ring = req->ring;
  1541. u32 cs_offset = ring->scratch.gtt_offset;
  1542. int ret;
  1543. ret = intel_ring_begin(req, 6);
  1544. if (ret)
  1545. return ret;
  1546. /* Evict the invalid PTE TLBs */
  1547. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1548. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1549. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1550. intel_ring_emit(ring, cs_offset);
  1551. intel_ring_emit(ring, 0xdeadbeef);
  1552. intel_ring_emit(ring, MI_NOOP);
  1553. intel_ring_advance(ring);
  1554. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1555. if (len > I830_BATCH_LIMIT)
  1556. return -ENOSPC;
  1557. ret = intel_ring_begin(req, 6 + 2);
  1558. if (ret)
  1559. return ret;
  1560. /* Blit the batch (which has now all relocs applied) to the
  1561. * stable batch scratch bo area (so that the CS never
  1562. * stumbles over its tlb invalidation bug) ...
  1563. */
  1564. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1565. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1566. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1567. intel_ring_emit(ring, cs_offset);
  1568. intel_ring_emit(ring, 4096);
  1569. intel_ring_emit(ring, offset);
  1570. intel_ring_emit(ring, MI_FLUSH);
  1571. intel_ring_emit(ring, MI_NOOP);
  1572. intel_ring_advance(ring);
  1573. /* ... and execute it. */
  1574. offset = cs_offset;
  1575. }
  1576. ret = intel_ring_begin(req, 4);
  1577. if (ret)
  1578. return ret;
  1579. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1580. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1581. 0 : MI_BATCH_NON_SECURE));
  1582. intel_ring_emit(ring, offset + len - 8);
  1583. intel_ring_emit(ring, MI_NOOP);
  1584. intel_ring_advance(ring);
  1585. return 0;
  1586. }
  1587. static int
  1588. i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1589. u64 offset, u32 len,
  1590. unsigned dispatch_flags)
  1591. {
  1592. struct intel_engine_cs *ring = req->ring;
  1593. int ret;
  1594. ret = intel_ring_begin(req, 2);
  1595. if (ret)
  1596. return ret;
  1597. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1598. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1599. 0 : MI_BATCH_NON_SECURE));
  1600. intel_ring_advance(ring);
  1601. return 0;
  1602. }
  1603. static void cleanup_status_page(struct intel_engine_cs *ring)
  1604. {
  1605. struct drm_i915_gem_object *obj;
  1606. obj = ring->status_page.obj;
  1607. if (obj == NULL)
  1608. return;
  1609. kunmap(sg_page(obj->pages->sgl));
  1610. i915_gem_object_ggtt_unpin(obj);
  1611. drm_gem_object_unreference(&obj->base);
  1612. ring->status_page.obj = NULL;
  1613. }
  1614. static int init_status_page(struct intel_engine_cs *ring)
  1615. {
  1616. struct drm_i915_gem_object *obj;
  1617. if ((obj = ring->status_page.obj) == NULL) {
  1618. unsigned flags;
  1619. int ret;
  1620. obj = i915_gem_alloc_object(ring->dev, 4096);
  1621. if (obj == NULL) {
  1622. DRM_ERROR("Failed to allocate status page\n");
  1623. return -ENOMEM;
  1624. }
  1625. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1626. if (ret)
  1627. goto err_unref;
  1628. flags = 0;
  1629. if (!HAS_LLC(ring->dev))
  1630. /* On g33, we cannot place HWS above 256MiB, so
  1631. * restrict its pinning to the low mappable arena.
  1632. * Though this restriction is not documented for
  1633. * gen4, gen5, or byt, they also behave similarly
  1634. * and hang if the HWS is placed at the top of the
  1635. * GTT. To generalise, it appears that all !llc
  1636. * platforms have issues with us placing the HWS
  1637. * above the mappable region (even though we never
  1638. * actualy map it).
  1639. */
  1640. flags |= PIN_MAPPABLE;
  1641. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1642. if (ret) {
  1643. err_unref:
  1644. drm_gem_object_unreference(&obj->base);
  1645. return ret;
  1646. }
  1647. ring->status_page.obj = obj;
  1648. }
  1649. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1650. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1651. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1652. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1653. ring->name, ring->status_page.gfx_addr);
  1654. return 0;
  1655. }
  1656. static int init_phys_status_page(struct intel_engine_cs *ring)
  1657. {
  1658. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1659. if (!dev_priv->status_page_dmah) {
  1660. dev_priv->status_page_dmah =
  1661. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1662. if (!dev_priv->status_page_dmah)
  1663. return -ENOMEM;
  1664. }
  1665. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1666. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1667. return 0;
  1668. }
  1669. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1670. {
  1671. iounmap(ringbuf->virtual_start);
  1672. ringbuf->virtual_start = NULL;
  1673. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1674. }
  1675. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1676. struct intel_ringbuffer *ringbuf)
  1677. {
  1678. struct drm_i915_private *dev_priv = to_i915(dev);
  1679. struct drm_i915_gem_object *obj = ringbuf->obj;
  1680. int ret;
  1681. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1682. if (ret)
  1683. return ret;
  1684. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1685. if (ret) {
  1686. i915_gem_object_ggtt_unpin(obj);
  1687. return ret;
  1688. }
  1689. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1690. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1691. if (ringbuf->virtual_start == NULL) {
  1692. i915_gem_object_ggtt_unpin(obj);
  1693. return -EINVAL;
  1694. }
  1695. return 0;
  1696. }
  1697. static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1698. {
  1699. drm_gem_object_unreference(&ringbuf->obj->base);
  1700. ringbuf->obj = NULL;
  1701. }
  1702. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1703. struct intel_ringbuffer *ringbuf)
  1704. {
  1705. struct drm_i915_gem_object *obj;
  1706. obj = NULL;
  1707. if (!HAS_LLC(dev))
  1708. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1709. if (obj == NULL)
  1710. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1711. if (obj == NULL)
  1712. return -ENOMEM;
  1713. /* mark ring buffers as read-only from GPU side by default */
  1714. obj->gt_ro = 1;
  1715. ringbuf->obj = obj;
  1716. return 0;
  1717. }
  1718. struct intel_ringbuffer *
  1719. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
  1720. {
  1721. struct intel_ringbuffer *ring;
  1722. int ret;
  1723. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1724. if (ring == NULL)
  1725. return ERR_PTR(-ENOMEM);
  1726. ring->ring = engine;
  1727. ring->size = size;
  1728. /* Workaround an erratum on the i830 which causes a hang if
  1729. * the TAIL pointer points to within the last 2 cachelines
  1730. * of the buffer.
  1731. */
  1732. ring->effective_size = size;
  1733. if (IS_I830(engine->dev) || IS_845G(engine->dev))
  1734. ring->effective_size -= 2 * CACHELINE_BYTES;
  1735. ring->last_retired_head = -1;
  1736. intel_ring_update_space(ring);
  1737. ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
  1738. if (ret) {
  1739. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1740. engine->name, ret);
  1741. kfree(ring);
  1742. return ERR_PTR(ret);
  1743. }
  1744. return ring;
  1745. }
  1746. void
  1747. intel_ringbuffer_free(struct intel_ringbuffer *ring)
  1748. {
  1749. intel_destroy_ringbuffer_obj(ring);
  1750. kfree(ring);
  1751. }
  1752. static int intel_init_ring_buffer(struct drm_device *dev,
  1753. struct intel_engine_cs *ring)
  1754. {
  1755. struct intel_ringbuffer *ringbuf;
  1756. int ret;
  1757. WARN_ON(ring->buffer);
  1758. ring->dev = dev;
  1759. INIT_LIST_HEAD(&ring->active_list);
  1760. INIT_LIST_HEAD(&ring->request_list);
  1761. INIT_LIST_HEAD(&ring->execlist_queue);
  1762. i915_gem_batch_pool_init(dev, &ring->batch_pool);
  1763. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1764. init_waitqueue_head(&ring->irq_queue);
  1765. ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
  1766. if (IS_ERR(ringbuf))
  1767. return PTR_ERR(ringbuf);
  1768. ring->buffer = ringbuf;
  1769. if (I915_NEED_GFX_HWS(dev)) {
  1770. ret = init_status_page(ring);
  1771. if (ret)
  1772. goto error;
  1773. } else {
  1774. BUG_ON(ring->id != RCS);
  1775. ret = init_phys_status_page(ring);
  1776. if (ret)
  1777. goto error;
  1778. }
  1779. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1780. if (ret) {
  1781. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1782. ring->name, ret);
  1783. intel_destroy_ringbuffer_obj(ringbuf);
  1784. goto error;
  1785. }
  1786. ret = i915_cmd_parser_init_ring(ring);
  1787. if (ret)
  1788. goto error;
  1789. return 0;
  1790. error:
  1791. intel_ringbuffer_free(ringbuf);
  1792. ring->buffer = NULL;
  1793. return ret;
  1794. }
  1795. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1796. {
  1797. struct drm_i915_private *dev_priv;
  1798. if (!intel_ring_initialized(ring))
  1799. return;
  1800. dev_priv = to_i915(ring->dev);
  1801. intel_stop_ring_buffer(ring);
  1802. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1803. intel_unpin_ringbuffer_obj(ring->buffer);
  1804. intel_ringbuffer_free(ring->buffer);
  1805. ring->buffer = NULL;
  1806. if (ring->cleanup)
  1807. ring->cleanup(ring);
  1808. cleanup_status_page(ring);
  1809. i915_cmd_parser_fini_ring(ring);
  1810. i915_gem_batch_pool_fini(&ring->batch_pool);
  1811. }
  1812. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1813. {
  1814. struct intel_ringbuffer *ringbuf = ring->buffer;
  1815. struct drm_i915_gem_request *request;
  1816. unsigned space;
  1817. int ret;
  1818. if (intel_ring_space(ringbuf) >= n)
  1819. return 0;
  1820. /* The whole point of reserving space is to not wait! */
  1821. WARN_ON(ringbuf->reserved_in_use);
  1822. list_for_each_entry(request, &ring->request_list, list) {
  1823. space = __intel_ring_space(request->postfix, ringbuf->tail,
  1824. ringbuf->size);
  1825. if (space >= n)
  1826. break;
  1827. }
  1828. if (WARN_ON(&request->list == &ring->request_list))
  1829. return -ENOSPC;
  1830. ret = i915_wait_request(request);
  1831. if (ret)
  1832. return ret;
  1833. ringbuf->space = space;
  1834. return 0;
  1835. }
  1836. static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
  1837. {
  1838. uint32_t __iomem *virt;
  1839. int rem = ringbuf->size - ringbuf->tail;
  1840. virt = ringbuf->virtual_start + ringbuf->tail;
  1841. rem /= 4;
  1842. while (rem--)
  1843. iowrite32(MI_NOOP, virt++);
  1844. ringbuf->tail = 0;
  1845. intel_ring_update_space(ringbuf);
  1846. }
  1847. int intel_ring_idle(struct intel_engine_cs *ring)
  1848. {
  1849. struct drm_i915_gem_request *req;
  1850. /* Wait upon the last request to be completed */
  1851. if (list_empty(&ring->request_list))
  1852. return 0;
  1853. req = list_entry(ring->request_list.prev,
  1854. struct drm_i915_gem_request,
  1855. list);
  1856. /* Make sure we do not trigger any retires */
  1857. return __i915_wait_request(req,
  1858. atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
  1859. to_i915(ring->dev)->mm.interruptible,
  1860. NULL, NULL);
  1861. }
  1862. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1863. {
  1864. request->ringbuf = request->ring->buffer;
  1865. return 0;
  1866. }
  1867. int intel_ring_reserve_space(struct drm_i915_gem_request *request)
  1868. {
  1869. /*
  1870. * The first call merely notes the reserve request and is common for
  1871. * all back ends. The subsequent localised _begin() call actually
  1872. * ensures that the reservation is available. Without the begin, if
  1873. * the request creator immediately submitted the request without
  1874. * adding any commands to it then there might not actually be
  1875. * sufficient room for the submission commands.
  1876. */
  1877. intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
  1878. return intel_ring_begin(request, 0);
  1879. }
  1880. void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
  1881. {
  1882. WARN_ON(ringbuf->reserved_size);
  1883. WARN_ON(ringbuf->reserved_in_use);
  1884. ringbuf->reserved_size = size;
  1885. }
  1886. void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
  1887. {
  1888. WARN_ON(ringbuf->reserved_in_use);
  1889. ringbuf->reserved_size = 0;
  1890. ringbuf->reserved_in_use = false;
  1891. }
  1892. void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
  1893. {
  1894. WARN_ON(ringbuf->reserved_in_use);
  1895. ringbuf->reserved_in_use = true;
  1896. ringbuf->reserved_tail = ringbuf->tail;
  1897. }
  1898. void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
  1899. {
  1900. WARN_ON(!ringbuf->reserved_in_use);
  1901. if (ringbuf->tail > ringbuf->reserved_tail) {
  1902. WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
  1903. "request reserved size too small: %d vs %d!\n",
  1904. ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
  1905. } else {
  1906. /*
  1907. * The ring was wrapped while the reserved space was in use.
  1908. * That means that some unknown amount of the ring tail was
  1909. * no-op filled and skipped. Thus simply adding the ring size
  1910. * to the tail and doing the above space check will not work.
  1911. * Rather than attempt to track how much tail was skipped,
  1912. * it is much simpler to say that also skipping the sanity
  1913. * check every once in a while is not a big issue.
  1914. */
  1915. }
  1916. ringbuf->reserved_size = 0;
  1917. ringbuf->reserved_in_use = false;
  1918. }
  1919. static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
  1920. {
  1921. struct intel_ringbuffer *ringbuf = ring->buffer;
  1922. int remain_usable = ringbuf->effective_size - ringbuf->tail;
  1923. int remain_actual = ringbuf->size - ringbuf->tail;
  1924. int ret, total_bytes, wait_bytes = 0;
  1925. bool need_wrap = false;
  1926. if (ringbuf->reserved_in_use)
  1927. total_bytes = bytes;
  1928. else
  1929. total_bytes = bytes + ringbuf->reserved_size;
  1930. if (unlikely(bytes > remain_usable)) {
  1931. /*
  1932. * Not enough space for the basic request. So need to flush
  1933. * out the remainder and then wait for base + reserved.
  1934. */
  1935. wait_bytes = remain_actual + total_bytes;
  1936. need_wrap = true;
  1937. } else {
  1938. if (unlikely(total_bytes > remain_usable)) {
  1939. /*
  1940. * The base request will fit but the reserved space
  1941. * falls off the end. So only need to to wait for the
  1942. * reserved size after flushing out the remainder.
  1943. */
  1944. wait_bytes = remain_actual + ringbuf->reserved_size;
  1945. need_wrap = true;
  1946. } else if (total_bytes > ringbuf->space) {
  1947. /* No wrapping required, just waiting. */
  1948. wait_bytes = total_bytes;
  1949. }
  1950. }
  1951. if (wait_bytes) {
  1952. ret = ring_wait_for_space(ring, wait_bytes);
  1953. if (unlikely(ret))
  1954. return ret;
  1955. if (need_wrap)
  1956. __wrap_ring_buffer(ringbuf);
  1957. }
  1958. return 0;
  1959. }
  1960. int intel_ring_begin(struct drm_i915_gem_request *req,
  1961. int num_dwords)
  1962. {
  1963. struct intel_engine_cs *ring;
  1964. struct drm_i915_private *dev_priv;
  1965. int ret;
  1966. WARN_ON(req == NULL);
  1967. ring = req->ring;
  1968. dev_priv = ring->dev->dev_private;
  1969. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1970. dev_priv->mm.interruptible);
  1971. if (ret)
  1972. return ret;
  1973. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1974. if (ret)
  1975. return ret;
  1976. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1977. return 0;
  1978. }
  1979. /* Align the ring tail to a cacheline boundary */
  1980. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1981. {
  1982. struct intel_engine_cs *ring = req->ring;
  1983. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1984. int ret;
  1985. if (num_dwords == 0)
  1986. return 0;
  1987. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1988. ret = intel_ring_begin(req, num_dwords);
  1989. if (ret)
  1990. return ret;
  1991. while (num_dwords--)
  1992. intel_ring_emit(ring, MI_NOOP);
  1993. intel_ring_advance(ring);
  1994. return 0;
  1995. }
  1996. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1997. {
  1998. struct drm_device *dev = ring->dev;
  1999. struct drm_i915_private *dev_priv = dev->dev_private;
  2000. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  2001. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  2002. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  2003. if (HAS_VEBOX(dev))
  2004. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  2005. }
  2006. ring->set_seqno(ring, seqno);
  2007. ring->hangcheck.seqno = seqno;
  2008. }
  2009. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  2010. u32 value)
  2011. {
  2012. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  2013. /* Every tail move must follow the sequence below */
  2014. /* Disable notification that the ring is IDLE. The GT
  2015. * will then assume that it is busy and bring it out of rc6.
  2016. */
  2017. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2018. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2019. /* Clear the context id. Here be magic! */
  2020. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  2021. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  2022. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  2023. GEN6_BSD_SLEEP_INDICATOR) == 0,
  2024. 50))
  2025. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  2026. /* Now that the ring is fully powered up, update the tail */
  2027. I915_WRITE_TAIL(ring, value);
  2028. POSTING_READ(RING_TAIL(ring->mmio_base));
  2029. /* Let the ring send IDLE messages to the GT again,
  2030. * and so let it sleep to conserve power when idle.
  2031. */
  2032. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2033. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2034. }
  2035. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
  2036. u32 invalidate, u32 flush)
  2037. {
  2038. struct intel_engine_cs *ring = req->ring;
  2039. uint32_t cmd;
  2040. int ret;
  2041. ret = intel_ring_begin(req, 4);
  2042. if (ret)
  2043. return ret;
  2044. cmd = MI_FLUSH_DW;
  2045. if (INTEL_INFO(ring->dev)->gen >= 8)
  2046. cmd += 1;
  2047. /* We always require a command barrier so that subsequent
  2048. * commands, such as breadcrumb interrupts, are strictly ordered
  2049. * wrt the contents of the write cache being flushed to memory
  2050. * (and thus being coherent from the CPU).
  2051. */
  2052. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2053. /*
  2054. * Bspec vol 1c.5 - video engine command streamer:
  2055. * "If ENABLED, all TLBs will be invalidated once the flush
  2056. * operation is complete. This bit is only valid when the
  2057. * Post-Sync Operation field is a value of 1h or 3h."
  2058. */
  2059. if (invalidate & I915_GEM_GPU_DOMAINS)
  2060. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  2061. intel_ring_emit(ring, cmd);
  2062. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2063. if (INTEL_INFO(ring->dev)->gen >= 8) {
  2064. intel_ring_emit(ring, 0); /* upper addr */
  2065. intel_ring_emit(ring, 0); /* value */
  2066. } else {
  2067. intel_ring_emit(ring, 0);
  2068. intel_ring_emit(ring, MI_NOOP);
  2069. }
  2070. intel_ring_advance(ring);
  2071. return 0;
  2072. }
  2073. static int
  2074. gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2075. u64 offset, u32 len,
  2076. unsigned dispatch_flags)
  2077. {
  2078. struct intel_engine_cs *ring = req->ring;
  2079. bool ppgtt = USES_PPGTT(ring->dev) &&
  2080. !(dispatch_flags & I915_DISPATCH_SECURE);
  2081. int ret;
  2082. ret = intel_ring_begin(req, 4);
  2083. if (ret)
  2084. return ret;
  2085. /* FIXME(BDW): Address space and security selectors. */
  2086. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2087. (dispatch_flags & I915_DISPATCH_RS ?
  2088. MI_BATCH_RESOURCE_STREAMER : 0));
  2089. intel_ring_emit(ring, lower_32_bits(offset));
  2090. intel_ring_emit(ring, upper_32_bits(offset));
  2091. intel_ring_emit(ring, MI_NOOP);
  2092. intel_ring_advance(ring);
  2093. return 0;
  2094. }
  2095. static int
  2096. hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2097. u64 offset, u32 len,
  2098. unsigned dispatch_flags)
  2099. {
  2100. struct intel_engine_cs *ring = req->ring;
  2101. int ret;
  2102. ret = intel_ring_begin(req, 2);
  2103. if (ret)
  2104. return ret;
  2105. intel_ring_emit(ring,
  2106. MI_BATCH_BUFFER_START |
  2107. (dispatch_flags & I915_DISPATCH_SECURE ?
  2108. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2109. (dispatch_flags & I915_DISPATCH_RS ?
  2110. MI_BATCH_RESOURCE_STREAMER : 0));
  2111. /* bit0-7 is the length on GEN6+ */
  2112. intel_ring_emit(ring, offset);
  2113. intel_ring_advance(ring);
  2114. return 0;
  2115. }
  2116. static int
  2117. gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2118. u64 offset, u32 len,
  2119. unsigned dispatch_flags)
  2120. {
  2121. struct intel_engine_cs *ring = req->ring;
  2122. int ret;
  2123. ret = intel_ring_begin(req, 2);
  2124. if (ret)
  2125. return ret;
  2126. intel_ring_emit(ring,
  2127. MI_BATCH_BUFFER_START |
  2128. (dispatch_flags & I915_DISPATCH_SECURE ?
  2129. 0 : MI_BATCH_NON_SECURE_I965));
  2130. /* bit0-7 is the length on GEN6+ */
  2131. intel_ring_emit(ring, offset);
  2132. intel_ring_advance(ring);
  2133. return 0;
  2134. }
  2135. /* Blitter support (SandyBridge+) */
  2136. static int gen6_ring_flush(struct drm_i915_gem_request *req,
  2137. u32 invalidate, u32 flush)
  2138. {
  2139. struct intel_engine_cs *ring = req->ring;
  2140. struct drm_device *dev = ring->dev;
  2141. uint32_t cmd;
  2142. int ret;
  2143. ret = intel_ring_begin(req, 4);
  2144. if (ret)
  2145. return ret;
  2146. cmd = MI_FLUSH_DW;
  2147. if (INTEL_INFO(dev)->gen >= 8)
  2148. cmd += 1;
  2149. /* We always require a command barrier so that subsequent
  2150. * commands, such as breadcrumb interrupts, are strictly ordered
  2151. * wrt the contents of the write cache being flushed to memory
  2152. * (and thus being coherent from the CPU).
  2153. */
  2154. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2155. /*
  2156. * Bspec vol 1c.3 - blitter engine command streamer:
  2157. * "If ENABLED, all TLBs will be invalidated once the flush
  2158. * operation is complete. This bit is only valid when the
  2159. * Post-Sync Operation field is a value of 1h or 3h."
  2160. */
  2161. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2162. cmd |= MI_INVALIDATE_TLB;
  2163. intel_ring_emit(ring, cmd);
  2164. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2165. if (INTEL_INFO(dev)->gen >= 8) {
  2166. intel_ring_emit(ring, 0); /* upper addr */
  2167. intel_ring_emit(ring, 0); /* value */
  2168. } else {
  2169. intel_ring_emit(ring, 0);
  2170. intel_ring_emit(ring, MI_NOOP);
  2171. }
  2172. intel_ring_advance(ring);
  2173. return 0;
  2174. }
  2175. int intel_init_render_ring_buffer(struct drm_device *dev)
  2176. {
  2177. struct drm_i915_private *dev_priv = dev->dev_private;
  2178. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2179. struct drm_i915_gem_object *obj;
  2180. int ret;
  2181. ring->name = "render ring";
  2182. ring->id = RCS;
  2183. ring->mmio_base = RENDER_RING_BASE;
  2184. if (INTEL_INFO(dev)->gen >= 8) {
  2185. if (i915_semaphore_is_enabled(dev)) {
  2186. obj = i915_gem_alloc_object(dev, 4096);
  2187. if (obj == NULL) {
  2188. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2189. i915.semaphores = 0;
  2190. } else {
  2191. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2192. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2193. if (ret != 0) {
  2194. drm_gem_object_unreference(&obj->base);
  2195. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2196. i915.semaphores = 0;
  2197. } else
  2198. dev_priv->semaphore_obj = obj;
  2199. }
  2200. }
  2201. ring->init_context = intel_rcs_ctx_init;
  2202. ring->add_request = gen6_add_request;
  2203. ring->flush = gen8_render_ring_flush;
  2204. ring->irq_get = gen8_ring_get_irq;
  2205. ring->irq_put = gen8_ring_put_irq;
  2206. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2207. ring->get_seqno = gen6_ring_get_seqno;
  2208. ring->set_seqno = ring_set_seqno;
  2209. if (i915_semaphore_is_enabled(dev)) {
  2210. WARN_ON(!dev_priv->semaphore_obj);
  2211. ring->semaphore.sync_to = gen8_ring_sync;
  2212. ring->semaphore.signal = gen8_rcs_signal;
  2213. GEN8_RING_SEMAPHORE_INIT;
  2214. }
  2215. } else if (INTEL_INFO(dev)->gen >= 6) {
  2216. ring->add_request = gen6_add_request;
  2217. ring->flush = gen7_render_ring_flush;
  2218. if (INTEL_INFO(dev)->gen == 6)
  2219. ring->flush = gen6_render_ring_flush;
  2220. ring->irq_get = gen6_ring_get_irq;
  2221. ring->irq_put = gen6_ring_put_irq;
  2222. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2223. ring->get_seqno = gen6_ring_get_seqno;
  2224. ring->set_seqno = ring_set_seqno;
  2225. if (i915_semaphore_is_enabled(dev)) {
  2226. ring->semaphore.sync_to = gen6_ring_sync;
  2227. ring->semaphore.signal = gen6_signal;
  2228. /*
  2229. * The current semaphore is only applied on pre-gen8
  2230. * platform. And there is no VCS2 ring on the pre-gen8
  2231. * platform. So the semaphore between RCS and VCS2 is
  2232. * initialized as INVALID. Gen8 will initialize the
  2233. * sema between VCS2 and RCS later.
  2234. */
  2235. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2236. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2237. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2238. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2239. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2240. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2241. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2242. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2243. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2244. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2245. }
  2246. } else if (IS_GEN5(dev)) {
  2247. ring->add_request = pc_render_add_request;
  2248. ring->flush = gen4_render_ring_flush;
  2249. ring->get_seqno = pc_render_get_seqno;
  2250. ring->set_seqno = pc_render_set_seqno;
  2251. ring->irq_get = gen5_ring_get_irq;
  2252. ring->irq_put = gen5_ring_put_irq;
  2253. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2254. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2255. } else {
  2256. ring->add_request = i9xx_add_request;
  2257. if (INTEL_INFO(dev)->gen < 4)
  2258. ring->flush = gen2_render_ring_flush;
  2259. else
  2260. ring->flush = gen4_render_ring_flush;
  2261. ring->get_seqno = ring_get_seqno;
  2262. ring->set_seqno = ring_set_seqno;
  2263. if (IS_GEN2(dev)) {
  2264. ring->irq_get = i8xx_ring_get_irq;
  2265. ring->irq_put = i8xx_ring_put_irq;
  2266. } else {
  2267. ring->irq_get = i9xx_ring_get_irq;
  2268. ring->irq_put = i9xx_ring_put_irq;
  2269. }
  2270. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2271. }
  2272. ring->write_tail = ring_write_tail;
  2273. if (IS_HASWELL(dev))
  2274. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2275. else if (IS_GEN8(dev))
  2276. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2277. else if (INTEL_INFO(dev)->gen >= 6)
  2278. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2279. else if (INTEL_INFO(dev)->gen >= 4)
  2280. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2281. else if (IS_I830(dev) || IS_845G(dev))
  2282. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2283. else
  2284. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2285. ring->init_hw = init_render_ring;
  2286. ring->cleanup = render_ring_cleanup;
  2287. /* Workaround batchbuffer to combat CS tlb bug. */
  2288. if (HAS_BROKEN_CS_TLB(dev)) {
  2289. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2290. if (obj == NULL) {
  2291. DRM_ERROR("Failed to allocate batch bo\n");
  2292. return -ENOMEM;
  2293. }
  2294. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2295. if (ret != 0) {
  2296. drm_gem_object_unreference(&obj->base);
  2297. DRM_ERROR("Failed to ping batch bo\n");
  2298. return ret;
  2299. }
  2300. ring->scratch.obj = obj;
  2301. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2302. }
  2303. ret = intel_init_ring_buffer(dev, ring);
  2304. if (ret)
  2305. return ret;
  2306. if (INTEL_INFO(dev)->gen >= 5) {
  2307. ret = intel_init_pipe_control(ring);
  2308. if (ret)
  2309. return ret;
  2310. }
  2311. return 0;
  2312. }
  2313. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2314. {
  2315. struct drm_i915_private *dev_priv = dev->dev_private;
  2316. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2317. ring->name = "bsd ring";
  2318. ring->id = VCS;
  2319. ring->write_tail = ring_write_tail;
  2320. if (INTEL_INFO(dev)->gen >= 6) {
  2321. ring->mmio_base = GEN6_BSD_RING_BASE;
  2322. /* gen6 bsd needs a special wa for tail updates */
  2323. if (IS_GEN6(dev))
  2324. ring->write_tail = gen6_bsd_ring_write_tail;
  2325. ring->flush = gen6_bsd_ring_flush;
  2326. ring->add_request = gen6_add_request;
  2327. ring->get_seqno = gen6_ring_get_seqno;
  2328. ring->set_seqno = ring_set_seqno;
  2329. if (INTEL_INFO(dev)->gen >= 8) {
  2330. ring->irq_enable_mask =
  2331. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2332. ring->irq_get = gen8_ring_get_irq;
  2333. ring->irq_put = gen8_ring_put_irq;
  2334. ring->dispatch_execbuffer =
  2335. gen8_ring_dispatch_execbuffer;
  2336. if (i915_semaphore_is_enabled(dev)) {
  2337. ring->semaphore.sync_to = gen8_ring_sync;
  2338. ring->semaphore.signal = gen8_xcs_signal;
  2339. GEN8_RING_SEMAPHORE_INIT;
  2340. }
  2341. } else {
  2342. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2343. ring->irq_get = gen6_ring_get_irq;
  2344. ring->irq_put = gen6_ring_put_irq;
  2345. ring->dispatch_execbuffer =
  2346. gen6_ring_dispatch_execbuffer;
  2347. if (i915_semaphore_is_enabled(dev)) {
  2348. ring->semaphore.sync_to = gen6_ring_sync;
  2349. ring->semaphore.signal = gen6_signal;
  2350. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2351. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2352. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2353. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2354. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2355. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2356. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2357. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2358. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2359. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2360. }
  2361. }
  2362. } else {
  2363. ring->mmio_base = BSD_RING_BASE;
  2364. ring->flush = bsd_ring_flush;
  2365. ring->add_request = i9xx_add_request;
  2366. ring->get_seqno = ring_get_seqno;
  2367. ring->set_seqno = ring_set_seqno;
  2368. if (IS_GEN5(dev)) {
  2369. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2370. ring->irq_get = gen5_ring_get_irq;
  2371. ring->irq_put = gen5_ring_put_irq;
  2372. } else {
  2373. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2374. ring->irq_get = i9xx_ring_get_irq;
  2375. ring->irq_put = i9xx_ring_put_irq;
  2376. }
  2377. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2378. }
  2379. ring->init_hw = init_ring_common;
  2380. return intel_init_ring_buffer(dev, ring);
  2381. }
  2382. /**
  2383. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2384. */
  2385. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2386. {
  2387. struct drm_i915_private *dev_priv = dev->dev_private;
  2388. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2389. ring->name = "bsd2 ring";
  2390. ring->id = VCS2;
  2391. ring->write_tail = ring_write_tail;
  2392. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2393. ring->flush = gen6_bsd_ring_flush;
  2394. ring->add_request = gen6_add_request;
  2395. ring->get_seqno = gen6_ring_get_seqno;
  2396. ring->set_seqno = ring_set_seqno;
  2397. ring->irq_enable_mask =
  2398. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2399. ring->irq_get = gen8_ring_get_irq;
  2400. ring->irq_put = gen8_ring_put_irq;
  2401. ring->dispatch_execbuffer =
  2402. gen8_ring_dispatch_execbuffer;
  2403. if (i915_semaphore_is_enabled(dev)) {
  2404. ring->semaphore.sync_to = gen8_ring_sync;
  2405. ring->semaphore.signal = gen8_xcs_signal;
  2406. GEN8_RING_SEMAPHORE_INIT;
  2407. }
  2408. ring->init_hw = init_ring_common;
  2409. return intel_init_ring_buffer(dev, ring);
  2410. }
  2411. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2412. {
  2413. struct drm_i915_private *dev_priv = dev->dev_private;
  2414. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2415. ring->name = "blitter ring";
  2416. ring->id = BCS;
  2417. ring->mmio_base = BLT_RING_BASE;
  2418. ring->write_tail = ring_write_tail;
  2419. ring->flush = gen6_ring_flush;
  2420. ring->add_request = gen6_add_request;
  2421. ring->get_seqno = gen6_ring_get_seqno;
  2422. ring->set_seqno = ring_set_seqno;
  2423. if (INTEL_INFO(dev)->gen >= 8) {
  2424. ring->irq_enable_mask =
  2425. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2426. ring->irq_get = gen8_ring_get_irq;
  2427. ring->irq_put = gen8_ring_put_irq;
  2428. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2429. if (i915_semaphore_is_enabled(dev)) {
  2430. ring->semaphore.sync_to = gen8_ring_sync;
  2431. ring->semaphore.signal = gen8_xcs_signal;
  2432. GEN8_RING_SEMAPHORE_INIT;
  2433. }
  2434. } else {
  2435. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2436. ring->irq_get = gen6_ring_get_irq;
  2437. ring->irq_put = gen6_ring_put_irq;
  2438. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2439. if (i915_semaphore_is_enabled(dev)) {
  2440. ring->semaphore.signal = gen6_signal;
  2441. ring->semaphore.sync_to = gen6_ring_sync;
  2442. /*
  2443. * The current semaphore is only applied on pre-gen8
  2444. * platform. And there is no VCS2 ring on the pre-gen8
  2445. * platform. So the semaphore between BCS and VCS2 is
  2446. * initialized as INVALID. Gen8 will initialize the
  2447. * sema between BCS and VCS2 later.
  2448. */
  2449. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2450. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2451. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2452. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2453. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2454. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2455. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2456. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2457. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2458. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2459. }
  2460. }
  2461. ring->init_hw = init_ring_common;
  2462. return intel_init_ring_buffer(dev, ring);
  2463. }
  2464. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2465. {
  2466. struct drm_i915_private *dev_priv = dev->dev_private;
  2467. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2468. ring->name = "video enhancement ring";
  2469. ring->id = VECS;
  2470. ring->mmio_base = VEBOX_RING_BASE;
  2471. ring->write_tail = ring_write_tail;
  2472. ring->flush = gen6_ring_flush;
  2473. ring->add_request = gen6_add_request;
  2474. ring->get_seqno = gen6_ring_get_seqno;
  2475. ring->set_seqno = ring_set_seqno;
  2476. if (INTEL_INFO(dev)->gen >= 8) {
  2477. ring->irq_enable_mask =
  2478. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2479. ring->irq_get = gen8_ring_get_irq;
  2480. ring->irq_put = gen8_ring_put_irq;
  2481. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2482. if (i915_semaphore_is_enabled(dev)) {
  2483. ring->semaphore.sync_to = gen8_ring_sync;
  2484. ring->semaphore.signal = gen8_xcs_signal;
  2485. GEN8_RING_SEMAPHORE_INIT;
  2486. }
  2487. } else {
  2488. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2489. ring->irq_get = hsw_vebox_get_irq;
  2490. ring->irq_put = hsw_vebox_put_irq;
  2491. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2492. if (i915_semaphore_is_enabled(dev)) {
  2493. ring->semaphore.sync_to = gen6_ring_sync;
  2494. ring->semaphore.signal = gen6_signal;
  2495. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2496. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2497. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2498. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2499. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2500. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2501. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2502. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2503. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2504. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2505. }
  2506. }
  2507. ring->init_hw = init_ring_common;
  2508. return intel_init_ring_buffer(dev, ring);
  2509. }
  2510. int
  2511. intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
  2512. {
  2513. struct intel_engine_cs *ring = req->ring;
  2514. int ret;
  2515. if (!ring->gpu_caches_dirty)
  2516. return 0;
  2517. ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
  2518. if (ret)
  2519. return ret;
  2520. trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
  2521. ring->gpu_caches_dirty = false;
  2522. return 0;
  2523. }
  2524. int
  2525. intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
  2526. {
  2527. struct intel_engine_cs *ring = req->ring;
  2528. uint32_t flush_domains;
  2529. int ret;
  2530. flush_domains = 0;
  2531. if (ring->gpu_caches_dirty)
  2532. flush_domains = I915_GEM_GPU_DOMAINS;
  2533. ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2534. if (ret)
  2535. return ret;
  2536. trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2537. ring->gpu_caches_dirty = false;
  2538. return 0;
  2539. }
  2540. void
  2541. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2542. {
  2543. int ret;
  2544. if (!intel_ring_initialized(ring))
  2545. return;
  2546. ret = intel_ring_idle(ring);
  2547. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2548. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2549. ring->name, ret);
  2550. stop_ring(ring);
  2551. }