sky2.c 137 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ip.h>
  35. #include <linux/slab.h>
  36. #include <net/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/in.h>
  39. #include <linux/delay.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/debugfs.h>
  44. #include <linux/mii.h>
  45. #include <linux/of_device.h>
  46. #include <linux/of_net.h>
  47. #include <asm/irq.h>
  48. #include "sky2.h"
  49. #define DRV_NAME "sky2"
  50. #define DRV_VERSION "1.30"
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. /* This is the worst case number of transmit list elements for a single skb:
  61. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  62. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  63. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  64. #define TX_MAX_PENDING 1024
  65. #define TX_DEF_PENDING 63
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static int legacy_pme = 0;
  85. module_param(legacy_pme, int, 0);
  86. MODULE_PARM_DESC(legacy_pme, "Legacy power management");
  87. static const struct pci_device_id sky2_id_table[] = {
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  94. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  125. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  126. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  127. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  128. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  129. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
  130. { 0 }
  131. };
  132. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  133. /* Avoid conditionals by using array */
  134. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  135. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  136. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  137. static void sky2_set_multicast(struct net_device *dev);
  138. static irqreturn_t sky2_intr(int irq, void *dev_id);
  139. /* Access to PHY via serial interconnect */
  140. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  141. {
  142. int i;
  143. gma_write16(hw, port, GM_SMI_DATA, val);
  144. gma_write16(hw, port, GM_SMI_CTRL,
  145. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  146. for (i = 0; i < PHY_RETRIES; i++) {
  147. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  148. if (ctrl == 0xffff)
  149. goto io_error;
  150. if (!(ctrl & GM_SMI_CT_BUSY))
  151. return 0;
  152. udelay(10);
  153. }
  154. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  155. return -ETIMEDOUT;
  156. io_error:
  157. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  158. return -EIO;
  159. }
  160. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  161. {
  162. int i;
  163. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  164. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  165. for (i = 0; i < PHY_RETRIES; i++) {
  166. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  167. if (ctrl == 0xffff)
  168. goto io_error;
  169. if (ctrl & GM_SMI_CT_RD_VAL) {
  170. *val = gma_read16(hw, port, GM_SMI_DATA);
  171. return 0;
  172. }
  173. udelay(10);
  174. }
  175. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  176. return -ETIMEDOUT;
  177. io_error:
  178. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  179. return -EIO;
  180. }
  181. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  182. {
  183. u16 v;
  184. __gm_phy_read(hw, port, reg, &v);
  185. return v;
  186. }
  187. static void sky2_power_on(struct sky2_hw *hw)
  188. {
  189. /* switch power to VCC (WA for VAUX problem) */
  190. sky2_write8(hw, B0_POWER_CTRL,
  191. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  192. /* disable Core Clock Division, */
  193. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  194. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  195. /* enable bits are inverted */
  196. sky2_write8(hw, B2_Y2_CLK_GATE,
  197. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  198. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  199. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  200. else
  201. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  202. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  203. u32 reg;
  204. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  205. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  206. /* set all bits to 0 except bits 15..12 and 8 */
  207. reg &= P_ASPM_CONTROL_MSK;
  208. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  209. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  210. /* set all bits to 0 except bits 28 & 27 */
  211. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  212. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  213. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  214. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  215. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  216. reg = sky2_read32(hw, B2_GP_IO);
  217. reg |= GLB_GPIO_STAT_RACE_DIS;
  218. sky2_write32(hw, B2_GP_IO, reg);
  219. sky2_read32(hw, B2_GP_IO);
  220. }
  221. /* Turn on "driver loaded" LED */
  222. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  223. }
  224. static void sky2_power_aux(struct sky2_hw *hw)
  225. {
  226. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  227. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  228. else
  229. /* enable bits are inverted */
  230. sky2_write8(hw, B2_Y2_CLK_GATE,
  231. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  232. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  233. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  234. /* switch power to VAUX if supported and PME from D3cold */
  235. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  236. pci_pme_capable(hw->pdev, PCI_D3cold))
  237. sky2_write8(hw, B0_POWER_CTRL,
  238. (PC_VAUX_ENA | PC_VCC_ENA |
  239. PC_VAUX_ON | PC_VCC_OFF));
  240. /* turn off "driver loaded LED" */
  241. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  242. }
  243. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  244. {
  245. u16 reg;
  246. /* disable all GMAC IRQ's */
  247. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  248. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  249. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  250. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  251. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  252. reg = gma_read16(hw, port, GM_RX_CTRL);
  253. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  254. gma_write16(hw, port, GM_RX_CTRL, reg);
  255. }
  256. /* flow control to advertise bits */
  257. static const u16 copper_fc_adv[] = {
  258. [FC_NONE] = 0,
  259. [FC_TX] = PHY_M_AN_ASP,
  260. [FC_RX] = PHY_M_AN_PC,
  261. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  262. };
  263. /* flow control to advertise bits when using 1000BaseX */
  264. static const u16 fiber_fc_adv[] = {
  265. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  266. [FC_TX] = PHY_M_P_ASYM_MD_X,
  267. [FC_RX] = PHY_M_P_SYM_MD_X,
  268. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  269. };
  270. /* flow control to GMA disable bits */
  271. static const u16 gm_fc_disable[] = {
  272. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  273. [FC_TX] = GM_GPCR_FC_RX_DIS,
  274. [FC_RX] = GM_GPCR_FC_TX_DIS,
  275. [FC_BOTH] = 0,
  276. };
  277. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  278. {
  279. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  280. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  281. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  282. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  283. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  284. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  285. PHY_M_EC_MAC_S_MSK);
  286. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  287. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  288. if (hw->chip_id == CHIP_ID_YUKON_EC)
  289. /* set downshift counter to 3x and enable downshift */
  290. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  291. else
  292. /* set master & slave downshift counter to 1x */
  293. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  294. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  295. }
  296. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  297. if (sky2_is_copper(hw)) {
  298. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  299. /* enable automatic crossover */
  300. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  301. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  302. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  303. u16 spec;
  304. /* Enable Class A driver for FE+ A0 */
  305. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  306. spec |= PHY_M_FESC_SEL_CL_A;
  307. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  308. }
  309. } else {
  310. /* disable energy detect */
  311. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  312. /* enable automatic crossover */
  313. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  314. /* downshift on PHY 88E1112 and 88E1149 is changed */
  315. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  316. (hw->flags & SKY2_HW_NEWER_PHY)) {
  317. /* set downshift counter to 3x and enable downshift */
  318. ctrl &= ~PHY_M_PC_DSC_MSK;
  319. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  320. }
  321. }
  322. } else {
  323. /* workaround for deviation #4.88 (CRC errors) */
  324. /* disable Automatic Crossover */
  325. ctrl &= ~PHY_M_PC_MDIX_MSK;
  326. }
  327. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  328. /* special setup for PHY 88E1112 Fiber */
  329. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  330. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  331. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  332. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  333. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  334. ctrl &= ~PHY_M_MAC_MD_MSK;
  335. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  336. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  337. if (hw->pmd_type == 'P') {
  338. /* select page 1 to access Fiber registers */
  339. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  340. /* for SFP-module set SIGDET polarity to low */
  341. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  342. ctrl |= PHY_M_FIB_SIGD_POL;
  343. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  344. }
  345. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  346. }
  347. ctrl = PHY_CT_RESET;
  348. ct1000 = 0;
  349. adv = PHY_AN_CSMA;
  350. reg = 0;
  351. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  352. if (sky2_is_copper(hw)) {
  353. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  354. ct1000 |= PHY_M_1000C_AFD;
  355. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  356. ct1000 |= PHY_M_1000C_AHD;
  357. if (sky2->advertising & ADVERTISED_100baseT_Full)
  358. adv |= PHY_M_AN_100_FD;
  359. if (sky2->advertising & ADVERTISED_100baseT_Half)
  360. adv |= PHY_M_AN_100_HD;
  361. if (sky2->advertising & ADVERTISED_10baseT_Full)
  362. adv |= PHY_M_AN_10_FD;
  363. if (sky2->advertising & ADVERTISED_10baseT_Half)
  364. adv |= PHY_M_AN_10_HD;
  365. } else { /* special defines for FIBER (88E1040S only) */
  366. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  367. adv |= PHY_M_AN_1000X_AFD;
  368. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  369. adv |= PHY_M_AN_1000X_AHD;
  370. }
  371. /* Restart Auto-negotiation */
  372. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  373. } else {
  374. /* forced speed/duplex settings */
  375. ct1000 = PHY_M_1000C_MSE;
  376. /* Disable auto update for duplex flow control and duplex */
  377. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  378. switch (sky2->speed) {
  379. case SPEED_1000:
  380. ctrl |= PHY_CT_SP1000;
  381. reg |= GM_GPCR_SPEED_1000;
  382. break;
  383. case SPEED_100:
  384. ctrl |= PHY_CT_SP100;
  385. reg |= GM_GPCR_SPEED_100;
  386. break;
  387. }
  388. if (sky2->duplex == DUPLEX_FULL) {
  389. reg |= GM_GPCR_DUP_FULL;
  390. ctrl |= PHY_CT_DUP_MD;
  391. } else if (sky2->speed < SPEED_1000)
  392. sky2->flow_mode = FC_NONE;
  393. }
  394. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  395. if (sky2_is_copper(hw))
  396. adv |= copper_fc_adv[sky2->flow_mode];
  397. else
  398. adv |= fiber_fc_adv[sky2->flow_mode];
  399. } else {
  400. reg |= GM_GPCR_AU_FCT_DIS;
  401. reg |= gm_fc_disable[sky2->flow_mode];
  402. /* Forward pause packets to GMAC? */
  403. if (sky2->flow_mode & FC_RX)
  404. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  405. else
  406. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  407. }
  408. gma_write16(hw, port, GM_GP_CTRL, reg);
  409. if (hw->flags & SKY2_HW_GIGABIT)
  410. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  411. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  412. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  413. /* Setup Phy LED's */
  414. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  415. ledover = 0;
  416. switch (hw->chip_id) {
  417. case CHIP_ID_YUKON_FE:
  418. /* on 88E3082 these bits are at 11..9 (shifted left) */
  419. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  420. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  421. /* delete ACT LED control bits */
  422. ctrl &= ~PHY_M_FELP_LED1_MSK;
  423. /* change ACT LED control to blink mode */
  424. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  425. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  426. break;
  427. case CHIP_ID_YUKON_FE_P:
  428. /* Enable Link Partner Next Page */
  429. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  430. ctrl |= PHY_M_PC_ENA_LIP_NP;
  431. /* disable Energy Detect and enable scrambler */
  432. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  433. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  434. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  435. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  436. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  437. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  438. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  439. break;
  440. case CHIP_ID_YUKON_XL:
  441. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  442. /* select page 3 to access LED control register */
  443. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  444. /* set LED Function Control register */
  445. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  446. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  447. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  448. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  449. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  450. /* set Polarity Control register */
  451. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  452. (PHY_M_POLC_LS1_P_MIX(4) |
  453. PHY_M_POLC_IS0_P_MIX(4) |
  454. PHY_M_POLC_LOS_CTRL(2) |
  455. PHY_M_POLC_INIT_CTRL(2) |
  456. PHY_M_POLC_STA1_CTRL(2) |
  457. PHY_M_POLC_STA0_CTRL(2)));
  458. /* restore page register */
  459. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  460. break;
  461. case CHIP_ID_YUKON_EC_U:
  462. case CHIP_ID_YUKON_EX:
  463. case CHIP_ID_YUKON_SUPR:
  464. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  465. /* select page 3 to access LED control register */
  466. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  467. /* set LED Function Control register */
  468. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  469. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  470. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  471. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  472. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  473. /* set Blink Rate in LED Timer Control Register */
  474. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  475. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  476. /* restore page register */
  477. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  478. break;
  479. default:
  480. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  481. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  482. /* turn off the Rx LED (LED_RX) */
  483. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  484. }
  485. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  486. /* apply fixes in PHY AFE */
  487. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  488. /* increase differential signal amplitude in 10BASE-T */
  489. gm_phy_write(hw, port, 0x18, 0xaa99);
  490. gm_phy_write(hw, port, 0x17, 0x2011);
  491. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  492. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  493. gm_phy_write(hw, port, 0x18, 0xa204);
  494. gm_phy_write(hw, port, 0x17, 0x2002);
  495. }
  496. /* set page register to 0 */
  497. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  498. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  499. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  500. /* apply workaround for integrated resistors calibration */
  501. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  502. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  503. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  504. /* apply fixes in PHY AFE */
  505. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  506. /* apply RDAC termination workaround */
  507. gm_phy_write(hw, port, 24, 0x2800);
  508. gm_phy_write(hw, port, 23, 0x2001);
  509. /* set page register back to 0 */
  510. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  511. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  512. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  513. /* no effect on Yukon-XL */
  514. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  515. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  516. sky2->speed == SPEED_100) {
  517. /* turn on 100 Mbps LED (LED_LINK100) */
  518. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  519. }
  520. if (ledover)
  521. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  522. } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  523. (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
  524. int i;
  525. /* This a phy register setup workaround copied from vendor driver. */
  526. static const struct {
  527. u16 reg, val;
  528. } eee_afe[] = {
  529. { 0x156, 0x58ce },
  530. { 0x153, 0x99eb },
  531. { 0x141, 0x8064 },
  532. /* { 0x155, 0x130b },*/
  533. { 0x000, 0x0000 },
  534. { 0x151, 0x8433 },
  535. { 0x14b, 0x8c44 },
  536. { 0x14c, 0x0f90 },
  537. { 0x14f, 0x39aa },
  538. /* { 0x154, 0x2f39 },*/
  539. { 0x14d, 0xba33 },
  540. { 0x144, 0x0048 },
  541. { 0x152, 0x2010 },
  542. /* { 0x158, 0x1223 },*/
  543. { 0x140, 0x4444 },
  544. { 0x154, 0x2f3b },
  545. { 0x158, 0xb203 },
  546. { 0x157, 0x2029 },
  547. };
  548. /* Start Workaround for OptimaEEE Rev.Z0 */
  549. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
  550. gm_phy_write(hw, port, 1, 0x4099);
  551. gm_phy_write(hw, port, 3, 0x1120);
  552. gm_phy_write(hw, port, 11, 0x113c);
  553. gm_phy_write(hw, port, 14, 0x8100);
  554. gm_phy_write(hw, port, 15, 0x112a);
  555. gm_phy_write(hw, port, 17, 0x1008);
  556. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
  557. gm_phy_write(hw, port, 1, 0x20b0);
  558. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  559. for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
  560. /* apply AFE settings */
  561. gm_phy_write(hw, port, 17, eee_afe[i].val);
  562. gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
  563. }
  564. /* End Workaround for OptimaEEE */
  565. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  566. /* Enable 10Base-Te (EEE) */
  567. if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
  568. reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  569. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
  570. reg | PHY_M_10B_TE_ENABLE);
  571. }
  572. }
  573. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  574. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  575. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  576. else
  577. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  578. }
  579. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  580. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  581. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  582. {
  583. u32 reg1;
  584. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  585. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  586. reg1 &= ~phy_power[port];
  587. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  588. reg1 |= coma_mode[port];
  589. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  590. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  591. sky2_pci_read32(hw, PCI_DEV_REG1);
  592. if (hw->chip_id == CHIP_ID_YUKON_FE)
  593. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  594. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  595. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  596. }
  597. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  598. {
  599. u32 reg1;
  600. u16 ctrl;
  601. /* release GPHY Control reset */
  602. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  603. /* release GMAC reset */
  604. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  605. if (hw->flags & SKY2_HW_NEWER_PHY) {
  606. /* select page 2 to access MAC control register */
  607. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  608. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  609. /* allow GMII Power Down */
  610. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  611. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  612. /* set page register back to 0 */
  613. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  614. }
  615. /* setup General Purpose Control Register */
  616. gma_write16(hw, port, GM_GP_CTRL,
  617. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  618. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  619. GM_GPCR_AU_SPD_DIS);
  620. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  621. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  622. /* select page 2 to access MAC control register */
  623. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  624. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  625. /* enable Power Down */
  626. ctrl |= PHY_M_PC_POW_D_ENA;
  627. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  628. /* set page register back to 0 */
  629. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  630. }
  631. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  632. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  633. }
  634. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  635. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  636. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  637. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  638. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  639. }
  640. /* configure IPG according to used link speed */
  641. static void sky2_set_ipg(struct sky2_port *sky2)
  642. {
  643. u16 reg;
  644. reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
  645. reg &= ~GM_SMOD_IPG_MSK;
  646. if (sky2->speed > SPEED_100)
  647. reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  648. else
  649. reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  650. gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
  651. }
  652. /* Enable Rx/Tx */
  653. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  654. {
  655. struct sky2_hw *hw = sky2->hw;
  656. unsigned port = sky2->port;
  657. u16 reg;
  658. reg = gma_read16(hw, port, GM_GP_CTRL);
  659. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  660. gma_write16(hw, port, GM_GP_CTRL, reg);
  661. }
  662. /* Force a renegotiation */
  663. static void sky2_phy_reinit(struct sky2_port *sky2)
  664. {
  665. spin_lock_bh(&sky2->phy_lock);
  666. sky2_phy_init(sky2->hw, sky2->port);
  667. sky2_enable_rx_tx(sky2);
  668. spin_unlock_bh(&sky2->phy_lock);
  669. }
  670. /* Put device in state to listen for Wake On Lan */
  671. static void sky2_wol_init(struct sky2_port *sky2)
  672. {
  673. struct sky2_hw *hw = sky2->hw;
  674. unsigned port = sky2->port;
  675. enum flow_control save_mode;
  676. u16 ctrl;
  677. /* Bring hardware out of reset */
  678. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  679. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  680. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  681. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  682. /* Force to 10/100
  683. * sky2_reset will re-enable on resume
  684. */
  685. save_mode = sky2->flow_mode;
  686. ctrl = sky2->advertising;
  687. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  688. sky2->flow_mode = FC_NONE;
  689. spin_lock_bh(&sky2->phy_lock);
  690. sky2_phy_power_up(hw, port);
  691. sky2_phy_init(hw, port);
  692. spin_unlock_bh(&sky2->phy_lock);
  693. sky2->flow_mode = save_mode;
  694. sky2->advertising = ctrl;
  695. /* Set GMAC to no flow control and auto update for speed/duplex */
  696. gma_write16(hw, port, GM_GP_CTRL,
  697. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  698. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  699. /* Set WOL address */
  700. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  701. sky2->netdev->dev_addr, ETH_ALEN);
  702. /* Turn on appropriate WOL control bits */
  703. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  704. ctrl = 0;
  705. if (sky2->wol & WAKE_PHY)
  706. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  707. else
  708. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  709. if (sky2->wol & WAKE_MAGIC)
  710. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  711. else
  712. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  713. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  714. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  715. /* Disable PiG firmware */
  716. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  717. /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
  718. if (legacy_pme) {
  719. u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  720. reg1 |= PCI_Y2_PME_LEGACY;
  721. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  722. }
  723. /* block receiver */
  724. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  725. sky2_read32(hw, B0_CTST);
  726. }
  727. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  728. {
  729. struct net_device *dev = hw->dev[port];
  730. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  731. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  732. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  733. /* Yukon-Extreme B0 and further Extreme devices */
  734. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  735. } else if (dev->mtu > ETH_DATA_LEN) {
  736. /* set Tx GMAC FIFO Almost Empty Threshold */
  737. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  738. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  739. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  740. } else
  741. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  742. }
  743. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  744. {
  745. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  746. u16 reg;
  747. u32 rx_reg;
  748. int i;
  749. const u8 *addr = hw->dev[port]->dev_addr;
  750. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  751. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  752. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  753. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  754. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  755. port == 1) {
  756. /* WA DEV_472 -- looks like crossed wires on port 2 */
  757. /* clear GMAC 1 Control reset */
  758. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  759. do {
  760. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  761. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  762. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  763. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  764. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  765. }
  766. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  767. /* Enable Transmit FIFO Underrun */
  768. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  769. spin_lock_bh(&sky2->phy_lock);
  770. sky2_phy_power_up(hw, port);
  771. sky2_phy_init(hw, port);
  772. spin_unlock_bh(&sky2->phy_lock);
  773. /* MIB clear */
  774. reg = gma_read16(hw, port, GM_PHY_ADDR);
  775. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  776. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  777. gma_read16(hw, port, i);
  778. gma_write16(hw, port, GM_PHY_ADDR, reg);
  779. /* transmit control */
  780. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  781. /* receive control reg: unicast + multicast + no FCS */
  782. gma_write16(hw, port, GM_RX_CTRL,
  783. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  784. /* transmit flow control */
  785. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  786. /* transmit parameter */
  787. gma_write16(hw, port, GM_TX_PARAM,
  788. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  789. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  790. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  791. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  792. /* serial mode register */
  793. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  794. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
  795. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  796. reg |= GM_SMOD_JUMBO_ENA;
  797. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  798. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  799. reg |= GM_NEW_FLOW_CTRL;
  800. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  801. /* virtual address for data */
  802. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  803. /* physical address: used for pause frames */
  804. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  805. /* ignore counter overflows */
  806. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  807. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  808. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  809. /* Configure Rx MAC FIFO */
  810. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  811. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  812. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  813. hw->chip_id == CHIP_ID_YUKON_FE_P)
  814. rx_reg |= GMF_RX_OVER_ON;
  815. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  816. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  817. /* Hardware errata - clear flush mask */
  818. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  819. } else {
  820. /* Flush Rx MAC FIFO on any flow control or error */
  821. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  822. }
  823. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  824. reg = RX_GMF_FL_THR_DEF + 1;
  825. /* Another magic mystery workaround from sk98lin */
  826. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  827. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  828. reg = 0x178;
  829. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  830. /* Configure Tx MAC FIFO */
  831. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  832. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  833. /* On chips without ram buffer, pause is controlled by MAC level */
  834. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  835. /* Pause threshold is scaled by 8 in bytes */
  836. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  837. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  838. reg = 1568 / 8;
  839. else
  840. reg = 1024 / 8;
  841. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  842. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  843. sky2_set_tx_stfwd(hw, port);
  844. }
  845. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  846. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  847. /* disable dynamic watermark */
  848. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  849. reg &= ~TX_DYN_WM_ENA;
  850. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  851. }
  852. }
  853. /* Assign Ram Buffer allocation to queue */
  854. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  855. {
  856. u32 end;
  857. /* convert from K bytes to qwords used for hw register */
  858. start *= 1024/8;
  859. space *= 1024/8;
  860. end = start + space - 1;
  861. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  862. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  863. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  864. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  865. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  866. if (q == Q_R1 || q == Q_R2) {
  867. u32 tp = space - space/4;
  868. /* On receive queue's set the thresholds
  869. * give receiver priority when > 3/4 full
  870. * send pause when down to 2K
  871. */
  872. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  873. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  874. tp = space - 8192/8;
  875. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  876. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  877. } else {
  878. /* Enable store & forward on Tx queue's because
  879. * Tx FIFO is only 1K on Yukon
  880. */
  881. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  882. }
  883. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  884. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  885. }
  886. /* Setup Bus Memory Interface */
  887. static void sky2_qset(struct sky2_hw *hw, u16 q)
  888. {
  889. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  890. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  891. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  892. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  893. }
  894. /* Setup prefetch unit registers. This is the interface between
  895. * hardware and driver list elements
  896. */
  897. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  898. dma_addr_t addr, u32 last)
  899. {
  900. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  901. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  902. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  903. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  904. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  905. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  906. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  907. }
  908. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  909. {
  910. struct sky2_tx_le *le = sky2->tx_le + *slot;
  911. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  912. le->ctrl = 0;
  913. return le;
  914. }
  915. static void tx_init(struct sky2_port *sky2)
  916. {
  917. struct sky2_tx_le *le;
  918. sky2->tx_prod = sky2->tx_cons = 0;
  919. sky2->tx_tcpsum = 0;
  920. sky2->tx_last_mss = 0;
  921. netdev_reset_queue(sky2->netdev);
  922. le = get_tx_le(sky2, &sky2->tx_prod);
  923. le->addr = 0;
  924. le->opcode = OP_ADDR64 | HW_OWNER;
  925. sky2->tx_last_upper = 0;
  926. }
  927. /* Update chip's next pointer */
  928. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  929. {
  930. /* Make sure write' to descriptors are complete before we tell hardware */
  931. wmb();
  932. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  933. /* Synchronize I/O on since next processor may write to tail */
  934. mmiowb();
  935. }
  936. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  937. {
  938. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  939. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  940. le->ctrl = 0;
  941. return le;
  942. }
  943. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  944. {
  945. unsigned size;
  946. /* Space needed for frame data + headers rounded up */
  947. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  948. /* Stopping point for hardware truncation */
  949. return (size - 8) / sizeof(u32);
  950. }
  951. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  952. {
  953. struct rx_ring_info *re;
  954. unsigned size;
  955. /* Space needed for frame data + headers rounded up */
  956. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  957. sky2->rx_nfrags = size >> PAGE_SHIFT;
  958. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  959. /* Compute residue after pages */
  960. size -= sky2->rx_nfrags << PAGE_SHIFT;
  961. /* Optimize to handle small packets and headers */
  962. if (size < copybreak)
  963. size = copybreak;
  964. if (size < ETH_HLEN)
  965. size = ETH_HLEN;
  966. return size;
  967. }
  968. /* Build description to hardware for one receive segment */
  969. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  970. dma_addr_t map, unsigned len)
  971. {
  972. struct sky2_rx_le *le;
  973. if (sizeof(dma_addr_t) > sizeof(u32)) {
  974. le = sky2_next_rx(sky2);
  975. le->addr = cpu_to_le32(upper_32_bits(map));
  976. le->opcode = OP_ADDR64 | HW_OWNER;
  977. }
  978. le = sky2_next_rx(sky2);
  979. le->addr = cpu_to_le32(lower_32_bits(map));
  980. le->length = cpu_to_le16(len);
  981. le->opcode = op | HW_OWNER;
  982. }
  983. /* Build description to hardware for one possibly fragmented skb */
  984. static void sky2_rx_submit(struct sky2_port *sky2,
  985. const struct rx_ring_info *re)
  986. {
  987. int i;
  988. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  989. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  990. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  991. }
  992. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  993. unsigned size)
  994. {
  995. struct sk_buff *skb = re->skb;
  996. int i;
  997. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  998. if (pci_dma_mapping_error(pdev, re->data_addr))
  999. goto mapping_error;
  1000. dma_unmap_len_set(re, data_size, size);
  1001. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1002. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1003. re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
  1004. skb_frag_size(frag),
  1005. DMA_FROM_DEVICE);
  1006. if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
  1007. goto map_page_error;
  1008. }
  1009. return 0;
  1010. map_page_error:
  1011. while (--i >= 0) {
  1012. pci_unmap_page(pdev, re->frag_addr[i],
  1013. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1014. PCI_DMA_FROMDEVICE);
  1015. }
  1016. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1017. PCI_DMA_FROMDEVICE);
  1018. mapping_error:
  1019. if (net_ratelimit())
  1020. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  1021. skb->dev->name);
  1022. return -EIO;
  1023. }
  1024. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  1025. {
  1026. struct sk_buff *skb = re->skb;
  1027. int i;
  1028. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1029. PCI_DMA_FROMDEVICE);
  1030. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  1031. pci_unmap_page(pdev, re->frag_addr[i],
  1032. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1033. PCI_DMA_FROMDEVICE);
  1034. }
  1035. /* Tell chip where to start receive checksum.
  1036. * Actually has two checksums, but set both same to avoid possible byte
  1037. * order problems.
  1038. */
  1039. static void rx_set_checksum(struct sky2_port *sky2)
  1040. {
  1041. struct sky2_rx_le *le = sky2_next_rx(sky2);
  1042. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  1043. le->ctrl = 0;
  1044. le->opcode = OP_TCPSTART | HW_OWNER;
  1045. sky2_write32(sky2->hw,
  1046. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1047. (sky2->netdev->features & NETIF_F_RXCSUM)
  1048. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1049. }
  1050. /* Enable/disable receive hash calculation (RSS) */
  1051. static void rx_set_rss(struct net_device *dev, netdev_features_t features)
  1052. {
  1053. struct sky2_port *sky2 = netdev_priv(dev);
  1054. struct sky2_hw *hw = sky2->hw;
  1055. int i, nkeys = 4;
  1056. /* Supports IPv6 and other modes */
  1057. if (hw->flags & SKY2_HW_NEW_LE) {
  1058. nkeys = 10;
  1059. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  1060. }
  1061. /* Program RSS initial values */
  1062. if (features & NETIF_F_RXHASH) {
  1063. u32 rss_key[10];
  1064. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  1065. for (i = 0; i < nkeys; i++)
  1066. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  1067. rss_key[i]);
  1068. /* Need to turn on (undocumented) flag to make hashing work */
  1069. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  1070. RX_STFW_ENA);
  1071. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1072. BMU_ENA_RX_RSS_HASH);
  1073. } else
  1074. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1075. BMU_DIS_RX_RSS_HASH);
  1076. }
  1077. /*
  1078. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1079. * reach the end of packet and since we can't make sure that we have
  1080. * incoming data, we must reset the BMU while it is not doing a DMA
  1081. * transfer. Since it is possible that the RX path is still active,
  1082. * the RX RAM buffer will be stopped first, so any possible incoming
  1083. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1084. * BMU is polled until any DMA in progress is ended and only then it
  1085. * will be reset.
  1086. */
  1087. static void sky2_rx_stop(struct sky2_port *sky2)
  1088. {
  1089. struct sky2_hw *hw = sky2->hw;
  1090. unsigned rxq = rxqaddr[sky2->port];
  1091. int i;
  1092. /* disable the RAM Buffer receive queue */
  1093. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1094. for (i = 0; i < 0xffff; i++)
  1095. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1096. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1097. goto stopped;
  1098. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1099. stopped:
  1100. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1101. /* reset the Rx prefetch unit */
  1102. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1103. mmiowb();
  1104. }
  1105. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1106. static void sky2_rx_clean(struct sky2_port *sky2)
  1107. {
  1108. unsigned i;
  1109. if (sky2->rx_le)
  1110. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1111. for (i = 0; i < sky2->rx_pending; i++) {
  1112. struct rx_ring_info *re = sky2->rx_ring + i;
  1113. if (re->skb) {
  1114. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1115. kfree_skb(re->skb);
  1116. re->skb = NULL;
  1117. }
  1118. }
  1119. }
  1120. /* Basic MII support */
  1121. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1122. {
  1123. struct mii_ioctl_data *data = if_mii(ifr);
  1124. struct sky2_port *sky2 = netdev_priv(dev);
  1125. struct sky2_hw *hw = sky2->hw;
  1126. int err = -EOPNOTSUPP;
  1127. if (!netif_running(dev))
  1128. return -ENODEV; /* Phy still in reset */
  1129. switch (cmd) {
  1130. case SIOCGMIIPHY:
  1131. data->phy_id = PHY_ADDR_MARV;
  1132. /* fallthru */
  1133. case SIOCGMIIREG: {
  1134. u16 val = 0;
  1135. spin_lock_bh(&sky2->phy_lock);
  1136. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1137. spin_unlock_bh(&sky2->phy_lock);
  1138. data->val_out = val;
  1139. break;
  1140. }
  1141. case SIOCSMIIREG:
  1142. spin_lock_bh(&sky2->phy_lock);
  1143. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1144. data->val_in);
  1145. spin_unlock_bh(&sky2->phy_lock);
  1146. break;
  1147. }
  1148. return err;
  1149. }
  1150. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1151. static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
  1152. {
  1153. struct sky2_port *sky2 = netdev_priv(dev);
  1154. struct sky2_hw *hw = sky2->hw;
  1155. u16 port = sky2->port;
  1156. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  1157. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1158. RX_VLAN_STRIP_ON);
  1159. else
  1160. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1161. RX_VLAN_STRIP_OFF);
  1162. if (features & NETIF_F_HW_VLAN_CTAG_TX) {
  1163. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1164. TX_VLAN_TAG_ON);
  1165. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1166. } else {
  1167. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1168. TX_VLAN_TAG_OFF);
  1169. /* Can't do transmit offload of vlan without hw vlan */
  1170. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1171. }
  1172. }
  1173. /* Amount of required worst case padding in rx buffer */
  1174. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1175. {
  1176. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1177. }
  1178. /*
  1179. * Allocate an skb for receiving. If the MTU is large enough
  1180. * make the skb non-linear with a fragment list of pages.
  1181. */
  1182. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
  1183. {
  1184. struct sk_buff *skb;
  1185. int i;
  1186. skb = __netdev_alloc_skb(sky2->netdev,
  1187. sky2->rx_data_size + sky2_rx_pad(sky2->hw),
  1188. gfp);
  1189. if (!skb)
  1190. goto nomem;
  1191. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1192. unsigned char *start;
  1193. /*
  1194. * Workaround for a bug in FIFO that cause hang
  1195. * if the FIFO if the receive buffer is not 64 byte aligned.
  1196. * The buffer returned from netdev_alloc_skb is
  1197. * aligned except if slab debugging is enabled.
  1198. */
  1199. start = PTR_ALIGN(skb->data, 8);
  1200. skb_reserve(skb, start - skb->data);
  1201. } else
  1202. skb_reserve(skb, NET_IP_ALIGN);
  1203. for (i = 0; i < sky2->rx_nfrags; i++) {
  1204. struct page *page = alloc_page(gfp);
  1205. if (!page)
  1206. goto free_partial;
  1207. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1208. }
  1209. return skb;
  1210. free_partial:
  1211. kfree_skb(skb);
  1212. nomem:
  1213. return NULL;
  1214. }
  1215. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1216. {
  1217. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1218. }
  1219. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1220. {
  1221. struct sky2_hw *hw = sky2->hw;
  1222. unsigned i;
  1223. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1224. /* Fill Rx ring */
  1225. for (i = 0; i < sky2->rx_pending; i++) {
  1226. struct rx_ring_info *re = sky2->rx_ring + i;
  1227. re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
  1228. if (!re->skb)
  1229. return -ENOMEM;
  1230. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1231. dev_kfree_skb(re->skb);
  1232. re->skb = NULL;
  1233. return -ENOMEM;
  1234. }
  1235. }
  1236. return 0;
  1237. }
  1238. /*
  1239. * Setup receiver buffer pool.
  1240. * Normal case this ends up creating one list element for skb
  1241. * in the receive ring. Worst case if using large MTU and each
  1242. * allocation falls on a different 64 bit region, that results
  1243. * in 6 list elements per ring entry.
  1244. * One element is used for checksum enable/disable, and one
  1245. * extra to avoid wrap.
  1246. */
  1247. static void sky2_rx_start(struct sky2_port *sky2)
  1248. {
  1249. struct sky2_hw *hw = sky2->hw;
  1250. struct rx_ring_info *re;
  1251. unsigned rxq = rxqaddr[sky2->port];
  1252. unsigned i, thresh;
  1253. sky2->rx_put = sky2->rx_next = 0;
  1254. sky2_qset(hw, rxq);
  1255. /* On PCI express lowering the watermark gives better performance */
  1256. if (pci_is_pcie(hw->pdev))
  1257. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1258. /* These chips have no ram buffer?
  1259. * MAC Rx RAM Read is controlled by hardware */
  1260. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1261. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1262. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1263. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1264. if (!(hw->flags & SKY2_HW_NEW_LE))
  1265. rx_set_checksum(sky2);
  1266. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1267. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1268. /* submit Rx ring */
  1269. for (i = 0; i < sky2->rx_pending; i++) {
  1270. re = sky2->rx_ring + i;
  1271. sky2_rx_submit(sky2, re);
  1272. }
  1273. /*
  1274. * The receiver hangs if it receives frames larger than the
  1275. * packet buffer. As a workaround, truncate oversize frames, but
  1276. * the register is limited to 9 bits, so if you do frames > 2052
  1277. * you better get the MTU right!
  1278. */
  1279. thresh = sky2_get_rx_threshold(sky2);
  1280. if (thresh > 0x1ff)
  1281. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1282. else {
  1283. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1284. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1285. }
  1286. /* Tell chip about available buffers */
  1287. sky2_rx_update(sky2, rxq);
  1288. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1289. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1290. /*
  1291. * Disable flushing of non ASF packets;
  1292. * must be done after initializing the BMUs;
  1293. * drivers without ASF support should do this too, otherwise
  1294. * it may happen that they cannot run on ASF devices;
  1295. * remember that the MAC FIFO isn't reset during initialization.
  1296. */
  1297. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1298. }
  1299. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1300. /* Enable RX Home Address & Routing Header checksum fix */
  1301. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1302. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1303. /* Enable TX Home Address & Routing Header checksum fix */
  1304. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1305. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1306. }
  1307. }
  1308. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1309. {
  1310. struct sky2_hw *hw = sky2->hw;
  1311. /* must be power of 2 */
  1312. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1313. sky2->tx_ring_size *
  1314. sizeof(struct sky2_tx_le),
  1315. &sky2->tx_le_map);
  1316. if (!sky2->tx_le)
  1317. goto nomem;
  1318. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1319. GFP_KERNEL);
  1320. if (!sky2->tx_ring)
  1321. goto nomem;
  1322. sky2->rx_le = pci_zalloc_consistent(hw->pdev, RX_LE_BYTES,
  1323. &sky2->rx_le_map);
  1324. if (!sky2->rx_le)
  1325. goto nomem;
  1326. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1327. GFP_KERNEL);
  1328. if (!sky2->rx_ring)
  1329. goto nomem;
  1330. return sky2_alloc_rx_skbs(sky2);
  1331. nomem:
  1332. return -ENOMEM;
  1333. }
  1334. static void sky2_free_buffers(struct sky2_port *sky2)
  1335. {
  1336. struct sky2_hw *hw = sky2->hw;
  1337. sky2_rx_clean(sky2);
  1338. if (sky2->rx_le) {
  1339. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1340. sky2->rx_le, sky2->rx_le_map);
  1341. sky2->rx_le = NULL;
  1342. }
  1343. if (sky2->tx_le) {
  1344. pci_free_consistent(hw->pdev,
  1345. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1346. sky2->tx_le, sky2->tx_le_map);
  1347. sky2->tx_le = NULL;
  1348. }
  1349. kfree(sky2->tx_ring);
  1350. kfree(sky2->rx_ring);
  1351. sky2->tx_ring = NULL;
  1352. sky2->rx_ring = NULL;
  1353. }
  1354. static void sky2_hw_up(struct sky2_port *sky2)
  1355. {
  1356. struct sky2_hw *hw = sky2->hw;
  1357. unsigned port = sky2->port;
  1358. u32 ramsize;
  1359. int cap;
  1360. struct net_device *otherdev = hw->dev[sky2->port^1];
  1361. tx_init(sky2);
  1362. /*
  1363. * On dual port PCI-X card, there is an problem where status
  1364. * can be received out of order due to split transactions
  1365. */
  1366. if (otherdev && netif_running(otherdev) &&
  1367. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1368. u16 cmd;
  1369. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1370. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1371. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1372. }
  1373. sky2_mac_init(hw, port);
  1374. /* Register is number of 4K blocks on internal RAM buffer. */
  1375. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1376. if (ramsize > 0) {
  1377. u32 rxspace;
  1378. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1379. if (ramsize < 16)
  1380. rxspace = ramsize / 2;
  1381. else
  1382. rxspace = 8 + (2*(ramsize - 16))/3;
  1383. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1384. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1385. /* Make sure SyncQ is disabled */
  1386. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1387. RB_RST_SET);
  1388. }
  1389. sky2_qset(hw, txqaddr[port]);
  1390. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1391. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1392. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1393. /* Set almost empty threshold */
  1394. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1395. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1396. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1397. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1398. sky2->tx_ring_size - 1);
  1399. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1400. netdev_update_features(sky2->netdev);
  1401. sky2_rx_start(sky2);
  1402. }
  1403. /* Setup device IRQ and enable napi to process */
  1404. static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
  1405. {
  1406. struct pci_dev *pdev = hw->pdev;
  1407. int err;
  1408. err = request_irq(pdev->irq, sky2_intr,
  1409. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  1410. name, hw);
  1411. if (err)
  1412. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  1413. else {
  1414. hw->flags |= SKY2_HW_IRQ_SETUP;
  1415. napi_enable(&hw->napi);
  1416. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  1417. sky2_read32(hw, B0_IMSK);
  1418. }
  1419. return err;
  1420. }
  1421. /* Bring up network interface. */
  1422. static int sky2_open(struct net_device *dev)
  1423. {
  1424. struct sky2_port *sky2 = netdev_priv(dev);
  1425. struct sky2_hw *hw = sky2->hw;
  1426. unsigned port = sky2->port;
  1427. u32 imask;
  1428. int err;
  1429. netif_carrier_off(dev);
  1430. err = sky2_alloc_buffers(sky2);
  1431. if (err)
  1432. goto err_out;
  1433. /* With single port, IRQ is setup when device is brought up */
  1434. if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
  1435. goto err_out;
  1436. sky2_hw_up(sky2);
  1437. /* Enable interrupts from phy/mac for port */
  1438. imask = sky2_read32(hw, B0_IMSK);
  1439. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  1440. hw->chip_id == CHIP_ID_YUKON_PRM ||
  1441. hw->chip_id == CHIP_ID_YUKON_OP_2)
  1442. imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
  1443. imask |= portirq_msk[port];
  1444. sky2_write32(hw, B0_IMSK, imask);
  1445. sky2_read32(hw, B0_IMSK);
  1446. netif_info(sky2, ifup, dev, "enabling interface\n");
  1447. return 0;
  1448. err_out:
  1449. sky2_free_buffers(sky2);
  1450. return err;
  1451. }
  1452. /* Modular subtraction in ring */
  1453. static inline int tx_inuse(const struct sky2_port *sky2)
  1454. {
  1455. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1456. }
  1457. /* Number of list elements available for next tx */
  1458. static inline int tx_avail(const struct sky2_port *sky2)
  1459. {
  1460. return sky2->tx_pending - tx_inuse(sky2);
  1461. }
  1462. /* Estimate of number of transmit list elements required */
  1463. static unsigned tx_le_req(const struct sk_buff *skb)
  1464. {
  1465. unsigned count;
  1466. count = (skb_shinfo(skb)->nr_frags + 1)
  1467. * (sizeof(dma_addr_t) / sizeof(u32));
  1468. if (skb_is_gso(skb))
  1469. ++count;
  1470. else if (sizeof(dma_addr_t) == sizeof(u32))
  1471. ++count; /* possible vlan */
  1472. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1473. ++count;
  1474. return count;
  1475. }
  1476. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1477. {
  1478. if (re->flags & TX_MAP_SINGLE)
  1479. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1480. dma_unmap_len(re, maplen),
  1481. PCI_DMA_TODEVICE);
  1482. else if (re->flags & TX_MAP_PAGE)
  1483. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1484. dma_unmap_len(re, maplen),
  1485. PCI_DMA_TODEVICE);
  1486. re->flags = 0;
  1487. }
  1488. /*
  1489. * Put one packet in ring for transmit.
  1490. * A single packet can generate multiple list elements, and
  1491. * the number of ring elements will probably be less than the number
  1492. * of list elements used.
  1493. */
  1494. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1495. struct net_device *dev)
  1496. {
  1497. struct sky2_port *sky2 = netdev_priv(dev);
  1498. struct sky2_hw *hw = sky2->hw;
  1499. struct sky2_tx_le *le = NULL;
  1500. struct tx_ring_info *re;
  1501. unsigned i, len;
  1502. dma_addr_t mapping;
  1503. u32 upper;
  1504. u16 slot;
  1505. u16 mss;
  1506. u8 ctrl;
  1507. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1508. return NETDEV_TX_BUSY;
  1509. len = skb_headlen(skb);
  1510. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1511. if (pci_dma_mapping_error(hw->pdev, mapping))
  1512. goto mapping_error;
  1513. slot = sky2->tx_prod;
  1514. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1515. "tx queued, slot %u, len %d\n", slot, skb->len);
  1516. /* Send high bits if needed */
  1517. upper = upper_32_bits(mapping);
  1518. if (upper != sky2->tx_last_upper) {
  1519. le = get_tx_le(sky2, &slot);
  1520. le->addr = cpu_to_le32(upper);
  1521. sky2->tx_last_upper = upper;
  1522. le->opcode = OP_ADDR64 | HW_OWNER;
  1523. }
  1524. /* Check for TCP Segmentation Offload */
  1525. mss = skb_shinfo(skb)->gso_size;
  1526. if (mss != 0) {
  1527. if (!(hw->flags & SKY2_HW_NEW_LE))
  1528. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1529. if (mss != sky2->tx_last_mss) {
  1530. le = get_tx_le(sky2, &slot);
  1531. le->addr = cpu_to_le32(mss);
  1532. if (hw->flags & SKY2_HW_NEW_LE)
  1533. le->opcode = OP_MSS | HW_OWNER;
  1534. else
  1535. le->opcode = OP_LRGLEN | HW_OWNER;
  1536. sky2->tx_last_mss = mss;
  1537. }
  1538. }
  1539. ctrl = 0;
  1540. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1541. if (skb_vlan_tag_present(skb)) {
  1542. if (!le) {
  1543. le = get_tx_le(sky2, &slot);
  1544. le->addr = 0;
  1545. le->opcode = OP_VLAN|HW_OWNER;
  1546. } else
  1547. le->opcode |= OP_VLAN;
  1548. le->length = cpu_to_be16(skb_vlan_tag_get(skb));
  1549. ctrl |= INS_VLAN;
  1550. }
  1551. /* Handle TCP checksum offload */
  1552. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1553. /* On Yukon EX (some versions) encoding change. */
  1554. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1555. ctrl |= CALSUM; /* auto checksum */
  1556. else {
  1557. const unsigned offset = skb_transport_offset(skb);
  1558. u32 tcpsum;
  1559. tcpsum = offset << 16; /* sum start */
  1560. tcpsum |= offset + skb->csum_offset; /* sum write */
  1561. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1562. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1563. ctrl |= UDPTCP;
  1564. if (tcpsum != sky2->tx_tcpsum) {
  1565. sky2->tx_tcpsum = tcpsum;
  1566. le = get_tx_le(sky2, &slot);
  1567. le->addr = cpu_to_le32(tcpsum);
  1568. le->length = 0; /* initial checksum value */
  1569. le->ctrl = 1; /* one packet */
  1570. le->opcode = OP_TCPLISW | HW_OWNER;
  1571. }
  1572. }
  1573. }
  1574. re = sky2->tx_ring + slot;
  1575. re->flags = TX_MAP_SINGLE;
  1576. dma_unmap_addr_set(re, mapaddr, mapping);
  1577. dma_unmap_len_set(re, maplen, len);
  1578. le = get_tx_le(sky2, &slot);
  1579. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1580. le->length = cpu_to_le16(len);
  1581. le->ctrl = ctrl;
  1582. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1583. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1584. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1585. mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  1586. skb_frag_size(frag), DMA_TO_DEVICE);
  1587. if (dma_mapping_error(&hw->pdev->dev, mapping))
  1588. goto mapping_unwind;
  1589. upper = upper_32_bits(mapping);
  1590. if (upper != sky2->tx_last_upper) {
  1591. le = get_tx_le(sky2, &slot);
  1592. le->addr = cpu_to_le32(upper);
  1593. sky2->tx_last_upper = upper;
  1594. le->opcode = OP_ADDR64 | HW_OWNER;
  1595. }
  1596. re = sky2->tx_ring + slot;
  1597. re->flags = TX_MAP_PAGE;
  1598. dma_unmap_addr_set(re, mapaddr, mapping);
  1599. dma_unmap_len_set(re, maplen, skb_frag_size(frag));
  1600. le = get_tx_le(sky2, &slot);
  1601. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1602. le->length = cpu_to_le16(skb_frag_size(frag));
  1603. le->ctrl = ctrl;
  1604. le->opcode = OP_BUFFER | HW_OWNER;
  1605. }
  1606. re->skb = skb;
  1607. le->ctrl |= EOP;
  1608. sky2->tx_prod = slot;
  1609. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1610. netif_stop_queue(dev);
  1611. netdev_sent_queue(dev, skb->len);
  1612. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1613. return NETDEV_TX_OK;
  1614. mapping_unwind:
  1615. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1616. re = sky2->tx_ring + i;
  1617. sky2_tx_unmap(hw->pdev, re);
  1618. }
  1619. mapping_error:
  1620. if (net_ratelimit())
  1621. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1622. dev_kfree_skb_any(skb);
  1623. return NETDEV_TX_OK;
  1624. }
  1625. /*
  1626. * Free ring elements from starting at tx_cons until "done"
  1627. *
  1628. * NB:
  1629. * 1. The hardware will tell us about partial completion of multi-part
  1630. * buffers so make sure not to free skb to early.
  1631. * 2. This may run in parallel start_xmit because the it only
  1632. * looks at the tail of the queue of FIFO (tx_cons), not
  1633. * the head (tx_prod)
  1634. */
  1635. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1636. {
  1637. struct net_device *dev = sky2->netdev;
  1638. u16 idx;
  1639. unsigned int bytes_compl = 0, pkts_compl = 0;
  1640. BUG_ON(done >= sky2->tx_ring_size);
  1641. for (idx = sky2->tx_cons; idx != done;
  1642. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1643. struct tx_ring_info *re = sky2->tx_ring + idx;
  1644. struct sk_buff *skb = re->skb;
  1645. sky2_tx_unmap(sky2->hw->pdev, re);
  1646. if (skb) {
  1647. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1648. "tx done %u\n", idx);
  1649. pkts_compl++;
  1650. bytes_compl += skb->len;
  1651. re->skb = NULL;
  1652. dev_kfree_skb_any(skb);
  1653. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1654. }
  1655. }
  1656. sky2->tx_cons = idx;
  1657. smp_mb();
  1658. netdev_completed_queue(dev, pkts_compl, bytes_compl);
  1659. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1660. sky2->tx_stats.packets += pkts_compl;
  1661. sky2->tx_stats.bytes += bytes_compl;
  1662. u64_stats_update_end(&sky2->tx_stats.syncp);
  1663. }
  1664. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1665. {
  1666. /* Disable Force Sync bit and Enable Alloc bit */
  1667. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1668. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1669. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1670. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1671. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1672. /* Reset the PCI FIFO of the async Tx queue */
  1673. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1674. BMU_RST_SET | BMU_FIFO_RST);
  1675. /* Reset the Tx prefetch units */
  1676. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1677. PREF_UNIT_RST_SET);
  1678. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1679. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1680. sky2_read32(hw, B0_CTST);
  1681. }
  1682. static void sky2_hw_down(struct sky2_port *sky2)
  1683. {
  1684. struct sky2_hw *hw = sky2->hw;
  1685. unsigned port = sky2->port;
  1686. u16 ctrl;
  1687. /* Force flow control off */
  1688. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1689. /* Stop transmitter */
  1690. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1691. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1692. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1693. RB_RST_SET | RB_DIS_OP_MD);
  1694. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1695. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1696. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1697. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1698. /* Workaround shared GMAC reset */
  1699. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1700. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1701. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1702. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1703. /* Force any delayed status interrupt and NAPI */
  1704. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1705. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1706. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1707. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1708. sky2_rx_stop(sky2);
  1709. spin_lock_bh(&sky2->phy_lock);
  1710. sky2_phy_power_down(hw, port);
  1711. spin_unlock_bh(&sky2->phy_lock);
  1712. sky2_tx_reset(hw, port);
  1713. /* Free any pending frames stuck in HW queue */
  1714. sky2_tx_complete(sky2, sky2->tx_prod);
  1715. }
  1716. /* Network shutdown */
  1717. static int sky2_close(struct net_device *dev)
  1718. {
  1719. struct sky2_port *sky2 = netdev_priv(dev);
  1720. struct sky2_hw *hw = sky2->hw;
  1721. /* Never really got started! */
  1722. if (!sky2->tx_le)
  1723. return 0;
  1724. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1725. if (hw->ports == 1) {
  1726. sky2_write32(hw, B0_IMSK, 0);
  1727. sky2_read32(hw, B0_IMSK);
  1728. napi_disable(&hw->napi);
  1729. free_irq(hw->pdev->irq, hw);
  1730. hw->flags &= ~SKY2_HW_IRQ_SETUP;
  1731. } else {
  1732. u32 imask;
  1733. /* Disable port IRQ */
  1734. imask = sky2_read32(hw, B0_IMSK);
  1735. imask &= ~portirq_msk[sky2->port];
  1736. sky2_write32(hw, B0_IMSK, imask);
  1737. sky2_read32(hw, B0_IMSK);
  1738. synchronize_irq(hw->pdev->irq);
  1739. napi_synchronize(&hw->napi);
  1740. }
  1741. sky2_hw_down(sky2);
  1742. sky2_free_buffers(sky2);
  1743. return 0;
  1744. }
  1745. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1746. {
  1747. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1748. return SPEED_1000;
  1749. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1750. if (aux & PHY_M_PS_SPEED_100)
  1751. return SPEED_100;
  1752. else
  1753. return SPEED_10;
  1754. }
  1755. switch (aux & PHY_M_PS_SPEED_MSK) {
  1756. case PHY_M_PS_SPEED_1000:
  1757. return SPEED_1000;
  1758. case PHY_M_PS_SPEED_100:
  1759. return SPEED_100;
  1760. default:
  1761. return SPEED_10;
  1762. }
  1763. }
  1764. static void sky2_link_up(struct sky2_port *sky2)
  1765. {
  1766. struct sky2_hw *hw = sky2->hw;
  1767. unsigned port = sky2->port;
  1768. static const char *fc_name[] = {
  1769. [FC_NONE] = "none",
  1770. [FC_TX] = "tx",
  1771. [FC_RX] = "rx",
  1772. [FC_BOTH] = "both",
  1773. };
  1774. sky2_set_ipg(sky2);
  1775. sky2_enable_rx_tx(sky2);
  1776. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1777. netif_carrier_on(sky2->netdev);
  1778. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1779. /* Turn on link LED */
  1780. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1781. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1782. netif_info(sky2, link, sky2->netdev,
  1783. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1784. sky2->speed,
  1785. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1786. fc_name[sky2->flow_status]);
  1787. }
  1788. static void sky2_link_down(struct sky2_port *sky2)
  1789. {
  1790. struct sky2_hw *hw = sky2->hw;
  1791. unsigned port = sky2->port;
  1792. u16 reg;
  1793. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1794. reg = gma_read16(hw, port, GM_GP_CTRL);
  1795. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1796. gma_write16(hw, port, GM_GP_CTRL, reg);
  1797. netif_carrier_off(sky2->netdev);
  1798. /* Turn off link LED */
  1799. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1800. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1801. sky2_phy_init(hw, port);
  1802. }
  1803. static enum flow_control sky2_flow(int rx, int tx)
  1804. {
  1805. if (rx)
  1806. return tx ? FC_BOTH : FC_RX;
  1807. else
  1808. return tx ? FC_TX : FC_NONE;
  1809. }
  1810. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1811. {
  1812. struct sky2_hw *hw = sky2->hw;
  1813. unsigned port = sky2->port;
  1814. u16 advert, lpa;
  1815. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1816. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1817. if (lpa & PHY_M_AN_RF) {
  1818. netdev_err(sky2->netdev, "remote fault\n");
  1819. return -1;
  1820. }
  1821. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1822. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1823. return -1;
  1824. }
  1825. sky2->speed = sky2_phy_speed(hw, aux);
  1826. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1827. /* Since the pause result bits seem to in different positions on
  1828. * different chips. look at registers.
  1829. */
  1830. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1831. /* Shift for bits in fiber PHY */
  1832. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1833. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1834. if (advert & ADVERTISE_1000XPAUSE)
  1835. advert |= ADVERTISE_PAUSE_CAP;
  1836. if (advert & ADVERTISE_1000XPSE_ASYM)
  1837. advert |= ADVERTISE_PAUSE_ASYM;
  1838. if (lpa & LPA_1000XPAUSE)
  1839. lpa |= LPA_PAUSE_CAP;
  1840. if (lpa & LPA_1000XPAUSE_ASYM)
  1841. lpa |= LPA_PAUSE_ASYM;
  1842. }
  1843. sky2->flow_status = FC_NONE;
  1844. if (advert & ADVERTISE_PAUSE_CAP) {
  1845. if (lpa & LPA_PAUSE_CAP)
  1846. sky2->flow_status = FC_BOTH;
  1847. else if (advert & ADVERTISE_PAUSE_ASYM)
  1848. sky2->flow_status = FC_RX;
  1849. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1850. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1851. sky2->flow_status = FC_TX;
  1852. }
  1853. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1854. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1855. sky2->flow_status = FC_NONE;
  1856. if (sky2->flow_status & FC_TX)
  1857. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1858. else
  1859. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1860. return 0;
  1861. }
  1862. /* Interrupt from PHY */
  1863. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1864. {
  1865. struct net_device *dev = hw->dev[port];
  1866. struct sky2_port *sky2 = netdev_priv(dev);
  1867. u16 istatus, phystat;
  1868. if (!netif_running(dev))
  1869. return;
  1870. spin_lock(&sky2->phy_lock);
  1871. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1872. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1873. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1874. istatus, phystat);
  1875. if (istatus & PHY_M_IS_AN_COMPL) {
  1876. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1877. !netif_carrier_ok(dev))
  1878. sky2_link_up(sky2);
  1879. goto out;
  1880. }
  1881. if (istatus & PHY_M_IS_LSP_CHANGE)
  1882. sky2->speed = sky2_phy_speed(hw, phystat);
  1883. if (istatus & PHY_M_IS_DUP_CHANGE)
  1884. sky2->duplex =
  1885. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1886. if (istatus & PHY_M_IS_LST_CHANGE) {
  1887. if (phystat & PHY_M_PS_LINK_UP)
  1888. sky2_link_up(sky2);
  1889. else
  1890. sky2_link_down(sky2);
  1891. }
  1892. out:
  1893. spin_unlock(&sky2->phy_lock);
  1894. }
  1895. /* Special quick link interrupt (Yukon-2 Optima only) */
  1896. static void sky2_qlink_intr(struct sky2_hw *hw)
  1897. {
  1898. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1899. u32 imask;
  1900. u16 phy;
  1901. /* disable irq */
  1902. imask = sky2_read32(hw, B0_IMSK);
  1903. imask &= ~Y2_IS_PHY_QLNK;
  1904. sky2_write32(hw, B0_IMSK, imask);
  1905. /* reset PHY Link Detect */
  1906. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1907. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1908. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1909. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1910. sky2_link_up(sky2);
  1911. }
  1912. /* Transmit timeout is only called if we are running, carrier is up
  1913. * and tx queue is full (stopped).
  1914. */
  1915. static void sky2_tx_timeout(struct net_device *dev)
  1916. {
  1917. struct sky2_port *sky2 = netdev_priv(dev);
  1918. struct sky2_hw *hw = sky2->hw;
  1919. netif_err(sky2, timer, dev, "tx timeout\n");
  1920. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1921. sky2->tx_cons, sky2->tx_prod,
  1922. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1923. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1924. /* can't restart safely under softirq */
  1925. schedule_work(&hw->restart_work);
  1926. }
  1927. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1928. {
  1929. struct sky2_port *sky2 = netdev_priv(dev);
  1930. struct sky2_hw *hw = sky2->hw;
  1931. unsigned port = sky2->port;
  1932. int err;
  1933. u16 ctl, mode;
  1934. u32 imask;
  1935. if (!netif_running(dev)) {
  1936. dev->mtu = new_mtu;
  1937. netdev_update_features(dev);
  1938. return 0;
  1939. }
  1940. imask = sky2_read32(hw, B0_IMSK);
  1941. sky2_write32(hw, B0_IMSK, 0);
  1942. sky2_read32(hw, B0_IMSK);
  1943. netif_trans_update(dev); /* prevent tx timeout */
  1944. napi_disable(&hw->napi);
  1945. netif_tx_disable(dev);
  1946. synchronize_irq(hw->pdev->irq);
  1947. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1948. sky2_set_tx_stfwd(hw, port);
  1949. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1950. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1951. sky2_rx_stop(sky2);
  1952. sky2_rx_clean(sky2);
  1953. dev->mtu = new_mtu;
  1954. netdev_update_features(dev);
  1955. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
  1956. if (sky2->speed > SPEED_100)
  1957. mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  1958. else
  1959. mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  1960. if (dev->mtu > ETH_DATA_LEN)
  1961. mode |= GM_SMOD_JUMBO_ENA;
  1962. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1963. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1964. err = sky2_alloc_rx_skbs(sky2);
  1965. if (!err)
  1966. sky2_rx_start(sky2);
  1967. else
  1968. sky2_rx_clean(sky2);
  1969. sky2_write32(hw, B0_IMSK, imask);
  1970. sky2_read32(hw, B0_Y2_SP_LISR);
  1971. napi_enable(&hw->napi);
  1972. if (err)
  1973. dev_close(dev);
  1974. else {
  1975. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1976. netif_wake_queue(dev);
  1977. }
  1978. return err;
  1979. }
  1980. static inline bool needs_copy(const struct rx_ring_info *re,
  1981. unsigned length)
  1982. {
  1983. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  1984. /* Some architectures need the IP header to be aligned */
  1985. if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
  1986. return true;
  1987. #endif
  1988. return length < copybreak;
  1989. }
  1990. /* For small just reuse existing skb for next receive */
  1991. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1992. const struct rx_ring_info *re,
  1993. unsigned length)
  1994. {
  1995. struct sk_buff *skb;
  1996. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1997. if (likely(skb)) {
  1998. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1999. length, PCI_DMA_FROMDEVICE);
  2000. skb_copy_from_linear_data(re->skb, skb->data, length);
  2001. skb->ip_summed = re->skb->ip_summed;
  2002. skb->csum = re->skb->csum;
  2003. skb_copy_hash(skb, re->skb);
  2004. skb->vlan_proto = re->skb->vlan_proto;
  2005. skb->vlan_tci = re->skb->vlan_tci;
  2006. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  2007. length, PCI_DMA_FROMDEVICE);
  2008. re->skb->vlan_proto = 0;
  2009. re->skb->vlan_tci = 0;
  2010. skb_clear_hash(re->skb);
  2011. re->skb->ip_summed = CHECKSUM_NONE;
  2012. skb_put(skb, length);
  2013. }
  2014. return skb;
  2015. }
  2016. /* Adjust length of skb with fragments to match received data */
  2017. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  2018. unsigned int length)
  2019. {
  2020. int i, num_frags;
  2021. unsigned int size;
  2022. /* put header into skb */
  2023. size = min(length, hdr_space);
  2024. skb->tail += size;
  2025. skb->len += size;
  2026. length -= size;
  2027. num_frags = skb_shinfo(skb)->nr_frags;
  2028. for (i = 0; i < num_frags; i++) {
  2029. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2030. if (length == 0) {
  2031. /* don't need this page */
  2032. __skb_frag_unref(frag);
  2033. --skb_shinfo(skb)->nr_frags;
  2034. } else {
  2035. size = min(length, (unsigned) PAGE_SIZE);
  2036. skb_frag_size_set(frag, size);
  2037. skb->data_len += size;
  2038. skb->truesize += PAGE_SIZE;
  2039. skb->len += size;
  2040. length -= size;
  2041. }
  2042. }
  2043. }
  2044. /* Normal packet - take skb from ring element and put in a new one */
  2045. static struct sk_buff *receive_new(struct sky2_port *sky2,
  2046. struct rx_ring_info *re,
  2047. unsigned int length)
  2048. {
  2049. struct sk_buff *skb;
  2050. struct rx_ring_info nre;
  2051. unsigned hdr_space = sky2->rx_data_size;
  2052. nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
  2053. if (unlikely(!nre.skb))
  2054. goto nobuf;
  2055. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  2056. goto nomap;
  2057. skb = re->skb;
  2058. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  2059. prefetch(skb->data);
  2060. *re = nre;
  2061. if (skb_shinfo(skb)->nr_frags)
  2062. skb_put_frags(skb, hdr_space, length);
  2063. else
  2064. skb_put(skb, length);
  2065. return skb;
  2066. nomap:
  2067. dev_kfree_skb(nre.skb);
  2068. nobuf:
  2069. return NULL;
  2070. }
  2071. /*
  2072. * Receive one packet.
  2073. * For larger packets, get new buffer.
  2074. */
  2075. static struct sk_buff *sky2_receive(struct net_device *dev,
  2076. u16 length, u32 status)
  2077. {
  2078. struct sky2_port *sky2 = netdev_priv(dev);
  2079. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  2080. struct sk_buff *skb = NULL;
  2081. u16 count = (status & GMR_FS_LEN) >> 16;
  2082. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  2083. "rx slot %u status 0x%x len %d\n",
  2084. sky2->rx_next, status, length);
  2085. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  2086. prefetch(sky2->rx_ring + sky2->rx_next);
  2087. if (skb_vlan_tag_present(re->skb))
  2088. count -= VLAN_HLEN; /* Account for vlan tag */
  2089. /* This chip has hardware problems that generates bogus status.
  2090. * So do only marginal checking and expect higher level protocols
  2091. * to handle crap frames.
  2092. */
  2093. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  2094. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  2095. length != count)
  2096. goto okay;
  2097. if (status & GMR_FS_ANY_ERR)
  2098. goto error;
  2099. if (!(status & GMR_FS_RX_OK))
  2100. goto resubmit;
  2101. /* if length reported by DMA does not match PHY, packet was truncated */
  2102. if (length != count)
  2103. goto error;
  2104. okay:
  2105. if (needs_copy(re, length))
  2106. skb = receive_copy(sky2, re, length);
  2107. else
  2108. skb = receive_new(sky2, re, length);
  2109. dev->stats.rx_dropped += (skb == NULL);
  2110. resubmit:
  2111. sky2_rx_submit(sky2, re);
  2112. return skb;
  2113. error:
  2114. ++dev->stats.rx_errors;
  2115. if (net_ratelimit())
  2116. netif_info(sky2, rx_err, dev,
  2117. "rx error, status 0x%x length %d\n", status, length);
  2118. goto resubmit;
  2119. }
  2120. /* Transmit complete */
  2121. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2122. {
  2123. struct sky2_port *sky2 = netdev_priv(dev);
  2124. if (netif_running(dev)) {
  2125. sky2_tx_complete(sky2, last);
  2126. /* Wake unless it's detached, and called e.g. from sky2_close() */
  2127. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2128. netif_wake_queue(dev);
  2129. }
  2130. }
  2131. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2132. struct sk_buff *skb)
  2133. {
  2134. if (skb->ip_summed == CHECKSUM_NONE)
  2135. netif_receive_skb(skb);
  2136. else
  2137. napi_gro_receive(&sky2->hw->napi, skb);
  2138. }
  2139. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2140. unsigned packets, unsigned bytes)
  2141. {
  2142. struct net_device *dev = hw->dev[port];
  2143. struct sky2_port *sky2 = netdev_priv(dev);
  2144. if (packets == 0)
  2145. return;
  2146. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2147. sky2->rx_stats.packets += packets;
  2148. sky2->rx_stats.bytes += bytes;
  2149. u64_stats_update_end(&sky2->rx_stats.syncp);
  2150. sky2->last_rx = jiffies;
  2151. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2152. }
  2153. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2154. {
  2155. /* If this happens then driver assuming wrong format for chip type */
  2156. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2157. /* Both checksum counters are programmed to start at
  2158. * the same offset, so unless there is a problem they
  2159. * should match. This failure is an early indication that
  2160. * hardware receive checksumming won't work.
  2161. */
  2162. if (likely((u16)(status >> 16) == (u16)status)) {
  2163. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2164. skb->ip_summed = CHECKSUM_COMPLETE;
  2165. skb->csum = le16_to_cpu(status);
  2166. } else {
  2167. dev_notice(&sky2->hw->pdev->dev,
  2168. "%s: receive checksum problem (status = %#x)\n",
  2169. sky2->netdev->name, status);
  2170. /* Disable checksum offload
  2171. * It will be reenabled on next ndo_set_features, but if it's
  2172. * really broken, will get disabled again
  2173. */
  2174. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2175. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2176. BMU_DIS_RX_CHKSUM);
  2177. }
  2178. }
  2179. static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
  2180. {
  2181. struct sk_buff *skb;
  2182. skb = sky2->rx_ring[sky2->rx_next].skb;
  2183. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
  2184. }
  2185. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2186. {
  2187. struct sk_buff *skb;
  2188. skb = sky2->rx_ring[sky2->rx_next].skb;
  2189. skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
  2190. }
  2191. /* Process status response ring */
  2192. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2193. {
  2194. int work_done = 0;
  2195. unsigned int total_bytes[2] = { 0 };
  2196. unsigned int total_packets[2] = { 0 };
  2197. if (to_do <= 0)
  2198. return work_done;
  2199. rmb();
  2200. do {
  2201. struct sky2_port *sky2;
  2202. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2203. unsigned port;
  2204. struct net_device *dev;
  2205. struct sk_buff *skb;
  2206. u32 status;
  2207. u16 length;
  2208. u8 opcode = le->opcode;
  2209. if (!(opcode & HW_OWNER))
  2210. break;
  2211. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2212. port = le->css & CSS_LINK_BIT;
  2213. dev = hw->dev[port];
  2214. sky2 = netdev_priv(dev);
  2215. length = le16_to_cpu(le->length);
  2216. status = le32_to_cpu(le->status);
  2217. le->opcode = 0;
  2218. switch (opcode & ~HW_OWNER) {
  2219. case OP_RXSTAT:
  2220. total_packets[port]++;
  2221. total_bytes[port] += length;
  2222. skb = sky2_receive(dev, length, status);
  2223. if (!skb)
  2224. break;
  2225. /* This chip reports checksum status differently */
  2226. if (hw->flags & SKY2_HW_NEW_LE) {
  2227. if ((dev->features & NETIF_F_RXCSUM) &&
  2228. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2229. (le->css & CSS_TCPUDPCSOK))
  2230. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2231. else
  2232. skb->ip_summed = CHECKSUM_NONE;
  2233. }
  2234. skb->protocol = eth_type_trans(skb, dev);
  2235. sky2_skb_rx(sky2, skb);
  2236. /* Stop after net poll weight */
  2237. if (++work_done >= to_do)
  2238. goto exit_loop;
  2239. break;
  2240. case OP_RXVLAN:
  2241. sky2_rx_tag(sky2, length);
  2242. break;
  2243. case OP_RXCHKSVLAN:
  2244. sky2_rx_tag(sky2, length);
  2245. /* fall through */
  2246. case OP_RXCHKS:
  2247. if (likely(dev->features & NETIF_F_RXCSUM))
  2248. sky2_rx_checksum(sky2, status);
  2249. break;
  2250. case OP_RSS_HASH:
  2251. sky2_rx_hash(sky2, status);
  2252. break;
  2253. case OP_TXINDEXLE:
  2254. /* TX index reports status for both ports */
  2255. sky2_tx_done(hw->dev[0], status & 0xfff);
  2256. if (hw->dev[1])
  2257. sky2_tx_done(hw->dev[1],
  2258. ((status >> 24) & 0xff)
  2259. | (u16)(length & 0xf) << 8);
  2260. break;
  2261. default:
  2262. if (net_ratelimit())
  2263. pr_warn("unknown status opcode 0x%x\n", opcode);
  2264. }
  2265. } while (hw->st_idx != idx);
  2266. /* Fully processed status ring so clear irq */
  2267. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2268. exit_loop:
  2269. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2270. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2271. return work_done;
  2272. }
  2273. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2274. {
  2275. struct net_device *dev = hw->dev[port];
  2276. if (net_ratelimit())
  2277. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2278. if (status & Y2_IS_PAR_RD1) {
  2279. if (net_ratelimit())
  2280. netdev_err(dev, "ram data read parity error\n");
  2281. /* Clear IRQ */
  2282. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2283. }
  2284. if (status & Y2_IS_PAR_WR1) {
  2285. if (net_ratelimit())
  2286. netdev_err(dev, "ram data write parity error\n");
  2287. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2288. }
  2289. if (status & Y2_IS_PAR_MAC1) {
  2290. if (net_ratelimit())
  2291. netdev_err(dev, "MAC parity error\n");
  2292. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2293. }
  2294. if (status & Y2_IS_PAR_RX1) {
  2295. if (net_ratelimit())
  2296. netdev_err(dev, "RX parity error\n");
  2297. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2298. }
  2299. if (status & Y2_IS_TCP_TXA1) {
  2300. if (net_ratelimit())
  2301. netdev_err(dev, "TCP segmentation error\n");
  2302. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2303. }
  2304. }
  2305. static void sky2_hw_intr(struct sky2_hw *hw)
  2306. {
  2307. struct pci_dev *pdev = hw->pdev;
  2308. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2309. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2310. status &= hwmsk;
  2311. if (status & Y2_IS_TIST_OV)
  2312. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2313. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2314. u16 pci_err;
  2315. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2316. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2317. if (net_ratelimit())
  2318. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2319. pci_err);
  2320. sky2_pci_write16(hw, PCI_STATUS,
  2321. pci_err | PCI_STATUS_ERROR_BITS);
  2322. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2323. }
  2324. if (status & Y2_IS_PCI_EXP) {
  2325. /* PCI-Express uncorrectable Error occurred */
  2326. u32 err;
  2327. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2328. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2329. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2330. 0xfffffffful);
  2331. if (net_ratelimit())
  2332. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2333. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2334. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2335. }
  2336. if (status & Y2_HWE_L1_MASK)
  2337. sky2_hw_error(hw, 0, status);
  2338. status >>= 8;
  2339. if (status & Y2_HWE_L1_MASK)
  2340. sky2_hw_error(hw, 1, status);
  2341. }
  2342. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2343. {
  2344. struct net_device *dev = hw->dev[port];
  2345. struct sky2_port *sky2 = netdev_priv(dev);
  2346. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2347. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2348. if (status & GM_IS_RX_CO_OV)
  2349. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2350. if (status & GM_IS_TX_CO_OV)
  2351. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2352. if (status & GM_IS_RX_FF_OR) {
  2353. ++dev->stats.rx_fifo_errors;
  2354. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2355. }
  2356. if (status & GM_IS_TX_FF_UR) {
  2357. ++dev->stats.tx_fifo_errors;
  2358. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2359. }
  2360. }
  2361. /* This should never happen it is a bug. */
  2362. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2363. {
  2364. struct net_device *dev = hw->dev[port];
  2365. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2366. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2367. dev->name, (unsigned) q, (unsigned) idx,
  2368. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2369. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2370. }
  2371. static int sky2_rx_hung(struct net_device *dev)
  2372. {
  2373. struct sky2_port *sky2 = netdev_priv(dev);
  2374. struct sky2_hw *hw = sky2->hw;
  2375. unsigned port = sky2->port;
  2376. unsigned rxq = rxqaddr[port];
  2377. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2378. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2379. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2380. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2381. /* If idle and MAC or PCI is stuck */
  2382. if (sky2->check.last == sky2->last_rx &&
  2383. ((mac_rp == sky2->check.mac_rp &&
  2384. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2385. /* Check if the PCI RX hang */
  2386. (fifo_rp == sky2->check.fifo_rp &&
  2387. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2388. netdev_printk(KERN_DEBUG, dev,
  2389. "hung mac %d:%d fifo %d (%d:%d)\n",
  2390. mac_lev, mac_rp, fifo_lev,
  2391. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2392. return 1;
  2393. } else {
  2394. sky2->check.last = sky2->last_rx;
  2395. sky2->check.mac_rp = mac_rp;
  2396. sky2->check.mac_lev = mac_lev;
  2397. sky2->check.fifo_rp = fifo_rp;
  2398. sky2->check.fifo_lev = fifo_lev;
  2399. return 0;
  2400. }
  2401. }
  2402. static void sky2_watchdog(struct timer_list *t)
  2403. {
  2404. struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
  2405. /* Check for lost IRQ once a second */
  2406. if (sky2_read32(hw, B0_ISRC)) {
  2407. napi_schedule(&hw->napi);
  2408. } else {
  2409. int i, active = 0;
  2410. for (i = 0; i < hw->ports; i++) {
  2411. struct net_device *dev = hw->dev[i];
  2412. if (!netif_running(dev))
  2413. continue;
  2414. ++active;
  2415. /* For chips with Rx FIFO, check if stuck */
  2416. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2417. sky2_rx_hung(dev)) {
  2418. netdev_info(dev, "receiver hang detected\n");
  2419. schedule_work(&hw->restart_work);
  2420. return;
  2421. }
  2422. }
  2423. if (active == 0)
  2424. return;
  2425. }
  2426. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2427. }
  2428. /* Hardware/software error handling */
  2429. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2430. {
  2431. if (net_ratelimit())
  2432. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2433. if (status & Y2_IS_HW_ERR)
  2434. sky2_hw_intr(hw);
  2435. if (status & Y2_IS_IRQ_MAC1)
  2436. sky2_mac_intr(hw, 0);
  2437. if (status & Y2_IS_IRQ_MAC2)
  2438. sky2_mac_intr(hw, 1);
  2439. if (status & Y2_IS_CHK_RX1)
  2440. sky2_le_error(hw, 0, Q_R1);
  2441. if (status & Y2_IS_CHK_RX2)
  2442. sky2_le_error(hw, 1, Q_R2);
  2443. if (status & Y2_IS_CHK_TXA1)
  2444. sky2_le_error(hw, 0, Q_XA1);
  2445. if (status & Y2_IS_CHK_TXA2)
  2446. sky2_le_error(hw, 1, Q_XA2);
  2447. }
  2448. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2449. {
  2450. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2451. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2452. int work_done = 0;
  2453. u16 idx;
  2454. if (unlikely(status & Y2_IS_ERROR))
  2455. sky2_err_intr(hw, status);
  2456. if (status & Y2_IS_IRQ_PHY1)
  2457. sky2_phy_intr(hw, 0);
  2458. if (status & Y2_IS_IRQ_PHY2)
  2459. sky2_phy_intr(hw, 1);
  2460. if (status & Y2_IS_PHY_QLNK)
  2461. sky2_qlink_intr(hw);
  2462. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2463. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2464. if (work_done >= work_limit)
  2465. goto done;
  2466. }
  2467. napi_complete_done(napi, work_done);
  2468. sky2_read32(hw, B0_Y2_SP_LISR);
  2469. done:
  2470. return work_done;
  2471. }
  2472. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2473. {
  2474. struct sky2_hw *hw = dev_id;
  2475. u32 status;
  2476. /* Reading this mask interrupts as side effect */
  2477. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2478. if (status == 0 || status == ~0) {
  2479. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2480. return IRQ_NONE;
  2481. }
  2482. prefetch(&hw->st_le[hw->st_idx]);
  2483. napi_schedule(&hw->napi);
  2484. return IRQ_HANDLED;
  2485. }
  2486. #ifdef CONFIG_NET_POLL_CONTROLLER
  2487. static void sky2_netpoll(struct net_device *dev)
  2488. {
  2489. struct sky2_port *sky2 = netdev_priv(dev);
  2490. napi_schedule(&sky2->hw->napi);
  2491. }
  2492. #endif
  2493. /* Chip internal frequency for clock calculations */
  2494. static u32 sky2_mhz(const struct sky2_hw *hw)
  2495. {
  2496. switch (hw->chip_id) {
  2497. case CHIP_ID_YUKON_EC:
  2498. case CHIP_ID_YUKON_EC_U:
  2499. case CHIP_ID_YUKON_EX:
  2500. case CHIP_ID_YUKON_SUPR:
  2501. case CHIP_ID_YUKON_UL_2:
  2502. case CHIP_ID_YUKON_OPT:
  2503. case CHIP_ID_YUKON_PRM:
  2504. case CHIP_ID_YUKON_OP_2:
  2505. return 125;
  2506. case CHIP_ID_YUKON_FE:
  2507. return 100;
  2508. case CHIP_ID_YUKON_FE_P:
  2509. return 50;
  2510. case CHIP_ID_YUKON_XL:
  2511. return 156;
  2512. default:
  2513. BUG();
  2514. }
  2515. }
  2516. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2517. {
  2518. return sky2_mhz(hw) * us;
  2519. }
  2520. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2521. {
  2522. return clk / sky2_mhz(hw);
  2523. }
  2524. static int sky2_init(struct sky2_hw *hw)
  2525. {
  2526. u8 t8;
  2527. /* Enable all clocks and check for bad PCI access */
  2528. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2529. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2530. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2531. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2532. switch (hw->chip_id) {
  2533. case CHIP_ID_YUKON_XL:
  2534. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2535. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2536. hw->flags |= SKY2_HW_RSS_BROKEN;
  2537. break;
  2538. case CHIP_ID_YUKON_EC_U:
  2539. hw->flags = SKY2_HW_GIGABIT
  2540. | SKY2_HW_NEWER_PHY
  2541. | SKY2_HW_ADV_POWER_CTL;
  2542. break;
  2543. case CHIP_ID_YUKON_EX:
  2544. hw->flags = SKY2_HW_GIGABIT
  2545. | SKY2_HW_NEWER_PHY
  2546. | SKY2_HW_NEW_LE
  2547. | SKY2_HW_ADV_POWER_CTL
  2548. | SKY2_HW_RSS_CHKSUM;
  2549. /* New transmit checksum */
  2550. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2551. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2552. break;
  2553. case CHIP_ID_YUKON_EC:
  2554. /* This rev is really old, and requires untested workarounds */
  2555. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2556. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2557. return -EOPNOTSUPP;
  2558. }
  2559. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2560. break;
  2561. case CHIP_ID_YUKON_FE:
  2562. hw->flags = SKY2_HW_RSS_BROKEN;
  2563. break;
  2564. case CHIP_ID_YUKON_FE_P:
  2565. hw->flags = SKY2_HW_NEWER_PHY
  2566. | SKY2_HW_NEW_LE
  2567. | SKY2_HW_AUTO_TX_SUM
  2568. | SKY2_HW_ADV_POWER_CTL;
  2569. /* The workaround for status conflicts VLAN tag detection. */
  2570. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2571. hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
  2572. break;
  2573. case CHIP_ID_YUKON_SUPR:
  2574. hw->flags = SKY2_HW_GIGABIT
  2575. | SKY2_HW_NEWER_PHY
  2576. | SKY2_HW_NEW_LE
  2577. | SKY2_HW_AUTO_TX_SUM
  2578. | SKY2_HW_ADV_POWER_CTL;
  2579. if (hw->chip_rev == CHIP_REV_YU_SU_A0)
  2580. hw->flags |= SKY2_HW_RSS_CHKSUM;
  2581. break;
  2582. case CHIP_ID_YUKON_UL_2:
  2583. hw->flags = SKY2_HW_GIGABIT
  2584. | SKY2_HW_ADV_POWER_CTL;
  2585. break;
  2586. case CHIP_ID_YUKON_OPT:
  2587. case CHIP_ID_YUKON_PRM:
  2588. case CHIP_ID_YUKON_OP_2:
  2589. hw->flags = SKY2_HW_GIGABIT
  2590. | SKY2_HW_NEW_LE
  2591. | SKY2_HW_ADV_POWER_CTL;
  2592. break;
  2593. default:
  2594. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2595. hw->chip_id);
  2596. return -EOPNOTSUPP;
  2597. }
  2598. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2599. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2600. hw->flags |= SKY2_HW_FIBRE_PHY;
  2601. hw->ports = 1;
  2602. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2603. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2604. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2605. ++hw->ports;
  2606. }
  2607. if (sky2_read8(hw, B2_E_0))
  2608. hw->flags |= SKY2_HW_RAM_BUFFER;
  2609. return 0;
  2610. }
  2611. static void sky2_reset(struct sky2_hw *hw)
  2612. {
  2613. struct pci_dev *pdev = hw->pdev;
  2614. u16 status;
  2615. int i;
  2616. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2617. /* disable ASF */
  2618. if (hw->chip_id == CHIP_ID_YUKON_EX
  2619. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2620. sky2_write32(hw, CPU_WDOG, 0);
  2621. status = sky2_read16(hw, HCU_CCSR);
  2622. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2623. HCU_CCSR_UC_STATE_MSK);
  2624. /*
  2625. * CPU clock divider shouldn't be used because
  2626. * - ASF firmware may malfunction
  2627. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2628. */
  2629. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2630. sky2_write16(hw, HCU_CCSR, status);
  2631. sky2_write32(hw, CPU_WDOG, 0);
  2632. } else
  2633. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2634. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2635. /* do a SW reset */
  2636. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2637. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2638. /* allow writes to PCI config */
  2639. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2640. /* clear PCI errors, if any */
  2641. status = sky2_pci_read16(hw, PCI_STATUS);
  2642. status |= PCI_STATUS_ERROR_BITS;
  2643. sky2_pci_write16(hw, PCI_STATUS, status);
  2644. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2645. if (pci_is_pcie(pdev)) {
  2646. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2647. 0xfffffffful);
  2648. /* If error bit is stuck on ignore it */
  2649. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2650. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2651. else
  2652. hwe_mask |= Y2_IS_PCI_EXP;
  2653. }
  2654. sky2_power_on(hw);
  2655. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2656. for (i = 0; i < hw->ports; i++) {
  2657. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2658. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2659. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2660. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2661. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2662. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2663. | GMC_BYP_RETR_ON);
  2664. }
  2665. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2666. /* enable MACSec clock gating */
  2667. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2668. }
  2669. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  2670. hw->chip_id == CHIP_ID_YUKON_PRM ||
  2671. hw->chip_id == CHIP_ID_YUKON_OP_2) {
  2672. u16 reg;
  2673. if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  2674. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2675. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2676. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2677. reg = 10;
  2678. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2679. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2680. } else {
  2681. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2682. reg = 3;
  2683. }
  2684. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2685. reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
  2686. /* reset PHY Link Detect */
  2687. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2688. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2689. /* check if PSMv2 was running before */
  2690. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2691. if (reg & PCI_EXP_LNKCTL_ASPMC)
  2692. /* restore the PCIe Link Control register */
  2693. sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
  2694. reg);
  2695. if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  2696. hw->chip_rev == CHIP_REV_YU_PRM_A0) {
  2697. /* change PHY Interrupt polarity to low active */
  2698. reg = sky2_read16(hw, GPHY_CTRL);
  2699. sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
  2700. /* adapt HW for low active PHY Interrupt */
  2701. reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
  2702. sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
  2703. }
  2704. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2705. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2706. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2707. }
  2708. /* Clear I2C IRQ noise */
  2709. sky2_write32(hw, B2_I2C_IRQ, 1);
  2710. /* turn off hardware timer (unused) */
  2711. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2712. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2713. /* Turn off descriptor polling */
  2714. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2715. /* Turn off receive timestamp */
  2716. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2717. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2718. /* enable the Tx Arbiters */
  2719. for (i = 0; i < hw->ports; i++)
  2720. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2721. /* Initialize ram interface */
  2722. for (i = 0; i < hw->ports; i++) {
  2723. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2724. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2725. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2726. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2727. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2728. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2729. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2730. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2731. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2732. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2733. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2734. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2735. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2736. }
  2737. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2738. for (i = 0; i < hw->ports; i++)
  2739. sky2_gmac_reset(hw, i);
  2740. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2741. hw->st_idx = 0;
  2742. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2743. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2744. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2745. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2746. /* Set the list last index */
  2747. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2748. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2749. sky2_write8(hw, STAT_FIFO_WM, 16);
  2750. /* set Status-FIFO ISR watermark */
  2751. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2752. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2753. else
  2754. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2755. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2756. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2757. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2758. /* enable status unit */
  2759. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2760. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2761. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2762. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2763. }
  2764. /* Take device down (offline).
  2765. * Equivalent to doing dev_stop() but this does not
  2766. * inform upper layers of the transition.
  2767. */
  2768. static void sky2_detach(struct net_device *dev)
  2769. {
  2770. if (netif_running(dev)) {
  2771. netif_tx_lock(dev);
  2772. netif_device_detach(dev); /* stop txq */
  2773. netif_tx_unlock(dev);
  2774. sky2_close(dev);
  2775. }
  2776. }
  2777. /* Bring device back after doing sky2_detach */
  2778. static int sky2_reattach(struct net_device *dev)
  2779. {
  2780. int err = 0;
  2781. if (netif_running(dev)) {
  2782. err = sky2_open(dev);
  2783. if (err) {
  2784. netdev_info(dev, "could not restart %d\n", err);
  2785. dev_close(dev);
  2786. } else {
  2787. netif_device_attach(dev);
  2788. sky2_set_multicast(dev);
  2789. }
  2790. }
  2791. return err;
  2792. }
  2793. static void sky2_all_down(struct sky2_hw *hw)
  2794. {
  2795. int i;
  2796. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2797. sky2_write32(hw, B0_IMSK, 0);
  2798. sky2_read32(hw, B0_IMSK);
  2799. synchronize_irq(hw->pdev->irq);
  2800. napi_disable(&hw->napi);
  2801. }
  2802. for (i = 0; i < hw->ports; i++) {
  2803. struct net_device *dev = hw->dev[i];
  2804. struct sky2_port *sky2 = netdev_priv(dev);
  2805. if (!netif_running(dev))
  2806. continue;
  2807. netif_carrier_off(dev);
  2808. netif_tx_disable(dev);
  2809. sky2_hw_down(sky2);
  2810. }
  2811. }
  2812. static void sky2_all_up(struct sky2_hw *hw)
  2813. {
  2814. u32 imask = Y2_IS_BASE;
  2815. int i;
  2816. for (i = 0; i < hw->ports; i++) {
  2817. struct net_device *dev = hw->dev[i];
  2818. struct sky2_port *sky2 = netdev_priv(dev);
  2819. if (!netif_running(dev))
  2820. continue;
  2821. sky2_hw_up(sky2);
  2822. sky2_set_multicast(dev);
  2823. imask |= portirq_msk[i];
  2824. netif_wake_queue(dev);
  2825. }
  2826. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2827. sky2_write32(hw, B0_IMSK, imask);
  2828. sky2_read32(hw, B0_IMSK);
  2829. sky2_read32(hw, B0_Y2_SP_LISR);
  2830. napi_enable(&hw->napi);
  2831. }
  2832. }
  2833. static void sky2_restart(struct work_struct *work)
  2834. {
  2835. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2836. rtnl_lock();
  2837. sky2_all_down(hw);
  2838. sky2_reset(hw);
  2839. sky2_all_up(hw);
  2840. rtnl_unlock();
  2841. }
  2842. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2843. {
  2844. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2845. }
  2846. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2847. {
  2848. const struct sky2_port *sky2 = netdev_priv(dev);
  2849. wol->supported = sky2_wol_supported(sky2->hw);
  2850. wol->wolopts = sky2->wol;
  2851. }
  2852. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2853. {
  2854. struct sky2_port *sky2 = netdev_priv(dev);
  2855. struct sky2_hw *hw = sky2->hw;
  2856. bool enable_wakeup = false;
  2857. int i;
  2858. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2859. !device_can_wakeup(&hw->pdev->dev))
  2860. return -EOPNOTSUPP;
  2861. sky2->wol = wol->wolopts;
  2862. for (i = 0; i < hw->ports; i++) {
  2863. struct net_device *dev = hw->dev[i];
  2864. struct sky2_port *sky2 = netdev_priv(dev);
  2865. if (sky2->wol)
  2866. enable_wakeup = true;
  2867. }
  2868. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2869. return 0;
  2870. }
  2871. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2872. {
  2873. if (sky2_is_copper(hw)) {
  2874. u32 modes = SUPPORTED_10baseT_Half
  2875. | SUPPORTED_10baseT_Full
  2876. | SUPPORTED_100baseT_Half
  2877. | SUPPORTED_100baseT_Full;
  2878. if (hw->flags & SKY2_HW_GIGABIT)
  2879. modes |= SUPPORTED_1000baseT_Half
  2880. | SUPPORTED_1000baseT_Full;
  2881. return modes;
  2882. } else
  2883. return SUPPORTED_1000baseT_Half
  2884. | SUPPORTED_1000baseT_Full;
  2885. }
  2886. static int sky2_get_link_ksettings(struct net_device *dev,
  2887. struct ethtool_link_ksettings *cmd)
  2888. {
  2889. struct sky2_port *sky2 = netdev_priv(dev);
  2890. struct sky2_hw *hw = sky2->hw;
  2891. u32 supported, advertising;
  2892. supported = sky2_supported_modes(hw);
  2893. cmd->base.phy_address = PHY_ADDR_MARV;
  2894. if (sky2_is_copper(hw)) {
  2895. cmd->base.port = PORT_TP;
  2896. cmd->base.speed = sky2->speed;
  2897. supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2898. } else {
  2899. cmd->base.speed = SPEED_1000;
  2900. cmd->base.port = PORT_FIBRE;
  2901. supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2902. }
  2903. advertising = sky2->advertising;
  2904. cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2905. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2906. cmd->base.duplex = sky2->duplex;
  2907. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  2908. supported);
  2909. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  2910. advertising);
  2911. return 0;
  2912. }
  2913. static int sky2_set_link_ksettings(struct net_device *dev,
  2914. const struct ethtool_link_ksettings *cmd)
  2915. {
  2916. struct sky2_port *sky2 = netdev_priv(dev);
  2917. const struct sky2_hw *hw = sky2->hw;
  2918. u32 supported = sky2_supported_modes(hw);
  2919. u32 new_advertising;
  2920. ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
  2921. cmd->link_modes.advertising);
  2922. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  2923. if (new_advertising & ~supported)
  2924. return -EINVAL;
  2925. if (sky2_is_copper(hw))
  2926. sky2->advertising = new_advertising |
  2927. ADVERTISED_TP |
  2928. ADVERTISED_Autoneg;
  2929. else
  2930. sky2->advertising = new_advertising |
  2931. ADVERTISED_FIBRE |
  2932. ADVERTISED_Autoneg;
  2933. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2934. sky2->duplex = -1;
  2935. sky2->speed = -1;
  2936. } else {
  2937. u32 setting;
  2938. u32 speed = cmd->base.speed;
  2939. switch (speed) {
  2940. case SPEED_1000:
  2941. if (cmd->base.duplex == DUPLEX_FULL)
  2942. setting = SUPPORTED_1000baseT_Full;
  2943. else if (cmd->base.duplex == DUPLEX_HALF)
  2944. setting = SUPPORTED_1000baseT_Half;
  2945. else
  2946. return -EINVAL;
  2947. break;
  2948. case SPEED_100:
  2949. if (cmd->base.duplex == DUPLEX_FULL)
  2950. setting = SUPPORTED_100baseT_Full;
  2951. else if (cmd->base.duplex == DUPLEX_HALF)
  2952. setting = SUPPORTED_100baseT_Half;
  2953. else
  2954. return -EINVAL;
  2955. break;
  2956. case SPEED_10:
  2957. if (cmd->base.duplex == DUPLEX_FULL)
  2958. setting = SUPPORTED_10baseT_Full;
  2959. else if (cmd->base.duplex == DUPLEX_HALF)
  2960. setting = SUPPORTED_10baseT_Half;
  2961. else
  2962. return -EINVAL;
  2963. break;
  2964. default:
  2965. return -EINVAL;
  2966. }
  2967. if ((setting & supported) == 0)
  2968. return -EINVAL;
  2969. sky2->speed = speed;
  2970. sky2->duplex = cmd->base.duplex;
  2971. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2972. }
  2973. if (netif_running(dev)) {
  2974. sky2_phy_reinit(sky2);
  2975. sky2_set_multicast(dev);
  2976. }
  2977. return 0;
  2978. }
  2979. static void sky2_get_drvinfo(struct net_device *dev,
  2980. struct ethtool_drvinfo *info)
  2981. {
  2982. struct sky2_port *sky2 = netdev_priv(dev);
  2983. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  2984. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  2985. strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
  2986. sizeof(info->bus_info));
  2987. }
  2988. static const struct sky2_stat {
  2989. char name[ETH_GSTRING_LEN];
  2990. u16 offset;
  2991. } sky2_stats[] = {
  2992. { "tx_bytes", GM_TXO_OK_HI },
  2993. { "rx_bytes", GM_RXO_OK_HI },
  2994. { "tx_broadcast", GM_TXF_BC_OK },
  2995. { "rx_broadcast", GM_RXF_BC_OK },
  2996. { "tx_multicast", GM_TXF_MC_OK },
  2997. { "rx_multicast", GM_RXF_MC_OK },
  2998. { "tx_unicast", GM_TXF_UC_OK },
  2999. { "rx_unicast", GM_RXF_UC_OK },
  3000. { "tx_mac_pause", GM_TXF_MPAUSE },
  3001. { "rx_mac_pause", GM_RXF_MPAUSE },
  3002. { "collisions", GM_TXF_COL },
  3003. { "late_collision",GM_TXF_LAT_COL },
  3004. { "aborted", GM_TXF_ABO_COL },
  3005. { "single_collisions", GM_TXF_SNG_COL },
  3006. { "multi_collisions", GM_TXF_MUL_COL },
  3007. { "rx_short", GM_RXF_SHT },
  3008. { "rx_runt", GM_RXE_FRAG },
  3009. { "rx_64_byte_packets", GM_RXF_64B },
  3010. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  3011. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  3012. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  3013. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  3014. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  3015. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  3016. { "rx_too_long", GM_RXF_LNG_ERR },
  3017. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  3018. { "rx_jabber", GM_RXF_JAB_PKT },
  3019. { "rx_fcs_error", GM_RXF_FCS_ERR },
  3020. { "tx_64_byte_packets", GM_TXF_64B },
  3021. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  3022. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  3023. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  3024. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  3025. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  3026. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  3027. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  3028. };
  3029. static u32 sky2_get_msglevel(struct net_device *netdev)
  3030. {
  3031. struct sky2_port *sky2 = netdev_priv(netdev);
  3032. return sky2->msg_enable;
  3033. }
  3034. static int sky2_nway_reset(struct net_device *dev)
  3035. {
  3036. struct sky2_port *sky2 = netdev_priv(dev);
  3037. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  3038. return -EINVAL;
  3039. sky2_phy_reinit(sky2);
  3040. sky2_set_multicast(dev);
  3041. return 0;
  3042. }
  3043. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  3044. {
  3045. struct sky2_hw *hw = sky2->hw;
  3046. unsigned port = sky2->port;
  3047. int i;
  3048. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  3049. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  3050. for (i = 2; i < count; i++)
  3051. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  3052. }
  3053. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  3054. {
  3055. struct sky2_port *sky2 = netdev_priv(netdev);
  3056. sky2->msg_enable = value;
  3057. }
  3058. static int sky2_get_sset_count(struct net_device *dev, int sset)
  3059. {
  3060. switch (sset) {
  3061. case ETH_SS_STATS:
  3062. return ARRAY_SIZE(sky2_stats);
  3063. default:
  3064. return -EOPNOTSUPP;
  3065. }
  3066. }
  3067. static void sky2_get_ethtool_stats(struct net_device *dev,
  3068. struct ethtool_stats *stats, u64 * data)
  3069. {
  3070. struct sky2_port *sky2 = netdev_priv(dev);
  3071. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  3072. }
  3073. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  3074. {
  3075. int i;
  3076. switch (stringset) {
  3077. case ETH_SS_STATS:
  3078. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  3079. memcpy(data + i * ETH_GSTRING_LEN,
  3080. sky2_stats[i].name, ETH_GSTRING_LEN);
  3081. break;
  3082. }
  3083. }
  3084. static int sky2_set_mac_address(struct net_device *dev, void *p)
  3085. {
  3086. struct sky2_port *sky2 = netdev_priv(dev);
  3087. struct sky2_hw *hw = sky2->hw;
  3088. unsigned port = sky2->port;
  3089. const struct sockaddr *addr = p;
  3090. if (!is_valid_ether_addr(addr->sa_data))
  3091. return -EADDRNOTAVAIL;
  3092. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  3093. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  3094. dev->dev_addr, ETH_ALEN);
  3095. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  3096. dev->dev_addr, ETH_ALEN);
  3097. /* virtual address for data */
  3098. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  3099. /* physical address: used for pause frames */
  3100. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  3101. return 0;
  3102. }
  3103. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  3104. {
  3105. u32 bit;
  3106. bit = ether_crc(ETH_ALEN, addr) & 63;
  3107. filter[bit >> 3] |= 1 << (bit & 7);
  3108. }
  3109. static void sky2_set_multicast(struct net_device *dev)
  3110. {
  3111. struct sky2_port *sky2 = netdev_priv(dev);
  3112. struct sky2_hw *hw = sky2->hw;
  3113. unsigned port = sky2->port;
  3114. struct netdev_hw_addr *ha;
  3115. u16 reg;
  3116. u8 filter[8];
  3117. int rx_pause;
  3118. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  3119. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  3120. memset(filter, 0, sizeof(filter));
  3121. reg = gma_read16(hw, port, GM_RX_CTRL);
  3122. reg |= GM_RXCR_UCF_ENA;
  3123. if (dev->flags & IFF_PROMISC) /* promiscuous */
  3124. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  3125. else if (dev->flags & IFF_ALLMULTI)
  3126. memset(filter, 0xff, sizeof(filter));
  3127. else if (netdev_mc_empty(dev) && !rx_pause)
  3128. reg &= ~GM_RXCR_MCF_ENA;
  3129. else {
  3130. reg |= GM_RXCR_MCF_ENA;
  3131. if (rx_pause)
  3132. sky2_add_filter(filter, pause_mc_addr);
  3133. netdev_for_each_mc_addr(ha, dev)
  3134. sky2_add_filter(filter, ha->addr);
  3135. }
  3136. gma_write16(hw, port, GM_MC_ADDR_H1,
  3137. (u16) filter[0] | ((u16) filter[1] << 8));
  3138. gma_write16(hw, port, GM_MC_ADDR_H2,
  3139. (u16) filter[2] | ((u16) filter[3] << 8));
  3140. gma_write16(hw, port, GM_MC_ADDR_H3,
  3141. (u16) filter[4] | ((u16) filter[5] << 8));
  3142. gma_write16(hw, port, GM_MC_ADDR_H4,
  3143. (u16) filter[6] | ((u16) filter[7] << 8));
  3144. gma_write16(hw, port, GM_RX_CTRL, reg);
  3145. }
  3146. static void sky2_get_stats(struct net_device *dev,
  3147. struct rtnl_link_stats64 *stats)
  3148. {
  3149. struct sky2_port *sky2 = netdev_priv(dev);
  3150. struct sky2_hw *hw = sky2->hw;
  3151. unsigned port = sky2->port;
  3152. unsigned int start;
  3153. u64 _bytes, _packets;
  3154. do {
  3155. start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
  3156. _bytes = sky2->rx_stats.bytes;
  3157. _packets = sky2->rx_stats.packets;
  3158. } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
  3159. stats->rx_packets = _packets;
  3160. stats->rx_bytes = _bytes;
  3161. do {
  3162. start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
  3163. _bytes = sky2->tx_stats.bytes;
  3164. _packets = sky2->tx_stats.packets;
  3165. } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
  3166. stats->tx_packets = _packets;
  3167. stats->tx_bytes = _bytes;
  3168. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3169. + get_stats32(hw, port, GM_RXF_BC_OK);
  3170. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3171. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3172. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3173. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3174. + get_stats32(hw, port, GM_RXE_FRAG);
  3175. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3176. stats->rx_dropped = dev->stats.rx_dropped;
  3177. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3178. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3179. }
  3180. /* Can have one global because blinking is controlled by
  3181. * ethtool and that is always under RTNL mutex
  3182. */
  3183. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3184. {
  3185. struct sky2_hw *hw = sky2->hw;
  3186. unsigned port = sky2->port;
  3187. spin_lock_bh(&sky2->phy_lock);
  3188. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3189. hw->chip_id == CHIP_ID_YUKON_EX ||
  3190. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3191. u16 pg;
  3192. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3193. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3194. switch (mode) {
  3195. case MO_LED_OFF:
  3196. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3197. PHY_M_LEDC_LOS_CTRL(8) |
  3198. PHY_M_LEDC_INIT_CTRL(8) |
  3199. PHY_M_LEDC_STA1_CTRL(8) |
  3200. PHY_M_LEDC_STA0_CTRL(8));
  3201. break;
  3202. case MO_LED_ON:
  3203. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3204. PHY_M_LEDC_LOS_CTRL(9) |
  3205. PHY_M_LEDC_INIT_CTRL(9) |
  3206. PHY_M_LEDC_STA1_CTRL(9) |
  3207. PHY_M_LEDC_STA0_CTRL(9));
  3208. break;
  3209. case MO_LED_BLINK:
  3210. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3211. PHY_M_LEDC_LOS_CTRL(0xa) |
  3212. PHY_M_LEDC_INIT_CTRL(0xa) |
  3213. PHY_M_LEDC_STA1_CTRL(0xa) |
  3214. PHY_M_LEDC_STA0_CTRL(0xa));
  3215. break;
  3216. case MO_LED_NORM:
  3217. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3218. PHY_M_LEDC_LOS_CTRL(1) |
  3219. PHY_M_LEDC_INIT_CTRL(8) |
  3220. PHY_M_LEDC_STA1_CTRL(7) |
  3221. PHY_M_LEDC_STA0_CTRL(7));
  3222. }
  3223. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3224. } else
  3225. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3226. PHY_M_LED_MO_DUP(mode) |
  3227. PHY_M_LED_MO_10(mode) |
  3228. PHY_M_LED_MO_100(mode) |
  3229. PHY_M_LED_MO_1000(mode) |
  3230. PHY_M_LED_MO_RX(mode) |
  3231. PHY_M_LED_MO_TX(mode));
  3232. spin_unlock_bh(&sky2->phy_lock);
  3233. }
  3234. /* blink LED's for finding board */
  3235. static int sky2_set_phys_id(struct net_device *dev,
  3236. enum ethtool_phys_id_state state)
  3237. {
  3238. struct sky2_port *sky2 = netdev_priv(dev);
  3239. switch (state) {
  3240. case ETHTOOL_ID_ACTIVE:
  3241. return 1; /* cycle on/off once per second */
  3242. case ETHTOOL_ID_INACTIVE:
  3243. sky2_led(sky2, MO_LED_NORM);
  3244. break;
  3245. case ETHTOOL_ID_ON:
  3246. sky2_led(sky2, MO_LED_ON);
  3247. break;
  3248. case ETHTOOL_ID_OFF:
  3249. sky2_led(sky2, MO_LED_OFF);
  3250. break;
  3251. }
  3252. return 0;
  3253. }
  3254. static void sky2_get_pauseparam(struct net_device *dev,
  3255. struct ethtool_pauseparam *ecmd)
  3256. {
  3257. struct sky2_port *sky2 = netdev_priv(dev);
  3258. switch (sky2->flow_mode) {
  3259. case FC_NONE:
  3260. ecmd->tx_pause = ecmd->rx_pause = 0;
  3261. break;
  3262. case FC_TX:
  3263. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3264. break;
  3265. case FC_RX:
  3266. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3267. break;
  3268. case FC_BOTH:
  3269. ecmd->tx_pause = ecmd->rx_pause = 1;
  3270. }
  3271. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3272. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3273. }
  3274. static int sky2_set_pauseparam(struct net_device *dev,
  3275. struct ethtool_pauseparam *ecmd)
  3276. {
  3277. struct sky2_port *sky2 = netdev_priv(dev);
  3278. if (ecmd->autoneg == AUTONEG_ENABLE)
  3279. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3280. else
  3281. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3282. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3283. if (netif_running(dev))
  3284. sky2_phy_reinit(sky2);
  3285. return 0;
  3286. }
  3287. static int sky2_get_coalesce(struct net_device *dev,
  3288. struct ethtool_coalesce *ecmd)
  3289. {
  3290. struct sky2_port *sky2 = netdev_priv(dev);
  3291. struct sky2_hw *hw = sky2->hw;
  3292. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3293. ecmd->tx_coalesce_usecs = 0;
  3294. else {
  3295. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3296. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3297. }
  3298. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3299. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3300. ecmd->rx_coalesce_usecs = 0;
  3301. else {
  3302. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3303. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3304. }
  3305. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3306. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3307. ecmd->rx_coalesce_usecs_irq = 0;
  3308. else {
  3309. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3310. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3311. }
  3312. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3313. return 0;
  3314. }
  3315. /* Note: this affect both ports */
  3316. static int sky2_set_coalesce(struct net_device *dev,
  3317. struct ethtool_coalesce *ecmd)
  3318. {
  3319. struct sky2_port *sky2 = netdev_priv(dev);
  3320. struct sky2_hw *hw = sky2->hw;
  3321. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3322. if (ecmd->tx_coalesce_usecs > tmax ||
  3323. ecmd->rx_coalesce_usecs > tmax ||
  3324. ecmd->rx_coalesce_usecs_irq > tmax)
  3325. return -EINVAL;
  3326. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3327. return -EINVAL;
  3328. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3329. return -EINVAL;
  3330. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3331. return -EINVAL;
  3332. if (ecmd->tx_coalesce_usecs == 0)
  3333. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3334. else {
  3335. sky2_write32(hw, STAT_TX_TIMER_INI,
  3336. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3337. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3338. }
  3339. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3340. if (ecmd->rx_coalesce_usecs == 0)
  3341. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3342. else {
  3343. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3344. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3345. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3346. }
  3347. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3348. if (ecmd->rx_coalesce_usecs_irq == 0)
  3349. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3350. else {
  3351. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3352. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3353. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3354. }
  3355. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3356. return 0;
  3357. }
  3358. /*
  3359. * Hardware is limited to min of 128 and max of 2048 for ring size
  3360. * and rounded up to next power of two
  3361. * to avoid division in modulus calclation
  3362. */
  3363. static unsigned long roundup_ring_size(unsigned long pending)
  3364. {
  3365. return max(128ul, roundup_pow_of_two(pending+1));
  3366. }
  3367. static void sky2_get_ringparam(struct net_device *dev,
  3368. struct ethtool_ringparam *ering)
  3369. {
  3370. struct sky2_port *sky2 = netdev_priv(dev);
  3371. ering->rx_max_pending = RX_MAX_PENDING;
  3372. ering->tx_max_pending = TX_MAX_PENDING;
  3373. ering->rx_pending = sky2->rx_pending;
  3374. ering->tx_pending = sky2->tx_pending;
  3375. }
  3376. static int sky2_set_ringparam(struct net_device *dev,
  3377. struct ethtool_ringparam *ering)
  3378. {
  3379. struct sky2_port *sky2 = netdev_priv(dev);
  3380. if (ering->rx_pending > RX_MAX_PENDING ||
  3381. ering->rx_pending < 8 ||
  3382. ering->tx_pending < TX_MIN_PENDING ||
  3383. ering->tx_pending > TX_MAX_PENDING)
  3384. return -EINVAL;
  3385. sky2_detach(dev);
  3386. sky2->rx_pending = ering->rx_pending;
  3387. sky2->tx_pending = ering->tx_pending;
  3388. sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
  3389. return sky2_reattach(dev);
  3390. }
  3391. static int sky2_get_regs_len(struct net_device *dev)
  3392. {
  3393. return 0x4000;
  3394. }
  3395. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3396. {
  3397. /* This complicated switch statement is to make sure and
  3398. * only access regions that are unreserved.
  3399. * Some blocks are only valid on dual port cards.
  3400. */
  3401. switch (b) {
  3402. /* second port */
  3403. case 5: /* Tx Arbiter 2 */
  3404. case 9: /* RX2 */
  3405. case 14 ... 15: /* TX2 */
  3406. case 17: case 19: /* Ram Buffer 2 */
  3407. case 22 ... 23: /* Tx Ram Buffer 2 */
  3408. case 25: /* Rx MAC Fifo 1 */
  3409. case 27: /* Tx MAC Fifo 2 */
  3410. case 31: /* GPHY 2 */
  3411. case 40 ... 47: /* Pattern Ram 2 */
  3412. case 52: case 54: /* TCP Segmentation 2 */
  3413. case 112 ... 116: /* GMAC 2 */
  3414. return hw->ports > 1;
  3415. case 0: /* Control */
  3416. case 2: /* Mac address */
  3417. case 4: /* Tx Arbiter 1 */
  3418. case 7: /* PCI express reg */
  3419. case 8: /* RX1 */
  3420. case 12 ... 13: /* TX1 */
  3421. case 16: case 18:/* Rx Ram Buffer 1 */
  3422. case 20 ... 21: /* Tx Ram Buffer 1 */
  3423. case 24: /* Rx MAC Fifo 1 */
  3424. case 26: /* Tx MAC Fifo 1 */
  3425. case 28 ... 29: /* Descriptor and status unit */
  3426. case 30: /* GPHY 1*/
  3427. case 32 ... 39: /* Pattern Ram 1 */
  3428. case 48: case 50: /* TCP Segmentation 1 */
  3429. case 56 ... 60: /* PCI space */
  3430. case 80 ... 84: /* GMAC 1 */
  3431. return 1;
  3432. default:
  3433. return 0;
  3434. }
  3435. }
  3436. /*
  3437. * Returns copy of control register region
  3438. * Note: ethtool_get_regs always provides full size (16k) buffer
  3439. */
  3440. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3441. void *p)
  3442. {
  3443. const struct sky2_port *sky2 = netdev_priv(dev);
  3444. const void __iomem *io = sky2->hw->regs;
  3445. unsigned int b;
  3446. regs->version = 1;
  3447. for (b = 0; b < 128; b++) {
  3448. /* skip poisonous diagnostic ram region in block 3 */
  3449. if (b == 3)
  3450. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3451. else if (sky2_reg_access_ok(sky2->hw, b))
  3452. memcpy_fromio(p, io, 128);
  3453. else
  3454. memset(p, 0, 128);
  3455. p += 128;
  3456. io += 128;
  3457. }
  3458. }
  3459. static int sky2_get_eeprom_len(struct net_device *dev)
  3460. {
  3461. struct sky2_port *sky2 = netdev_priv(dev);
  3462. struct sky2_hw *hw = sky2->hw;
  3463. u16 reg2;
  3464. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3465. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3466. }
  3467. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3468. {
  3469. unsigned long start = jiffies;
  3470. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3471. /* Can take up to 10.6 ms for write */
  3472. if (time_after(jiffies, start + HZ/4)) {
  3473. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3474. return -ETIMEDOUT;
  3475. }
  3476. mdelay(1);
  3477. }
  3478. return 0;
  3479. }
  3480. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3481. u16 offset, size_t length)
  3482. {
  3483. int rc = 0;
  3484. while (length > 0) {
  3485. u32 val;
  3486. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3487. rc = sky2_vpd_wait(hw, cap, 0);
  3488. if (rc)
  3489. break;
  3490. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3491. memcpy(data, &val, min(sizeof(val), length));
  3492. offset += sizeof(u32);
  3493. data += sizeof(u32);
  3494. length -= sizeof(u32);
  3495. }
  3496. return rc;
  3497. }
  3498. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3499. u16 offset, unsigned int length)
  3500. {
  3501. unsigned int i;
  3502. int rc = 0;
  3503. for (i = 0; i < length; i += sizeof(u32)) {
  3504. u32 val = *(u32 *)(data + i);
  3505. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3506. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3507. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3508. if (rc)
  3509. break;
  3510. }
  3511. return rc;
  3512. }
  3513. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3514. u8 *data)
  3515. {
  3516. struct sky2_port *sky2 = netdev_priv(dev);
  3517. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3518. if (!cap)
  3519. return -EINVAL;
  3520. eeprom->magic = SKY2_EEPROM_MAGIC;
  3521. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3522. }
  3523. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3524. u8 *data)
  3525. {
  3526. struct sky2_port *sky2 = netdev_priv(dev);
  3527. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3528. if (!cap)
  3529. return -EINVAL;
  3530. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3531. return -EINVAL;
  3532. /* Partial writes not supported */
  3533. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3534. return -EINVAL;
  3535. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3536. }
  3537. static netdev_features_t sky2_fix_features(struct net_device *dev,
  3538. netdev_features_t features)
  3539. {
  3540. const struct sky2_port *sky2 = netdev_priv(dev);
  3541. const struct sky2_hw *hw = sky2->hw;
  3542. /* In order to do Jumbo packets on these chips, need to turn off the
  3543. * transmit store/forward. Therefore checksum offload won't work.
  3544. */
  3545. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
  3546. netdev_info(dev, "checksum offload not possible with jumbo frames\n");
  3547. features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
  3548. }
  3549. /* Some hardware requires receive checksum for RSS to work. */
  3550. if ( (features & NETIF_F_RXHASH) &&
  3551. !(features & NETIF_F_RXCSUM) &&
  3552. (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
  3553. netdev_info(dev, "receive hashing forces receive checksum\n");
  3554. features |= NETIF_F_RXCSUM;
  3555. }
  3556. return features;
  3557. }
  3558. static int sky2_set_features(struct net_device *dev, netdev_features_t features)
  3559. {
  3560. struct sky2_port *sky2 = netdev_priv(dev);
  3561. netdev_features_t changed = dev->features ^ features;
  3562. if ((changed & NETIF_F_RXCSUM) &&
  3563. !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
  3564. sky2_write32(sky2->hw,
  3565. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3566. (features & NETIF_F_RXCSUM)
  3567. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3568. }
  3569. if (changed & NETIF_F_RXHASH)
  3570. rx_set_rss(dev, features);
  3571. if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
  3572. sky2_vlan_mode(dev, features);
  3573. return 0;
  3574. }
  3575. static const struct ethtool_ops sky2_ethtool_ops = {
  3576. .get_drvinfo = sky2_get_drvinfo,
  3577. .get_wol = sky2_get_wol,
  3578. .set_wol = sky2_set_wol,
  3579. .get_msglevel = sky2_get_msglevel,
  3580. .set_msglevel = sky2_set_msglevel,
  3581. .nway_reset = sky2_nway_reset,
  3582. .get_regs_len = sky2_get_regs_len,
  3583. .get_regs = sky2_get_regs,
  3584. .get_link = ethtool_op_get_link,
  3585. .get_eeprom_len = sky2_get_eeprom_len,
  3586. .get_eeprom = sky2_get_eeprom,
  3587. .set_eeprom = sky2_set_eeprom,
  3588. .get_strings = sky2_get_strings,
  3589. .get_coalesce = sky2_get_coalesce,
  3590. .set_coalesce = sky2_set_coalesce,
  3591. .get_ringparam = sky2_get_ringparam,
  3592. .set_ringparam = sky2_set_ringparam,
  3593. .get_pauseparam = sky2_get_pauseparam,
  3594. .set_pauseparam = sky2_set_pauseparam,
  3595. .set_phys_id = sky2_set_phys_id,
  3596. .get_sset_count = sky2_get_sset_count,
  3597. .get_ethtool_stats = sky2_get_ethtool_stats,
  3598. .get_link_ksettings = sky2_get_link_ksettings,
  3599. .set_link_ksettings = sky2_set_link_ksettings,
  3600. };
  3601. #ifdef CONFIG_SKY2_DEBUG
  3602. static struct dentry *sky2_debug;
  3603. /*
  3604. * Read and parse the first part of Vital Product Data
  3605. */
  3606. #define VPD_SIZE 128
  3607. #define VPD_MAGIC 0x82
  3608. static const struct vpd_tag {
  3609. char tag[2];
  3610. char *label;
  3611. } vpd_tags[] = {
  3612. { "PN", "Part Number" },
  3613. { "EC", "Engineering Level" },
  3614. { "MN", "Manufacturer" },
  3615. { "SN", "Serial Number" },
  3616. { "YA", "Asset Tag" },
  3617. { "VL", "First Error Log Message" },
  3618. { "VF", "Second Error Log Message" },
  3619. { "VB", "Boot Agent ROM Configuration" },
  3620. { "VE", "EFI UNDI Configuration" },
  3621. };
  3622. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3623. {
  3624. size_t vpd_size;
  3625. loff_t offs;
  3626. u8 len;
  3627. unsigned char *buf;
  3628. u16 reg2;
  3629. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3630. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3631. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3632. buf = kmalloc(vpd_size, GFP_KERNEL);
  3633. if (!buf) {
  3634. seq_puts(seq, "no memory!\n");
  3635. return;
  3636. }
  3637. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3638. seq_puts(seq, "VPD read failed\n");
  3639. goto out;
  3640. }
  3641. if (buf[0] != VPD_MAGIC) {
  3642. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3643. goto out;
  3644. }
  3645. len = buf[1];
  3646. if (len == 0 || len > vpd_size - 4) {
  3647. seq_printf(seq, "Invalid id length: %d\n", len);
  3648. goto out;
  3649. }
  3650. seq_printf(seq, "%.*s\n", len, buf + 3);
  3651. offs = len + 3;
  3652. while (offs < vpd_size - 4) {
  3653. int i;
  3654. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3655. break;
  3656. len = buf[offs + 2];
  3657. if (offs + len + 3 >= vpd_size)
  3658. break;
  3659. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3660. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3661. seq_printf(seq, " %s: %.*s\n",
  3662. vpd_tags[i].label, len, buf + offs + 3);
  3663. break;
  3664. }
  3665. }
  3666. offs += len + 3;
  3667. }
  3668. out:
  3669. kfree(buf);
  3670. }
  3671. static int sky2_debug_show(struct seq_file *seq, void *v)
  3672. {
  3673. struct net_device *dev = seq->private;
  3674. const struct sky2_port *sky2 = netdev_priv(dev);
  3675. struct sky2_hw *hw = sky2->hw;
  3676. unsigned port = sky2->port;
  3677. unsigned idx, last;
  3678. int sop;
  3679. sky2_show_vpd(seq, hw);
  3680. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3681. sky2_read32(hw, B0_ISRC),
  3682. sky2_read32(hw, B0_IMSK),
  3683. sky2_read32(hw, B0_Y2_SP_ICR));
  3684. if (!netif_running(dev)) {
  3685. seq_puts(seq, "network not running\n");
  3686. return 0;
  3687. }
  3688. napi_disable(&hw->napi);
  3689. last = sky2_read16(hw, STAT_PUT_IDX);
  3690. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3691. if (hw->st_idx == last)
  3692. seq_puts(seq, "Status ring (empty)\n");
  3693. else {
  3694. seq_puts(seq, "Status ring\n");
  3695. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3696. idx = RING_NEXT(idx, hw->st_size)) {
  3697. const struct sky2_status_le *le = hw->st_le + idx;
  3698. seq_printf(seq, "[%d] %#x %d %#x\n",
  3699. idx, le->opcode, le->length, le->status);
  3700. }
  3701. seq_puts(seq, "\n");
  3702. }
  3703. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3704. sky2->tx_cons, sky2->tx_prod,
  3705. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3706. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3707. /* Dump contents of tx ring */
  3708. sop = 1;
  3709. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3710. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3711. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3712. u32 a = le32_to_cpu(le->addr);
  3713. if (sop)
  3714. seq_printf(seq, "%u:", idx);
  3715. sop = 0;
  3716. switch (le->opcode & ~HW_OWNER) {
  3717. case OP_ADDR64:
  3718. seq_printf(seq, " %#x:", a);
  3719. break;
  3720. case OP_LRGLEN:
  3721. seq_printf(seq, " mtu=%d", a);
  3722. break;
  3723. case OP_VLAN:
  3724. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3725. break;
  3726. case OP_TCPLISW:
  3727. seq_printf(seq, " csum=%#x", a);
  3728. break;
  3729. case OP_LARGESEND:
  3730. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3731. break;
  3732. case OP_PACKET:
  3733. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3734. break;
  3735. case OP_BUFFER:
  3736. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3737. break;
  3738. default:
  3739. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3740. a, le16_to_cpu(le->length));
  3741. }
  3742. if (le->ctrl & EOP) {
  3743. seq_putc(seq, '\n');
  3744. sop = 1;
  3745. }
  3746. }
  3747. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3748. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3749. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3750. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3751. sky2_read32(hw, B0_Y2_SP_LISR);
  3752. napi_enable(&hw->napi);
  3753. return 0;
  3754. }
  3755. static int sky2_debug_open(struct inode *inode, struct file *file)
  3756. {
  3757. return single_open(file, sky2_debug_show, inode->i_private);
  3758. }
  3759. static const struct file_operations sky2_debug_fops = {
  3760. .owner = THIS_MODULE,
  3761. .open = sky2_debug_open,
  3762. .read = seq_read,
  3763. .llseek = seq_lseek,
  3764. .release = single_release,
  3765. };
  3766. /*
  3767. * Use network device events to create/remove/rename
  3768. * debugfs file entries
  3769. */
  3770. static int sky2_device_event(struct notifier_block *unused,
  3771. unsigned long event, void *ptr)
  3772. {
  3773. struct net_device *dev = netdev_notifier_info_to_dev(ptr);
  3774. struct sky2_port *sky2 = netdev_priv(dev);
  3775. if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
  3776. return NOTIFY_DONE;
  3777. switch (event) {
  3778. case NETDEV_CHANGENAME:
  3779. if (sky2->debugfs) {
  3780. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3781. sky2_debug, dev->name);
  3782. }
  3783. break;
  3784. case NETDEV_GOING_DOWN:
  3785. if (sky2->debugfs) {
  3786. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3787. debugfs_remove(sky2->debugfs);
  3788. sky2->debugfs = NULL;
  3789. }
  3790. break;
  3791. case NETDEV_UP:
  3792. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3793. sky2_debug, dev,
  3794. &sky2_debug_fops);
  3795. if (IS_ERR(sky2->debugfs))
  3796. sky2->debugfs = NULL;
  3797. }
  3798. return NOTIFY_DONE;
  3799. }
  3800. static struct notifier_block sky2_notifier = {
  3801. .notifier_call = sky2_device_event,
  3802. };
  3803. static __init void sky2_debug_init(void)
  3804. {
  3805. struct dentry *ent;
  3806. ent = debugfs_create_dir("sky2", NULL);
  3807. if (!ent || IS_ERR(ent))
  3808. return;
  3809. sky2_debug = ent;
  3810. register_netdevice_notifier(&sky2_notifier);
  3811. }
  3812. static __exit void sky2_debug_cleanup(void)
  3813. {
  3814. if (sky2_debug) {
  3815. unregister_netdevice_notifier(&sky2_notifier);
  3816. debugfs_remove(sky2_debug);
  3817. sky2_debug = NULL;
  3818. }
  3819. }
  3820. #else
  3821. #define sky2_debug_init()
  3822. #define sky2_debug_cleanup()
  3823. #endif
  3824. /* Two copies of network device operations to handle special case of
  3825. not allowing netpoll on second port */
  3826. static const struct net_device_ops sky2_netdev_ops[2] = {
  3827. {
  3828. .ndo_open = sky2_open,
  3829. .ndo_stop = sky2_close,
  3830. .ndo_start_xmit = sky2_xmit_frame,
  3831. .ndo_do_ioctl = sky2_ioctl,
  3832. .ndo_validate_addr = eth_validate_addr,
  3833. .ndo_set_mac_address = sky2_set_mac_address,
  3834. .ndo_set_rx_mode = sky2_set_multicast,
  3835. .ndo_change_mtu = sky2_change_mtu,
  3836. .ndo_fix_features = sky2_fix_features,
  3837. .ndo_set_features = sky2_set_features,
  3838. .ndo_tx_timeout = sky2_tx_timeout,
  3839. .ndo_get_stats64 = sky2_get_stats,
  3840. #ifdef CONFIG_NET_POLL_CONTROLLER
  3841. .ndo_poll_controller = sky2_netpoll,
  3842. #endif
  3843. },
  3844. {
  3845. .ndo_open = sky2_open,
  3846. .ndo_stop = sky2_close,
  3847. .ndo_start_xmit = sky2_xmit_frame,
  3848. .ndo_do_ioctl = sky2_ioctl,
  3849. .ndo_validate_addr = eth_validate_addr,
  3850. .ndo_set_mac_address = sky2_set_mac_address,
  3851. .ndo_set_rx_mode = sky2_set_multicast,
  3852. .ndo_change_mtu = sky2_change_mtu,
  3853. .ndo_fix_features = sky2_fix_features,
  3854. .ndo_set_features = sky2_set_features,
  3855. .ndo_tx_timeout = sky2_tx_timeout,
  3856. .ndo_get_stats64 = sky2_get_stats,
  3857. },
  3858. };
  3859. /* Initialize network device */
  3860. static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
  3861. int highmem, int wol)
  3862. {
  3863. struct sky2_port *sky2;
  3864. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3865. const void *iap;
  3866. if (!dev)
  3867. return NULL;
  3868. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3869. dev->irq = hw->pdev->irq;
  3870. dev->ethtool_ops = &sky2_ethtool_ops;
  3871. dev->watchdog_timeo = TX_WATCHDOG;
  3872. dev->netdev_ops = &sky2_netdev_ops[port];
  3873. sky2 = netdev_priv(dev);
  3874. sky2->netdev = dev;
  3875. sky2->hw = hw;
  3876. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3877. u64_stats_init(&sky2->tx_stats.syncp);
  3878. u64_stats_init(&sky2->rx_stats.syncp);
  3879. /* Auto speed and flow control */
  3880. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3881. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3882. dev->hw_features |= NETIF_F_RXCSUM;
  3883. sky2->flow_mode = FC_BOTH;
  3884. sky2->duplex = -1;
  3885. sky2->speed = -1;
  3886. sky2->advertising = sky2_supported_modes(hw);
  3887. sky2->wol = wol;
  3888. spin_lock_init(&sky2->phy_lock);
  3889. sky2->tx_pending = TX_DEF_PENDING;
  3890. sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
  3891. sky2->rx_pending = RX_DEF_PENDING;
  3892. hw->dev[port] = dev;
  3893. sky2->port = port;
  3894. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3895. if (highmem)
  3896. dev->features |= NETIF_F_HIGHDMA;
  3897. /* Enable receive hashing unless hardware is known broken */
  3898. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3899. dev->hw_features |= NETIF_F_RXHASH;
  3900. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3901. dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
  3902. NETIF_F_HW_VLAN_CTAG_RX;
  3903. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3904. }
  3905. dev->features |= dev->hw_features;
  3906. /* MTU range: 60 - 1500 or 9000 */
  3907. dev->min_mtu = ETH_ZLEN;
  3908. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  3909. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3910. dev->max_mtu = ETH_DATA_LEN;
  3911. else
  3912. dev->max_mtu = ETH_JUMBO_MTU;
  3913. /* try to get mac address in the following order:
  3914. * 1) from device tree data
  3915. * 2) from internal registers set by bootloader
  3916. */
  3917. iap = of_get_mac_address(hw->pdev->dev.of_node);
  3918. if (iap)
  3919. memcpy(dev->dev_addr, iap, ETH_ALEN);
  3920. else
  3921. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
  3922. ETH_ALEN);
  3923. /* if the address is invalid, use a random value */
  3924. if (!is_valid_ether_addr(dev->dev_addr)) {
  3925. struct sockaddr sa = { AF_UNSPEC };
  3926. netdev_warn(dev,
  3927. "Invalid MAC address, defaulting to random\n");
  3928. eth_hw_addr_random(dev);
  3929. memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
  3930. if (sky2_set_mac_address(dev, &sa))
  3931. netdev_warn(dev, "Failed to set MAC address.\n");
  3932. }
  3933. return dev;
  3934. }
  3935. static void sky2_show_addr(struct net_device *dev)
  3936. {
  3937. const struct sky2_port *sky2 = netdev_priv(dev);
  3938. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3939. }
  3940. /* Handle software interrupt used during MSI test */
  3941. static irqreturn_t sky2_test_intr(int irq, void *dev_id)
  3942. {
  3943. struct sky2_hw *hw = dev_id;
  3944. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3945. if (status == 0)
  3946. return IRQ_NONE;
  3947. if (status & Y2_IS_IRQ_SW) {
  3948. hw->flags |= SKY2_HW_USE_MSI;
  3949. wake_up(&hw->msi_wait);
  3950. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3951. }
  3952. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3953. return IRQ_HANDLED;
  3954. }
  3955. /* Test interrupt path by forcing a a software IRQ */
  3956. static int sky2_test_msi(struct sky2_hw *hw)
  3957. {
  3958. struct pci_dev *pdev = hw->pdev;
  3959. int err;
  3960. init_waitqueue_head(&hw->msi_wait);
  3961. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3962. if (err) {
  3963. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3964. return err;
  3965. }
  3966. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3967. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3968. sky2_read8(hw, B0_CTST);
  3969. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3970. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3971. /* MSI test failed, go back to INTx mode */
  3972. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3973. "switching to INTx mode.\n");
  3974. err = -EOPNOTSUPP;
  3975. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3976. }
  3977. sky2_write32(hw, B0_IMSK, 0);
  3978. sky2_read32(hw, B0_IMSK);
  3979. free_irq(pdev->irq, hw);
  3980. return err;
  3981. }
  3982. /* This driver supports yukon2 chipset only */
  3983. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3984. {
  3985. const char *name[] = {
  3986. "XL", /* 0xb3 */
  3987. "EC Ultra", /* 0xb4 */
  3988. "Extreme", /* 0xb5 */
  3989. "EC", /* 0xb6 */
  3990. "FE", /* 0xb7 */
  3991. "FE+", /* 0xb8 */
  3992. "Supreme", /* 0xb9 */
  3993. "UL 2", /* 0xba */
  3994. "Unknown", /* 0xbb */
  3995. "Optima", /* 0xbc */
  3996. "OptimaEEE", /* 0xbd */
  3997. "Optima 2", /* 0xbe */
  3998. };
  3999. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
  4000. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  4001. else
  4002. snprintf(buf, sz, "(chip %#x)", chipid);
  4003. return buf;
  4004. }
  4005. static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  4006. {
  4007. struct net_device *dev, *dev1;
  4008. struct sky2_hw *hw;
  4009. int err, using_dac = 0, wol_default;
  4010. u32 reg;
  4011. char buf1[16];
  4012. err = pci_enable_device(pdev);
  4013. if (err) {
  4014. dev_err(&pdev->dev, "cannot enable PCI device\n");
  4015. goto err_out;
  4016. }
  4017. /* Get configuration information
  4018. * Note: only regular PCI config access once to test for HW issues
  4019. * other PCI access through shared memory for speed and to
  4020. * avoid MMCONFIG problems.
  4021. */
  4022. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  4023. if (err) {
  4024. dev_err(&pdev->dev, "PCI read config failed\n");
  4025. goto err_out_disable;
  4026. }
  4027. if (~reg == 0) {
  4028. dev_err(&pdev->dev, "PCI configuration read error\n");
  4029. err = -EIO;
  4030. goto err_out_disable;
  4031. }
  4032. err = pci_request_regions(pdev, DRV_NAME);
  4033. if (err) {
  4034. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  4035. goto err_out_disable;
  4036. }
  4037. pci_set_master(pdev);
  4038. if (sizeof(dma_addr_t) > sizeof(u32) &&
  4039. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  4040. using_dac = 1;
  4041. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  4042. if (err < 0) {
  4043. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  4044. "for consistent allocations\n");
  4045. goto err_out_free_regions;
  4046. }
  4047. } else {
  4048. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  4049. if (err) {
  4050. dev_err(&pdev->dev, "no usable DMA configuration\n");
  4051. goto err_out_free_regions;
  4052. }
  4053. }
  4054. #ifdef __BIG_ENDIAN
  4055. /* The sk98lin vendor driver uses hardware byte swapping but
  4056. * this driver uses software swapping.
  4057. */
  4058. reg &= ~PCI_REV_DESC;
  4059. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  4060. if (err) {
  4061. dev_err(&pdev->dev, "PCI write config failed\n");
  4062. goto err_out_free_regions;
  4063. }
  4064. #endif
  4065. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  4066. err = -ENOMEM;
  4067. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  4068. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  4069. if (!hw)
  4070. goto err_out_free_regions;
  4071. hw->pdev = pdev;
  4072. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  4073. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  4074. if (!hw->regs) {
  4075. dev_err(&pdev->dev, "cannot map device registers\n");
  4076. goto err_out_free_hw;
  4077. }
  4078. err = sky2_init(hw);
  4079. if (err)
  4080. goto err_out_iounmap;
  4081. /* ring for status responses */
  4082. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  4083. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4084. &hw->st_dma);
  4085. if (!hw->st_le) {
  4086. err = -ENOMEM;
  4087. goto err_out_reset;
  4088. }
  4089. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  4090. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  4091. sky2_reset(hw);
  4092. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  4093. if (!dev) {
  4094. err = -ENOMEM;
  4095. goto err_out_free_pci;
  4096. }
  4097. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  4098. err = sky2_test_msi(hw);
  4099. if (err) {
  4100. pci_disable_msi(pdev);
  4101. if (err != -EOPNOTSUPP)
  4102. goto err_out_free_netdev;
  4103. }
  4104. }
  4105. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  4106. err = register_netdev(dev);
  4107. if (err) {
  4108. dev_err(&pdev->dev, "cannot register net device\n");
  4109. goto err_out_free_netdev;
  4110. }
  4111. netif_carrier_off(dev);
  4112. sky2_show_addr(dev);
  4113. if (hw->ports > 1) {
  4114. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  4115. if (!dev1) {
  4116. err = -ENOMEM;
  4117. goto err_out_unregister;
  4118. }
  4119. err = register_netdev(dev1);
  4120. if (err) {
  4121. dev_err(&pdev->dev, "cannot register second net device\n");
  4122. goto err_out_free_dev1;
  4123. }
  4124. err = sky2_setup_irq(hw, hw->irq_name);
  4125. if (err)
  4126. goto err_out_unregister_dev1;
  4127. sky2_show_addr(dev1);
  4128. }
  4129. timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
  4130. INIT_WORK(&hw->restart_work, sky2_restart);
  4131. pci_set_drvdata(pdev, hw);
  4132. pdev->d3_delay = 150;
  4133. return 0;
  4134. err_out_unregister_dev1:
  4135. unregister_netdev(dev1);
  4136. err_out_free_dev1:
  4137. free_netdev(dev1);
  4138. err_out_unregister:
  4139. unregister_netdev(dev);
  4140. err_out_free_netdev:
  4141. if (hw->flags & SKY2_HW_USE_MSI)
  4142. pci_disable_msi(pdev);
  4143. free_netdev(dev);
  4144. err_out_free_pci:
  4145. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4146. hw->st_le, hw->st_dma);
  4147. err_out_reset:
  4148. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4149. err_out_iounmap:
  4150. iounmap(hw->regs);
  4151. err_out_free_hw:
  4152. kfree(hw);
  4153. err_out_free_regions:
  4154. pci_release_regions(pdev);
  4155. err_out_disable:
  4156. pci_disable_device(pdev);
  4157. err_out:
  4158. return err;
  4159. }
  4160. static void sky2_remove(struct pci_dev *pdev)
  4161. {
  4162. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4163. int i;
  4164. if (!hw)
  4165. return;
  4166. del_timer_sync(&hw->watchdog_timer);
  4167. cancel_work_sync(&hw->restart_work);
  4168. for (i = hw->ports-1; i >= 0; --i)
  4169. unregister_netdev(hw->dev[i]);
  4170. sky2_write32(hw, B0_IMSK, 0);
  4171. sky2_read32(hw, B0_IMSK);
  4172. sky2_power_aux(hw);
  4173. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4174. sky2_read8(hw, B0_CTST);
  4175. if (hw->ports > 1) {
  4176. napi_disable(&hw->napi);
  4177. free_irq(pdev->irq, hw);
  4178. }
  4179. if (hw->flags & SKY2_HW_USE_MSI)
  4180. pci_disable_msi(pdev);
  4181. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4182. hw->st_le, hw->st_dma);
  4183. pci_release_regions(pdev);
  4184. pci_disable_device(pdev);
  4185. for (i = hw->ports-1; i >= 0; --i)
  4186. free_netdev(hw->dev[i]);
  4187. iounmap(hw->regs);
  4188. kfree(hw);
  4189. }
  4190. static int sky2_suspend(struct device *dev)
  4191. {
  4192. struct pci_dev *pdev = to_pci_dev(dev);
  4193. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4194. int i;
  4195. if (!hw)
  4196. return 0;
  4197. del_timer_sync(&hw->watchdog_timer);
  4198. cancel_work_sync(&hw->restart_work);
  4199. rtnl_lock();
  4200. sky2_all_down(hw);
  4201. for (i = 0; i < hw->ports; i++) {
  4202. struct net_device *dev = hw->dev[i];
  4203. struct sky2_port *sky2 = netdev_priv(dev);
  4204. if (sky2->wol)
  4205. sky2_wol_init(sky2);
  4206. }
  4207. sky2_power_aux(hw);
  4208. rtnl_unlock();
  4209. return 0;
  4210. }
  4211. #ifdef CONFIG_PM_SLEEP
  4212. static int sky2_resume(struct device *dev)
  4213. {
  4214. struct pci_dev *pdev = to_pci_dev(dev);
  4215. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4216. int err;
  4217. if (!hw)
  4218. return 0;
  4219. /* Re-enable all clocks */
  4220. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4221. if (err) {
  4222. dev_err(&pdev->dev, "PCI write config failed\n");
  4223. goto out;
  4224. }
  4225. rtnl_lock();
  4226. sky2_reset(hw);
  4227. sky2_all_up(hw);
  4228. rtnl_unlock();
  4229. return 0;
  4230. out:
  4231. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4232. pci_disable_device(pdev);
  4233. return err;
  4234. }
  4235. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4236. #define SKY2_PM_OPS (&sky2_pm_ops)
  4237. #else
  4238. #define SKY2_PM_OPS NULL
  4239. #endif
  4240. static void sky2_shutdown(struct pci_dev *pdev)
  4241. {
  4242. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4243. int port;
  4244. for (port = 0; port < hw->ports; port++) {
  4245. struct net_device *ndev = hw->dev[port];
  4246. rtnl_lock();
  4247. if (netif_running(ndev)) {
  4248. dev_close(ndev);
  4249. netif_device_detach(ndev);
  4250. }
  4251. rtnl_unlock();
  4252. }
  4253. sky2_suspend(&pdev->dev);
  4254. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4255. pci_set_power_state(pdev, PCI_D3hot);
  4256. }
  4257. static struct pci_driver sky2_driver = {
  4258. .name = DRV_NAME,
  4259. .id_table = sky2_id_table,
  4260. .probe = sky2_probe,
  4261. .remove = sky2_remove,
  4262. .shutdown = sky2_shutdown,
  4263. .driver.pm = SKY2_PM_OPS,
  4264. };
  4265. static int __init sky2_init_module(void)
  4266. {
  4267. pr_info("driver version " DRV_VERSION "\n");
  4268. sky2_debug_init();
  4269. return pci_register_driver(&sky2_driver);
  4270. }
  4271. static void __exit sky2_cleanup_module(void)
  4272. {
  4273. pci_unregister_driver(&sky2_driver);
  4274. sky2_debug_cleanup();
  4275. }
  4276. module_init(sky2_init_module);
  4277. module_exit(sky2_cleanup_module);
  4278. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4279. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4280. MODULE_LICENSE("GPL");
  4281. MODULE_VERSION(DRV_VERSION);